omap-mcbsp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jhnikula@gmail.com>
  7. * Peter Ujfalusi <peter.ujfalusi@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include <mach/control.h>
  33. #include <mach/dma.h>
  34. #include <mach/mcbsp.h>
  35. #include "omap-mcbsp.h"
  36. #include "omap-pcm.h"
  37. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
  38. struct omap_mcbsp_data {
  39. unsigned int bus_id;
  40. struct omap_mcbsp_reg_cfg regs;
  41. unsigned int fmt;
  42. /*
  43. * Flags indicating is the bus already activated and configured by
  44. * another substream
  45. */
  46. int active;
  47. int configured;
  48. };
  49. #define to_mcbsp(priv) container_of((priv), struct omap_mcbsp_data, bus_id)
  50. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  51. /*
  52. * Stream DMA parameters. DMA request line and port address are set runtime
  53. * since they are different between OMAP1 and later OMAPs
  54. */
  55. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  56. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  57. static const int omap1_dma_reqs[][2] = {
  58. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  59. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  60. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  61. };
  62. static const unsigned long omap1_mcbsp_port[][2] = {
  63. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  64. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  65. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  66. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  67. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  68. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  69. };
  70. #else
  71. static const int omap1_dma_reqs[][2] = {};
  72. static const unsigned long omap1_mcbsp_port[][2] = {};
  73. #endif
  74. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  75. static const int omap24xx_dma_reqs[][2] = {
  76. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  77. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  78. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP34XX)
  79. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  80. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  81. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  82. #endif
  83. };
  84. #else
  85. static const int omap24xx_dma_reqs[][2] = {};
  86. #endif
  87. #if defined(CONFIG_ARCH_OMAP2420)
  88. static const unsigned long omap2420_mcbsp_port[][2] = {
  89. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  90. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  91. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  92. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  93. };
  94. #else
  95. static const unsigned long omap2420_mcbsp_port[][2] = {};
  96. #endif
  97. #if defined(CONFIG_ARCH_OMAP2430)
  98. static const unsigned long omap2430_mcbsp_port[][2] = {
  99. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  100. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  101. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  102. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  103. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  104. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  105. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  106. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  107. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  108. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  109. };
  110. #else
  111. static const unsigned long omap2430_mcbsp_port[][2] = {};
  112. #endif
  113. #if defined(CONFIG_ARCH_OMAP34XX)
  114. static const unsigned long omap34xx_mcbsp_port[][2] = {
  115. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  116. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  117. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  118. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  119. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  120. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  121. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  122. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  123. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  124. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  125. };
  126. #else
  127. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  128. #endif
  129. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
  130. struct snd_soc_dai *dai)
  131. {
  132. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  133. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  134. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  135. int err = 0;
  136. if (cpu_is_omap343x() && mcbsp_data->bus_id == 1) {
  137. /*
  138. * McBSP2 in OMAP3 has 1024 * 32-bit internal audio buffer.
  139. * Set constraint for minimum buffer size to the same than FIFO
  140. * size in order to avoid underruns in playback startup because
  141. * HW is keeping the DMA request active until FIFO is filled.
  142. */
  143. snd_pcm_hw_constraint_minmax(substream->runtime,
  144. SNDRV_PCM_HW_PARAM_BUFFER_BYTES, 4096, UINT_MAX);
  145. }
  146. if (!cpu_dai->active)
  147. err = omap_mcbsp_request(mcbsp_data->bus_id);
  148. return err;
  149. }
  150. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
  151. struct snd_soc_dai *dai)
  152. {
  153. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  154. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  155. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  156. if (!cpu_dai->active) {
  157. omap_mcbsp_free(mcbsp_data->bus_id);
  158. mcbsp_data->configured = 0;
  159. }
  160. }
  161. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  162. struct snd_soc_dai *dai)
  163. {
  164. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  165. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  166. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  167. int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  168. switch (cmd) {
  169. case SNDRV_PCM_TRIGGER_START:
  170. case SNDRV_PCM_TRIGGER_RESUME:
  171. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  172. mcbsp_data->active++;
  173. omap_mcbsp_start(mcbsp_data->bus_id, play, !play);
  174. /* Make sure data transfer is frame synchronized */
  175. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  176. omap_mcbsp_xmit_enable(mcbsp_data->bus_id, 1);
  177. else
  178. omap_mcbsp_recv_enable(mcbsp_data->bus_id, 1);
  179. break;
  180. case SNDRV_PCM_TRIGGER_STOP:
  181. case SNDRV_PCM_TRIGGER_SUSPEND:
  182. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  183. omap_mcbsp_stop(mcbsp_data->bus_id, play, !play);
  184. mcbsp_data->active--;
  185. break;
  186. default:
  187. err = -EINVAL;
  188. }
  189. return err;
  190. }
  191. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  192. struct snd_pcm_hw_params *params,
  193. struct snd_soc_dai *dai)
  194. {
  195. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  196. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  197. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  198. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  199. int dma, bus_id = mcbsp_data->bus_id, id = cpu_dai->id;
  200. int wlen, channels, wpf;
  201. unsigned long port;
  202. unsigned int format;
  203. if (cpu_class_is_omap1()) {
  204. dma = omap1_dma_reqs[bus_id][substream->stream];
  205. port = omap1_mcbsp_port[bus_id][substream->stream];
  206. } else if (cpu_is_omap2420()) {
  207. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  208. port = omap2420_mcbsp_port[bus_id][substream->stream];
  209. } else if (cpu_is_omap2430()) {
  210. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  211. port = omap2430_mcbsp_port[bus_id][substream->stream];
  212. } else if (cpu_is_omap343x()) {
  213. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  214. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  215. } else {
  216. return -ENODEV;
  217. }
  218. omap_mcbsp_dai_dma_params[id][substream->stream].name =
  219. substream->stream ? "Audio Capture" : "Audio Playback";
  220. omap_mcbsp_dai_dma_params[id][substream->stream].dma_req = dma;
  221. omap_mcbsp_dai_dma_params[id][substream->stream].port_addr = port;
  222. cpu_dai->dma_data = &omap_mcbsp_dai_dma_params[id][substream->stream];
  223. if (mcbsp_data->configured) {
  224. /* McBSP already configured by another stream */
  225. return 0;
  226. }
  227. format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  228. wpf = channels = params_channels(params);
  229. switch (channels) {
  230. case 2:
  231. if (format == SND_SOC_DAIFMT_I2S) {
  232. /* Use dual-phase frames */
  233. regs->rcr2 |= RPHASE;
  234. regs->xcr2 |= XPHASE;
  235. /* Set 1 word per (McBSP) frame for phase1 and phase2 */
  236. wpf--;
  237. regs->rcr2 |= RFRLEN2(wpf - 1);
  238. regs->xcr2 |= XFRLEN2(wpf - 1);
  239. }
  240. case 1:
  241. case 4:
  242. /* Set word per (McBSP) frame for phase1 */
  243. regs->rcr1 |= RFRLEN1(wpf - 1);
  244. regs->xcr1 |= XFRLEN1(wpf - 1);
  245. break;
  246. default:
  247. /* Unsupported number of channels */
  248. return -EINVAL;
  249. }
  250. switch (params_format(params)) {
  251. case SNDRV_PCM_FORMAT_S16_LE:
  252. /* Set word lengths */
  253. wlen = 16;
  254. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  255. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  256. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  257. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  258. break;
  259. default:
  260. /* Unsupported PCM format */
  261. return -EINVAL;
  262. }
  263. /* Set FS period and length in terms of bit clock periods */
  264. switch (format) {
  265. case SND_SOC_DAIFMT_I2S:
  266. regs->srgr2 |= FPER(wlen * channels - 1);
  267. regs->srgr1 |= FWID(wlen - 1);
  268. break;
  269. case SND_SOC_DAIFMT_DSP_A:
  270. case SND_SOC_DAIFMT_DSP_B:
  271. regs->srgr2 |= FPER(wlen * channels - 1);
  272. regs->srgr1 |= FWID(0);
  273. break;
  274. }
  275. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  276. mcbsp_data->configured = 1;
  277. return 0;
  278. }
  279. /*
  280. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  281. * cache is initialized here
  282. */
  283. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  284. unsigned int fmt)
  285. {
  286. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  287. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  288. unsigned int temp_fmt = fmt;
  289. if (mcbsp_data->configured)
  290. return 0;
  291. mcbsp_data->fmt = fmt;
  292. memset(regs, 0, sizeof(*regs));
  293. /* Generic McBSP register settings */
  294. regs->spcr2 |= XINTM(3) | FREE;
  295. regs->spcr1 |= RINTM(3);
  296. /* RFIG and XFIG are not defined in 34xx */
  297. if (!cpu_is_omap34xx()) {
  298. regs->rcr2 |= RFIG;
  299. regs->xcr2 |= XFIG;
  300. }
  301. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  302. regs->xccr = DXENDLY(1) | XDMAEN;
  303. regs->rccr = RFULL_CYCLE | RDMAEN;
  304. }
  305. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  306. case SND_SOC_DAIFMT_I2S:
  307. /* 1-bit data delay */
  308. regs->rcr2 |= RDATDLY(1);
  309. regs->xcr2 |= XDATDLY(1);
  310. regs->rccr |= RFULL_CYCLE | RDMAEN | RDISABLE;
  311. regs->xccr |= (DXENDLY(1) | XDMAEN | XDISABLE);
  312. break;
  313. case SND_SOC_DAIFMT_DSP_A:
  314. /* 1-bit data delay */
  315. regs->rcr2 |= RDATDLY(1);
  316. regs->xcr2 |= XDATDLY(1);
  317. regs->rccr |= RFULL_CYCLE | RDMAEN | RDISABLE;
  318. regs->xccr |= (DXENDLY(1) | XDMAEN | XDISABLE);
  319. /* Invert FS polarity configuration */
  320. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  321. break;
  322. case SND_SOC_DAIFMT_DSP_B:
  323. /* 0-bit data delay */
  324. regs->rcr2 |= RDATDLY(0);
  325. regs->xcr2 |= XDATDLY(0);
  326. /* Invert FS polarity configuration */
  327. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  328. break;
  329. default:
  330. /* Unsupported data format */
  331. return -EINVAL;
  332. }
  333. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  334. case SND_SOC_DAIFMT_CBS_CFS:
  335. /* McBSP master. Set FS and bit clocks as outputs */
  336. regs->pcr0 |= FSXM | FSRM |
  337. CLKXM | CLKRM;
  338. /* Sample rate generator drives the FS */
  339. regs->srgr2 |= FSGM;
  340. break;
  341. case SND_SOC_DAIFMT_CBM_CFM:
  342. /* McBSP slave */
  343. break;
  344. default:
  345. /* Unsupported master/slave configuration */
  346. return -EINVAL;
  347. }
  348. /* Set bit clock (CLKX/CLKR) and FS polarities */
  349. switch (temp_fmt & SND_SOC_DAIFMT_INV_MASK) {
  350. case SND_SOC_DAIFMT_NB_NF:
  351. /*
  352. * Normal BCLK + FS.
  353. * FS active low. TX data driven on falling edge of bit clock
  354. * and RX data sampled on rising edge of bit clock.
  355. */
  356. regs->pcr0 |= FSXP | FSRP |
  357. CLKXP | CLKRP;
  358. break;
  359. case SND_SOC_DAIFMT_NB_IF:
  360. regs->pcr0 |= CLKXP | CLKRP;
  361. break;
  362. case SND_SOC_DAIFMT_IB_NF:
  363. regs->pcr0 |= FSXP | FSRP;
  364. break;
  365. case SND_SOC_DAIFMT_IB_IF:
  366. break;
  367. default:
  368. return -EINVAL;
  369. }
  370. return 0;
  371. }
  372. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  373. int div_id, int div)
  374. {
  375. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  376. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  377. if (div_id != OMAP_MCBSP_CLKGDV)
  378. return -ENODEV;
  379. regs->srgr1 |= CLKGDV(div - 1);
  380. return 0;
  381. }
  382. static int omap_mcbsp_dai_set_clks_src(struct omap_mcbsp_data *mcbsp_data,
  383. int clk_id)
  384. {
  385. int sel_bit;
  386. u16 reg, reg_devconf1 = OMAP243X_CONTROL_DEVCONF1;
  387. if (cpu_class_is_omap1()) {
  388. /* OMAP1's can use only external source clock */
  389. if (unlikely(clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK))
  390. return -EINVAL;
  391. else
  392. return 0;
  393. }
  394. if (cpu_is_omap2420() && mcbsp_data->bus_id > 1)
  395. return -EINVAL;
  396. if (cpu_is_omap343x())
  397. reg_devconf1 = OMAP343X_CONTROL_DEVCONF1;
  398. switch (mcbsp_data->bus_id) {
  399. case 0:
  400. reg = OMAP2_CONTROL_DEVCONF0;
  401. sel_bit = 2;
  402. break;
  403. case 1:
  404. reg = OMAP2_CONTROL_DEVCONF0;
  405. sel_bit = 6;
  406. break;
  407. case 2:
  408. reg = reg_devconf1;
  409. sel_bit = 0;
  410. break;
  411. case 3:
  412. reg = reg_devconf1;
  413. sel_bit = 2;
  414. break;
  415. case 4:
  416. reg = reg_devconf1;
  417. sel_bit = 4;
  418. break;
  419. default:
  420. return -EINVAL;
  421. }
  422. if (clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK)
  423. omap_ctrl_writel(omap_ctrl_readl(reg) & ~(1 << sel_bit), reg);
  424. else
  425. omap_ctrl_writel(omap_ctrl_readl(reg) | (1 << sel_bit), reg);
  426. return 0;
  427. }
  428. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  429. int clk_id, unsigned int freq,
  430. int dir)
  431. {
  432. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  433. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  434. int err = 0;
  435. switch (clk_id) {
  436. case OMAP_MCBSP_SYSCLK_CLK:
  437. regs->srgr2 |= CLKSM;
  438. break;
  439. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  440. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  441. err = omap_mcbsp_dai_set_clks_src(mcbsp_data, clk_id);
  442. break;
  443. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  444. regs->srgr2 |= CLKSM;
  445. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  446. regs->pcr0 |= SCLKME;
  447. break;
  448. default:
  449. err = -ENODEV;
  450. }
  451. return err;
  452. }
  453. static struct snd_soc_dai_ops omap_mcbsp_dai_ops = {
  454. .startup = omap_mcbsp_dai_startup,
  455. .shutdown = omap_mcbsp_dai_shutdown,
  456. .trigger = omap_mcbsp_dai_trigger,
  457. .hw_params = omap_mcbsp_dai_hw_params,
  458. .set_fmt = omap_mcbsp_dai_set_dai_fmt,
  459. .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
  460. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
  461. };
  462. #define OMAP_MCBSP_DAI_BUILDER(link_id) \
  463. { \
  464. .name = "omap-mcbsp-dai-"#link_id, \
  465. .id = (link_id), \
  466. .playback = { \
  467. .channels_min = 1, \
  468. .channels_max = 4, \
  469. .rates = OMAP_MCBSP_RATES, \
  470. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  471. }, \
  472. .capture = { \
  473. .channels_min = 1, \
  474. .channels_max = 4, \
  475. .rates = OMAP_MCBSP_RATES, \
  476. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  477. }, \
  478. .ops = &omap_mcbsp_dai_ops, \
  479. .private_data = &mcbsp_data[(link_id)].bus_id, \
  480. }
  481. struct snd_soc_dai omap_mcbsp_dai[] = {
  482. OMAP_MCBSP_DAI_BUILDER(0),
  483. OMAP_MCBSP_DAI_BUILDER(1),
  484. #if NUM_LINKS >= 3
  485. OMAP_MCBSP_DAI_BUILDER(2),
  486. #endif
  487. #if NUM_LINKS == 5
  488. OMAP_MCBSP_DAI_BUILDER(3),
  489. OMAP_MCBSP_DAI_BUILDER(4),
  490. #endif
  491. };
  492. EXPORT_SYMBOL_GPL(omap_mcbsp_dai);
  493. static int __init snd_omap_mcbsp_init(void)
  494. {
  495. return snd_soc_register_dais(omap_mcbsp_dai,
  496. ARRAY_SIZE(omap_mcbsp_dai));
  497. }
  498. module_init(snd_omap_mcbsp_init);
  499. static void __exit snd_omap_mcbsp_exit(void)
  500. {
  501. snd_soc_unregister_dais(omap_mcbsp_dai, ARRAY_SIZE(omap_mcbsp_dai));
  502. }
  503. module_exit(snd_omap_mcbsp_exit);
  504. MODULE_AUTHOR("Jarkko Nikula <jhnikula@gmail.com>");
  505. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  506. MODULE_LICENSE("GPL");