exynos_drm_fimd.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <video/samsung_fimd.h>
  21. #include <drm/exynos_drm.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. #include "exynos_drm_iommu.h"
  26. /*
  27. * FIMD is stand for Fully Interactive Mobile Display and
  28. * as a display controller, it transfers contents drawn on memory
  29. * to a LCD Panel through Display Interfaces such as RGB or
  30. * CPU Interface.
  31. */
  32. /* position control register for hardware window 0, 2 ~ 4.*/
  33. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  34. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  35. /* size control register for hardware window 0. */
  36. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  37. /* alpha control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  39. /* size control register for hardware window 1 ~ 4. */
  40. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  41. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  42. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  43. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  44. /* color key control register for hardware window 1 ~ 4. */
  45. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  46. /* color key value register for hardware window 1 ~ 4. */
  47. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  48. /* FIMD has totally five hardware windows. */
  49. #define WINDOWS_NR 5
  50. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  51. struct fimd_driver_data {
  52. unsigned int timing_base;
  53. };
  54. static struct fimd_driver_data exynos4_fimd_driver_data = {
  55. .timing_base = 0x0,
  56. };
  57. static struct fimd_driver_data exynos5_fimd_driver_data = {
  58. .timing_base = 0x20000,
  59. };
  60. struct fimd_win_data {
  61. unsigned int offset_x;
  62. unsigned int offset_y;
  63. unsigned int ovl_width;
  64. unsigned int ovl_height;
  65. unsigned int fb_width;
  66. unsigned int fb_height;
  67. unsigned int bpp;
  68. dma_addr_t dma_addr;
  69. unsigned int buf_offsize;
  70. unsigned int line_size; /* bytes */
  71. bool enabled;
  72. bool resume;
  73. };
  74. struct fimd_context {
  75. struct exynos_drm_subdrv subdrv;
  76. int irq;
  77. struct drm_crtc *crtc;
  78. struct clk *bus_clk;
  79. struct clk *lcd_clk;
  80. void __iomem *regs;
  81. struct fimd_win_data win_data[WINDOWS_NR];
  82. unsigned int clkdiv;
  83. unsigned int default_win;
  84. unsigned long irq_flags;
  85. u32 vidcon0;
  86. u32 vidcon1;
  87. bool suspended;
  88. struct mutex lock;
  89. wait_queue_head_t wait_vsync_queue;
  90. atomic_t wait_vsync_event;
  91. struct exynos_drm_panel_info *panel;
  92. };
  93. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  94. struct platform_device *pdev)
  95. {
  96. return (struct fimd_driver_data *)
  97. platform_get_device_id(pdev)->driver_data;
  98. }
  99. static bool fimd_display_is_connected(struct device *dev)
  100. {
  101. DRM_DEBUG_KMS("%s\n", __FILE__);
  102. /* TODO. */
  103. return true;
  104. }
  105. static void *fimd_get_panel(struct device *dev)
  106. {
  107. struct fimd_context *ctx = get_fimd_context(dev);
  108. DRM_DEBUG_KMS("%s\n", __FILE__);
  109. return ctx->panel;
  110. }
  111. static int fimd_check_timing(struct device *dev, void *timing)
  112. {
  113. DRM_DEBUG_KMS("%s\n", __FILE__);
  114. /* TODO. */
  115. return 0;
  116. }
  117. static int fimd_display_power_on(struct device *dev, int mode)
  118. {
  119. DRM_DEBUG_KMS("%s\n", __FILE__);
  120. /* TODO */
  121. return 0;
  122. }
  123. static struct exynos_drm_display_ops fimd_display_ops = {
  124. .type = EXYNOS_DISPLAY_TYPE_LCD,
  125. .is_connected = fimd_display_is_connected,
  126. .get_panel = fimd_get_panel,
  127. .check_timing = fimd_check_timing,
  128. .power_on = fimd_display_power_on,
  129. };
  130. static void fimd_dpms(struct device *subdrv_dev, int mode)
  131. {
  132. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  133. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  134. mutex_lock(&ctx->lock);
  135. switch (mode) {
  136. case DRM_MODE_DPMS_ON:
  137. /*
  138. * enable fimd hardware only if suspended status.
  139. *
  140. * P.S. fimd_dpms function would be called at booting time so
  141. * clk_enable could be called double time.
  142. */
  143. if (ctx->suspended)
  144. pm_runtime_get_sync(subdrv_dev);
  145. break;
  146. case DRM_MODE_DPMS_STANDBY:
  147. case DRM_MODE_DPMS_SUSPEND:
  148. case DRM_MODE_DPMS_OFF:
  149. if (!ctx->suspended)
  150. pm_runtime_put_sync(subdrv_dev);
  151. break;
  152. default:
  153. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  154. break;
  155. }
  156. mutex_unlock(&ctx->lock);
  157. }
  158. static void fimd_apply(struct device *subdrv_dev)
  159. {
  160. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  161. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  162. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  163. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  164. struct fimd_win_data *win_data;
  165. int i;
  166. DRM_DEBUG_KMS("%s\n", __FILE__);
  167. for (i = 0; i < WINDOWS_NR; i++) {
  168. win_data = &ctx->win_data[i];
  169. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  170. ovl_ops->commit(subdrv_dev, i);
  171. }
  172. if (mgr_ops && mgr_ops->commit)
  173. mgr_ops->commit(subdrv_dev);
  174. }
  175. static void fimd_commit(struct device *dev)
  176. {
  177. struct fimd_context *ctx = get_fimd_context(dev);
  178. struct exynos_drm_panel_info *panel = ctx->panel;
  179. struct fb_videomode *timing = &panel->timing;
  180. struct fimd_driver_data *driver_data;
  181. struct platform_device *pdev = to_platform_device(dev);
  182. u32 val;
  183. driver_data = drm_fimd_get_driver_data(pdev);
  184. if (ctx->suspended)
  185. return;
  186. DRM_DEBUG_KMS("%s\n", __FILE__);
  187. /* setup polarity values from machine code. */
  188. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  189. /* setup vertical timing values. */
  190. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  191. VIDTCON0_VFPD(timing->lower_margin - 1) |
  192. VIDTCON0_VSPW(timing->vsync_len - 1);
  193. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  194. /* setup horizontal timing values. */
  195. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  196. VIDTCON1_HFPD(timing->right_margin - 1) |
  197. VIDTCON1_HSPW(timing->hsync_len - 1);
  198. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  199. /* setup horizontal and vertical display size. */
  200. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  201. VIDTCON2_HOZVAL(timing->xres - 1) |
  202. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  203. VIDTCON2_HOZVAL_E(timing->xres - 1);
  204. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  205. /* setup clock source, clock divider, enable dma. */
  206. val = ctx->vidcon0;
  207. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  208. if (ctx->clkdiv > 1)
  209. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  210. else
  211. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  212. /*
  213. * fields of register with prefix '_F' would be updated
  214. * at vsync(same as dma start)
  215. */
  216. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  217. writel(val, ctx->regs + VIDCON0);
  218. }
  219. static int fimd_enable_vblank(struct device *dev)
  220. {
  221. struct fimd_context *ctx = get_fimd_context(dev);
  222. u32 val;
  223. DRM_DEBUG_KMS("%s\n", __FILE__);
  224. if (ctx->suspended)
  225. return -EPERM;
  226. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  227. val = readl(ctx->regs + VIDINTCON0);
  228. val |= VIDINTCON0_INT_ENABLE;
  229. val |= VIDINTCON0_INT_FRAME;
  230. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  231. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  232. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  233. val |= VIDINTCON0_FRAMESEL1_NONE;
  234. writel(val, ctx->regs + VIDINTCON0);
  235. }
  236. return 0;
  237. }
  238. static void fimd_disable_vblank(struct device *dev)
  239. {
  240. struct fimd_context *ctx = get_fimd_context(dev);
  241. u32 val;
  242. DRM_DEBUG_KMS("%s\n", __FILE__);
  243. if (ctx->suspended)
  244. return;
  245. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  246. val = readl(ctx->regs + VIDINTCON0);
  247. val &= ~VIDINTCON0_INT_FRAME;
  248. val &= ~VIDINTCON0_INT_ENABLE;
  249. writel(val, ctx->regs + VIDINTCON0);
  250. }
  251. }
  252. static void fimd_wait_for_vblank(struct device *dev)
  253. {
  254. struct fimd_context *ctx = get_fimd_context(dev);
  255. if (ctx->suspended)
  256. return;
  257. atomic_set(&ctx->wait_vsync_event, 1);
  258. /*
  259. * wait for FIMD to signal VSYNC interrupt or return after
  260. * timeout which is set to 50ms (refresh rate of 20).
  261. */
  262. if (!wait_event_timeout(ctx->wait_vsync_queue,
  263. !atomic_read(&ctx->wait_vsync_event),
  264. DRM_HZ/20))
  265. DRM_DEBUG_KMS("vblank wait timed out.\n");
  266. }
  267. static struct exynos_drm_manager_ops fimd_manager_ops = {
  268. .dpms = fimd_dpms,
  269. .apply = fimd_apply,
  270. .commit = fimd_commit,
  271. .enable_vblank = fimd_enable_vblank,
  272. .disable_vblank = fimd_disable_vblank,
  273. .wait_for_vblank = fimd_wait_for_vblank,
  274. };
  275. static void fimd_win_mode_set(struct device *dev,
  276. struct exynos_drm_overlay *overlay)
  277. {
  278. struct fimd_context *ctx = get_fimd_context(dev);
  279. struct fimd_win_data *win_data;
  280. int win;
  281. unsigned long offset;
  282. DRM_DEBUG_KMS("%s\n", __FILE__);
  283. if (!overlay) {
  284. dev_err(dev, "overlay is NULL\n");
  285. return;
  286. }
  287. win = overlay->zpos;
  288. if (win == DEFAULT_ZPOS)
  289. win = ctx->default_win;
  290. if (win < 0 || win > WINDOWS_NR)
  291. return;
  292. offset = overlay->fb_x * (overlay->bpp >> 3);
  293. offset += overlay->fb_y * overlay->pitch;
  294. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  295. win_data = &ctx->win_data[win];
  296. win_data->offset_x = overlay->crtc_x;
  297. win_data->offset_y = overlay->crtc_y;
  298. win_data->ovl_width = overlay->crtc_width;
  299. win_data->ovl_height = overlay->crtc_height;
  300. win_data->fb_width = overlay->fb_width;
  301. win_data->fb_height = overlay->fb_height;
  302. win_data->dma_addr = overlay->dma_addr[0] + offset;
  303. win_data->bpp = overlay->bpp;
  304. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  305. (overlay->bpp >> 3);
  306. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  307. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  308. win_data->offset_x, win_data->offset_y);
  309. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  310. win_data->ovl_width, win_data->ovl_height);
  311. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  312. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  313. overlay->fb_width, overlay->crtc_width);
  314. }
  315. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  316. {
  317. struct fimd_context *ctx = get_fimd_context(dev);
  318. struct fimd_win_data *win_data = &ctx->win_data[win];
  319. unsigned long val;
  320. DRM_DEBUG_KMS("%s\n", __FILE__);
  321. val = WINCONx_ENWIN;
  322. switch (win_data->bpp) {
  323. case 1:
  324. val |= WINCON0_BPPMODE_1BPP;
  325. val |= WINCONx_BITSWP;
  326. val |= WINCONx_BURSTLEN_4WORD;
  327. break;
  328. case 2:
  329. val |= WINCON0_BPPMODE_2BPP;
  330. val |= WINCONx_BITSWP;
  331. val |= WINCONx_BURSTLEN_8WORD;
  332. break;
  333. case 4:
  334. val |= WINCON0_BPPMODE_4BPP;
  335. val |= WINCONx_BITSWP;
  336. val |= WINCONx_BURSTLEN_8WORD;
  337. break;
  338. case 8:
  339. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  340. val |= WINCONx_BURSTLEN_8WORD;
  341. val |= WINCONx_BYTSWP;
  342. break;
  343. case 16:
  344. val |= WINCON0_BPPMODE_16BPP_565;
  345. val |= WINCONx_HAWSWP;
  346. val |= WINCONx_BURSTLEN_16WORD;
  347. break;
  348. case 24:
  349. val |= WINCON0_BPPMODE_24BPP_888;
  350. val |= WINCONx_WSWP;
  351. val |= WINCONx_BURSTLEN_16WORD;
  352. break;
  353. case 32:
  354. val |= WINCON1_BPPMODE_28BPP_A4888
  355. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  356. val |= WINCONx_WSWP;
  357. val |= WINCONx_BURSTLEN_16WORD;
  358. break;
  359. default:
  360. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  361. val |= WINCON0_BPPMODE_24BPP_888;
  362. val |= WINCONx_WSWP;
  363. val |= WINCONx_BURSTLEN_16WORD;
  364. break;
  365. }
  366. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  367. writel(val, ctx->regs + WINCON(win));
  368. }
  369. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  370. {
  371. struct fimd_context *ctx = get_fimd_context(dev);
  372. unsigned int keycon0 = 0, keycon1 = 0;
  373. DRM_DEBUG_KMS("%s\n", __FILE__);
  374. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  375. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  376. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  377. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  378. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  379. }
  380. static void fimd_win_commit(struct device *dev, int zpos)
  381. {
  382. struct fimd_context *ctx = get_fimd_context(dev);
  383. struct fimd_win_data *win_data;
  384. int win = zpos;
  385. unsigned long val, alpha, size;
  386. unsigned int last_x;
  387. unsigned int last_y;
  388. DRM_DEBUG_KMS("%s\n", __FILE__);
  389. if (ctx->suspended)
  390. return;
  391. if (win == DEFAULT_ZPOS)
  392. win = ctx->default_win;
  393. if (win < 0 || win > WINDOWS_NR)
  394. return;
  395. win_data = &ctx->win_data[win];
  396. /*
  397. * SHADOWCON register is used for enabling timing.
  398. *
  399. * for example, once only width value of a register is set,
  400. * if the dma is started then fimd hardware could malfunction so
  401. * with protect window setting, the register fields with prefix '_F'
  402. * wouldn't be updated at vsync also but updated once unprotect window
  403. * is set.
  404. */
  405. /* protect windows */
  406. val = readl(ctx->regs + SHADOWCON);
  407. val |= SHADOWCON_WINx_PROTECT(win);
  408. writel(val, ctx->regs + SHADOWCON);
  409. /* buffer start address */
  410. val = (unsigned long)win_data->dma_addr;
  411. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  412. /* buffer end address */
  413. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  414. val = (unsigned long)(win_data->dma_addr + size);
  415. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  416. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  417. (unsigned long)win_data->dma_addr, val, size);
  418. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  419. win_data->ovl_width, win_data->ovl_height);
  420. /* buffer size */
  421. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  422. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  423. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  424. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  425. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  426. /* OSD position */
  427. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  428. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  429. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  430. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  431. writel(val, ctx->regs + VIDOSD_A(win));
  432. last_x = win_data->offset_x + win_data->ovl_width;
  433. if (last_x)
  434. last_x--;
  435. last_y = win_data->offset_y + win_data->ovl_height;
  436. if (last_y)
  437. last_y--;
  438. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  439. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  440. writel(val, ctx->regs + VIDOSD_B(win));
  441. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  442. win_data->offset_x, win_data->offset_y, last_x, last_y);
  443. /* hardware window 0 doesn't support alpha channel. */
  444. if (win != 0) {
  445. /* OSD alpha */
  446. alpha = VIDISD14C_ALPHA1_R(0xf) |
  447. VIDISD14C_ALPHA1_G(0xf) |
  448. VIDISD14C_ALPHA1_B(0xf);
  449. writel(alpha, ctx->regs + VIDOSD_C(win));
  450. }
  451. /* OSD size */
  452. if (win != 3 && win != 4) {
  453. u32 offset = VIDOSD_D(win);
  454. if (win == 0)
  455. offset = VIDOSD_C_SIZE_W0;
  456. val = win_data->ovl_width * win_data->ovl_height;
  457. writel(val, ctx->regs + offset);
  458. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  459. }
  460. fimd_win_set_pixfmt(dev, win);
  461. /* hardware window 0 doesn't support color key. */
  462. if (win != 0)
  463. fimd_win_set_colkey(dev, win);
  464. /* wincon */
  465. val = readl(ctx->regs + WINCON(win));
  466. val |= WINCONx_ENWIN;
  467. writel(val, ctx->regs + WINCON(win));
  468. /* Enable DMA channel and unprotect windows */
  469. val = readl(ctx->regs + SHADOWCON);
  470. val |= SHADOWCON_CHx_ENABLE(win);
  471. val &= ~SHADOWCON_WINx_PROTECT(win);
  472. writel(val, ctx->regs + SHADOWCON);
  473. win_data->enabled = true;
  474. }
  475. static void fimd_win_disable(struct device *dev, int zpos)
  476. {
  477. struct fimd_context *ctx = get_fimd_context(dev);
  478. struct fimd_win_data *win_data;
  479. int win = zpos;
  480. u32 val;
  481. DRM_DEBUG_KMS("%s\n", __FILE__);
  482. if (win == DEFAULT_ZPOS)
  483. win = ctx->default_win;
  484. if (win < 0 || win > WINDOWS_NR)
  485. return;
  486. win_data = &ctx->win_data[win];
  487. if (ctx->suspended) {
  488. /* do not resume this window*/
  489. win_data->resume = false;
  490. return;
  491. }
  492. /* protect windows */
  493. val = readl(ctx->regs + SHADOWCON);
  494. val |= SHADOWCON_WINx_PROTECT(win);
  495. writel(val, ctx->regs + SHADOWCON);
  496. /* wincon */
  497. val = readl(ctx->regs + WINCON(win));
  498. val &= ~WINCONx_ENWIN;
  499. writel(val, ctx->regs + WINCON(win));
  500. /* unprotect windows */
  501. val = readl(ctx->regs + SHADOWCON);
  502. val &= ~SHADOWCON_CHx_ENABLE(win);
  503. val &= ~SHADOWCON_WINx_PROTECT(win);
  504. writel(val, ctx->regs + SHADOWCON);
  505. win_data->enabled = false;
  506. }
  507. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  508. .mode_set = fimd_win_mode_set,
  509. .commit = fimd_win_commit,
  510. .disable = fimd_win_disable,
  511. };
  512. static struct exynos_drm_manager fimd_manager = {
  513. .pipe = -1,
  514. .ops = &fimd_manager_ops,
  515. .overlay_ops = &fimd_overlay_ops,
  516. .display_ops = &fimd_display_ops,
  517. };
  518. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  519. {
  520. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  521. struct drm_pending_vblank_event *e, *t;
  522. struct timeval now;
  523. unsigned long flags;
  524. spin_lock_irqsave(&drm_dev->event_lock, flags);
  525. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  526. base.link) {
  527. /* if event's pipe isn't same as crtc then ignore it. */
  528. if (crtc != e->pipe)
  529. continue;
  530. do_gettimeofday(&now);
  531. e->event.sequence = 0;
  532. e->event.tv_sec = now.tv_sec;
  533. e->event.tv_usec = now.tv_usec;
  534. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  535. wake_up_interruptible(&e->base.file_priv->event_wait);
  536. drm_vblank_put(drm_dev, crtc);
  537. }
  538. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  539. }
  540. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  541. {
  542. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  543. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  544. struct drm_device *drm_dev = subdrv->drm_dev;
  545. struct exynos_drm_manager *manager = subdrv->manager;
  546. u32 val;
  547. val = readl(ctx->regs + VIDINTCON1);
  548. if (val & VIDINTCON1_INT_FRAME)
  549. /* VSYNC interrupt */
  550. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  551. /* check the crtc is detached already from encoder */
  552. if (manager->pipe < 0)
  553. goto out;
  554. drm_handle_vblank(drm_dev, manager->pipe);
  555. fimd_finish_pageflip(drm_dev, manager->pipe);
  556. /* set wait vsync event to zero and wake up queue. */
  557. if (atomic_read(&ctx->wait_vsync_event)) {
  558. atomic_set(&ctx->wait_vsync_event, 0);
  559. DRM_WAKEUP(&ctx->wait_vsync_queue);
  560. }
  561. out:
  562. return IRQ_HANDLED;
  563. }
  564. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  565. {
  566. DRM_DEBUG_KMS("%s\n", __FILE__);
  567. /*
  568. * enable drm irq mode.
  569. * - with irq_enabled = 1, we can use the vblank feature.
  570. *
  571. * P.S. note that we wouldn't use drm irq handler but
  572. * just specific driver own one instead because
  573. * drm framework supports only one irq handler.
  574. */
  575. drm_dev->irq_enabled = 1;
  576. /*
  577. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  578. * by drm timer once a current process gives up ownership of
  579. * vblank event.(after drm_vblank_put function is called)
  580. */
  581. drm_dev->vblank_disable_allowed = 1;
  582. /* attach this sub driver to iommu mapping if supported. */
  583. if (is_drm_iommu_supported(drm_dev))
  584. drm_iommu_attach_device(drm_dev, dev);
  585. return 0;
  586. }
  587. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  588. {
  589. DRM_DEBUG_KMS("%s\n", __FILE__);
  590. /* detach this sub driver from iommu mapping if supported. */
  591. if (is_drm_iommu_supported(drm_dev))
  592. drm_iommu_detach_device(drm_dev, dev);
  593. }
  594. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  595. struct fb_videomode *timing)
  596. {
  597. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  598. u32 retrace;
  599. u32 clkdiv;
  600. u32 best_framerate = 0;
  601. u32 framerate;
  602. DRM_DEBUG_KMS("%s\n", __FILE__);
  603. retrace = timing->left_margin + timing->hsync_len +
  604. timing->right_margin + timing->xres;
  605. retrace *= timing->upper_margin + timing->vsync_len +
  606. timing->lower_margin + timing->yres;
  607. /* default framerate is 60Hz */
  608. if (!timing->refresh)
  609. timing->refresh = 60;
  610. clk /= retrace;
  611. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  612. int tmp;
  613. /* get best framerate */
  614. framerate = clk / clkdiv;
  615. tmp = timing->refresh - framerate;
  616. if (tmp < 0) {
  617. best_framerate = framerate;
  618. continue;
  619. } else {
  620. if (!best_framerate)
  621. best_framerate = framerate;
  622. else if (tmp < (best_framerate - framerate))
  623. best_framerate = framerate;
  624. break;
  625. }
  626. }
  627. return clkdiv;
  628. }
  629. static void fimd_clear_win(struct fimd_context *ctx, int win)
  630. {
  631. u32 val;
  632. DRM_DEBUG_KMS("%s\n", __FILE__);
  633. writel(0, ctx->regs + WINCON(win));
  634. writel(0, ctx->regs + VIDOSD_A(win));
  635. writel(0, ctx->regs + VIDOSD_B(win));
  636. writel(0, ctx->regs + VIDOSD_C(win));
  637. if (win == 1 || win == 2)
  638. writel(0, ctx->regs + VIDOSD_D(win));
  639. val = readl(ctx->regs + SHADOWCON);
  640. val &= ~SHADOWCON_WINx_PROTECT(win);
  641. writel(val, ctx->regs + SHADOWCON);
  642. }
  643. static int fimd_clock(struct fimd_context *ctx, bool enable)
  644. {
  645. DRM_DEBUG_KMS("%s\n", __FILE__);
  646. if (enable) {
  647. int ret;
  648. ret = clk_enable(ctx->bus_clk);
  649. if (ret < 0)
  650. return ret;
  651. ret = clk_enable(ctx->lcd_clk);
  652. if (ret < 0) {
  653. clk_disable(ctx->bus_clk);
  654. return ret;
  655. }
  656. } else {
  657. clk_disable(ctx->lcd_clk);
  658. clk_disable(ctx->bus_clk);
  659. }
  660. return 0;
  661. }
  662. static void fimd_window_suspend(struct device *dev)
  663. {
  664. struct fimd_context *ctx = get_fimd_context(dev);
  665. struct fimd_win_data *win_data;
  666. int i;
  667. for (i = 0; i < WINDOWS_NR; i++) {
  668. win_data = &ctx->win_data[i];
  669. win_data->resume = win_data->enabled;
  670. fimd_win_disable(dev, i);
  671. }
  672. fimd_wait_for_vblank(dev);
  673. }
  674. static void fimd_window_resume(struct device *dev)
  675. {
  676. struct fimd_context *ctx = get_fimd_context(dev);
  677. struct fimd_win_data *win_data;
  678. int i;
  679. for (i = 0; i < WINDOWS_NR; i++) {
  680. win_data = &ctx->win_data[i];
  681. win_data->enabled = win_data->resume;
  682. win_data->resume = false;
  683. }
  684. }
  685. static int fimd_activate(struct fimd_context *ctx, bool enable)
  686. {
  687. struct device *dev = ctx->subdrv.dev;
  688. if (enable) {
  689. int ret;
  690. ret = fimd_clock(ctx, true);
  691. if (ret < 0)
  692. return ret;
  693. ctx->suspended = false;
  694. /* if vblank was enabled status, enable it again. */
  695. if (test_and_clear_bit(0, &ctx->irq_flags))
  696. fimd_enable_vblank(dev);
  697. fimd_window_resume(dev);
  698. } else {
  699. fimd_window_suspend(dev);
  700. fimd_clock(ctx, false);
  701. ctx->suspended = true;
  702. }
  703. return 0;
  704. }
  705. static int __devinit fimd_probe(struct platform_device *pdev)
  706. {
  707. struct device *dev = &pdev->dev;
  708. struct fimd_context *ctx;
  709. struct exynos_drm_subdrv *subdrv;
  710. struct exynos_drm_fimd_pdata *pdata;
  711. struct exynos_drm_panel_info *panel;
  712. struct resource *res;
  713. int win;
  714. int ret = -EINVAL;
  715. DRM_DEBUG_KMS("%s\n", __FILE__);
  716. pdata = pdev->dev.platform_data;
  717. if (!pdata) {
  718. dev_err(dev, "no platform data specified\n");
  719. return -EINVAL;
  720. }
  721. panel = &pdata->panel;
  722. if (!panel) {
  723. dev_err(dev, "panel is null.\n");
  724. return -EINVAL;
  725. }
  726. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  727. if (!ctx)
  728. return -ENOMEM;
  729. ctx->bus_clk = devm_clk_get(dev, "fimd");
  730. if (IS_ERR(ctx->bus_clk)) {
  731. dev_err(dev, "failed to get bus clock\n");
  732. return PTR_ERR(ctx->bus_clk);
  733. }
  734. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  735. if (IS_ERR(ctx->lcd_clk)) {
  736. dev_err(dev, "failed to get lcd clock\n");
  737. return PTR_ERR(ctx->lcd_clk);
  738. }
  739. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  740. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  741. if (!ctx->regs) {
  742. dev_err(dev, "failed to map registers\n");
  743. return -ENXIO;
  744. }
  745. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  746. if (!res) {
  747. dev_err(dev, "irq request failed.\n");
  748. return -ENXIO;
  749. }
  750. ctx->irq = res->start;
  751. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  752. 0, "drm_fimd", ctx);
  753. if (ret) {
  754. dev_err(dev, "irq request failed.\n");
  755. return ret;
  756. }
  757. ctx->vidcon0 = pdata->vidcon0;
  758. ctx->vidcon1 = pdata->vidcon1;
  759. ctx->default_win = pdata->default_win;
  760. ctx->panel = panel;
  761. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  762. atomic_set(&ctx->wait_vsync_event, 0);
  763. subdrv = &ctx->subdrv;
  764. subdrv->dev = dev;
  765. subdrv->manager = &fimd_manager;
  766. subdrv->probe = fimd_subdrv_probe;
  767. subdrv->remove = fimd_subdrv_remove;
  768. mutex_init(&ctx->lock);
  769. platform_set_drvdata(pdev, ctx);
  770. pm_runtime_enable(dev);
  771. pm_runtime_get_sync(dev);
  772. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  773. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  774. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  775. panel->timing.pixclock, ctx->clkdiv);
  776. for (win = 0; win < WINDOWS_NR; win++)
  777. fimd_clear_win(ctx, win);
  778. exynos_drm_subdrv_register(subdrv);
  779. return 0;
  780. }
  781. static int __devexit fimd_remove(struct platform_device *pdev)
  782. {
  783. struct device *dev = &pdev->dev;
  784. struct fimd_context *ctx = platform_get_drvdata(pdev);
  785. DRM_DEBUG_KMS("%s\n", __FILE__);
  786. exynos_drm_subdrv_unregister(&ctx->subdrv);
  787. if (ctx->suspended)
  788. goto out;
  789. clk_disable(ctx->lcd_clk);
  790. clk_disable(ctx->bus_clk);
  791. pm_runtime_set_suspended(dev);
  792. pm_runtime_put_sync(dev);
  793. out:
  794. pm_runtime_disable(dev);
  795. return 0;
  796. }
  797. #ifdef CONFIG_PM_SLEEP
  798. static int fimd_suspend(struct device *dev)
  799. {
  800. struct fimd_context *ctx = get_fimd_context(dev);
  801. /*
  802. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  803. * called here, an error would be returned by that interface
  804. * because the usage_count of pm runtime is more than 1.
  805. */
  806. if (!pm_runtime_suspended(dev))
  807. return fimd_activate(ctx, false);
  808. return 0;
  809. }
  810. static int fimd_resume(struct device *dev)
  811. {
  812. struct fimd_context *ctx = get_fimd_context(dev);
  813. /*
  814. * if entered to sleep when lcd panel was on, the usage_count
  815. * of pm runtime would still be 1 so in this case, fimd driver
  816. * should be on directly not drawing on pm runtime interface.
  817. */
  818. if (pm_runtime_suspended(dev)) {
  819. int ret;
  820. ret = fimd_activate(ctx, true);
  821. if (ret < 0)
  822. return ret;
  823. /*
  824. * in case of dpms on(standby), fimd_apply function will
  825. * be called by encoder's dpms callback to update fimd's
  826. * registers but in case of sleep wakeup, it's not.
  827. * so fimd_apply function should be called at here.
  828. */
  829. fimd_apply(dev);
  830. }
  831. return 0;
  832. }
  833. #endif
  834. #ifdef CONFIG_PM_RUNTIME
  835. static int fimd_runtime_suspend(struct device *dev)
  836. {
  837. struct fimd_context *ctx = get_fimd_context(dev);
  838. DRM_DEBUG_KMS("%s\n", __FILE__);
  839. return fimd_activate(ctx, false);
  840. }
  841. static int fimd_runtime_resume(struct device *dev)
  842. {
  843. struct fimd_context *ctx = get_fimd_context(dev);
  844. DRM_DEBUG_KMS("%s\n", __FILE__);
  845. return fimd_activate(ctx, true);
  846. }
  847. #endif
  848. static struct platform_device_id fimd_driver_ids[] = {
  849. {
  850. .name = "exynos4-fb",
  851. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  852. }, {
  853. .name = "exynos5-fb",
  854. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  855. },
  856. {},
  857. };
  858. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  859. static const struct dev_pm_ops fimd_pm_ops = {
  860. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  861. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  862. };
  863. struct platform_driver fimd_driver = {
  864. .probe = fimd_probe,
  865. .remove = __devexit_p(fimd_remove),
  866. .id_table = fimd_driver_ids,
  867. .driver = {
  868. .name = "exynos4-fb",
  869. .owner = THIS_MODULE,
  870. .pm = &fimd_pm_ops,
  871. },
  872. };