be_cmds.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. if (compl->flags != 0) {
  86. compl->flags = le32_to_cpu(compl->flags);
  87. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  88. return true;
  89. } else {
  90. return false;
  91. }
  92. }
  93. /* Need to reset the entire word that houses the valid bit */
  94. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  95. {
  96. compl->flags = 0;
  97. }
  98. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  99. {
  100. unsigned long addr;
  101. addr = tag1;
  102. addr = ((addr << 16) << 16) | tag0;
  103. return (void *)addr;
  104. }
  105. static int be_mcc_compl_process(struct be_adapter *adapter,
  106. struct be_mcc_compl *compl)
  107. {
  108. u16 compl_status, extd_status;
  109. struct be_cmd_resp_hdr *resp_hdr;
  110. u8 opcode = 0, subsystem = 0;
  111. /* Just swap the status to host endian; mcc tag is opaquely copied
  112. * from mcc_wrb */
  113. be_dws_le_to_cpu(compl, 4);
  114. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  115. CQE_STATUS_COMPL_MASK;
  116. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  117. if (resp_hdr) {
  118. opcode = resp_hdr->opcode;
  119. subsystem = resp_hdr->subsystem;
  120. }
  121. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  122. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  123. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  124. adapter->flash_status = compl_status;
  125. complete(&adapter->flash_compl);
  126. }
  127. if (compl_status == MCC_STATUS_SUCCESS) {
  128. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  129. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  130. (subsystem == CMD_SUBSYSTEM_ETH)) {
  131. be_parse_stats(adapter);
  132. adapter->stats_cmd_sent = false;
  133. }
  134. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  135. subsystem == CMD_SUBSYSTEM_COMMON) {
  136. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  137. (void *)resp_hdr;
  138. adapter->drv_stats.be_on_die_temperature =
  139. resp->on_die_temperature;
  140. }
  141. } else {
  142. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  143. adapter->be_get_temp_freq = 0;
  144. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  145. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  146. goto done;
  147. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  148. dev_warn(&adapter->pdev->dev,
  149. "VF is not privileged to issue opcode %d-%d\n",
  150. opcode, subsystem);
  151. } else {
  152. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  153. CQE_STATUS_EXTD_MASK;
  154. dev_err(&adapter->pdev->dev,
  155. "opcode %d-%d failed:status %d-%d\n",
  156. opcode, subsystem, compl_status, extd_status);
  157. }
  158. }
  159. done:
  160. return compl_status;
  161. }
  162. /* Link state evt is a string of bytes; no need for endian swapping */
  163. static void be_async_link_state_process(struct be_adapter *adapter,
  164. struct be_async_event_link_state *evt)
  165. {
  166. /* When link status changes, link speed must be re-queried from FW */
  167. adapter->phy.link_speed = -1;
  168. /* Ignore physical link event */
  169. if (lancer_chip(adapter) &&
  170. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  171. return;
  172. /* For the initial link status do not rely on the ASYNC event as
  173. * it may not be received in some cases.
  174. */
  175. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  176. be_link_status_update(adapter, evt->port_link_status);
  177. }
  178. /* Grp5 CoS Priority evt */
  179. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  180. struct be_async_event_grp5_cos_priority *evt)
  181. {
  182. if (evt->valid) {
  183. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  184. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  185. adapter->recommended_prio =
  186. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  187. }
  188. }
  189. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  190. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  191. struct be_async_event_grp5_qos_link_speed *evt)
  192. {
  193. if (adapter->phy.link_speed >= 0 &&
  194. evt->physical_port == adapter->port_num)
  195. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  196. }
  197. /*Grp5 PVID evt*/
  198. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  199. struct be_async_event_grp5_pvid_state *evt)
  200. {
  201. if (evt->enabled)
  202. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  203. else
  204. adapter->pvid = 0;
  205. }
  206. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  207. u32 trailer, struct be_mcc_compl *evt)
  208. {
  209. u8 event_type = 0;
  210. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  211. ASYNC_TRAILER_EVENT_TYPE_MASK;
  212. switch (event_type) {
  213. case ASYNC_EVENT_COS_PRIORITY:
  214. be_async_grp5_cos_priority_process(adapter,
  215. (struct be_async_event_grp5_cos_priority *)evt);
  216. break;
  217. case ASYNC_EVENT_QOS_SPEED:
  218. be_async_grp5_qos_speed_process(adapter,
  219. (struct be_async_event_grp5_qos_link_speed *)evt);
  220. break;
  221. case ASYNC_EVENT_PVID_STATE:
  222. be_async_grp5_pvid_state_process(adapter,
  223. (struct be_async_event_grp5_pvid_state *)evt);
  224. break;
  225. default:
  226. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  227. break;
  228. }
  229. }
  230. static inline bool is_link_state_evt(u32 trailer)
  231. {
  232. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  233. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  234. ASYNC_EVENT_CODE_LINK_STATE;
  235. }
  236. static inline bool is_grp5_evt(u32 trailer)
  237. {
  238. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  239. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  240. ASYNC_EVENT_CODE_GRP_5);
  241. }
  242. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  243. {
  244. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  245. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  246. if (be_mcc_compl_is_new(compl)) {
  247. queue_tail_inc(mcc_cq);
  248. return compl;
  249. }
  250. return NULL;
  251. }
  252. void be_async_mcc_enable(struct be_adapter *adapter)
  253. {
  254. spin_lock_bh(&adapter->mcc_cq_lock);
  255. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  256. adapter->mcc_obj.rearm_cq = true;
  257. spin_unlock_bh(&adapter->mcc_cq_lock);
  258. }
  259. void be_async_mcc_disable(struct be_adapter *adapter)
  260. {
  261. adapter->mcc_obj.rearm_cq = false;
  262. }
  263. int be_process_mcc(struct be_adapter *adapter)
  264. {
  265. struct be_mcc_compl *compl;
  266. int num = 0, status = 0;
  267. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  268. spin_lock(&adapter->mcc_cq_lock);
  269. while ((compl = be_mcc_compl_get(adapter))) {
  270. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  271. /* Interpret flags as an async trailer */
  272. if (is_link_state_evt(compl->flags))
  273. be_async_link_state_process(adapter,
  274. (struct be_async_event_link_state *) compl);
  275. else if (is_grp5_evt(compl->flags))
  276. be_async_grp5_evt_process(adapter,
  277. compl->flags, compl);
  278. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  279. status = be_mcc_compl_process(adapter, compl);
  280. atomic_dec(&mcc_obj->q.used);
  281. }
  282. be_mcc_compl_use(compl);
  283. num++;
  284. }
  285. if (num)
  286. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  287. spin_unlock(&adapter->mcc_cq_lock);
  288. return status;
  289. }
  290. /* Wait till no more pending mcc requests are present */
  291. static int be_mcc_wait_compl(struct be_adapter *adapter)
  292. {
  293. #define mcc_timeout 120000 /* 12s timeout */
  294. int i, status = 0;
  295. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  296. for (i = 0; i < mcc_timeout; i++) {
  297. if (be_error(adapter))
  298. return -EIO;
  299. local_bh_disable();
  300. status = be_process_mcc(adapter);
  301. local_bh_enable();
  302. if (atomic_read(&mcc_obj->q.used) == 0)
  303. break;
  304. udelay(100);
  305. }
  306. if (i == mcc_timeout) {
  307. dev_err(&adapter->pdev->dev, "FW not responding\n");
  308. adapter->fw_timeout = true;
  309. return -EIO;
  310. }
  311. return status;
  312. }
  313. /* Notify MCC requests and wait for completion */
  314. static int be_mcc_notify_wait(struct be_adapter *adapter)
  315. {
  316. int status;
  317. struct be_mcc_wrb *wrb;
  318. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  319. u16 index = mcc_obj->q.head;
  320. struct be_cmd_resp_hdr *resp;
  321. index_dec(&index, mcc_obj->q.len);
  322. wrb = queue_index_node(&mcc_obj->q, index);
  323. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  324. be_mcc_notify(adapter);
  325. status = be_mcc_wait_compl(adapter);
  326. if (status == -EIO)
  327. goto out;
  328. status = resp->status;
  329. out:
  330. return status;
  331. }
  332. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  333. {
  334. int msecs = 0;
  335. u32 ready;
  336. do {
  337. if (be_error(adapter))
  338. return -EIO;
  339. ready = ioread32(db);
  340. if (ready == 0xffffffff)
  341. return -1;
  342. ready &= MPU_MAILBOX_DB_RDY_MASK;
  343. if (ready)
  344. break;
  345. if (msecs > 4000) {
  346. dev_err(&adapter->pdev->dev, "FW not responding\n");
  347. adapter->fw_timeout = true;
  348. be_detect_error(adapter);
  349. return -1;
  350. }
  351. msleep(1);
  352. msecs++;
  353. } while (true);
  354. return 0;
  355. }
  356. /*
  357. * Insert the mailbox address into the doorbell in two steps
  358. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  359. */
  360. static int be_mbox_notify_wait(struct be_adapter *adapter)
  361. {
  362. int status;
  363. u32 val = 0;
  364. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  365. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  366. struct be_mcc_mailbox *mbox = mbox_mem->va;
  367. struct be_mcc_compl *compl = &mbox->compl;
  368. /* wait for ready to be set */
  369. status = be_mbox_db_ready_wait(adapter, db);
  370. if (status != 0)
  371. return status;
  372. val |= MPU_MAILBOX_DB_HI_MASK;
  373. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  374. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  375. iowrite32(val, db);
  376. /* wait for ready to be set */
  377. status = be_mbox_db_ready_wait(adapter, db);
  378. if (status != 0)
  379. return status;
  380. val = 0;
  381. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  382. val |= (u32)(mbox_mem->dma >> 4) << 2;
  383. iowrite32(val, db);
  384. status = be_mbox_db_ready_wait(adapter, db);
  385. if (status != 0)
  386. return status;
  387. /* A cq entry has been made now */
  388. if (be_mcc_compl_is_new(compl)) {
  389. status = be_mcc_compl_process(adapter, &mbox->compl);
  390. be_mcc_compl_use(compl);
  391. if (status)
  392. return status;
  393. } else {
  394. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  395. return -1;
  396. }
  397. return 0;
  398. }
  399. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  400. {
  401. u32 sem;
  402. if (lancer_chip(adapter))
  403. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  404. else
  405. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  406. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  407. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  408. return -1;
  409. else
  410. return 0;
  411. }
  412. int lancer_wait_ready(struct be_adapter *adapter)
  413. {
  414. #define SLIPORT_READY_TIMEOUT 30
  415. u32 sliport_status;
  416. int status = 0, i;
  417. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  418. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  419. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  420. break;
  421. msleep(1000);
  422. }
  423. if (i == SLIPORT_READY_TIMEOUT)
  424. status = -1;
  425. return status;
  426. }
  427. static bool lancer_provisioning_error(struct be_adapter *adapter)
  428. {
  429. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  430. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  431. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  432. sliport_err1 = ioread32(adapter->db +
  433. SLIPORT_ERROR1_OFFSET);
  434. sliport_err2 = ioread32(adapter->db +
  435. SLIPORT_ERROR2_OFFSET);
  436. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  437. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  438. return true;
  439. }
  440. return false;
  441. }
  442. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  443. {
  444. int status;
  445. u32 sliport_status, err, reset_needed;
  446. bool resource_error;
  447. resource_error = lancer_provisioning_error(adapter);
  448. if (resource_error)
  449. return -1;
  450. status = lancer_wait_ready(adapter);
  451. if (!status) {
  452. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  453. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  454. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  455. if (err && reset_needed) {
  456. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  457. adapter->db + SLIPORT_CONTROL_OFFSET);
  458. /* check adapter has corrected the error */
  459. status = lancer_wait_ready(adapter);
  460. sliport_status = ioread32(adapter->db +
  461. SLIPORT_STATUS_OFFSET);
  462. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  463. SLIPORT_STATUS_RN_MASK);
  464. if (status || sliport_status)
  465. status = -1;
  466. } else if (err || reset_needed) {
  467. status = -1;
  468. }
  469. }
  470. /* Stop error recovery if error is not recoverable.
  471. * No resource error is temporary errors and will go away
  472. * when PF provisions resources.
  473. */
  474. resource_error = lancer_provisioning_error(adapter);
  475. if (status == -1 && !resource_error)
  476. adapter->eeh_error = true;
  477. return status;
  478. }
  479. int be_fw_wait_ready(struct be_adapter *adapter)
  480. {
  481. u16 stage;
  482. int status, timeout = 0;
  483. struct device *dev = &adapter->pdev->dev;
  484. if (lancer_chip(adapter)) {
  485. status = lancer_wait_ready(adapter);
  486. return status;
  487. }
  488. do {
  489. status = be_POST_stage_get(adapter, &stage);
  490. if (status) {
  491. dev_err(dev, "POST error; stage=0x%x\n", stage);
  492. return -1;
  493. } else if (stage != POST_STAGE_ARMFW_RDY) {
  494. if (msleep_interruptible(2000)) {
  495. dev_err(dev, "Waiting for POST aborted\n");
  496. return -EINTR;
  497. }
  498. timeout += 2;
  499. } else {
  500. return 0;
  501. }
  502. } while (timeout < 60);
  503. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  504. return -1;
  505. }
  506. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  507. {
  508. return &wrb->payload.sgl[0];
  509. }
  510. /* Don't touch the hdr after it's prepared */
  511. /* mem will be NULL for embedded commands */
  512. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  513. u8 subsystem, u8 opcode, int cmd_len,
  514. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  515. {
  516. struct be_sge *sge;
  517. unsigned long addr = (unsigned long)req_hdr;
  518. u64 req_addr = addr;
  519. req_hdr->opcode = opcode;
  520. req_hdr->subsystem = subsystem;
  521. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  522. req_hdr->version = 0;
  523. wrb->tag0 = req_addr & 0xFFFFFFFF;
  524. wrb->tag1 = upper_32_bits(req_addr);
  525. wrb->payload_length = cmd_len;
  526. if (mem) {
  527. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  528. MCC_WRB_SGE_CNT_SHIFT;
  529. sge = nonembedded_sgl(wrb);
  530. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  531. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  532. sge->len = cpu_to_le32(mem->size);
  533. } else
  534. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  535. be_dws_cpu_to_le(wrb, 8);
  536. }
  537. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  538. struct be_dma_mem *mem)
  539. {
  540. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  541. u64 dma = (u64)mem->dma;
  542. for (i = 0; i < buf_pages; i++) {
  543. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  544. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  545. dma += PAGE_SIZE_4K;
  546. }
  547. }
  548. /* Converts interrupt delay in microseconds to multiplier value */
  549. static u32 eq_delay_to_mult(u32 usec_delay)
  550. {
  551. #define MAX_INTR_RATE 651042
  552. const u32 round = 10;
  553. u32 multiplier;
  554. if (usec_delay == 0)
  555. multiplier = 0;
  556. else {
  557. u32 interrupt_rate = 1000000 / usec_delay;
  558. /* Max delay, corresponding to the lowest interrupt rate */
  559. if (interrupt_rate == 0)
  560. multiplier = 1023;
  561. else {
  562. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  563. multiplier /= interrupt_rate;
  564. /* Round the multiplier to the closest value.*/
  565. multiplier = (multiplier + round/2) / round;
  566. multiplier = min(multiplier, (u32)1023);
  567. }
  568. }
  569. return multiplier;
  570. }
  571. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  572. {
  573. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  574. struct be_mcc_wrb *wrb
  575. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  576. memset(wrb, 0, sizeof(*wrb));
  577. return wrb;
  578. }
  579. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  580. {
  581. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  582. struct be_mcc_wrb *wrb;
  583. if (!mccq->created)
  584. return NULL;
  585. if (atomic_read(&mccq->used) >= mccq->len) {
  586. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  587. return NULL;
  588. }
  589. wrb = queue_head_node(mccq);
  590. queue_head_inc(mccq);
  591. atomic_inc(&mccq->used);
  592. memset(wrb, 0, sizeof(*wrb));
  593. return wrb;
  594. }
  595. /* Tell fw we're about to start firing cmds by writing a
  596. * special pattern across the wrb hdr; uses mbox
  597. */
  598. int be_cmd_fw_init(struct be_adapter *adapter)
  599. {
  600. u8 *wrb;
  601. int status;
  602. if (lancer_chip(adapter))
  603. return 0;
  604. if (mutex_lock_interruptible(&adapter->mbox_lock))
  605. return -1;
  606. wrb = (u8 *)wrb_from_mbox(adapter);
  607. *wrb++ = 0xFF;
  608. *wrb++ = 0x12;
  609. *wrb++ = 0x34;
  610. *wrb++ = 0xFF;
  611. *wrb++ = 0xFF;
  612. *wrb++ = 0x56;
  613. *wrb++ = 0x78;
  614. *wrb = 0xFF;
  615. status = be_mbox_notify_wait(adapter);
  616. mutex_unlock(&adapter->mbox_lock);
  617. return status;
  618. }
  619. /* Tell fw we're done with firing cmds by writing a
  620. * special pattern across the wrb hdr; uses mbox
  621. */
  622. int be_cmd_fw_clean(struct be_adapter *adapter)
  623. {
  624. u8 *wrb;
  625. int status;
  626. if (lancer_chip(adapter))
  627. return 0;
  628. if (mutex_lock_interruptible(&adapter->mbox_lock))
  629. return -1;
  630. wrb = (u8 *)wrb_from_mbox(adapter);
  631. *wrb++ = 0xFF;
  632. *wrb++ = 0xAA;
  633. *wrb++ = 0xBB;
  634. *wrb++ = 0xFF;
  635. *wrb++ = 0xFF;
  636. *wrb++ = 0xCC;
  637. *wrb++ = 0xDD;
  638. *wrb = 0xFF;
  639. status = be_mbox_notify_wait(adapter);
  640. mutex_unlock(&adapter->mbox_lock);
  641. return status;
  642. }
  643. int be_cmd_eq_create(struct be_adapter *adapter,
  644. struct be_queue_info *eq, int eq_delay)
  645. {
  646. struct be_mcc_wrb *wrb;
  647. struct be_cmd_req_eq_create *req;
  648. struct be_dma_mem *q_mem = &eq->dma_mem;
  649. int status;
  650. if (mutex_lock_interruptible(&adapter->mbox_lock))
  651. return -1;
  652. wrb = wrb_from_mbox(adapter);
  653. req = embedded_payload(wrb);
  654. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  655. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  656. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  657. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  658. /* 4byte eqe*/
  659. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  660. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  661. __ilog2_u32(eq->len/256));
  662. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  663. eq_delay_to_mult(eq_delay));
  664. be_dws_cpu_to_le(req->context, sizeof(req->context));
  665. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  666. status = be_mbox_notify_wait(adapter);
  667. if (!status) {
  668. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  669. eq->id = le16_to_cpu(resp->eq_id);
  670. eq->created = true;
  671. }
  672. mutex_unlock(&adapter->mbox_lock);
  673. return status;
  674. }
  675. /* Use MCC */
  676. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  677. bool permanent, u32 if_handle, u32 pmac_id)
  678. {
  679. struct be_mcc_wrb *wrb;
  680. struct be_cmd_req_mac_query *req;
  681. int status;
  682. spin_lock_bh(&adapter->mcc_lock);
  683. wrb = wrb_from_mccq(adapter);
  684. if (!wrb) {
  685. status = -EBUSY;
  686. goto err;
  687. }
  688. req = embedded_payload(wrb);
  689. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  690. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  691. req->type = MAC_ADDRESS_TYPE_NETWORK;
  692. if (permanent) {
  693. req->permanent = 1;
  694. } else {
  695. req->if_id = cpu_to_le16((u16) if_handle);
  696. req->pmac_id = cpu_to_le32(pmac_id);
  697. req->permanent = 0;
  698. }
  699. status = be_mcc_notify_wait(adapter);
  700. if (!status) {
  701. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  702. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  703. }
  704. err:
  705. spin_unlock_bh(&adapter->mcc_lock);
  706. return status;
  707. }
  708. /* Uses synchronous MCCQ */
  709. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  710. u32 if_id, u32 *pmac_id, u32 domain)
  711. {
  712. struct be_mcc_wrb *wrb;
  713. struct be_cmd_req_pmac_add *req;
  714. int status;
  715. spin_lock_bh(&adapter->mcc_lock);
  716. wrb = wrb_from_mccq(adapter);
  717. if (!wrb) {
  718. status = -EBUSY;
  719. goto err;
  720. }
  721. req = embedded_payload(wrb);
  722. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  723. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  724. req->hdr.domain = domain;
  725. req->if_id = cpu_to_le32(if_id);
  726. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  727. status = be_mcc_notify_wait(adapter);
  728. if (!status) {
  729. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  730. *pmac_id = le32_to_cpu(resp->pmac_id);
  731. }
  732. err:
  733. spin_unlock_bh(&adapter->mcc_lock);
  734. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  735. status = -EPERM;
  736. return status;
  737. }
  738. /* Uses synchronous MCCQ */
  739. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  740. {
  741. struct be_mcc_wrb *wrb;
  742. struct be_cmd_req_pmac_del *req;
  743. int status;
  744. if (pmac_id == -1)
  745. return 0;
  746. spin_lock_bh(&adapter->mcc_lock);
  747. wrb = wrb_from_mccq(adapter);
  748. if (!wrb) {
  749. status = -EBUSY;
  750. goto err;
  751. }
  752. req = embedded_payload(wrb);
  753. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  754. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  755. req->hdr.domain = dom;
  756. req->if_id = cpu_to_le32(if_id);
  757. req->pmac_id = cpu_to_le32(pmac_id);
  758. status = be_mcc_notify_wait(adapter);
  759. err:
  760. spin_unlock_bh(&adapter->mcc_lock);
  761. return status;
  762. }
  763. /* Uses Mbox */
  764. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  765. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  766. {
  767. struct be_mcc_wrb *wrb;
  768. struct be_cmd_req_cq_create *req;
  769. struct be_dma_mem *q_mem = &cq->dma_mem;
  770. void *ctxt;
  771. int status;
  772. if (mutex_lock_interruptible(&adapter->mbox_lock))
  773. return -1;
  774. wrb = wrb_from_mbox(adapter);
  775. req = embedded_payload(wrb);
  776. ctxt = &req->context;
  777. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  778. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  779. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  780. if (lancer_chip(adapter)) {
  781. req->hdr.version = 2;
  782. req->page_size = 1; /* 1 for 4K */
  783. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  784. no_delay);
  785. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  786. __ilog2_u32(cq->len/256));
  787. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  788. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  789. ctxt, 1);
  790. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  791. ctxt, eq->id);
  792. } else {
  793. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  794. coalesce_wm);
  795. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  796. ctxt, no_delay);
  797. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  798. __ilog2_u32(cq->len/256));
  799. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  800. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  801. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  802. }
  803. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  804. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  805. status = be_mbox_notify_wait(adapter);
  806. if (!status) {
  807. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  808. cq->id = le16_to_cpu(resp->cq_id);
  809. cq->created = true;
  810. }
  811. mutex_unlock(&adapter->mbox_lock);
  812. return status;
  813. }
  814. static u32 be_encoded_q_len(int q_len)
  815. {
  816. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  817. if (len_encoded == 16)
  818. len_encoded = 0;
  819. return len_encoded;
  820. }
  821. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  822. struct be_queue_info *mccq,
  823. struct be_queue_info *cq)
  824. {
  825. struct be_mcc_wrb *wrb;
  826. struct be_cmd_req_mcc_ext_create *req;
  827. struct be_dma_mem *q_mem = &mccq->dma_mem;
  828. void *ctxt;
  829. int status;
  830. if (mutex_lock_interruptible(&adapter->mbox_lock))
  831. return -1;
  832. wrb = wrb_from_mbox(adapter);
  833. req = embedded_payload(wrb);
  834. ctxt = &req->context;
  835. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  836. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  837. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  838. if (lancer_chip(adapter)) {
  839. req->hdr.version = 1;
  840. req->cq_id = cpu_to_le16(cq->id);
  841. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  842. be_encoded_q_len(mccq->len));
  843. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  844. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  845. ctxt, cq->id);
  846. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  847. ctxt, 1);
  848. } else {
  849. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  850. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  851. be_encoded_q_len(mccq->len));
  852. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  853. }
  854. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  855. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  856. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  857. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  858. status = be_mbox_notify_wait(adapter);
  859. if (!status) {
  860. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  861. mccq->id = le16_to_cpu(resp->id);
  862. mccq->created = true;
  863. }
  864. mutex_unlock(&adapter->mbox_lock);
  865. return status;
  866. }
  867. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  868. struct be_queue_info *mccq,
  869. struct be_queue_info *cq)
  870. {
  871. struct be_mcc_wrb *wrb;
  872. struct be_cmd_req_mcc_create *req;
  873. struct be_dma_mem *q_mem = &mccq->dma_mem;
  874. void *ctxt;
  875. int status;
  876. if (mutex_lock_interruptible(&adapter->mbox_lock))
  877. return -1;
  878. wrb = wrb_from_mbox(adapter);
  879. req = embedded_payload(wrb);
  880. ctxt = &req->context;
  881. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  882. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  883. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  884. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  885. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  886. be_encoded_q_len(mccq->len));
  887. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  888. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  889. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  890. status = be_mbox_notify_wait(adapter);
  891. if (!status) {
  892. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  893. mccq->id = le16_to_cpu(resp->id);
  894. mccq->created = true;
  895. }
  896. mutex_unlock(&adapter->mbox_lock);
  897. return status;
  898. }
  899. int be_cmd_mccq_create(struct be_adapter *adapter,
  900. struct be_queue_info *mccq,
  901. struct be_queue_info *cq)
  902. {
  903. int status;
  904. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  905. if (status && !lancer_chip(adapter)) {
  906. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  907. "or newer to avoid conflicting priorities between NIC "
  908. "and FCoE traffic");
  909. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  910. }
  911. return status;
  912. }
  913. int be_cmd_txq_create(struct be_adapter *adapter,
  914. struct be_queue_info *txq,
  915. struct be_queue_info *cq)
  916. {
  917. struct be_mcc_wrb *wrb;
  918. struct be_cmd_req_eth_tx_create *req;
  919. struct be_dma_mem *q_mem = &txq->dma_mem;
  920. void *ctxt;
  921. int status;
  922. spin_lock_bh(&adapter->mcc_lock);
  923. wrb = wrb_from_mccq(adapter);
  924. if (!wrb) {
  925. status = -EBUSY;
  926. goto err;
  927. }
  928. req = embedded_payload(wrb);
  929. ctxt = &req->context;
  930. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  931. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  932. if (lancer_chip(adapter)) {
  933. req->hdr.version = 1;
  934. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  935. adapter->if_handle);
  936. }
  937. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  938. req->ulp_num = BE_ULP1_NUM;
  939. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  940. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  941. be_encoded_q_len(txq->len));
  942. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  943. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  944. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  945. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  946. status = be_mcc_notify_wait(adapter);
  947. if (!status) {
  948. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  949. txq->id = le16_to_cpu(resp->cid);
  950. txq->created = true;
  951. }
  952. err:
  953. spin_unlock_bh(&adapter->mcc_lock);
  954. return status;
  955. }
  956. /* Uses MCC */
  957. int be_cmd_rxq_create(struct be_adapter *adapter,
  958. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  959. u32 if_id, u32 rss, u8 *rss_id)
  960. {
  961. struct be_mcc_wrb *wrb;
  962. struct be_cmd_req_eth_rx_create *req;
  963. struct be_dma_mem *q_mem = &rxq->dma_mem;
  964. int status;
  965. spin_lock_bh(&adapter->mcc_lock);
  966. wrb = wrb_from_mccq(adapter);
  967. if (!wrb) {
  968. status = -EBUSY;
  969. goto err;
  970. }
  971. req = embedded_payload(wrb);
  972. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  973. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  974. req->cq_id = cpu_to_le16(cq_id);
  975. req->frag_size = fls(frag_size) - 1;
  976. req->num_pages = 2;
  977. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  978. req->interface_id = cpu_to_le32(if_id);
  979. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  980. req->rss_queue = cpu_to_le32(rss);
  981. status = be_mcc_notify_wait(adapter);
  982. if (!status) {
  983. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  984. rxq->id = le16_to_cpu(resp->id);
  985. rxq->created = true;
  986. *rss_id = resp->rss_id;
  987. }
  988. err:
  989. spin_unlock_bh(&adapter->mcc_lock);
  990. return status;
  991. }
  992. /* Generic destroyer function for all types of queues
  993. * Uses Mbox
  994. */
  995. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  996. int queue_type)
  997. {
  998. struct be_mcc_wrb *wrb;
  999. struct be_cmd_req_q_destroy *req;
  1000. u8 subsys = 0, opcode = 0;
  1001. int status;
  1002. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1003. return -1;
  1004. wrb = wrb_from_mbox(adapter);
  1005. req = embedded_payload(wrb);
  1006. switch (queue_type) {
  1007. case QTYPE_EQ:
  1008. subsys = CMD_SUBSYSTEM_COMMON;
  1009. opcode = OPCODE_COMMON_EQ_DESTROY;
  1010. break;
  1011. case QTYPE_CQ:
  1012. subsys = CMD_SUBSYSTEM_COMMON;
  1013. opcode = OPCODE_COMMON_CQ_DESTROY;
  1014. break;
  1015. case QTYPE_TXQ:
  1016. subsys = CMD_SUBSYSTEM_ETH;
  1017. opcode = OPCODE_ETH_TX_DESTROY;
  1018. break;
  1019. case QTYPE_RXQ:
  1020. subsys = CMD_SUBSYSTEM_ETH;
  1021. opcode = OPCODE_ETH_RX_DESTROY;
  1022. break;
  1023. case QTYPE_MCCQ:
  1024. subsys = CMD_SUBSYSTEM_COMMON;
  1025. opcode = OPCODE_COMMON_MCC_DESTROY;
  1026. break;
  1027. default:
  1028. BUG();
  1029. }
  1030. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1031. NULL);
  1032. req->id = cpu_to_le16(q->id);
  1033. status = be_mbox_notify_wait(adapter);
  1034. q->created = false;
  1035. mutex_unlock(&adapter->mbox_lock);
  1036. return status;
  1037. }
  1038. /* Uses MCC */
  1039. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1040. {
  1041. struct be_mcc_wrb *wrb;
  1042. struct be_cmd_req_q_destroy *req;
  1043. int status;
  1044. spin_lock_bh(&adapter->mcc_lock);
  1045. wrb = wrb_from_mccq(adapter);
  1046. if (!wrb) {
  1047. status = -EBUSY;
  1048. goto err;
  1049. }
  1050. req = embedded_payload(wrb);
  1051. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1052. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1053. req->id = cpu_to_le16(q->id);
  1054. status = be_mcc_notify_wait(adapter);
  1055. q->created = false;
  1056. err:
  1057. spin_unlock_bh(&adapter->mcc_lock);
  1058. return status;
  1059. }
  1060. /* Create an rx filtering policy configuration on an i/f
  1061. * Uses MCCQ
  1062. */
  1063. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1064. u32 *if_handle, u32 domain)
  1065. {
  1066. struct be_mcc_wrb *wrb;
  1067. struct be_cmd_req_if_create *req;
  1068. int status;
  1069. spin_lock_bh(&adapter->mcc_lock);
  1070. wrb = wrb_from_mccq(adapter);
  1071. if (!wrb) {
  1072. status = -EBUSY;
  1073. goto err;
  1074. }
  1075. req = embedded_payload(wrb);
  1076. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1077. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1078. req->hdr.domain = domain;
  1079. req->capability_flags = cpu_to_le32(cap_flags);
  1080. req->enable_flags = cpu_to_le32(en_flags);
  1081. req->pmac_invalid = true;
  1082. status = be_mcc_notify_wait(adapter);
  1083. if (!status) {
  1084. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1085. *if_handle = le32_to_cpu(resp->interface_id);
  1086. }
  1087. err:
  1088. spin_unlock_bh(&adapter->mcc_lock);
  1089. return status;
  1090. }
  1091. /* Uses MCCQ */
  1092. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1093. {
  1094. struct be_mcc_wrb *wrb;
  1095. struct be_cmd_req_if_destroy *req;
  1096. int status;
  1097. if (interface_id == -1)
  1098. return 0;
  1099. spin_lock_bh(&adapter->mcc_lock);
  1100. wrb = wrb_from_mccq(adapter);
  1101. if (!wrb) {
  1102. status = -EBUSY;
  1103. goto err;
  1104. }
  1105. req = embedded_payload(wrb);
  1106. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1107. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1108. req->hdr.domain = domain;
  1109. req->interface_id = cpu_to_le32(interface_id);
  1110. status = be_mcc_notify_wait(adapter);
  1111. err:
  1112. spin_unlock_bh(&adapter->mcc_lock);
  1113. return status;
  1114. }
  1115. /* Get stats is a non embedded command: the request is not embedded inside
  1116. * WRB but is a separate dma memory block
  1117. * Uses asynchronous MCC
  1118. */
  1119. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1120. {
  1121. struct be_mcc_wrb *wrb;
  1122. struct be_cmd_req_hdr *hdr;
  1123. int status = 0;
  1124. spin_lock_bh(&adapter->mcc_lock);
  1125. wrb = wrb_from_mccq(adapter);
  1126. if (!wrb) {
  1127. status = -EBUSY;
  1128. goto err;
  1129. }
  1130. hdr = nonemb_cmd->va;
  1131. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1132. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1133. /* version 1 of the cmd is not supported only by BE2 */
  1134. if (!BE2_chip(adapter))
  1135. hdr->version = 1;
  1136. be_mcc_notify(adapter);
  1137. adapter->stats_cmd_sent = true;
  1138. err:
  1139. spin_unlock_bh(&adapter->mcc_lock);
  1140. return status;
  1141. }
  1142. /* Lancer Stats */
  1143. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1144. struct be_dma_mem *nonemb_cmd)
  1145. {
  1146. struct be_mcc_wrb *wrb;
  1147. struct lancer_cmd_req_pport_stats *req;
  1148. int status = 0;
  1149. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1150. CMD_SUBSYSTEM_ETH))
  1151. return -EPERM;
  1152. spin_lock_bh(&adapter->mcc_lock);
  1153. wrb = wrb_from_mccq(adapter);
  1154. if (!wrb) {
  1155. status = -EBUSY;
  1156. goto err;
  1157. }
  1158. req = nonemb_cmd->va;
  1159. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1160. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1161. nonemb_cmd);
  1162. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1163. req->cmd_params.params.reset_stats = 0;
  1164. be_mcc_notify(adapter);
  1165. adapter->stats_cmd_sent = true;
  1166. err:
  1167. spin_unlock_bh(&adapter->mcc_lock);
  1168. return status;
  1169. }
  1170. static int be_mac_to_link_speed(int mac_speed)
  1171. {
  1172. switch (mac_speed) {
  1173. case PHY_LINK_SPEED_ZERO:
  1174. return 0;
  1175. case PHY_LINK_SPEED_10MBPS:
  1176. return 10;
  1177. case PHY_LINK_SPEED_100MBPS:
  1178. return 100;
  1179. case PHY_LINK_SPEED_1GBPS:
  1180. return 1000;
  1181. case PHY_LINK_SPEED_10GBPS:
  1182. return 10000;
  1183. }
  1184. return 0;
  1185. }
  1186. /* Uses synchronous mcc
  1187. * Returns link_speed in Mbps
  1188. */
  1189. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1190. u8 *link_status, u32 dom)
  1191. {
  1192. struct be_mcc_wrb *wrb;
  1193. struct be_cmd_req_link_status *req;
  1194. int status;
  1195. spin_lock_bh(&adapter->mcc_lock);
  1196. if (link_status)
  1197. *link_status = LINK_DOWN;
  1198. wrb = wrb_from_mccq(adapter);
  1199. if (!wrb) {
  1200. status = -EBUSY;
  1201. goto err;
  1202. }
  1203. req = embedded_payload(wrb);
  1204. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1205. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1206. /* version 1 of the cmd is not supported only by BE2 */
  1207. if (!BE2_chip(adapter))
  1208. req->hdr.version = 1;
  1209. req->hdr.domain = dom;
  1210. status = be_mcc_notify_wait(adapter);
  1211. if (!status) {
  1212. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1213. if (link_speed) {
  1214. *link_speed = resp->link_speed ?
  1215. le16_to_cpu(resp->link_speed) * 10 :
  1216. be_mac_to_link_speed(resp->mac_speed);
  1217. if (!resp->logical_link_status)
  1218. *link_speed = 0;
  1219. }
  1220. if (link_status)
  1221. *link_status = resp->logical_link_status;
  1222. }
  1223. err:
  1224. spin_unlock_bh(&adapter->mcc_lock);
  1225. return status;
  1226. }
  1227. /* Uses synchronous mcc */
  1228. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1229. {
  1230. struct be_mcc_wrb *wrb;
  1231. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1232. int status;
  1233. spin_lock_bh(&adapter->mcc_lock);
  1234. wrb = wrb_from_mccq(adapter);
  1235. if (!wrb) {
  1236. status = -EBUSY;
  1237. goto err;
  1238. }
  1239. req = embedded_payload(wrb);
  1240. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1241. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1242. wrb, NULL);
  1243. be_mcc_notify(adapter);
  1244. err:
  1245. spin_unlock_bh(&adapter->mcc_lock);
  1246. return status;
  1247. }
  1248. /* Uses synchronous mcc */
  1249. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1250. {
  1251. struct be_mcc_wrb *wrb;
  1252. struct be_cmd_req_get_fat *req;
  1253. int status;
  1254. spin_lock_bh(&adapter->mcc_lock);
  1255. wrb = wrb_from_mccq(adapter);
  1256. if (!wrb) {
  1257. status = -EBUSY;
  1258. goto err;
  1259. }
  1260. req = embedded_payload(wrb);
  1261. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1262. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1263. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1264. status = be_mcc_notify_wait(adapter);
  1265. if (!status) {
  1266. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1267. if (log_size && resp->log_size)
  1268. *log_size = le32_to_cpu(resp->log_size) -
  1269. sizeof(u32);
  1270. }
  1271. err:
  1272. spin_unlock_bh(&adapter->mcc_lock);
  1273. return status;
  1274. }
  1275. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1276. {
  1277. struct be_dma_mem get_fat_cmd;
  1278. struct be_mcc_wrb *wrb;
  1279. struct be_cmd_req_get_fat *req;
  1280. u32 offset = 0, total_size, buf_size,
  1281. log_offset = sizeof(u32), payload_len;
  1282. int status;
  1283. if (buf_len == 0)
  1284. return;
  1285. total_size = buf_len;
  1286. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1287. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1288. get_fat_cmd.size,
  1289. &get_fat_cmd.dma);
  1290. if (!get_fat_cmd.va) {
  1291. status = -ENOMEM;
  1292. dev_err(&adapter->pdev->dev,
  1293. "Memory allocation failure while retrieving FAT data\n");
  1294. return;
  1295. }
  1296. spin_lock_bh(&adapter->mcc_lock);
  1297. while (total_size) {
  1298. buf_size = min(total_size, (u32)60*1024);
  1299. total_size -= buf_size;
  1300. wrb = wrb_from_mccq(adapter);
  1301. if (!wrb) {
  1302. status = -EBUSY;
  1303. goto err;
  1304. }
  1305. req = get_fat_cmd.va;
  1306. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1307. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1308. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1309. &get_fat_cmd);
  1310. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1311. req->read_log_offset = cpu_to_le32(log_offset);
  1312. req->read_log_length = cpu_to_le32(buf_size);
  1313. req->data_buffer_size = cpu_to_le32(buf_size);
  1314. status = be_mcc_notify_wait(adapter);
  1315. if (!status) {
  1316. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1317. memcpy(buf + offset,
  1318. resp->data_buffer,
  1319. le32_to_cpu(resp->read_log_length));
  1320. } else {
  1321. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1322. goto err;
  1323. }
  1324. offset += buf_size;
  1325. log_offset += buf_size;
  1326. }
  1327. err:
  1328. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1329. get_fat_cmd.va,
  1330. get_fat_cmd.dma);
  1331. spin_unlock_bh(&adapter->mcc_lock);
  1332. }
  1333. /* Uses synchronous mcc */
  1334. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1335. char *fw_on_flash)
  1336. {
  1337. struct be_mcc_wrb *wrb;
  1338. struct be_cmd_req_get_fw_version *req;
  1339. int status;
  1340. spin_lock_bh(&adapter->mcc_lock);
  1341. wrb = wrb_from_mccq(adapter);
  1342. if (!wrb) {
  1343. status = -EBUSY;
  1344. goto err;
  1345. }
  1346. req = embedded_payload(wrb);
  1347. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1348. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1349. status = be_mcc_notify_wait(adapter);
  1350. if (!status) {
  1351. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1352. strcpy(fw_ver, resp->firmware_version_string);
  1353. if (fw_on_flash)
  1354. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1355. }
  1356. err:
  1357. spin_unlock_bh(&adapter->mcc_lock);
  1358. return status;
  1359. }
  1360. /* set the EQ delay interval of an EQ to specified value
  1361. * Uses async mcc
  1362. */
  1363. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1364. {
  1365. struct be_mcc_wrb *wrb;
  1366. struct be_cmd_req_modify_eq_delay *req;
  1367. int status = 0;
  1368. spin_lock_bh(&adapter->mcc_lock);
  1369. wrb = wrb_from_mccq(adapter);
  1370. if (!wrb) {
  1371. status = -EBUSY;
  1372. goto err;
  1373. }
  1374. req = embedded_payload(wrb);
  1375. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1376. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1377. req->num_eq = cpu_to_le32(1);
  1378. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1379. req->delay[0].phase = 0;
  1380. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1381. be_mcc_notify(adapter);
  1382. err:
  1383. spin_unlock_bh(&adapter->mcc_lock);
  1384. return status;
  1385. }
  1386. /* Uses sycnhronous mcc */
  1387. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1388. u32 num, bool untagged, bool promiscuous)
  1389. {
  1390. struct be_mcc_wrb *wrb;
  1391. struct be_cmd_req_vlan_config *req;
  1392. int status;
  1393. spin_lock_bh(&adapter->mcc_lock);
  1394. wrb = wrb_from_mccq(adapter);
  1395. if (!wrb) {
  1396. status = -EBUSY;
  1397. goto err;
  1398. }
  1399. req = embedded_payload(wrb);
  1400. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1401. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1402. req->interface_id = if_id;
  1403. req->promiscuous = promiscuous;
  1404. req->untagged = untagged;
  1405. req->num_vlan = num;
  1406. if (!promiscuous) {
  1407. memcpy(req->normal_vlan, vtag_array,
  1408. req->num_vlan * sizeof(vtag_array[0]));
  1409. }
  1410. status = be_mcc_notify_wait(adapter);
  1411. err:
  1412. spin_unlock_bh(&adapter->mcc_lock);
  1413. return status;
  1414. }
  1415. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1416. {
  1417. struct be_mcc_wrb *wrb;
  1418. struct be_dma_mem *mem = &adapter->rx_filter;
  1419. struct be_cmd_req_rx_filter *req = mem->va;
  1420. int status;
  1421. spin_lock_bh(&adapter->mcc_lock);
  1422. wrb = wrb_from_mccq(adapter);
  1423. if (!wrb) {
  1424. status = -EBUSY;
  1425. goto err;
  1426. }
  1427. memset(req, 0, sizeof(*req));
  1428. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1429. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1430. wrb, mem);
  1431. req->if_id = cpu_to_le32(adapter->if_handle);
  1432. if (flags & IFF_PROMISC) {
  1433. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1434. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1435. if (value == ON)
  1436. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1437. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1438. } else if (flags & IFF_ALLMULTI) {
  1439. req->if_flags_mask = req->if_flags =
  1440. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1441. } else {
  1442. struct netdev_hw_addr *ha;
  1443. int i = 0;
  1444. req->if_flags_mask = req->if_flags =
  1445. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1446. /* Reset mcast promisc mode if already set by setting mask
  1447. * and not setting flags field
  1448. */
  1449. req->if_flags_mask |=
  1450. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1451. adapter->if_cap_flags);
  1452. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1453. netdev_for_each_mc_addr(ha, adapter->netdev)
  1454. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1455. }
  1456. status = be_mcc_notify_wait(adapter);
  1457. err:
  1458. spin_unlock_bh(&adapter->mcc_lock);
  1459. return status;
  1460. }
  1461. /* Uses synchrounous mcc */
  1462. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1463. {
  1464. struct be_mcc_wrb *wrb;
  1465. struct be_cmd_req_set_flow_control *req;
  1466. int status;
  1467. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1468. CMD_SUBSYSTEM_COMMON))
  1469. return -EPERM;
  1470. spin_lock_bh(&adapter->mcc_lock);
  1471. wrb = wrb_from_mccq(adapter);
  1472. if (!wrb) {
  1473. status = -EBUSY;
  1474. goto err;
  1475. }
  1476. req = embedded_payload(wrb);
  1477. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1478. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1479. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1480. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1481. status = be_mcc_notify_wait(adapter);
  1482. err:
  1483. spin_unlock_bh(&adapter->mcc_lock);
  1484. return status;
  1485. }
  1486. /* Uses sycn mcc */
  1487. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1488. {
  1489. struct be_mcc_wrb *wrb;
  1490. struct be_cmd_req_get_flow_control *req;
  1491. int status;
  1492. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1493. CMD_SUBSYSTEM_COMMON))
  1494. return -EPERM;
  1495. spin_lock_bh(&adapter->mcc_lock);
  1496. wrb = wrb_from_mccq(adapter);
  1497. if (!wrb) {
  1498. status = -EBUSY;
  1499. goto err;
  1500. }
  1501. req = embedded_payload(wrb);
  1502. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1503. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1504. status = be_mcc_notify_wait(adapter);
  1505. if (!status) {
  1506. struct be_cmd_resp_get_flow_control *resp =
  1507. embedded_payload(wrb);
  1508. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1509. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1510. }
  1511. err:
  1512. spin_unlock_bh(&adapter->mcc_lock);
  1513. return status;
  1514. }
  1515. /* Uses mbox */
  1516. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1517. u32 *mode, u32 *caps)
  1518. {
  1519. struct be_mcc_wrb *wrb;
  1520. struct be_cmd_req_query_fw_cfg *req;
  1521. int status;
  1522. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1523. return -1;
  1524. wrb = wrb_from_mbox(adapter);
  1525. req = embedded_payload(wrb);
  1526. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1527. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1528. status = be_mbox_notify_wait(adapter);
  1529. if (!status) {
  1530. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1531. *port_num = le32_to_cpu(resp->phys_port);
  1532. *mode = le32_to_cpu(resp->function_mode);
  1533. *caps = le32_to_cpu(resp->function_caps);
  1534. }
  1535. mutex_unlock(&adapter->mbox_lock);
  1536. return status;
  1537. }
  1538. /* Uses mbox */
  1539. int be_cmd_reset_function(struct be_adapter *adapter)
  1540. {
  1541. struct be_mcc_wrb *wrb;
  1542. struct be_cmd_req_hdr *req;
  1543. int status;
  1544. if (lancer_chip(adapter)) {
  1545. status = lancer_wait_ready(adapter);
  1546. if (!status) {
  1547. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1548. adapter->db + SLIPORT_CONTROL_OFFSET);
  1549. status = lancer_test_and_set_rdy_state(adapter);
  1550. }
  1551. if (status) {
  1552. dev_err(&adapter->pdev->dev,
  1553. "Adapter in non recoverable error\n");
  1554. }
  1555. return status;
  1556. }
  1557. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1558. return -1;
  1559. wrb = wrb_from_mbox(adapter);
  1560. req = embedded_payload(wrb);
  1561. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1562. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1563. status = be_mbox_notify_wait(adapter);
  1564. mutex_unlock(&adapter->mbox_lock);
  1565. return status;
  1566. }
  1567. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1568. {
  1569. struct be_mcc_wrb *wrb;
  1570. struct be_cmd_req_rss_config *req;
  1571. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1572. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1573. 0x3ea83c02, 0x4a110304};
  1574. int status;
  1575. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1576. return -1;
  1577. wrb = wrb_from_mbox(adapter);
  1578. req = embedded_payload(wrb);
  1579. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1580. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1581. req->if_id = cpu_to_le32(adapter->if_handle);
  1582. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1583. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1584. if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
  1585. req->hdr.version = 1;
  1586. req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
  1587. RSS_ENABLE_UDP_IPV6);
  1588. }
  1589. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1590. memcpy(req->cpu_table, rsstable, table_size);
  1591. memcpy(req->hash, myhash, sizeof(myhash));
  1592. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1593. status = be_mbox_notify_wait(adapter);
  1594. mutex_unlock(&adapter->mbox_lock);
  1595. return status;
  1596. }
  1597. /* Uses sync mcc */
  1598. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1599. u8 bcn, u8 sts, u8 state)
  1600. {
  1601. struct be_mcc_wrb *wrb;
  1602. struct be_cmd_req_enable_disable_beacon *req;
  1603. int status;
  1604. spin_lock_bh(&adapter->mcc_lock);
  1605. wrb = wrb_from_mccq(adapter);
  1606. if (!wrb) {
  1607. status = -EBUSY;
  1608. goto err;
  1609. }
  1610. req = embedded_payload(wrb);
  1611. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1612. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1613. req->port_num = port_num;
  1614. req->beacon_state = state;
  1615. req->beacon_duration = bcn;
  1616. req->status_duration = sts;
  1617. status = be_mcc_notify_wait(adapter);
  1618. err:
  1619. spin_unlock_bh(&adapter->mcc_lock);
  1620. return status;
  1621. }
  1622. /* Uses sync mcc */
  1623. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1624. {
  1625. struct be_mcc_wrb *wrb;
  1626. struct be_cmd_req_get_beacon_state *req;
  1627. int status;
  1628. spin_lock_bh(&adapter->mcc_lock);
  1629. wrb = wrb_from_mccq(adapter);
  1630. if (!wrb) {
  1631. status = -EBUSY;
  1632. goto err;
  1633. }
  1634. req = embedded_payload(wrb);
  1635. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1636. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1637. req->port_num = port_num;
  1638. status = be_mcc_notify_wait(adapter);
  1639. if (!status) {
  1640. struct be_cmd_resp_get_beacon_state *resp =
  1641. embedded_payload(wrb);
  1642. *state = resp->beacon_state;
  1643. }
  1644. err:
  1645. spin_unlock_bh(&adapter->mcc_lock);
  1646. return status;
  1647. }
  1648. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1649. u32 data_size, u32 data_offset,
  1650. const char *obj_name, u32 *data_written,
  1651. u8 *change_status, u8 *addn_status)
  1652. {
  1653. struct be_mcc_wrb *wrb;
  1654. struct lancer_cmd_req_write_object *req;
  1655. struct lancer_cmd_resp_write_object *resp;
  1656. void *ctxt = NULL;
  1657. int status;
  1658. spin_lock_bh(&adapter->mcc_lock);
  1659. adapter->flash_status = 0;
  1660. wrb = wrb_from_mccq(adapter);
  1661. if (!wrb) {
  1662. status = -EBUSY;
  1663. goto err_unlock;
  1664. }
  1665. req = embedded_payload(wrb);
  1666. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1667. OPCODE_COMMON_WRITE_OBJECT,
  1668. sizeof(struct lancer_cmd_req_write_object), wrb,
  1669. NULL);
  1670. ctxt = &req->context;
  1671. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1672. write_length, ctxt, data_size);
  1673. if (data_size == 0)
  1674. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1675. eof, ctxt, 1);
  1676. else
  1677. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1678. eof, ctxt, 0);
  1679. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1680. req->write_offset = cpu_to_le32(data_offset);
  1681. strcpy(req->object_name, obj_name);
  1682. req->descriptor_count = cpu_to_le32(1);
  1683. req->buf_len = cpu_to_le32(data_size);
  1684. req->addr_low = cpu_to_le32((cmd->dma +
  1685. sizeof(struct lancer_cmd_req_write_object))
  1686. & 0xFFFFFFFF);
  1687. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1688. sizeof(struct lancer_cmd_req_write_object)));
  1689. be_mcc_notify(adapter);
  1690. spin_unlock_bh(&adapter->mcc_lock);
  1691. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1692. msecs_to_jiffies(30000)))
  1693. status = -1;
  1694. else
  1695. status = adapter->flash_status;
  1696. resp = embedded_payload(wrb);
  1697. if (!status) {
  1698. *data_written = le32_to_cpu(resp->actual_write_len);
  1699. *change_status = resp->change_status;
  1700. } else {
  1701. *addn_status = resp->additional_status;
  1702. }
  1703. return status;
  1704. err_unlock:
  1705. spin_unlock_bh(&adapter->mcc_lock);
  1706. return status;
  1707. }
  1708. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1709. u32 data_size, u32 data_offset, const char *obj_name,
  1710. u32 *data_read, u32 *eof, u8 *addn_status)
  1711. {
  1712. struct be_mcc_wrb *wrb;
  1713. struct lancer_cmd_req_read_object *req;
  1714. struct lancer_cmd_resp_read_object *resp;
  1715. int status;
  1716. spin_lock_bh(&adapter->mcc_lock);
  1717. wrb = wrb_from_mccq(adapter);
  1718. if (!wrb) {
  1719. status = -EBUSY;
  1720. goto err_unlock;
  1721. }
  1722. req = embedded_payload(wrb);
  1723. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1724. OPCODE_COMMON_READ_OBJECT,
  1725. sizeof(struct lancer_cmd_req_read_object), wrb,
  1726. NULL);
  1727. req->desired_read_len = cpu_to_le32(data_size);
  1728. req->read_offset = cpu_to_le32(data_offset);
  1729. strcpy(req->object_name, obj_name);
  1730. req->descriptor_count = cpu_to_le32(1);
  1731. req->buf_len = cpu_to_le32(data_size);
  1732. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1733. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1734. status = be_mcc_notify_wait(adapter);
  1735. resp = embedded_payload(wrb);
  1736. if (!status) {
  1737. *data_read = le32_to_cpu(resp->actual_read_len);
  1738. *eof = le32_to_cpu(resp->eof);
  1739. } else {
  1740. *addn_status = resp->additional_status;
  1741. }
  1742. err_unlock:
  1743. spin_unlock_bh(&adapter->mcc_lock);
  1744. return status;
  1745. }
  1746. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1747. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1748. {
  1749. struct be_mcc_wrb *wrb;
  1750. struct be_cmd_write_flashrom *req;
  1751. int status;
  1752. spin_lock_bh(&adapter->mcc_lock);
  1753. adapter->flash_status = 0;
  1754. wrb = wrb_from_mccq(adapter);
  1755. if (!wrb) {
  1756. status = -EBUSY;
  1757. goto err_unlock;
  1758. }
  1759. req = cmd->va;
  1760. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1761. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1762. req->params.op_type = cpu_to_le32(flash_type);
  1763. req->params.op_code = cpu_to_le32(flash_opcode);
  1764. req->params.data_buf_size = cpu_to_le32(buf_size);
  1765. be_mcc_notify(adapter);
  1766. spin_unlock_bh(&adapter->mcc_lock);
  1767. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1768. msecs_to_jiffies(40000)))
  1769. status = -1;
  1770. else
  1771. status = adapter->flash_status;
  1772. return status;
  1773. err_unlock:
  1774. spin_unlock_bh(&adapter->mcc_lock);
  1775. return status;
  1776. }
  1777. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1778. int offset)
  1779. {
  1780. struct be_mcc_wrb *wrb;
  1781. struct be_cmd_read_flash_crc *req;
  1782. int status;
  1783. spin_lock_bh(&adapter->mcc_lock);
  1784. wrb = wrb_from_mccq(adapter);
  1785. if (!wrb) {
  1786. status = -EBUSY;
  1787. goto err;
  1788. }
  1789. req = embedded_payload(wrb);
  1790. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1791. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1792. wrb, NULL);
  1793. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1794. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1795. req->params.offset = cpu_to_le32(offset);
  1796. req->params.data_buf_size = cpu_to_le32(0x4);
  1797. status = be_mcc_notify_wait(adapter);
  1798. if (!status)
  1799. memcpy(flashed_crc, req->crc, 4);
  1800. err:
  1801. spin_unlock_bh(&adapter->mcc_lock);
  1802. return status;
  1803. }
  1804. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1805. struct be_dma_mem *nonemb_cmd)
  1806. {
  1807. struct be_mcc_wrb *wrb;
  1808. struct be_cmd_req_acpi_wol_magic_config *req;
  1809. int status;
  1810. spin_lock_bh(&adapter->mcc_lock);
  1811. wrb = wrb_from_mccq(adapter);
  1812. if (!wrb) {
  1813. status = -EBUSY;
  1814. goto err;
  1815. }
  1816. req = nonemb_cmd->va;
  1817. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1818. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1819. nonemb_cmd);
  1820. memcpy(req->magic_mac, mac, ETH_ALEN);
  1821. status = be_mcc_notify_wait(adapter);
  1822. err:
  1823. spin_unlock_bh(&adapter->mcc_lock);
  1824. return status;
  1825. }
  1826. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1827. u8 loopback_type, u8 enable)
  1828. {
  1829. struct be_mcc_wrb *wrb;
  1830. struct be_cmd_req_set_lmode *req;
  1831. int status;
  1832. spin_lock_bh(&adapter->mcc_lock);
  1833. wrb = wrb_from_mccq(adapter);
  1834. if (!wrb) {
  1835. status = -EBUSY;
  1836. goto err;
  1837. }
  1838. req = embedded_payload(wrb);
  1839. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1840. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1841. NULL);
  1842. req->src_port = port_num;
  1843. req->dest_port = port_num;
  1844. req->loopback_type = loopback_type;
  1845. req->loopback_state = enable;
  1846. status = be_mcc_notify_wait(adapter);
  1847. err:
  1848. spin_unlock_bh(&adapter->mcc_lock);
  1849. return status;
  1850. }
  1851. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1852. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1853. {
  1854. struct be_mcc_wrb *wrb;
  1855. struct be_cmd_req_loopback_test *req;
  1856. int status;
  1857. spin_lock_bh(&adapter->mcc_lock);
  1858. wrb = wrb_from_mccq(adapter);
  1859. if (!wrb) {
  1860. status = -EBUSY;
  1861. goto err;
  1862. }
  1863. req = embedded_payload(wrb);
  1864. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1865. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1866. req->hdr.timeout = cpu_to_le32(4);
  1867. req->pattern = cpu_to_le64(pattern);
  1868. req->src_port = cpu_to_le32(port_num);
  1869. req->dest_port = cpu_to_le32(port_num);
  1870. req->pkt_size = cpu_to_le32(pkt_size);
  1871. req->num_pkts = cpu_to_le32(num_pkts);
  1872. req->loopback_type = cpu_to_le32(loopback_type);
  1873. status = be_mcc_notify_wait(adapter);
  1874. if (!status) {
  1875. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1876. status = le32_to_cpu(resp->status);
  1877. }
  1878. err:
  1879. spin_unlock_bh(&adapter->mcc_lock);
  1880. return status;
  1881. }
  1882. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1883. u32 byte_cnt, struct be_dma_mem *cmd)
  1884. {
  1885. struct be_mcc_wrb *wrb;
  1886. struct be_cmd_req_ddrdma_test *req;
  1887. int status;
  1888. int i, j = 0;
  1889. spin_lock_bh(&adapter->mcc_lock);
  1890. wrb = wrb_from_mccq(adapter);
  1891. if (!wrb) {
  1892. status = -EBUSY;
  1893. goto err;
  1894. }
  1895. req = cmd->va;
  1896. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1897. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1898. req->pattern = cpu_to_le64(pattern);
  1899. req->byte_count = cpu_to_le32(byte_cnt);
  1900. for (i = 0; i < byte_cnt; i++) {
  1901. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1902. j++;
  1903. if (j > 7)
  1904. j = 0;
  1905. }
  1906. status = be_mcc_notify_wait(adapter);
  1907. if (!status) {
  1908. struct be_cmd_resp_ddrdma_test *resp;
  1909. resp = cmd->va;
  1910. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1911. resp->snd_err) {
  1912. status = -1;
  1913. }
  1914. }
  1915. err:
  1916. spin_unlock_bh(&adapter->mcc_lock);
  1917. return status;
  1918. }
  1919. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1920. struct be_dma_mem *nonemb_cmd)
  1921. {
  1922. struct be_mcc_wrb *wrb;
  1923. struct be_cmd_req_seeprom_read *req;
  1924. struct be_sge *sge;
  1925. int status;
  1926. spin_lock_bh(&adapter->mcc_lock);
  1927. wrb = wrb_from_mccq(adapter);
  1928. if (!wrb) {
  1929. status = -EBUSY;
  1930. goto err;
  1931. }
  1932. req = nonemb_cmd->va;
  1933. sge = nonembedded_sgl(wrb);
  1934. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1935. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1936. nonemb_cmd);
  1937. status = be_mcc_notify_wait(adapter);
  1938. err:
  1939. spin_unlock_bh(&adapter->mcc_lock);
  1940. return status;
  1941. }
  1942. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1943. {
  1944. struct be_mcc_wrb *wrb;
  1945. struct be_cmd_req_get_phy_info *req;
  1946. struct be_dma_mem cmd;
  1947. int status;
  1948. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  1949. CMD_SUBSYSTEM_COMMON))
  1950. return -EPERM;
  1951. spin_lock_bh(&adapter->mcc_lock);
  1952. wrb = wrb_from_mccq(adapter);
  1953. if (!wrb) {
  1954. status = -EBUSY;
  1955. goto err;
  1956. }
  1957. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1958. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1959. &cmd.dma);
  1960. if (!cmd.va) {
  1961. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1962. status = -ENOMEM;
  1963. goto err;
  1964. }
  1965. req = cmd.va;
  1966. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1967. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1968. wrb, &cmd);
  1969. status = be_mcc_notify_wait(adapter);
  1970. if (!status) {
  1971. struct be_phy_info *resp_phy_info =
  1972. cmd.va + sizeof(struct be_cmd_req_hdr);
  1973. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1974. adapter->phy.interface_type =
  1975. le16_to_cpu(resp_phy_info->interface_type);
  1976. adapter->phy.auto_speeds_supported =
  1977. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1978. adapter->phy.fixed_speeds_supported =
  1979. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1980. adapter->phy.misc_params =
  1981. le32_to_cpu(resp_phy_info->misc_params);
  1982. }
  1983. pci_free_consistent(adapter->pdev, cmd.size,
  1984. cmd.va, cmd.dma);
  1985. err:
  1986. spin_unlock_bh(&adapter->mcc_lock);
  1987. return status;
  1988. }
  1989. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1990. {
  1991. struct be_mcc_wrb *wrb;
  1992. struct be_cmd_req_set_qos *req;
  1993. int status;
  1994. spin_lock_bh(&adapter->mcc_lock);
  1995. wrb = wrb_from_mccq(adapter);
  1996. if (!wrb) {
  1997. status = -EBUSY;
  1998. goto err;
  1999. }
  2000. req = embedded_payload(wrb);
  2001. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2002. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2003. req->hdr.domain = domain;
  2004. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2005. req->max_bps_nic = cpu_to_le32(bps);
  2006. status = be_mcc_notify_wait(adapter);
  2007. err:
  2008. spin_unlock_bh(&adapter->mcc_lock);
  2009. return status;
  2010. }
  2011. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2012. {
  2013. struct be_mcc_wrb *wrb;
  2014. struct be_cmd_req_cntl_attribs *req;
  2015. struct be_cmd_resp_cntl_attribs *resp;
  2016. int status;
  2017. int payload_len = max(sizeof(*req), sizeof(*resp));
  2018. struct mgmt_controller_attrib *attribs;
  2019. struct be_dma_mem attribs_cmd;
  2020. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2021. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2022. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2023. &attribs_cmd.dma);
  2024. if (!attribs_cmd.va) {
  2025. dev_err(&adapter->pdev->dev,
  2026. "Memory allocation failure\n");
  2027. return -ENOMEM;
  2028. }
  2029. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2030. return -1;
  2031. wrb = wrb_from_mbox(adapter);
  2032. if (!wrb) {
  2033. status = -EBUSY;
  2034. goto err;
  2035. }
  2036. req = attribs_cmd.va;
  2037. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2038. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2039. &attribs_cmd);
  2040. status = be_mbox_notify_wait(adapter);
  2041. if (!status) {
  2042. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2043. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2044. }
  2045. err:
  2046. mutex_unlock(&adapter->mbox_lock);
  2047. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  2048. attribs_cmd.dma);
  2049. return status;
  2050. }
  2051. /* Uses mbox */
  2052. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2053. {
  2054. struct be_mcc_wrb *wrb;
  2055. struct be_cmd_req_set_func_cap *req;
  2056. int status;
  2057. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2058. return -1;
  2059. wrb = wrb_from_mbox(adapter);
  2060. if (!wrb) {
  2061. status = -EBUSY;
  2062. goto err;
  2063. }
  2064. req = embedded_payload(wrb);
  2065. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2066. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2067. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2068. CAPABILITY_BE3_NATIVE_ERX_API);
  2069. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2070. status = be_mbox_notify_wait(adapter);
  2071. if (!status) {
  2072. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2073. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2074. CAPABILITY_BE3_NATIVE_ERX_API;
  2075. if (!adapter->be3_native)
  2076. dev_warn(&adapter->pdev->dev,
  2077. "adapter not in advanced mode\n");
  2078. }
  2079. err:
  2080. mutex_unlock(&adapter->mbox_lock);
  2081. return status;
  2082. }
  2083. /* Get privilege(s) for a function */
  2084. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2085. u32 domain)
  2086. {
  2087. struct be_mcc_wrb *wrb;
  2088. struct be_cmd_req_get_fn_privileges *req;
  2089. int status;
  2090. spin_lock_bh(&adapter->mcc_lock);
  2091. wrb = wrb_from_mccq(adapter);
  2092. if (!wrb) {
  2093. status = -EBUSY;
  2094. goto err;
  2095. }
  2096. req = embedded_payload(wrb);
  2097. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2098. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2099. wrb, NULL);
  2100. req->hdr.domain = domain;
  2101. status = be_mcc_notify_wait(adapter);
  2102. if (!status) {
  2103. struct be_cmd_resp_get_fn_privileges *resp =
  2104. embedded_payload(wrb);
  2105. *privilege = le32_to_cpu(resp->privilege_mask);
  2106. }
  2107. err:
  2108. spin_unlock_bh(&adapter->mcc_lock);
  2109. return status;
  2110. }
  2111. /* Uses synchronous MCCQ */
  2112. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2113. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  2114. {
  2115. struct be_mcc_wrb *wrb;
  2116. struct be_cmd_req_get_mac_list *req;
  2117. int status;
  2118. int mac_count;
  2119. struct be_dma_mem get_mac_list_cmd;
  2120. int i;
  2121. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2122. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2123. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2124. get_mac_list_cmd.size,
  2125. &get_mac_list_cmd.dma);
  2126. if (!get_mac_list_cmd.va) {
  2127. dev_err(&adapter->pdev->dev,
  2128. "Memory allocation failure during GET_MAC_LIST\n");
  2129. return -ENOMEM;
  2130. }
  2131. spin_lock_bh(&adapter->mcc_lock);
  2132. wrb = wrb_from_mccq(adapter);
  2133. if (!wrb) {
  2134. status = -EBUSY;
  2135. goto out;
  2136. }
  2137. req = get_mac_list_cmd.va;
  2138. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2139. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  2140. wrb, &get_mac_list_cmd);
  2141. req->hdr.domain = domain;
  2142. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2143. req->perm_override = 1;
  2144. status = be_mcc_notify_wait(adapter);
  2145. if (!status) {
  2146. struct be_cmd_resp_get_mac_list *resp =
  2147. get_mac_list_cmd.va;
  2148. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2149. /* Mac list returned could contain one or more active mac_ids
  2150. * or one or more true or pseudo permanant mac addresses.
  2151. * If an active mac_id is present, return first active mac_id
  2152. * found.
  2153. */
  2154. for (i = 0; i < mac_count; i++) {
  2155. struct get_list_macaddr *mac_entry;
  2156. u16 mac_addr_size;
  2157. u32 mac_id;
  2158. mac_entry = &resp->macaddr_list[i];
  2159. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2160. /* mac_id is a 32 bit value and mac_addr size
  2161. * is 6 bytes
  2162. */
  2163. if (mac_addr_size == sizeof(u32)) {
  2164. *pmac_id_active = true;
  2165. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2166. *pmac_id = le32_to_cpu(mac_id);
  2167. goto out;
  2168. }
  2169. }
  2170. /* If no active mac_id found, return first mac addr */
  2171. *pmac_id_active = false;
  2172. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2173. ETH_ALEN);
  2174. }
  2175. out:
  2176. spin_unlock_bh(&adapter->mcc_lock);
  2177. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2178. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2179. return status;
  2180. }
  2181. /* Uses synchronous MCCQ */
  2182. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2183. u8 mac_count, u32 domain)
  2184. {
  2185. struct be_mcc_wrb *wrb;
  2186. struct be_cmd_req_set_mac_list *req;
  2187. int status;
  2188. struct be_dma_mem cmd;
  2189. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2190. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2191. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2192. &cmd.dma, GFP_KERNEL);
  2193. if (!cmd.va) {
  2194. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2195. return -ENOMEM;
  2196. }
  2197. spin_lock_bh(&adapter->mcc_lock);
  2198. wrb = wrb_from_mccq(adapter);
  2199. if (!wrb) {
  2200. status = -EBUSY;
  2201. goto err;
  2202. }
  2203. req = cmd.va;
  2204. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2205. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2206. wrb, &cmd);
  2207. req->hdr.domain = domain;
  2208. req->mac_count = mac_count;
  2209. if (mac_count)
  2210. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2211. status = be_mcc_notify_wait(adapter);
  2212. err:
  2213. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2214. cmd.va, cmd.dma);
  2215. spin_unlock_bh(&adapter->mcc_lock);
  2216. return status;
  2217. }
  2218. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2219. u32 domain, u16 intf_id)
  2220. {
  2221. struct be_mcc_wrb *wrb;
  2222. struct be_cmd_req_set_hsw_config *req;
  2223. void *ctxt;
  2224. int status;
  2225. spin_lock_bh(&adapter->mcc_lock);
  2226. wrb = wrb_from_mccq(adapter);
  2227. if (!wrb) {
  2228. status = -EBUSY;
  2229. goto err;
  2230. }
  2231. req = embedded_payload(wrb);
  2232. ctxt = &req->context;
  2233. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2234. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2235. req->hdr.domain = domain;
  2236. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2237. if (pvid) {
  2238. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2239. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2240. }
  2241. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2242. status = be_mcc_notify_wait(adapter);
  2243. err:
  2244. spin_unlock_bh(&adapter->mcc_lock);
  2245. return status;
  2246. }
  2247. /* Get Hyper switch config */
  2248. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2249. u32 domain, u16 intf_id)
  2250. {
  2251. struct be_mcc_wrb *wrb;
  2252. struct be_cmd_req_get_hsw_config *req;
  2253. void *ctxt;
  2254. int status;
  2255. u16 vid;
  2256. spin_lock_bh(&adapter->mcc_lock);
  2257. wrb = wrb_from_mccq(adapter);
  2258. if (!wrb) {
  2259. status = -EBUSY;
  2260. goto err;
  2261. }
  2262. req = embedded_payload(wrb);
  2263. ctxt = &req->context;
  2264. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2265. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2266. req->hdr.domain = domain;
  2267. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2268. intf_id);
  2269. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2270. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2271. status = be_mcc_notify_wait(adapter);
  2272. if (!status) {
  2273. struct be_cmd_resp_get_hsw_config *resp =
  2274. embedded_payload(wrb);
  2275. be_dws_le_to_cpu(&resp->context,
  2276. sizeof(resp->context));
  2277. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2278. pvid, &resp->context);
  2279. *pvid = le16_to_cpu(vid);
  2280. }
  2281. err:
  2282. spin_unlock_bh(&adapter->mcc_lock);
  2283. return status;
  2284. }
  2285. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2286. {
  2287. struct be_mcc_wrb *wrb;
  2288. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2289. int status;
  2290. int payload_len = sizeof(*req);
  2291. struct be_dma_mem cmd;
  2292. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2293. CMD_SUBSYSTEM_ETH))
  2294. return -EPERM;
  2295. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2296. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2297. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2298. &cmd.dma);
  2299. if (!cmd.va) {
  2300. dev_err(&adapter->pdev->dev,
  2301. "Memory allocation failure\n");
  2302. return -ENOMEM;
  2303. }
  2304. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2305. return -1;
  2306. wrb = wrb_from_mbox(adapter);
  2307. if (!wrb) {
  2308. status = -EBUSY;
  2309. goto err;
  2310. }
  2311. req = cmd.va;
  2312. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2313. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2314. payload_len, wrb, &cmd);
  2315. req->hdr.version = 1;
  2316. req->query_options = BE_GET_WOL_CAP;
  2317. status = be_mbox_notify_wait(adapter);
  2318. if (!status) {
  2319. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2320. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2321. /* the command could succeed misleadingly on old f/w
  2322. * which is not aware of the V1 version. fake an error. */
  2323. if (resp->hdr.response_length < payload_len) {
  2324. status = -1;
  2325. goto err;
  2326. }
  2327. adapter->wol_cap = resp->wol_settings;
  2328. }
  2329. err:
  2330. mutex_unlock(&adapter->mbox_lock);
  2331. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2332. return status;
  2333. }
  2334. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2335. struct be_dma_mem *cmd)
  2336. {
  2337. struct be_mcc_wrb *wrb;
  2338. struct be_cmd_req_get_ext_fat_caps *req;
  2339. int status;
  2340. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2341. return -1;
  2342. wrb = wrb_from_mbox(adapter);
  2343. if (!wrb) {
  2344. status = -EBUSY;
  2345. goto err;
  2346. }
  2347. req = cmd->va;
  2348. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2349. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2350. cmd->size, wrb, cmd);
  2351. req->parameter_type = cpu_to_le32(1);
  2352. status = be_mbox_notify_wait(adapter);
  2353. err:
  2354. mutex_unlock(&adapter->mbox_lock);
  2355. return status;
  2356. }
  2357. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2358. struct be_dma_mem *cmd,
  2359. struct be_fat_conf_params *configs)
  2360. {
  2361. struct be_mcc_wrb *wrb;
  2362. struct be_cmd_req_set_ext_fat_caps *req;
  2363. int status;
  2364. spin_lock_bh(&adapter->mcc_lock);
  2365. wrb = wrb_from_mccq(adapter);
  2366. if (!wrb) {
  2367. status = -EBUSY;
  2368. goto err;
  2369. }
  2370. req = cmd->va;
  2371. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2372. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2373. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2374. cmd->size, wrb, cmd);
  2375. status = be_mcc_notify_wait(adapter);
  2376. err:
  2377. spin_unlock_bh(&adapter->mcc_lock);
  2378. return status;
  2379. }
  2380. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2381. {
  2382. struct be_mcc_wrb *wrb;
  2383. struct be_cmd_req_get_port_name *req;
  2384. int status;
  2385. if (!lancer_chip(adapter)) {
  2386. *port_name = adapter->hba_port_num + '0';
  2387. return 0;
  2388. }
  2389. spin_lock_bh(&adapter->mcc_lock);
  2390. wrb = wrb_from_mccq(adapter);
  2391. if (!wrb) {
  2392. status = -EBUSY;
  2393. goto err;
  2394. }
  2395. req = embedded_payload(wrb);
  2396. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2397. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2398. NULL);
  2399. req->hdr.version = 1;
  2400. status = be_mcc_notify_wait(adapter);
  2401. if (!status) {
  2402. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2403. *port_name = resp->port_name[adapter->hba_port_num];
  2404. } else {
  2405. *port_name = adapter->hba_port_num + '0';
  2406. }
  2407. err:
  2408. spin_unlock_bh(&adapter->mcc_lock);
  2409. return status;
  2410. }
  2411. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2412. u32 max_buf_size)
  2413. {
  2414. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2415. int i;
  2416. for (i = 0; i < desc_count; i++) {
  2417. desc->desc_len = RESOURCE_DESC_SIZE;
  2418. if (((void *)desc + desc->desc_len) >
  2419. (void *)(buf + max_buf_size)) {
  2420. desc = NULL;
  2421. break;
  2422. }
  2423. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
  2424. break;
  2425. desc = (void *)desc + desc->desc_len;
  2426. }
  2427. if (!desc || i == MAX_RESOURCE_DESC)
  2428. return NULL;
  2429. return desc;
  2430. }
  2431. /* Uses Mbox */
  2432. int be_cmd_get_func_config(struct be_adapter *adapter)
  2433. {
  2434. struct be_mcc_wrb *wrb;
  2435. struct be_cmd_req_get_func_config *req;
  2436. int status;
  2437. struct be_dma_mem cmd;
  2438. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2439. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2440. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2441. &cmd.dma);
  2442. if (!cmd.va) {
  2443. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2444. return -ENOMEM;
  2445. }
  2446. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2447. return -1;
  2448. wrb = wrb_from_mbox(adapter);
  2449. if (!wrb) {
  2450. status = -EBUSY;
  2451. goto err;
  2452. }
  2453. req = cmd.va;
  2454. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2455. OPCODE_COMMON_GET_FUNC_CONFIG,
  2456. cmd.size, wrb, &cmd);
  2457. status = be_mbox_notify_wait(adapter);
  2458. if (!status) {
  2459. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2460. u32 desc_count = le32_to_cpu(resp->desc_count);
  2461. struct be_nic_resource_desc *desc;
  2462. desc = be_get_nic_desc(resp->func_param, desc_count,
  2463. sizeof(resp->func_param));
  2464. if (!desc) {
  2465. status = -EINVAL;
  2466. goto err;
  2467. }
  2468. adapter->pf_number = desc->pf_num;
  2469. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2470. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2471. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2472. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2473. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2474. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2475. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2476. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2477. }
  2478. err:
  2479. mutex_unlock(&adapter->mbox_lock);
  2480. pci_free_consistent(adapter->pdev, cmd.size,
  2481. cmd.va, cmd.dma);
  2482. return status;
  2483. }
  2484. /* Uses sync mcc */
  2485. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2486. u8 domain)
  2487. {
  2488. struct be_mcc_wrb *wrb;
  2489. struct be_cmd_req_get_profile_config *req;
  2490. int status;
  2491. struct be_dma_mem cmd;
  2492. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2493. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2494. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2495. &cmd.dma);
  2496. if (!cmd.va) {
  2497. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2498. return -ENOMEM;
  2499. }
  2500. spin_lock_bh(&adapter->mcc_lock);
  2501. wrb = wrb_from_mccq(adapter);
  2502. if (!wrb) {
  2503. status = -EBUSY;
  2504. goto err;
  2505. }
  2506. req = cmd.va;
  2507. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2508. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2509. cmd.size, wrb, &cmd);
  2510. req->type = ACTIVE_PROFILE_TYPE;
  2511. req->hdr.domain = domain;
  2512. status = be_mcc_notify_wait(adapter);
  2513. if (!status) {
  2514. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2515. u32 desc_count = le32_to_cpu(resp->desc_count);
  2516. struct be_nic_resource_desc *desc;
  2517. desc = be_get_nic_desc(resp->func_param, desc_count,
  2518. sizeof(resp->func_param));
  2519. if (!desc) {
  2520. status = -EINVAL;
  2521. goto err;
  2522. }
  2523. *cap_flags = le32_to_cpu(desc->cap_flags);
  2524. }
  2525. err:
  2526. spin_unlock_bh(&adapter->mcc_lock);
  2527. pci_free_consistent(adapter->pdev, cmd.size,
  2528. cmd.va, cmd.dma);
  2529. return status;
  2530. }
  2531. /* Uses sync mcc */
  2532. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2533. u8 domain)
  2534. {
  2535. struct be_mcc_wrb *wrb;
  2536. struct be_cmd_req_set_profile_config *req;
  2537. int status;
  2538. spin_lock_bh(&adapter->mcc_lock);
  2539. wrb = wrb_from_mccq(adapter);
  2540. if (!wrb) {
  2541. status = -EBUSY;
  2542. goto err;
  2543. }
  2544. req = embedded_payload(wrb);
  2545. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2546. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2547. wrb, NULL);
  2548. req->hdr.domain = domain;
  2549. req->desc_count = cpu_to_le32(1);
  2550. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
  2551. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2552. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2553. req->nic_desc.pf_num = adapter->pf_number;
  2554. req->nic_desc.vf_num = domain;
  2555. /* Mark fields invalid */
  2556. req->nic_desc.unicast_mac_count = 0xFFFF;
  2557. req->nic_desc.mcc_count = 0xFFFF;
  2558. req->nic_desc.vlan_count = 0xFFFF;
  2559. req->nic_desc.mcast_mac_count = 0xFFFF;
  2560. req->nic_desc.txq_count = 0xFFFF;
  2561. req->nic_desc.rq_count = 0xFFFF;
  2562. req->nic_desc.rssq_count = 0xFFFF;
  2563. req->nic_desc.lro_count = 0xFFFF;
  2564. req->nic_desc.cq_count = 0xFFFF;
  2565. req->nic_desc.toe_conn_count = 0xFFFF;
  2566. req->nic_desc.eq_count = 0xFFFF;
  2567. req->nic_desc.link_param = 0xFF;
  2568. req->nic_desc.bw_min = 0xFFFFFFFF;
  2569. req->nic_desc.acpi_params = 0xFF;
  2570. req->nic_desc.wol_param = 0x0F;
  2571. /* Change BW */
  2572. req->nic_desc.bw_min = cpu_to_le32(bps);
  2573. req->nic_desc.bw_max = cpu_to_le32(bps);
  2574. status = be_mcc_notify_wait(adapter);
  2575. err:
  2576. spin_unlock_bh(&adapter->mcc_lock);
  2577. return status;
  2578. }
  2579. /* Uses sync mcc */
  2580. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2581. {
  2582. struct be_mcc_wrb *wrb;
  2583. struct be_cmd_enable_disable_vf *req;
  2584. int status;
  2585. if (!lancer_chip(adapter))
  2586. return 0;
  2587. spin_lock_bh(&adapter->mcc_lock);
  2588. wrb = wrb_from_mccq(adapter);
  2589. if (!wrb) {
  2590. status = -EBUSY;
  2591. goto err;
  2592. }
  2593. req = embedded_payload(wrb);
  2594. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2595. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2596. wrb, NULL);
  2597. req->hdr.domain = domain;
  2598. req->enable = 1;
  2599. status = be_mcc_notify_wait(adapter);
  2600. err:
  2601. spin_unlock_bh(&adapter->mcc_lock);
  2602. return status;
  2603. }
  2604. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2605. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2606. {
  2607. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2608. struct be_mcc_wrb *wrb;
  2609. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2610. struct be_cmd_req_hdr *req;
  2611. struct be_cmd_resp_hdr *resp;
  2612. int status;
  2613. spin_lock_bh(&adapter->mcc_lock);
  2614. wrb = wrb_from_mccq(adapter);
  2615. if (!wrb) {
  2616. status = -EBUSY;
  2617. goto err;
  2618. }
  2619. req = embedded_payload(wrb);
  2620. resp = embedded_payload(wrb);
  2621. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2622. hdr->opcode, wrb_payload_size, wrb, NULL);
  2623. memcpy(req, wrb_payload, wrb_payload_size);
  2624. be_dws_cpu_to_le(req, wrb_payload_size);
  2625. status = be_mcc_notify_wait(adapter);
  2626. if (cmd_status)
  2627. *cmd_status = (status & 0xffff);
  2628. if (ext_status)
  2629. *ext_status = 0;
  2630. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2631. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2632. err:
  2633. spin_unlock_bh(&adapter->mcc_lock);
  2634. return status;
  2635. }
  2636. EXPORT_SYMBOL(be_roce_mcc_cmd);