radeon_pm.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "Default",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  65. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  66. mutex_lock(&rdev->pm.mutex);
  67. radeon_pm_update_profile(rdev);
  68. radeon_pm_set_clocks(rdev);
  69. mutex_unlock(&rdev->pm.mutex);
  70. }
  71. }
  72. }
  73. static void radeon_pm_update_profile(struct radeon_device *rdev)
  74. {
  75. switch (rdev->pm.profile) {
  76. case PM_PROFILE_DEFAULT:
  77. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  78. break;
  79. case PM_PROFILE_AUTO:
  80. if (power_supply_is_system_supplied() > 0) {
  81. if (rdev->pm.active_crtc_count > 1)
  82. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  83. else
  84. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  85. } else {
  86. if (rdev->pm.active_crtc_count > 1)
  87. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  88. else
  89. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  90. }
  91. break;
  92. case PM_PROFILE_LOW:
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  97. break;
  98. case PM_PROFILE_MID:
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  103. break;
  104. case PM_PROFILE_HIGH:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  109. break;
  110. }
  111. if (rdev->pm.active_crtc_count == 0) {
  112. rdev->pm.requested_power_state_index =
  113. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  114. rdev->pm.requested_clock_mode_index =
  115. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  116. } else {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  119. rdev->pm.requested_clock_mode_index =
  120. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  121. }
  122. }
  123. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  124. {
  125. struct radeon_bo *bo, *n;
  126. if (list_empty(&rdev->gem.objects))
  127. return;
  128. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  129. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  130. ttm_bo_unmap_virtual(&bo->tbo);
  131. }
  132. }
  133. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  134. {
  135. if (rdev->pm.active_crtcs) {
  136. rdev->pm.vblank_sync = false;
  137. wait_event_timeout(
  138. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  139. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  140. }
  141. }
  142. static void radeon_set_power_state(struct radeon_device *rdev)
  143. {
  144. u32 sclk, mclk;
  145. bool misc_after = false;
  146. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  147. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  148. return;
  149. if (radeon_gui_idle(rdev)) {
  150. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  151. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  152. if (sclk > rdev->pm.default_sclk)
  153. sclk = rdev->pm.default_sclk;
  154. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  155. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  156. if (mclk > rdev->pm.default_mclk)
  157. mclk = rdev->pm.default_mclk;
  158. /* upvolt before raising clocks, downvolt after lowering clocks */
  159. if (sclk < rdev->pm.current_sclk)
  160. misc_after = true;
  161. radeon_sync_with_vblank(rdev);
  162. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  163. if (!radeon_pm_in_vbl(rdev))
  164. return;
  165. }
  166. radeon_pm_prepare(rdev);
  167. if (!misc_after)
  168. /* voltage, pcie lanes, etc.*/
  169. radeon_pm_misc(rdev);
  170. /* set engine clock */
  171. if (sclk != rdev->pm.current_sclk) {
  172. radeon_pm_debug_check_in_vbl(rdev, false);
  173. radeon_set_engine_clock(rdev, sclk);
  174. radeon_pm_debug_check_in_vbl(rdev, true);
  175. rdev->pm.current_sclk = sclk;
  176. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  177. }
  178. /* set memory clock */
  179. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  180. radeon_pm_debug_check_in_vbl(rdev, false);
  181. radeon_set_memory_clock(rdev, mclk);
  182. radeon_pm_debug_check_in_vbl(rdev, true);
  183. rdev->pm.current_mclk = mclk;
  184. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  185. }
  186. if (misc_after)
  187. /* voltage, pcie lanes, etc.*/
  188. radeon_pm_misc(rdev);
  189. radeon_pm_finish(rdev);
  190. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  191. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  192. } else
  193. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  194. }
  195. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  196. {
  197. int i;
  198. /* no need to take locks, etc. if nothing's going to change */
  199. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  200. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  201. return;
  202. mutex_lock(&rdev->ddev->struct_mutex);
  203. down_write(&rdev->pm.mclk_lock);
  204. mutex_lock(&rdev->ring_lock);
  205. /* wait for the rings to drain */
  206. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  207. struct radeon_ring *ring = &rdev->ring[i];
  208. if (ring->ready)
  209. radeon_fence_wait_empty_locked(rdev, i);
  210. }
  211. radeon_unmap_vram_bos(rdev);
  212. if (rdev->irq.installed) {
  213. for (i = 0; i < rdev->num_crtc; i++) {
  214. if (rdev->pm.active_crtcs & (1 << i)) {
  215. rdev->pm.req_vblank |= (1 << i);
  216. drm_vblank_get(rdev->ddev, i);
  217. }
  218. }
  219. }
  220. radeon_set_power_state(rdev);
  221. if (rdev->irq.installed) {
  222. for (i = 0; i < rdev->num_crtc; i++) {
  223. if (rdev->pm.req_vblank & (1 << i)) {
  224. rdev->pm.req_vblank &= ~(1 << i);
  225. drm_vblank_put(rdev->ddev, i);
  226. }
  227. }
  228. }
  229. /* update display watermarks based on new power state */
  230. radeon_update_bandwidth_info(rdev);
  231. if (rdev->pm.active_crtc_count)
  232. radeon_bandwidth_update(rdev);
  233. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  234. mutex_unlock(&rdev->ring_lock);
  235. up_write(&rdev->pm.mclk_lock);
  236. mutex_unlock(&rdev->ddev->struct_mutex);
  237. }
  238. static void radeon_pm_print_states(struct radeon_device *rdev)
  239. {
  240. int i, j;
  241. struct radeon_power_state *power_state;
  242. struct radeon_pm_clock_info *clock_info;
  243. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  244. for (i = 0; i < rdev->pm.num_power_states; i++) {
  245. power_state = &rdev->pm.power_state[i];
  246. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  247. radeon_pm_state_type_name[power_state->type]);
  248. if (i == rdev->pm.default_power_state_index)
  249. DRM_DEBUG_DRIVER("\tDefault");
  250. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  251. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  252. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  253. DRM_DEBUG_DRIVER("\tSingle display only\n");
  254. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  255. for (j = 0; j < power_state->num_clock_modes; j++) {
  256. clock_info = &(power_state->clock_info[j]);
  257. if (rdev->flags & RADEON_IS_IGP)
  258. DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n",
  259. j,
  260. clock_info->sclk * 10,
  261. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  262. else
  263. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n",
  264. j,
  265. clock_info->sclk * 10,
  266. clock_info->mclk * 10,
  267. clock_info->voltage.voltage,
  268. clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
  269. }
  270. }
  271. }
  272. static ssize_t radeon_get_pm_profile(struct device *dev,
  273. struct device_attribute *attr,
  274. char *buf)
  275. {
  276. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  277. struct radeon_device *rdev = ddev->dev_private;
  278. int cp = rdev->pm.profile;
  279. return snprintf(buf, PAGE_SIZE, "%s\n",
  280. (cp == PM_PROFILE_AUTO) ? "auto" :
  281. (cp == PM_PROFILE_LOW) ? "low" :
  282. (cp == PM_PROFILE_MID) ? "mid" :
  283. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  284. }
  285. static ssize_t radeon_set_pm_profile(struct device *dev,
  286. struct device_attribute *attr,
  287. const char *buf,
  288. size_t count)
  289. {
  290. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  291. struct radeon_device *rdev = ddev->dev_private;
  292. mutex_lock(&rdev->pm.mutex);
  293. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  294. if (strncmp("default", buf, strlen("default")) == 0)
  295. rdev->pm.profile = PM_PROFILE_DEFAULT;
  296. else if (strncmp("auto", buf, strlen("auto")) == 0)
  297. rdev->pm.profile = PM_PROFILE_AUTO;
  298. else if (strncmp("low", buf, strlen("low")) == 0)
  299. rdev->pm.profile = PM_PROFILE_LOW;
  300. else if (strncmp("mid", buf, strlen("mid")) == 0)
  301. rdev->pm.profile = PM_PROFILE_MID;
  302. else if (strncmp("high", buf, strlen("high")) == 0)
  303. rdev->pm.profile = PM_PROFILE_HIGH;
  304. else {
  305. count = -EINVAL;
  306. goto fail;
  307. }
  308. radeon_pm_update_profile(rdev);
  309. radeon_pm_set_clocks(rdev);
  310. } else
  311. count = -EINVAL;
  312. fail:
  313. mutex_unlock(&rdev->pm.mutex);
  314. return count;
  315. }
  316. static ssize_t radeon_get_pm_method(struct device *dev,
  317. struct device_attribute *attr,
  318. char *buf)
  319. {
  320. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  321. struct radeon_device *rdev = ddev->dev_private;
  322. int pm = rdev->pm.pm_method;
  323. return snprintf(buf, PAGE_SIZE, "%s\n",
  324. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  325. }
  326. static ssize_t radeon_set_pm_method(struct device *dev,
  327. struct device_attribute *attr,
  328. const char *buf,
  329. size_t count)
  330. {
  331. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  332. struct radeon_device *rdev = ddev->dev_private;
  333. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  334. mutex_lock(&rdev->pm.mutex);
  335. rdev->pm.pm_method = PM_METHOD_DYNPM;
  336. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  337. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  338. mutex_unlock(&rdev->pm.mutex);
  339. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  340. mutex_lock(&rdev->pm.mutex);
  341. /* disable dynpm */
  342. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  343. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  344. rdev->pm.pm_method = PM_METHOD_PROFILE;
  345. mutex_unlock(&rdev->pm.mutex);
  346. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  347. } else {
  348. count = -EINVAL;
  349. goto fail;
  350. }
  351. radeon_pm_compute_clocks(rdev);
  352. fail:
  353. return count;
  354. }
  355. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  356. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  357. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  358. struct device_attribute *attr,
  359. char *buf)
  360. {
  361. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  362. struct radeon_device *rdev = ddev->dev_private;
  363. int temp;
  364. switch (rdev->pm.int_thermal_type) {
  365. case THERMAL_TYPE_RV6XX:
  366. temp = rv6xx_get_temp(rdev);
  367. break;
  368. case THERMAL_TYPE_RV770:
  369. temp = rv770_get_temp(rdev);
  370. break;
  371. case THERMAL_TYPE_EVERGREEN:
  372. case THERMAL_TYPE_NI:
  373. temp = evergreen_get_temp(rdev);
  374. break;
  375. case THERMAL_TYPE_SUMO:
  376. temp = sumo_get_temp(rdev);
  377. break;
  378. case THERMAL_TYPE_SI:
  379. temp = si_get_temp(rdev);
  380. break;
  381. default:
  382. temp = 0;
  383. break;
  384. }
  385. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  386. }
  387. static ssize_t radeon_hwmon_show_name(struct device *dev,
  388. struct device_attribute *attr,
  389. char *buf)
  390. {
  391. return sprintf(buf, "radeon\n");
  392. }
  393. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  394. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  395. static struct attribute *hwmon_attributes[] = {
  396. &sensor_dev_attr_temp1_input.dev_attr.attr,
  397. &sensor_dev_attr_name.dev_attr.attr,
  398. NULL
  399. };
  400. static const struct attribute_group hwmon_attrgroup = {
  401. .attrs = hwmon_attributes,
  402. };
  403. static int radeon_hwmon_init(struct radeon_device *rdev)
  404. {
  405. int err = 0;
  406. rdev->pm.int_hwmon_dev = NULL;
  407. switch (rdev->pm.int_thermal_type) {
  408. case THERMAL_TYPE_RV6XX:
  409. case THERMAL_TYPE_RV770:
  410. case THERMAL_TYPE_EVERGREEN:
  411. case THERMAL_TYPE_NI:
  412. case THERMAL_TYPE_SUMO:
  413. case THERMAL_TYPE_SI:
  414. /* No support for TN yet */
  415. if (rdev->family == CHIP_ARUBA)
  416. return err;
  417. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  418. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  419. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  420. dev_err(rdev->dev,
  421. "Unable to register hwmon device: %d\n", err);
  422. break;
  423. }
  424. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  425. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  426. &hwmon_attrgroup);
  427. if (err) {
  428. dev_err(rdev->dev,
  429. "Unable to create hwmon sysfs file: %d\n", err);
  430. hwmon_device_unregister(rdev->dev);
  431. }
  432. break;
  433. default:
  434. break;
  435. }
  436. return err;
  437. }
  438. static void radeon_hwmon_fini(struct radeon_device *rdev)
  439. {
  440. if (rdev->pm.int_hwmon_dev) {
  441. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  442. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  443. }
  444. }
  445. void radeon_pm_suspend(struct radeon_device *rdev)
  446. {
  447. mutex_lock(&rdev->pm.mutex);
  448. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  449. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  450. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  451. }
  452. mutex_unlock(&rdev->pm.mutex);
  453. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  454. }
  455. void radeon_pm_resume(struct radeon_device *rdev)
  456. {
  457. /* set up the default clocks if the MC ucode is loaded */
  458. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  459. if (rdev->pm.default_vddc)
  460. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  461. SET_VOLTAGE_TYPE_ASIC_VDDC);
  462. if (rdev->pm.default_vddci)
  463. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  464. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  465. if (rdev->pm.default_sclk)
  466. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  467. if (rdev->pm.default_mclk)
  468. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  469. }
  470. /* asic init will reset the default power state */
  471. mutex_lock(&rdev->pm.mutex);
  472. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  473. rdev->pm.current_clock_mode_index = 0;
  474. rdev->pm.current_sclk = rdev->pm.default_sclk;
  475. rdev->pm.current_mclk = rdev->pm.default_mclk;
  476. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  477. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  478. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  479. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  480. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  481. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  482. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  483. }
  484. mutex_unlock(&rdev->pm.mutex);
  485. radeon_pm_compute_clocks(rdev);
  486. }
  487. int radeon_pm_init(struct radeon_device *rdev)
  488. {
  489. int ret;
  490. /* default to profile method */
  491. rdev->pm.pm_method = PM_METHOD_PROFILE;
  492. rdev->pm.profile = PM_PROFILE_DEFAULT;
  493. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  494. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  495. rdev->pm.dynpm_can_upclock = true;
  496. rdev->pm.dynpm_can_downclock = true;
  497. rdev->pm.default_sclk = rdev->clock.default_sclk;
  498. rdev->pm.default_mclk = rdev->clock.default_mclk;
  499. rdev->pm.current_sclk = rdev->clock.default_sclk;
  500. rdev->pm.current_mclk = rdev->clock.default_mclk;
  501. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  502. if (rdev->bios) {
  503. if (rdev->is_atom_bios)
  504. radeon_atombios_get_power_modes(rdev);
  505. else
  506. radeon_combios_get_power_modes(rdev);
  507. radeon_pm_print_states(rdev);
  508. radeon_pm_init_profile(rdev);
  509. /* set up the default clocks if the MC ucode is loaded */
  510. if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
  511. if (rdev->pm.default_vddc)
  512. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  513. SET_VOLTAGE_TYPE_ASIC_VDDC);
  514. if (rdev->pm.default_vddci)
  515. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  516. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  517. if (rdev->pm.default_sclk)
  518. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  519. if (rdev->pm.default_mclk)
  520. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  521. }
  522. }
  523. /* set up the internal thermal sensor if applicable */
  524. ret = radeon_hwmon_init(rdev);
  525. if (ret)
  526. return ret;
  527. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  528. if (rdev->pm.num_power_states > 1) {
  529. /* where's the best place to put these? */
  530. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  531. if (ret)
  532. DRM_ERROR("failed to create device file for power profile\n");
  533. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  534. if (ret)
  535. DRM_ERROR("failed to create device file for power method\n");
  536. if (radeon_debugfs_pm_init(rdev)) {
  537. DRM_ERROR("Failed to register debugfs file for PM!\n");
  538. }
  539. DRM_INFO("radeon: power management initialized\n");
  540. }
  541. return 0;
  542. }
  543. void radeon_pm_fini(struct radeon_device *rdev)
  544. {
  545. if (rdev->pm.num_power_states > 1) {
  546. mutex_lock(&rdev->pm.mutex);
  547. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  548. rdev->pm.profile = PM_PROFILE_DEFAULT;
  549. radeon_pm_update_profile(rdev);
  550. radeon_pm_set_clocks(rdev);
  551. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  552. /* reset default clocks */
  553. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  554. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  555. radeon_pm_set_clocks(rdev);
  556. }
  557. mutex_unlock(&rdev->pm.mutex);
  558. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  559. device_remove_file(rdev->dev, &dev_attr_power_profile);
  560. device_remove_file(rdev->dev, &dev_attr_power_method);
  561. }
  562. if (rdev->pm.power_state)
  563. kfree(rdev->pm.power_state);
  564. radeon_hwmon_fini(rdev);
  565. }
  566. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  567. {
  568. struct drm_device *ddev = rdev->ddev;
  569. struct drm_crtc *crtc;
  570. struct radeon_crtc *radeon_crtc;
  571. if (rdev->pm.num_power_states < 2)
  572. return;
  573. mutex_lock(&rdev->pm.mutex);
  574. rdev->pm.active_crtcs = 0;
  575. rdev->pm.active_crtc_count = 0;
  576. list_for_each_entry(crtc,
  577. &ddev->mode_config.crtc_list, head) {
  578. radeon_crtc = to_radeon_crtc(crtc);
  579. if (radeon_crtc->enabled) {
  580. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  581. rdev->pm.active_crtc_count++;
  582. }
  583. }
  584. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  585. radeon_pm_update_profile(rdev);
  586. radeon_pm_set_clocks(rdev);
  587. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  588. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  589. if (rdev->pm.active_crtc_count > 1) {
  590. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  591. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  592. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  593. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  594. radeon_pm_get_dynpm_state(rdev);
  595. radeon_pm_set_clocks(rdev);
  596. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  597. }
  598. } else if (rdev->pm.active_crtc_count == 1) {
  599. /* TODO: Increase clocks if needed for current mode */
  600. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  601. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  602. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  603. radeon_pm_get_dynpm_state(rdev);
  604. radeon_pm_set_clocks(rdev);
  605. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  606. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  607. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  608. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  609. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  610. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  611. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  612. }
  613. } else { /* count == 0 */
  614. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  615. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  616. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  617. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  618. radeon_pm_get_dynpm_state(rdev);
  619. radeon_pm_set_clocks(rdev);
  620. }
  621. }
  622. }
  623. }
  624. mutex_unlock(&rdev->pm.mutex);
  625. }
  626. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  627. {
  628. int crtc, vpos, hpos, vbl_status;
  629. bool in_vbl = true;
  630. /* Iterate over all active crtc's. All crtc's must be in vblank,
  631. * otherwise return in_vbl == false.
  632. */
  633. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  634. if (rdev->pm.active_crtcs & (1 << crtc)) {
  635. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  636. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  637. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  638. in_vbl = false;
  639. }
  640. }
  641. return in_vbl;
  642. }
  643. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  644. {
  645. u32 stat_crtc = 0;
  646. bool in_vbl = radeon_pm_in_vbl(rdev);
  647. if (in_vbl == false)
  648. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  649. finish ? "exit" : "entry");
  650. return in_vbl;
  651. }
  652. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  653. {
  654. struct radeon_device *rdev;
  655. int resched;
  656. rdev = container_of(work, struct radeon_device,
  657. pm.dynpm_idle_work.work);
  658. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  659. mutex_lock(&rdev->pm.mutex);
  660. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  661. int not_processed = 0;
  662. int i;
  663. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  664. struct radeon_ring *ring = &rdev->ring[i];
  665. if (ring->ready) {
  666. not_processed += radeon_fence_count_emitted(rdev, i);
  667. if (not_processed >= 3)
  668. break;
  669. }
  670. }
  671. if (not_processed >= 3) { /* should upclock */
  672. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  673. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  674. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  675. rdev->pm.dynpm_can_upclock) {
  676. rdev->pm.dynpm_planned_action =
  677. DYNPM_ACTION_UPCLOCK;
  678. rdev->pm.dynpm_action_timeout = jiffies +
  679. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  680. }
  681. } else if (not_processed == 0) { /* should downclock */
  682. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  683. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  684. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  685. rdev->pm.dynpm_can_downclock) {
  686. rdev->pm.dynpm_planned_action =
  687. DYNPM_ACTION_DOWNCLOCK;
  688. rdev->pm.dynpm_action_timeout = jiffies +
  689. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  690. }
  691. }
  692. /* Note, radeon_pm_set_clocks is called with static_switch set
  693. * to false since we want to wait for vbl to avoid flicker.
  694. */
  695. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  696. jiffies > rdev->pm.dynpm_action_timeout) {
  697. radeon_pm_get_dynpm_state(rdev);
  698. radeon_pm_set_clocks(rdev);
  699. }
  700. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  701. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  702. }
  703. mutex_unlock(&rdev->pm.mutex);
  704. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  705. }
  706. /*
  707. * Debugfs info
  708. */
  709. #if defined(CONFIG_DEBUG_FS)
  710. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  711. {
  712. struct drm_info_node *node = (struct drm_info_node *) m->private;
  713. struct drm_device *dev = node->minor->dev;
  714. struct radeon_device *rdev = dev->dev_private;
  715. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  716. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  717. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  718. if (rdev->asic->pm.get_memory_clock)
  719. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  720. if (rdev->pm.current_vddc)
  721. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  722. if (rdev->asic->pm.get_pcie_lanes)
  723. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  724. return 0;
  725. }
  726. static struct drm_info_list radeon_pm_info_list[] = {
  727. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  728. };
  729. #endif
  730. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  731. {
  732. #if defined(CONFIG_DEBUG_FS)
  733. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  734. #else
  735. return 0;
  736. #endif
  737. }