r100.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. * and others in some cases.
  65. */
  66. /**
  67. * r100_wait_for_vblank - vblank wait asic callback.
  68. *
  69. * @rdev: radeon_device pointer
  70. * @crtc: crtc to wait for vblank on
  71. *
  72. * Wait for vblank on the requested crtc (r1xx-r4xx).
  73. */
  74. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  75. {
  76. int i;
  77. if (crtc >= rdev->num_crtc)
  78. return;
  79. if (crtc == 0) {
  80. if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
  81. for (i = 0; i < rdev->usec_timeout; i++) {
  82. if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
  83. break;
  84. udelay(1);
  85. }
  86. for (i = 0; i < rdev->usec_timeout; i++) {
  87. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  88. break;
  89. udelay(1);
  90. }
  91. }
  92. } else {
  93. if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
  94. for (i = 0; i < rdev->usec_timeout; i++) {
  95. if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
  96. break;
  97. udelay(1);
  98. }
  99. for (i = 0; i < rdev->usec_timeout; i++) {
  100. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  101. break;
  102. udelay(1);
  103. }
  104. }
  105. }
  106. }
  107. /**
  108. * r100_pre_page_flip - pre-pageflip callback.
  109. *
  110. * @rdev: radeon_device pointer
  111. * @crtc: crtc to prepare for pageflip on
  112. *
  113. * Pre-pageflip callback (r1xx-r4xx).
  114. * Enables the pageflip irq (vblank irq).
  115. */
  116. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  117. {
  118. /* enable the pflip int */
  119. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  120. }
  121. /**
  122. * r100_post_page_flip - pos-pageflip callback.
  123. *
  124. * @rdev: radeon_device pointer
  125. * @crtc: crtc to cleanup pageflip on
  126. *
  127. * Post-pageflip callback (r1xx-r4xx).
  128. * Disables the pageflip irq (vblank irq).
  129. */
  130. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  131. {
  132. /* disable the pflip int */
  133. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  134. }
  135. /**
  136. * r100_page_flip - pageflip callback.
  137. *
  138. * @rdev: radeon_device pointer
  139. * @crtc_id: crtc to cleanup pageflip on
  140. * @crtc_base: new address of the crtc (GPU MC address)
  141. *
  142. * Does the actual pageflip (r1xx-r4xx).
  143. * During vblank we take the crtc lock and wait for the update_pending
  144. * bit to go high, when it does, we release the lock, and allow the
  145. * double buffered update to take place.
  146. * Returns the current update pending status.
  147. */
  148. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  149. {
  150. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  151. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  152. int i;
  153. /* Lock the graphics update lock */
  154. /* update the scanout addresses */
  155. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  156. /* Wait for update_pending to go high. */
  157. for (i = 0; i < rdev->usec_timeout; i++) {
  158. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  159. break;
  160. udelay(1);
  161. }
  162. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  163. /* Unlock the lock, so double-buffering can take place inside vblank */
  164. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  165. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  166. /* Return current update_pending status: */
  167. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  168. }
  169. /**
  170. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  171. *
  172. * @rdev: radeon_device pointer
  173. *
  174. * Look up the optimal power state based on the
  175. * current state of the GPU (r1xx-r5xx).
  176. * Used for dynpm only.
  177. */
  178. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  179. {
  180. int i;
  181. rdev->pm.dynpm_can_upclock = true;
  182. rdev->pm.dynpm_can_downclock = true;
  183. switch (rdev->pm.dynpm_planned_action) {
  184. case DYNPM_ACTION_MINIMUM:
  185. rdev->pm.requested_power_state_index = 0;
  186. rdev->pm.dynpm_can_downclock = false;
  187. break;
  188. case DYNPM_ACTION_DOWNCLOCK:
  189. if (rdev->pm.current_power_state_index == 0) {
  190. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  191. rdev->pm.dynpm_can_downclock = false;
  192. } else {
  193. if (rdev->pm.active_crtc_count > 1) {
  194. for (i = 0; i < rdev->pm.num_power_states; i++) {
  195. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  196. continue;
  197. else if (i >= rdev->pm.current_power_state_index) {
  198. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  199. break;
  200. } else {
  201. rdev->pm.requested_power_state_index = i;
  202. break;
  203. }
  204. }
  205. } else
  206. rdev->pm.requested_power_state_index =
  207. rdev->pm.current_power_state_index - 1;
  208. }
  209. /* don't use the power state if crtcs are active and no display flag is set */
  210. if ((rdev->pm.active_crtc_count > 0) &&
  211. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  212. RADEON_PM_MODE_NO_DISPLAY)) {
  213. rdev->pm.requested_power_state_index++;
  214. }
  215. break;
  216. case DYNPM_ACTION_UPCLOCK:
  217. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  218. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  219. rdev->pm.dynpm_can_upclock = false;
  220. } else {
  221. if (rdev->pm.active_crtc_count > 1) {
  222. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  223. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  224. continue;
  225. else if (i <= rdev->pm.current_power_state_index) {
  226. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  227. break;
  228. } else {
  229. rdev->pm.requested_power_state_index = i;
  230. break;
  231. }
  232. }
  233. } else
  234. rdev->pm.requested_power_state_index =
  235. rdev->pm.current_power_state_index + 1;
  236. }
  237. break;
  238. case DYNPM_ACTION_DEFAULT:
  239. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  240. rdev->pm.dynpm_can_upclock = false;
  241. break;
  242. case DYNPM_ACTION_NONE:
  243. default:
  244. DRM_ERROR("Requested mode for not defined action\n");
  245. return;
  246. }
  247. /* only one clock mode per power state */
  248. rdev->pm.requested_clock_mode_index = 0;
  249. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  250. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  251. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  252. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  253. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  255. pcie_lanes);
  256. }
  257. /**
  258. * r100_pm_init_profile - Initialize power profiles callback.
  259. *
  260. * @rdev: radeon_device pointer
  261. *
  262. * Initialize the power states used in profile mode
  263. * (r1xx-r3xx).
  264. * Used for profile mode only.
  265. */
  266. void r100_pm_init_profile(struct radeon_device *rdev)
  267. {
  268. /* default */
  269. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  272. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  273. /* low sh */
  274. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  277. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  278. /* mid sh */
  279. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  283. /* high sh */
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  288. /* low mh */
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  293. /* mid mh */
  294. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  298. /* high mh */
  299. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  303. }
  304. /**
  305. * r100_pm_misc - set additional pm hw parameters callback.
  306. *
  307. * @rdev: radeon_device pointer
  308. *
  309. * Set non-clock parameters associated with a power state
  310. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  311. */
  312. void r100_pm_misc(struct radeon_device *rdev)
  313. {
  314. int requested_index = rdev->pm.requested_power_state_index;
  315. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  316. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  317. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  318. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  319. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  320. tmp = RREG32(voltage->gpio.reg);
  321. if (voltage->active_high)
  322. tmp |= voltage->gpio.mask;
  323. else
  324. tmp &= ~(voltage->gpio.mask);
  325. WREG32(voltage->gpio.reg, tmp);
  326. if (voltage->delay)
  327. udelay(voltage->delay);
  328. } else {
  329. tmp = RREG32(voltage->gpio.reg);
  330. if (voltage->active_high)
  331. tmp &= ~voltage->gpio.mask;
  332. else
  333. tmp |= voltage->gpio.mask;
  334. WREG32(voltage->gpio.reg, tmp);
  335. if (voltage->delay)
  336. udelay(voltage->delay);
  337. }
  338. }
  339. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  340. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  341. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  342. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  343. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  344. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  345. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  346. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  347. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  348. else
  349. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  350. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  351. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  352. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  353. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  354. } else
  355. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  356. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  357. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  358. if (voltage->delay) {
  359. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  360. switch (voltage->delay) {
  361. case 33:
  362. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  363. break;
  364. case 66:
  365. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  366. break;
  367. case 99:
  368. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  369. break;
  370. case 132:
  371. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  372. break;
  373. }
  374. } else
  375. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  376. } else
  377. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  378. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  379. sclk_cntl &= ~FORCE_HDP;
  380. else
  381. sclk_cntl |= FORCE_HDP;
  382. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  383. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  384. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  385. /* set pcie lanes */
  386. if ((rdev->flags & RADEON_IS_PCIE) &&
  387. !(rdev->flags & RADEON_IS_IGP) &&
  388. rdev->asic->pm.set_pcie_lanes &&
  389. (ps->pcie_lanes !=
  390. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  391. radeon_set_pcie_lanes(rdev,
  392. ps->pcie_lanes);
  393. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  394. }
  395. }
  396. /**
  397. * r100_pm_prepare - pre-power state change callback.
  398. *
  399. * @rdev: radeon_device pointer
  400. *
  401. * Prepare for a power state change (r1xx-r4xx).
  402. */
  403. void r100_pm_prepare(struct radeon_device *rdev)
  404. {
  405. struct drm_device *ddev = rdev->ddev;
  406. struct drm_crtc *crtc;
  407. struct radeon_crtc *radeon_crtc;
  408. u32 tmp;
  409. /* disable any active CRTCs */
  410. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  411. radeon_crtc = to_radeon_crtc(crtc);
  412. if (radeon_crtc->enabled) {
  413. if (radeon_crtc->crtc_id) {
  414. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  415. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  416. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  417. } else {
  418. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  419. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  420. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  421. }
  422. }
  423. }
  424. }
  425. /**
  426. * r100_pm_finish - post-power state change callback.
  427. *
  428. * @rdev: radeon_device pointer
  429. *
  430. * Clean up after a power state change (r1xx-r4xx).
  431. */
  432. void r100_pm_finish(struct radeon_device *rdev)
  433. {
  434. struct drm_device *ddev = rdev->ddev;
  435. struct drm_crtc *crtc;
  436. struct radeon_crtc *radeon_crtc;
  437. u32 tmp;
  438. /* enable any active CRTCs */
  439. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  440. radeon_crtc = to_radeon_crtc(crtc);
  441. if (radeon_crtc->enabled) {
  442. if (radeon_crtc->crtc_id) {
  443. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  444. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  445. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  446. } else {
  447. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  448. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  449. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  450. }
  451. }
  452. }
  453. }
  454. /**
  455. * r100_gui_idle - gui idle callback.
  456. *
  457. * @rdev: radeon_device pointer
  458. *
  459. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  460. * Returns true if idle, false if not.
  461. */
  462. bool r100_gui_idle(struct radeon_device *rdev)
  463. {
  464. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  465. return false;
  466. else
  467. return true;
  468. }
  469. /* hpd for digital panel detect/disconnect */
  470. /**
  471. * r100_hpd_sense - hpd sense callback.
  472. *
  473. * @rdev: radeon_device pointer
  474. * @hpd: hpd (hotplug detect) pin
  475. *
  476. * Checks if a digital monitor is connected (r1xx-r4xx).
  477. * Returns true if connected, false if not connected.
  478. */
  479. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  480. {
  481. bool connected = false;
  482. switch (hpd) {
  483. case RADEON_HPD_1:
  484. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  485. connected = true;
  486. break;
  487. case RADEON_HPD_2:
  488. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  489. connected = true;
  490. break;
  491. default:
  492. break;
  493. }
  494. return connected;
  495. }
  496. /**
  497. * r100_hpd_set_polarity - hpd set polarity callback.
  498. *
  499. * @rdev: radeon_device pointer
  500. * @hpd: hpd (hotplug detect) pin
  501. *
  502. * Set the polarity of the hpd pin (r1xx-r4xx).
  503. */
  504. void r100_hpd_set_polarity(struct radeon_device *rdev,
  505. enum radeon_hpd_id hpd)
  506. {
  507. u32 tmp;
  508. bool connected = r100_hpd_sense(rdev, hpd);
  509. switch (hpd) {
  510. case RADEON_HPD_1:
  511. tmp = RREG32(RADEON_FP_GEN_CNTL);
  512. if (connected)
  513. tmp &= ~RADEON_FP_DETECT_INT_POL;
  514. else
  515. tmp |= RADEON_FP_DETECT_INT_POL;
  516. WREG32(RADEON_FP_GEN_CNTL, tmp);
  517. break;
  518. case RADEON_HPD_2:
  519. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  520. if (connected)
  521. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  522. else
  523. tmp |= RADEON_FP2_DETECT_INT_POL;
  524. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  525. break;
  526. default:
  527. break;
  528. }
  529. }
  530. /**
  531. * r100_hpd_init - hpd setup callback.
  532. *
  533. * @rdev: radeon_device pointer
  534. *
  535. * Setup the hpd pins used by the card (r1xx-r4xx).
  536. * Set the polarity, and enable the hpd interrupts.
  537. */
  538. void r100_hpd_init(struct radeon_device *rdev)
  539. {
  540. struct drm_device *dev = rdev->ddev;
  541. struct drm_connector *connector;
  542. unsigned enable = 0;
  543. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  544. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  545. enable |= 1 << radeon_connector->hpd.hpd;
  546. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  547. }
  548. radeon_irq_kms_enable_hpd(rdev, enable);
  549. }
  550. /**
  551. * r100_hpd_fini - hpd tear down callback.
  552. *
  553. * @rdev: radeon_device pointer
  554. *
  555. * Tear down the hpd pins used by the card (r1xx-r4xx).
  556. * Disable the hpd interrupts.
  557. */
  558. void r100_hpd_fini(struct radeon_device *rdev)
  559. {
  560. struct drm_device *dev = rdev->ddev;
  561. struct drm_connector *connector;
  562. unsigned disable = 0;
  563. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  564. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  565. disable |= 1 << radeon_connector->hpd.hpd;
  566. }
  567. radeon_irq_kms_disable_hpd(rdev, disable);
  568. }
  569. /*
  570. * PCI GART
  571. */
  572. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  573. {
  574. /* TODO: can we do somethings here ? */
  575. /* It seems hw only cache one entry so we should discard this
  576. * entry otherwise if first GPU GART read hit this entry it
  577. * could end up in wrong address. */
  578. }
  579. int r100_pci_gart_init(struct radeon_device *rdev)
  580. {
  581. int r;
  582. if (rdev->gart.ptr) {
  583. WARN(1, "R100 PCI GART already initialized\n");
  584. return 0;
  585. }
  586. /* Initialize common gart structure */
  587. r = radeon_gart_init(rdev);
  588. if (r)
  589. return r;
  590. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  591. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  592. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  593. return radeon_gart_table_ram_alloc(rdev);
  594. }
  595. int r100_pci_gart_enable(struct radeon_device *rdev)
  596. {
  597. uint32_t tmp;
  598. radeon_gart_restore(rdev);
  599. /* discard memory request outside of configured range */
  600. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  601. WREG32(RADEON_AIC_CNTL, tmp);
  602. /* set address range for PCI address translate */
  603. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  604. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  605. /* set PCI GART page-table base address */
  606. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  607. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  608. WREG32(RADEON_AIC_CNTL, tmp);
  609. r100_pci_gart_tlb_flush(rdev);
  610. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  611. (unsigned)(rdev->mc.gtt_size >> 20),
  612. (unsigned long long)rdev->gart.table_addr);
  613. rdev->gart.ready = true;
  614. return 0;
  615. }
  616. void r100_pci_gart_disable(struct radeon_device *rdev)
  617. {
  618. uint32_t tmp;
  619. /* discard memory request outside of configured range */
  620. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  621. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  622. WREG32(RADEON_AIC_LO_ADDR, 0);
  623. WREG32(RADEON_AIC_HI_ADDR, 0);
  624. }
  625. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  626. {
  627. u32 *gtt = rdev->gart.ptr;
  628. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  629. return -EINVAL;
  630. }
  631. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  632. return 0;
  633. }
  634. void r100_pci_gart_fini(struct radeon_device *rdev)
  635. {
  636. radeon_gart_fini(rdev);
  637. r100_pci_gart_disable(rdev);
  638. radeon_gart_table_ram_free(rdev);
  639. }
  640. int r100_irq_set(struct radeon_device *rdev)
  641. {
  642. uint32_t tmp = 0;
  643. if (!rdev->irq.installed) {
  644. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  645. WREG32(R_000040_GEN_INT_CNTL, 0);
  646. return -EINVAL;
  647. }
  648. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  649. tmp |= RADEON_SW_INT_ENABLE;
  650. }
  651. if (rdev->irq.crtc_vblank_int[0] ||
  652. atomic_read(&rdev->irq.pflip[0])) {
  653. tmp |= RADEON_CRTC_VBLANK_MASK;
  654. }
  655. if (rdev->irq.crtc_vblank_int[1] ||
  656. atomic_read(&rdev->irq.pflip[1])) {
  657. tmp |= RADEON_CRTC2_VBLANK_MASK;
  658. }
  659. if (rdev->irq.hpd[0]) {
  660. tmp |= RADEON_FP_DETECT_MASK;
  661. }
  662. if (rdev->irq.hpd[1]) {
  663. tmp |= RADEON_FP2_DETECT_MASK;
  664. }
  665. WREG32(RADEON_GEN_INT_CNTL, tmp);
  666. return 0;
  667. }
  668. void r100_irq_disable(struct radeon_device *rdev)
  669. {
  670. u32 tmp;
  671. WREG32(R_000040_GEN_INT_CNTL, 0);
  672. /* Wait and acknowledge irq */
  673. mdelay(1);
  674. tmp = RREG32(R_000044_GEN_INT_STATUS);
  675. WREG32(R_000044_GEN_INT_STATUS, tmp);
  676. }
  677. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  678. {
  679. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  680. uint32_t irq_mask = RADEON_SW_INT_TEST |
  681. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  682. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  683. if (irqs) {
  684. WREG32(RADEON_GEN_INT_STATUS, irqs);
  685. }
  686. return irqs & irq_mask;
  687. }
  688. int r100_irq_process(struct radeon_device *rdev)
  689. {
  690. uint32_t status, msi_rearm;
  691. bool queue_hotplug = false;
  692. status = r100_irq_ack(rdev);
  693. if (!status) {
  694. return IRQ_NONE;
  695. }
  696. if (rdev->shutdown) {
  697. return IRQ_NONE;
  698. }
  699. while (status) {
  700. /* SW interrupt */
  701. if (status & RADEON_SW_INT_TEST) {
  702. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  703. }
  704. /* Vertical blank interrupts */
  705. if (status & RADEON_CRTC_VBLANK_STAT) {
  706. if (rdev->irq.crtc_vblank_int[0]) {
  707. drm_handle_vblank(rdev->ddev, 0);
  708. rdev->pm.vblank_sync = true;
  709. wake_up(&rdev->irq.vblank_queue);
  710. }
  711. if (atomic_read(&rdev->irq.pflip[0]))
  712. radeon_crtc_handle_flip(rdev, 0);
  713. }
  714. if (status & RADEON_CRTC2_VBLANK_STAT) {
  715. if (rdev->irq.crtc_vblank_int[1]) {
  716. drm_handle_vblank(rdev->ddev, 1);
  717. rdev->pm.vblank_sync = true;
  718. wake_up(&rdev->irq.vblank_queue);
  719. }
  720. if (atomic_read(&rdev->irq.pflip[1]))
  721. radeon_crtc_handle_flip(rdev, 1);
  722. }
  723. if (status & RADEON_FP_DETECT_STAT) {
  724. queue_hotplug = true;
  725. DRM_DEBUG("HPD1\n");
  726. }
  727. if (status & RADEON_FP2_DETECT_STAT) {
  728. queue_hotplug = true;
  729. DRM_DEBUG("HPD2\n");
  730. }
  731. status = r100_irq_ack(rdev);
  732. }
  733. if (queue_hotplug)
  734. schedule_work(&rdev->hotplug_work);
  735. if (rdev->msi_enabled) {
  736. switch (rdev->family) {
  737. case CHIP_RS400:
  738. case CHIP_RS480:
  739. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  740. WREG32(RADEON_AIC_CNTL, msi_rearm);
  741. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  742. break;
  743. default:
  744. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  745. break;
  746. }
  747. }
  748. return IRQ_HANDLED;
  749. }
  750. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  751. {
  752. if (crtc == 0)
  753. return RREG32(RADEON_CRTC_CRNT_FRAME);
  754. else
  755. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  756. }
  757. /* Who ever call radeon_fence_emit should call ring_lock and ask
  758. * for enough space (today caller are ib schedule and buffer move) */
  759. void r100_fence_ring_emit(struct radeon_device *rdev,
  760. struct radeon_fence *fence)
  761. {
  762. struct radeon_ring *ring = &rdev->ring[fence->ring];
  763. /* We have to make sure that caches are flushed before
  764. * CPU might read something from VRAM. */
  765. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  766. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  767. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  768. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  769. /* Wait until IDLE & CLEAN */
  770. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  771. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  772. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  773. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  774. RADEON_HDP_READ_BUFFER_INVALIDATE);
  775. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  776. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  777. /* Emit fence sequence & fire IRQ */
  778. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  779. radeon_ring_write(ring, fence->seq);
  780. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  781. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  782. }
  783. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  784. struct radeon_ring *ring,
  785. struct radeon_semaphore *semaphore,
  786. bool emit_wait)
  787. {
  788. /* Unused on older asics, since we don't have semaphores or multiple rings */
  789. BUG();
  790. }
  791. int r100_copy_blit(struct radeon_device *rdev,
  792. uint64_t src_offset,
  793. uint64_t dst_offset,
  794. unsigned num_gpu_pages,
  795. struct radeon_fence **fence)
  796. {
  797. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  798. uint32_t cur_pages;
  799. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  800. uint32_t pitch;
  801. uint32_t stride_pixels;
  802. unsigned ndw;
  803. int num_loops;
  804. int r = 0;
  805. /* radeon limited to 16k stride */
  806. stride_bytes &= 0x3fff;
  807. /* radeon pitch is /64 */
  808. pitch = stride_bytes / 64;
  809. stride_pixels = stride_bytes / 4;
  810. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  811. /* Ask for enough room for blit + flush + fence */
  812. ndw = 64 + (10 * num_loops);
  813. r = radeon_ring_lock(rdev, ring, ndw);
  814. if (r) {
  815. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  816. return -EINVAL;
  817. }
  818. while (num_gpu_pages > 0) {
  819. cur_pages = num_gpu_pages;
  820. if (cur_pages > 8191) {
  821. cur_pages = 8191;
  822. }
  823. num_gpu_pages -= cur_pages;
  824. /* pages are in Y direction - height
  825. page width in X direction - width */
  826. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  827. radeon_ring_write(ring,
  828. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  829. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  830. RADEON_GMC_SRC_CLIPPING |
  831. RADEON_GMC_DST_CLIPPING |
  832. RADEON_GMC_BRUSH_NONE |
  833. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  834. RADEON_GMC_SRC_DATATYPE_COLOR |
  835. RADEON_ROP3_S |
  836. RADEON_DP_SRC_SOURCE_MEMORY |
  837. RADEON_GMC_CLR_CMP_CNTL_DIS |
  838. RADEON_GMC_WR_MSK_DIS);
  839. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  840. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  841. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  842. radeon_ring_write(ring, 0);
  843. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  844. radeon_ring_write(ring, num_gpu_pages);
  845. radeon_ring_write(ring, num_gpu_pages);
  846. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  847. }
  848. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  849. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  850. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  851. radeon_ring_write(ring,
  852. RADEON_WAIT_2D_IDLECLEAN |
  853. RADEON_WAIT_HOST_IDLECLEAN |
  854. RADEON_WAIT_DMA_GUI_IDLE);
  855. if (fence) {
  856. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  857. }
  858. radeon_ring_unlock_commit(rdev, ring);
  859. return r;
  860. }
  861. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  862. {
  863. unsigned i;
  864. u32 tmp;
  865. for (i = 0; i < rdev->usec_timeout; i++) {
  866. tmp = RREG32(R_000E40_RBBM_STATUS);
  867. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  868. return 0;
  869. }
  870. udelay(1);
  871. }
  872. return -1;
  873. }
  874. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  875. {
  876. int r;
  877. r = radeon_ring_lock(rdev, ring, 2);
  878. if (r) {
  879. return;
  880. }
  881. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  882. radeon_ring_write(ring,
  883. RADEON_ISYNC_ANY2D_IDLE3D |
  884. RADEON_ISYNC_ANY3D_IDLE2D |
  885. RADEON_ISYNC_WAIT_IDLEGUI |
  886. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  887. radeon_ring_unlock_commit(rdev, ring);
  888. }
  889. /* Load the microcode for the CP */
  890. static int r100_cp_init_microcode(struct radeon_device *rdev)
  891. {
  892. struct platform_device *pdev;
  893. const char *fw_name = NULL;
  894. int err;
  895. DRM_DEBUG_KMS("\n");
  896. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  897. err = IS_ERR(pdev);
  898. if (err) {
  899. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  900. return -EINVAL;
  901. }
  902. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  903. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  904. (rdev->family == CHIP_RS200)) {
  905. DRM_INFO("Loading R100 Microcode\n");
  906. fw_name = FIRMWARE_R100;
  907. } else if ((rdev->family == CHIP_R200) ||
  908. (rdev->family == CHIP_RV250) ||
  909. (rdev->family == CHIP_RV280) ||
  910. (rdev->family == CHIP_RS300)) {
  911. DRM_INFO("Loading R200 Microcode\n");
  912. fw_name = FIRMWARE_R200;
  913. } else if ((rdev->family == CHIP_R300) ||
  914. (rdev->family == CHIP_R350) ||
  915. (rdev->family == CHIP_RV350) ||
  916. (rdev->family == CHIP_RV380) ||
  917. (rdev->family == CHIP_RS400) ||
  918. (rdev->family == CHIP_RS480)) {
  919. DRM_INFO("Loading R300 Microcode\n");
  920. fw_name = FIRMWARE_R300;
  921. } else if ((rdev->family == CHIP_R420) ||
  922. (rdev->family == CHIP_R423) ||
  923. (rdev->family == CHIP_RV410)) {
  924. DRM_INFO("Loading R400 Microcode\n");
  925. fw_name = FIRMWARE_R420;
  926. } else if ((rdev->family == CHIP_RS690) ||
  927. (rdev->family == CHIP_RS740)) {
  928. DRM_INFO("Loading RS690/RS740 Microcode\n");
  929. fw_name = FIRMWARE_RS690;
  930. } else if (rdev->family == CHIP_RS600) {
  931. DRM_INFO("Loading RS600 Microcode\n");
  932. fw_name = FIRMWARE_RS600;
  933. } else if ((rdev->family == CHIP_RV515) ||
  934. (rdev->family == CHIP_R520) ||
  935. (rdev->family == CHIP_RV530) ||
  936. (rdev->family == CHIP_R580) ||
  937. (rdev->family == CHIP_RV560) ||
  938. (rdev->family == CHIP_RV570)) {
  939. DRM_INFO("Loading R500 Microcode\n");
  940. fw_name = FIRMWARE_R520;
  941. }
  942. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  943. platform_device_unregister(pdev);
  944. if (err) {
  945. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  946. fw_name);
  947. } else if (rdev->me_fw->size % 8) {
  948. printk(KERN_ERR
  949. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  950. rdev->me_fw->size, fw_name);
  951. err = -EINVAL;
  952. release_firmware(rdev->me_fw);
  953. rdev->me_fw = NULL;
  954. }
  955. return err;
  956. }
  957. static void r100_cp_load_microcode(struct radeon_device *rdev)
  958. {
  959. const __be32 *fw_data;
  960. int i, size;
  961. if (r100_gui_wait_for_idle(rdev)) {
  962. printk(KERN_WARNING "Failed to wait GUI idle while "
  963. "programming pipes. Bad things might happen.\n");
  964. }
  965. if (rdev->me_fw) {
  966. size = rdev->me_fw->size / 4;
  967. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  968. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  969. for (i = 0; i < size; i += 2) {
  970. WREG32(RADEON_CP_ME_RAM_DATAH,
  971. be32_to_cpup(&fw_data[i]));
  972. WREG32(RADEON_CP_ME_RAM_DATAL,
  973. be32_to_cpup(&fw_data[i + 1]));
  974. }
  975. }
  976. }
  977. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  978. {
  979. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  980. unsigned rb_bufsz;
  981. unsigned rb_blksz;
  982. unsigned max_fetch;
  983. unsigned pre_write_timer;
  984. unsigned pre_write_limit;
  985. unsigned indirect2_start;
  986. unsigned indirect1_start;
  987. uint32_t tmp;
  988. int r;
  989. if (r100_debugfs_cp_init(rdev)) {
  990. DRM_ERROR("Failed to register debugfs file for CP !\n");
  991. }
  992. if (!rdev->me_fw) {
  993. r = r100_cp_init_microcode(rdev);
  994. if (r) {
  995. DRM_ERROR("Failed to load firmware!\n");
  996. return r;
  997. }
  998. }
  999. /* Align ring size */
  1000. rb_bufsz = drm_order(ring_size / 8);
  1001. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1002. r100_cp_load_microcode(rdev);
  1003. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1004. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1005. 0, 0x7fffff, RADEON_CP_PACKET2);
  1006. if (r) {
  1007. return r;
  1008. }
  1009. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1010. * the rptr copy in system ram */
  1011. rb_blksz = 9;
  1012. /* cp will read 128bytes at a time (4 dwords) */
  1013. max_fetch = 1;
  1014. ring->align_mask = 16 - 1;
  1015. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1016. pre_write_timer = 64;
  1017. /* Force CP_RB_WPTR write if written more than one time before the
  1018. * delay expire
  1019. */
  1020. pre_write_limit = 0;
  1021. /* Setup the cp cache like this (cache size is 96 dwords) :
  1022. * RING 0 to 15
  1023. * INDIRECT1 16 to 79
  1024. * INDIRECT2 80 to 95
  1025. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1026. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1027. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1028. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1029. * so it gets the bigger cache.
  1030. */
  1031. indirect2_start = 80;
  1032. indirect1_start = 16;
  1033. /* cp setup */
  1034. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1035. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1036. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1037. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1038. #ifdef __BIG_ENDIAN
  1039. tmp |= RADEON_BUF_SWAP_32BIT;
  1040. #endif
  1041. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1042. /* Set ring address */
  1043. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1044. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1045. /* Force read & write ptr to 0 */
  1046. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1047. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1048. ring->wptr = 0;
  1049. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1050. /* set the wb address whether it's enabled or not */
  1051. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1052. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1053. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1054. if (rdev->wb.enabled)
  1055. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1056. else {
  1057. tmp |= RADEON_RB_NO_UPDATE;
  1058. WREG32(R_000770_SCRATCH_UMSK, 0);
  1059. }
  1060. WREG32(RADEON_CP_RB_CNTL, tmp);
  1061. udelay(10);
  1062. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1063. /* Set cp mode to bus mastering & enable cp*/
  1064. WREG32(RADEON_CP_CSQ_MODE,
  1065. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1066. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1067. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1068. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1069. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1070. /* at this point everything should be setup correctly to enable master */
  1071. pci_set_master(rdev->pdev);
  1072. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1073. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1074. if (r) {
  1075. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1076. return r;
  1077. }
  1078. ring->ready = true;
  1079. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1080. if (!ring->rptr_save_reg /* not resuming from suspend */
  1081. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1082. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1083. if (r) {
  1084. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1085. ring->rptr_save_reg = 0;
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. void r100_cp_fini(struct radeon_device *rdev)
  1091. {
  1092. if (r100_cp_wait_for_idle(rdev)) {
  1093. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1094. }
  1095. /* Disable ring */
  1096. r100_cp_disable(rdev);
  1097. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1098. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1099. DRM_INFO("radeon: cp finalized\n");
  1100. }
  1101. void r100_cp_disable(struct radeon_device *rdev)
  1102. {
  1103. /* Disable ring */
  1104. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1105. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1106. WREG32(RADEON_CP_CSQ_MODE, 0);
  1107. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1108. WREG32(R_000770_SCRATCH_UMSK, 0);
  1109. if (r100_gui_wait_for_idle(rdev)) {
  1110. printk(KERN_WARNING "Failed to wait GUI idle while "
  1111. "programming pipes. Bad things might happen.\n");
  1112. }
  1113. }
  1114. /*
  1115. * CS functions
  1116. */
  1117. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1118. struct radeon_cs_packet *pkt,
  1119. unsigned idx,
  1120. unsigned reg)
  1121. {
  1122. int r;
  1123. u32 tile_flags = 0;
  1124. u32 tmp;
  1125. struct radeon_cs_reloc *reloc;
  1126. u32 value;
  1127. r = r100_cs_packet_next_reloc(p, &reloc);
  1128. if (r) {
  1129. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1130. idx, reg);
  1131. r100_cs_dump_packet(p, pkt);
  1132. return r;
  1133. }
  1134. value = radeon_get_ib_value(p, idx);
  1135. tmp = value & 0x003fffff;
  1136. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1137. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1138. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1139. tile_flags |= RADEON_DST_TILE_MACRO;
  1140. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1141. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1142. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1143. r100_cs_dump_packet(p, pkt);
  1144. return -EINVAL;
  1145. }
  1146. tile_flags |= RADEON_DST_TILE_MICRO;
  1147. }
  1148. tmp |= tile_flags;
  1149. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1150. } else
  1151. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1152. return 0;
  1153. }
  1154. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1155. struct radeon_cs_packet *pkt,
  1156. int idx)
  1157. {
  1158. unsigned c, i;
  1159. struct radeon_cs_reloc *reloc;
  1160. struct r100_cs_track *track;
  1161. int r = 0;
  1162. volatile uint32_t *ib;
  1163. u32 idx_value;
  1164. ib = p->ib.ptr;
  1165. track = (struct r100_cs_track *)p->track;
  1166. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1167. if (c > 16) {
  1168. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1169. pkt->opcode);
  1170. r100_cs_dump_packet(p, pkt);
  1171. return -EINVAL;
  1172. }
  1173. track->num_arrays = c;
  1174. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1175. r = r100_cs_packet_next_reloc(p, &reloc);
  1176. if (r) {
  1177. DRM_ERROR("No reloc for packet3 %d\n",
  1178. pkt->opcode);
  1179. r100_cs_dump_packet(p, pkt);
  1180. return r;
  1181. }
  1182. idx_value = radeon_get_ib_value(p, idx);
  1183. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1184. track->arrays[i + 0].esize = idx_value >> 8;
  1185. track->arrays[i + 0].robj = reloc->robj;
  1186. track->arrays[i + 0].esize &= 0x7F;
  1187. r = r100_cs_packet_next_reloc(p, &reloc);
  1188. if (r) {
  1189. DRM_ERROR("No reloc for packet3 %d\n",
  1190. pkt->opcode);
  1191. r100_cs_dump_packet(p, pkt);
  1192. return r;
  1193. }
  1194. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1195. track->arrays[i + 1].robj = reloc->robj;
  1196. track->arrays[i + 1].esize = idx_value >> 24;
  1197. track->arrays[i + 1].esize &= 0x7F;
  1198. }
  1199. if (c & 1) {
  1200. r = r100_cs_packet_next_reloc(p, &reloc);
  1201. if (r) {
  1202. DRM_ERROR("No reloc for packet3 %d\n",
  1203. pkt->opcode);
  1204. r100_cs_dump_packet(p, pkt);
  1205. return r;
  1206. }
  1207. idx_value = radeon_get_ib_value(p, idx);
  1208. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1209. track->arrays[i + 0].robj = reloc->robj;
  1210. track->arrays[i + 0].esize = idx_value >> 8;
  1211. track->arrays[i + 0].esize &= 0x7F;
  1212. }
  1213. return r;
  1214. }
  1215. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1216. struct radeon_cs_packet *pkt,
  1217. const unsigned *auth, unsigned n,
  1218. radeon_packet0_check_t check)
  1219. {
  1220. unsigned reg;
  1221. unsigned i, j, m;
  1222. unsigned idx;
  1223. int r;
  1224. idx = pkt->idx + 1;
  1225. reg = pkt->reg;
  1226. /* Check that register fall into register range
  1227. * determined by the number of entry (n) in the
  1228. * safe register bitmap.
  1229. */
  1230. if (pkt->one_reg_wr) {
  1231. if ((reg >> 7) > n) {
  1232. return -EINVAL;
  1233. }
  1234. } else {
  1235. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1236. return -EINVAL;
  1237. }
  1238. }
  1239. for (i = 0; i <= pkt->count; i++, idx++) {
  1240. j = (reg >> 7);
  1241. m = 1 << ((reg >> 2) & 31);
  1242. if (auth[j] & m) {
  1243. r = check(p, pkt, idx, reg);
  1244. if (r) {
  1245. return r;
  1246. }
  1247. }
  1248. if (pkt->one_reg_wr) {
  1249. if (!(auth[j] & m)) {
  1250. break;
  1251. }
  1252. } else {
  1253. reg += 4;
  1254. }
  1255. }
  1256. return 0;
  1257. }
  1258. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1259. struct radeon_cs_packet *pkt)
  1260. {
  1261. volatile uint32_t *ib;
  1262. unsigned i;
  1263. unsigned idx;
  1264. ib = p->ib.ptr;
  1265. idx = pkt->idx;
  1266. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1267. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1268. }
  1269. }
  1270. /**
  1271. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1272. * @parser: parser structure holding parsing context.
  1273. * @pkt: where to store packet informations
  1274. *
  1275. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1276. * if packet is bigger than remaining ib size. or if packets is unknown.
  1277. **/
  1278. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1279. struct radeon_cs_packet *pkt,
  1280. unsigned idx)
  1281. {
  1282. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1283. uint32_t header;
  1284. if (idx >= ib_chunk->length_dw) {
  1285. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1286. idx, ib_chunk->length_dw);
  1287. return -EINVAL;
  1288. }
  1289. header = radeon_get_ib_value(p, idx);
  1290. pkt->idx = idx;
  1291. pkt->type = CP_PACKET_GET_TYPE(header);
  1292. pkt->count = CP_PACKET_GET_COUNT(header);
  1293. switch (pkt->type) {
  1294. case PACKET_TYPE0:
  1295. pkt->reg = CP_PACKET0_GET_REG(header);
  1296. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1297. break;
  1298. case PACKET_TYPE3:
  1299. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1300. break;
  1301. case PACKET_TYPE2:
  1302. pkt->count = -1;
  1303. break;
  1304. default:
  1305. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1306. return -EINVAL;
  1307. }
  1308. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1309. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1310. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1311. return -EINVAL;
  1312. }
  1313. return 0;
  1314. }
  1315. /**
  1316. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1317. * @parser: parser structure holding parsing context.
  1318. *
  1319. * Userspace sends a special sequence for VLINE waits.
  1320. * PACKET0 - VLINE_START_END + value
  1321. * PACKET0 - WAIT_UNTIL +_value
  1322. * RELOC (P3) - crtc_id in reloc.
  1323. *
  1324. * This function parses this and relocates the VLINE START END
  1325. * and WAIT UNTIL packets to the correct crtc.
  1326. * It also detects a switched off crtc and nulls out the
  1327. * wait in that case.
  1328. */
  1329. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1330. {
  1331. struct drm_mode_object *obj;
  1332. struct drm_crtc *crtc;
  1333. struct radeon_crtc *radeon_crtc;
  1334. struct radeon_cs_packet p3reloc, waitreloc;
  1335. int crtc_id;
  1336. int r;
  1337. uint32_t header, h_idx, reg;
  1338. volatile uint32_t *ib;
  1339. ib = p->ib.ptr;
  1340. /* parse the wait until */
  1341. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1342. if (r)
  1343. return r;
  1344. /* check its a wait until and only 1 count */
  1345. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1346. waitreloc.count != 0) {
  1347. DRM_ERROR("vline wait had illegal wait until segment\n");
  1348. return -EINVAL;
  1349. }
  1350. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1351. DRM_ERROR("vline wait had illegal wait until\n");
  1352. return -EINVAL;
  1353. }
  1354. /* jump over the NOP */
  1355. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1356. if (r)
  1357. return r;
  1358. h_idx = p->idx - 2;
  1359. p->idx += waitreloc.count + 2;
  1360. p->idx += p3reloc.count + 2;
  1361. header = radeon_get_ib_value(p, h_idx);
  1362. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1363. reg = CP_PACKET0_GET_REG(header);
  1364. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1365. if (!obj) {
  1366. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1367. return -EINVAL;
  1368. }
  1369. crtc = obj_to_crtc(obj);
  1370. radeon_crtc = to_radeon_crtc(crtc);
  1371. crtc_id = radeon_crtc->crtc_id;
  1372. if (!crtc->enabled) {
  1373. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1374. ib[h_idx + 2] = PACKET2(0);
  1375. ib[h_idx + 3] = PACKET2(0);
  1376. } else if (crtc_id == 1) {
  1377. switch (reg) {
  1378. case AVIVO_D1MODE_VLINE_START_END:
  1379. header &= ~R300_CP_PACKET0_REG_MASK;
  1380. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1381. break;
  1382. case RADEON_CRTC_GUI_TRIG_VLINE:
  1383. header &= ~R300_CP_PACKET0_REG_MASK;
  1384. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1385. break;
  1386. default:
  1387. DRM_ERROR("unknown crtc reloc\n");
  1388. return -EINVAL;
  1389. }
  1390. ib[h_idx] = header;
  1391. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1392. }
  1393. return 0;
  1394. }
  1395. /**
  1396. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1397. * @parser: parser structure holding parsing context.
  1398. * @data: pointer to relocation data
  1399. * @offset_start: starting offset
  1400. * @offset_mask: offset mask (to align start offset on)
  1401. * @reloc: reloc informations
  1402. *
  1403. * Check next packet is relocation packet3, do bo validation and compute
  1404. * GPU offset using the provided start.
  1405. **/
  1406. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1407. struct radeon_cs_reloc **cs_reloc)
  1408. {
  1409. struct radeon_cs_chunk *relocs_chunk;
  1410. struct radeon_cs_packet p3reloc;
  1411. unsigned idx;
  1412. int r;
  1413. if (p->chunk_relocs_idx == -1) {
  1414. DRM_ERROR("No relocation chunk !\n");
  1415. return -EINVAL;
  1416. }
  1417. *cs_reloc = NULL;
  1418. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1419. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1420. if (r) {
  1421. return r;
  1422. }
  1423. p->idx += p3reloc.count + 2;
  1424. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1425. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1426. p3reloc.idx);
  1427. r100_cs_dump_packet(p, &p3reloc);
  1428. return -EINVAL;
  1429. }
  1430. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1431. if (idx >= relocs_chunk->length_dw) {
  1432. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1433. idx, relocs_chunk->length_dw);
  1434. r100_cs_dump_packet(p, &p3reloc);
  1435. return -EINVAL;
  1436. }
  1437. /* FIXME: we assume reloc size is 4 dwords */
  1438. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1439. return 0;
  1440. }
  1441. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1442. {
  1443. int vtx_size;
  1444. vtx_size = 2;
  1445. /* ordered according to bits in spec */
  1446. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1447. vtx_size++;
  1448. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1449. vtx_size += 3;
  1450. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1451. vtx_size++;
  1452. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1453. vtx_size++;
  1454. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1455. vtx_size += 3;
  1456. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1457. vtx_size++;
  1458. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1459. vtx_size++;
  1460. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1461. vtx_size += 2;
  1462. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1463. vtx_size += 2;
  1464. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1465. vtx_size++;
  1466. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1467. vtx_size += 2;
  1468. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1469. vtx_size++;
  1470. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1471. vtx_size += 2;
  1472. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1473. vtx_size++;
  1474. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1475. vtx_size++;
  1476. /* blend weight */
  1477. if (vtx_fmt & (0x7 << 15))
  1478. vtx_size += (vtx_fmt >> 15) & 0x7;
  1479. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1480. vtx_size += 3;
  1481. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1482. vtx_size += 2;
  1483. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1484. vtx_size++;
  1485. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1486. vtx_size++;
  1487. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1488. vtx_size++;
  1489. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1490. vtx_size++;
  1491. return vtx_size;
  1492. }
  1493. static int r100_packet0_check(struct radeon_cs_parser *p,
  1494. struct radeon_cs_packet *pkt,
  1495. unsigned idx, unsigned reg)
  1496. {
  1497. struct radeon_cs_reloc *reloc;
  1498. struct r100_cs_track *track;
  1499. volatile uint32_t *ib;
  1500. uint32_t tmp;
  1501. int r;
  1502. int i, face;
  1503. u32 tile_flags = 0;
  1504. u32 idx_value;
  1505. ib = p->ib.ptr;
  1506. track = (struct r100_cs_track *)p->track;
  1507. idx_value = radeon_get_ib_value(p, idx);
  1508. switch (reg) {
  1509. case RADEON_CRTC_GUI_TRIG_VLINE:
  1510. r = r100_cs_packet_parse_vline(p);
  1511. if (r) {
  1512. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1513. idx, reg);
  1514. r100_cs_dump_packet(p, pkt);
  1515. return r;
  1516. }
  1517. break;
  1518. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1519. * range access */
  1520. case RADEON_DST_PITCH_OFFSET:
  1521. case RADEON_SRC_PITCH_OFFSET:
  1522. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1523. if (r)
  1524. return r;
  1525. break;
  1526. case RADEON_RB3D_DEPTHOFFSET:
  1527. r = r100_cs_packet_next_reloc(p, &reloc);
  1528. if (r) {
  1529. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1530. idx, reg);
  1531. r100_cs_dump_packet(p, pkt);
  1532. return r;
  1533. }
  1534. track->zb.robj = reloc->robj;
  1535. track->zb.offset = idx_value;
  1536. track->zb_dirty = true;
  1537. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1538. break;
  1539. case RADEON_RB3D_COLOROFFSET:
  1540. r = r100_cs_packet_next_reloc(p, &reloc);
  1541. if (r) {
  1542. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1543. idx, reg);
  1544. r100_cs_dump_packet(p, pkt);
  1545. return r;
  1546. }
  1547. track->cb[0].robj = reloc->robj;
  1548. track->cb[0].offset = idx_value;
  1549. track->cb_dirty = true;
  1550. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1551. break;
  1552. case RADEON_PP_TXOFFSET_0:
  1553. case RADEON_PP_TXOFFSET_1:
  1554. case RADEON_PP_TXOFFSET_2:
  1555. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1556. r = r100_cs_packet_next_reloc(p, &reloc);
  1557. if (r) {
  1558. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1559. idx, reg);
  1560. r100_cs_dump_packet(p, pkt);
  1561. return r;
  1562. }
  1563. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1564. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1565. tile_flags |= RADEON_TXO_MACRO_TILE;
  1566. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1567. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1568. tmp = idx_value & ~(0x7 << 2);
  1569. tmp |= tile_flags;
  1570. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1571. } else
  1572. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1573. track->textures[i].robj = reloc->robj;
  1574. track->tex_dirty = true;
  1575. break;
  1576. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1577. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1578. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1579. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1580. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1581. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1582. r = r100_cs_packet_next_reloc(p, &reloc);
  1583. if (r) {
  1584. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1585. idx, reg);
  1586. r100_cs_dump_packet(p, pkt);
  1587. return r;
  1588. }
  1589. track->textures[0].cube_info[i].offset = idx_value;
  1590. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1591. track->textures[0].cube_info[i].robj = reloc->robj;
  1592. track->tex_dirty = true;
  1593. break;
  1594. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1595. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1596. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1597. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1598. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1599. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1600. r = r100_cs_packet_next_reloc(p, &reloc);
  1601. if (r) {
  1602. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1603. idx, reg);
  1604. r100_cs_dump_packet(p, pkt);
  1605. return r;
  1606. }
  1607. track->textures[1].cube_info[i].offset = idx_value;
  1608. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1609. track->textures[1].cube_info[i].robj = reloc->robj;
  1610. track->tex_dirty = true;
  1611. break;
  1612. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1613. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1614. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1615. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1616. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1617. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1618. r = r100_cs_packet_next_reloc(p, &reloc);
  1619. if (r) {
  1620. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1621. idx, reg);
  1622. r100_cs_dump_packet(p, pkt);
  1623. return r;
  1624. }
  1625. track->textures[2].cube_info[i].offset = idx_value;
  1626. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1627. track->textures[2].cube_info[i].robj = reloc->robj;
  1628. track->tex_dirty = true;
  1629. break;
  1630. case RADEON_RE_WIDTH_HEIGHT:
  1631. track->maxy = ((idx_value >> 16) & 0x7FF);
  1632. track->cb_dirty = true;
  1633. track->zb_dirty = true;
  1634. break;
  1635. case RADEON_RB3D_COLORPITCH:
  1636. r = r100_cs_packet_next_reloc(p, &reloc);
  1637. if (r) {
  1638. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1639. idx, reg);
  1640. r100_cs_dump_packet(p, pkt);
  1641. return r;
  1642. }
  1643. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1644. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1645. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1646. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1647. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1648. tmp = idx_value & ~(0x7 << 16);
  1649. tmp |= tile_flags;
  1650. ib[idx] = tmp;
  1651. } else
  1652. ib[idx] = idx_value;
  1653. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1654. track->cb_dirty = true;
  1655. break;
  1656. case RADEON_RB3D_DEPTHPITCH:
  1657. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1658. track->zb_dirty = true;
  1659. break;
  1660. case RADEON_RB3D_CNTL:
  1661. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1662. case 7:
  1663. case 8:
  1664. case 9:
  1665. case 11:
  1666. case 12:
  1667. track->cb[0].cpp = 1;
  1668. break;
  1669. case 3:
  1670. case 4:
  1671. case 15:
  1672. track->cb[0].cpp = 2;
  1673. break;
  1674. case 6:
  1675. track->cb[0].cpp = 4;
  1676. break;
  1677. default:
  1678. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1679. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1680. return -EINVAL;
  1681. }
  1682. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1683. track->cb_dirty = true;
  1684. track->zb_dirty = true;
  1685. break;
  1686. case RADEON_RB3D_ZSTENCILCNTL:
  1687. switch (idx_value & 0xf) {
  1688. case 0:
  1689. track->zb.cpp = 2;
  1690. break;
  1691. case 2:
  1692. case 3:
  1693. case 4:
  1694. case 5:
  1695. case 9:
  1696. case 11:
  1697. track->zb.cpp = 4;
  1698. break;
  1699. default:
  1700. break;
  1701. }
  1702. track->zb_dirty = true;
  1703. break;
  1704. case RADEON_RB3D_ZPASS_ADDR:
  1705. r = r100_cs_packet_next_reloc(p, &reloc);
  1706. if (r) {
  1707. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1708. idx, reg);
  1709. r100_cs_dump_packet(p, pkt);
  1710. return r;
  1711. }
  1712. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1713. break;
  1714. case RADEON_PP_CNTL:
  1715. {
  1716. uint32_t temp = idx_value >> 4;
  1717. for (i = 0; i < track->num_texture; i++)
  1718. track->textures[i].enabled = !!(temp & (1 << i));
  1719. track->tex_dirty = true;
  1720. }
  1721. break;
  1722. case RADEON_SE_VF_CNTL:
  1723. track->vap_vf_cntl = idx_value;
  1724. break;
  1725. case RADEON_SE_VTX_FMT:
  1726. track->vtx_size = r100_get_vtx_size(idx_value);
  1727. break;
  1728. case RADEON_PP_TEX_SIZE_0:
  1729. case RADEON_PP_TEX_SIZE_1:
  1730. case RADEON_PP_TEX_SIZE_2:
  1731. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1732. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1733. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1734. track->tex_dirty = true;
  1735. break;
  1736. case RADEON_PP_TEX_PITCH_0:
  1737. case RADEON_PP_TEX_PITCH_1:
  1738. case RADEON_PP_TEX_PITCH_2:
  1739. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1740. track->textures[i].pitch = idx_value + 32;
  1741. track->tex_dirty = true;
  1742. break;
  1743. case RADEON_PP_TXFILTER_0:
  1744. case RADEON_PP_TXFILTER_1:
  1745. case RADEON_PP_TXFILTER_2:
  1746. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1747. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1748. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1749. tmp = (idx_value >> 23) & 0x7;
  1750. if (tmp == 2 || tmp == 6)
  1751. track->textures[i].roundup_w = false;
  1752. tmp = (idx_value >> 27) & 0x7;
  1753. if (tmp == 2 || tmp == 6)
  1754. track->textures[i].roundup_h = false;
  1755. track->tex_dirty = true;
  1756. break;
  1757. case RADEON_PP_TXFORMAT_0:
  1758. case RADEON_PP_TXFORMAT_1:
  1759. case RADEON_PP_TXFORMAT_2:
  1760. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1761. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1762. track->textures[i].use_pitch = 1;
  1763. } else {
  1764. track->textures[i].use_pitch = 0;
  1765. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1766. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1767. }
  1768. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1769. track->textures[i].tex_coord_type = 2;
  1770. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1771. case RADEON_TXFORMAT_I8:
  1772. case RADEON_TXFORMAT_RGB332:
  1773. case RADEON_TXFORMAT_Y8:
  1774. track->textures[i].cpp = 1;
  1775. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1776. break;
  1777. case RADEON_TXFORMAT_AI88:
  1778. case RADEON_TXFORMAT_ARGB1555:
  1779. case RADEON_TXFORMAT_RGB565:
  1780. case RADEON_TXFORMAT_ARGB4444:
  1781. case RADEON_TXFORMAT_VYUY422:
  1782. case RADEON_TXFORMAT_YVYU422:
  1783. case RADEON_TXFORMAT_SHADOW16:
  1784. case RADEON_TXFORMAT_LDUDV655:
  1785. case RADEON_TXFORMAT_DUDV88:
  1786. track->textures[i].cpp = 2;
  1787. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1788. break;
  1789. case RADEON_TXFORMAT_ARGB8888:
  1790. case RADEON_TXFORMAT_RGBA8888:
  1791. case RADEON_TXFORMAT_SHADOW32:
  1792. case RADEON_TXFORMAT_LDUDUV8888:
  1793. track->textures[i].cpp = 4;
  1794. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1795. break;
  1796. case RADEON_TXFORMAT_DXT1:
  1797. track->textures[i].cpp = 1;
  1798. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1799. break;
  1800. case RADEON_TXFORMAT_DXT23:
  1801. case RADEON_TXFORMAT_DXT45:
  1802. track->textures[i].cpp = 1;
  1803. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1804. break;
  1805. }
  1806. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1807. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1808. track->tex_dirty = true;
  1809. break;
  1810. case RADEON_PP_CUBIC_FACES_0:
  1811. case RADEON_PP_CUBIC_FACES_1:
  1812. case RADEON_PP_CUBIC_FACES_2:
  1813. tmp = idx_value;
  1814. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1815. for (face = 0; face < 4; face++) {
  1816. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1817. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1818. }
  1819. track->tex_dirty = true;
  1820. break;
  1821. default:
  1822. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1823. reg, idx);
  1824. return -EINVAL;
  1825. }
  1826. return 0;
  1827. }
  1828. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1829. struct radeon_cs_packet *pkt,
  1830. struct radeon_bo *robj)
  1831. {
  1832. unsigned idx;
  1833. u32 value;
  1834. idx = pkt->idx + 1;
  1835. value = radeon_get_ib_value(p, idx + 2);
  1836. if ((value + 1) > radeon_bo_size(robj)) {
  1837. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1838. "(need %u have %lu) !\n",
  1839. value + 1,
  1840. radeon_bo_size(robj));
  1841. return -EINVAL;
  1842. }
  1843. return 0;
  1844. }
  1845. static int r100_packet3_check(struct radeon_cs_parser *p,
  1846. struct radeon_cs_packet *pkt)
  1847. {
  1848. struct radeon_cs_reloc *reloc;
  1849. struct r100_cs_track *track;
  1850. unsigned idx;
  1851. volatile uint32_t *ib;
  1852. int r;
  1853. ib = p->ib.ptr;
  1854. idx = pkt->idx + 1;
  1855. track = (struct r100_cs_track *)p->track;
  1856. switch (pkt->opcode) {
  1857. case PACKET3_3D_LOAD_VBPNTR:
  1858. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1859. if (r)
  1860. return r;
  1861. break;
  1862. case PACKET3_INDX_BUFFER:
  1863. r = r100_cs_packet_next_reloc(p, &reloc);
  1864. if (r) {
  1865. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1866. r100_cs_dump_packet(p, pkt);
  1867. return r;
  1868. }
  1869. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1870. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1871. if (r) {
  1872. return r;
  1873. }
  1874. break;
  1875. case 0x23:
  1876. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1877. r = r100_cs_packet_next_reloc(p, &reloc);
  1878. if (r) {
  1879. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1880. r100_cs_dump_packet(p, pkt);
  1881. return r;
  1882. }
  1883. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1884. track->num_arrays = 1;
  1885. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1886. track->arrays[0].robj = reloc->robj;
  1887. track->arrays[0].esize = track->vtx_size;
  1888. track->max_indx = radeon_get_ib_value(p, idx+1);
  1889. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1890. track->immd_dwords = pkt->count - 1;
  1891. r = r100_cs_track_check(p->rdev, track);
  1892. if (r)
  1893. return r;
  1894. break;
  1895. case PACKET3_3D_DRAW_IMMD:
  1896. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1897. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1898. return -EINVAL;
  1899. }
  1900. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1901. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1902. track->immd_dwords = pkt->count - 1;
  1903. r = r100_cs_track_check(p->rdev, track);
  1904. if (r)
  1905. return r;
  1906. break;
  1907. /* triggers drawing using in-packet vertex data */
  1908. case PACKET3_3D_DRAW_IMMD_2:
  1909. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1910. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1911. return -EINVAL;
  1912. }
  1913. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1914. track->immd_dwords = pkt->count;
  1915. r = r100_cs_track_check(p->rdev, track);
  1916. if (r)
  1917. return r;
  1918. break;
  1919. /* triggers drawing using in-packet vertex data */
  1920. case PACKET3_3D_DRAW_VBUF_2:
  1921. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1922. r = r100_cs_track_check(p->rdev, track);
  1923. if (r)
  1924. return r;
  1925. break;
  1926. /* triggers drawing of vertex buffers setup elsewhere */
  1927. case PACKET3_3D_DRAW_INDX_2:
  1928. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1929. r = r100_cs_track_check(p->rdev, track);
  1930. if (r)
  1931. return r;
  1932. break;
  1933. /* triggers drawing using indices to vertex buffer */
  1934. case PACKET3_3D_DRAW_VBUF:
  1935. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1936. r = r100_cs_track_check(p->rdev, track);
  1937. if (r)
  1938. return r;
  1939. break;
  1940. /* triggers drawing of vertex buffers setup elsewhere */
  1941. case PACKET3_3D_DRAW_INDX:
  1942. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1943. r = r100_cs_track_check(p->rdev, track);
  1944. if (r)
  1945. return r;
  1946. break;
  1947. /* triggers drawing using indices to vertex buffer */
  1948. case PACKET3_3D_CLEAR_HIZ:
  1949. case PACKET3_3D_CLEAR_ZMASK:
  1950. if (p->rdev->hyperz_filp != p->filp)
  1951. return -EINVAL;
  1952. break;
  1953. case PACKET3_NOP:
  1954. break;
  1955. default:
  1956. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1957. return -EINVAL;
  1958. }
  1959. return 0;
  1960. }
  1961. int r100_cs_parse(struct radeon_cs_parser *p)
  1962. {
  1963. struct radeon_cs_packet pkt;
  1964. struct r100_cs_track *track;
  1965. int r;
  1966. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1967. if (!track)
  1968. return -ENOMEM;
  1969. r100_cs_track_clear(p->rdev, track);
  1970. p->track = track;
  1971. do {
  1972. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1973. if (r) {
  1974. return r;
  1975. }
  1976. p->idx += pkt.count + 2;
  1977. switch (pkt.type) {
  1978. case PACKET_TYPE0:
  1979. if (p->rdev->family >= CHIP_R200)
  1980. r = r100_cs_parse_packet0(p, &pkt,
  1981. p->rdev->config.r100.reg_safe_bm,
  1982. p->rdev->config.r100.reg_safe_bm_size,
  1983. &r200_packet0_check);
  1984. else
  1985. r = r100_cs_parse_packet0(p, &pkt,
  1986. p->rdev->config.r100.reg_safe_bm,
  1987. p->rdev->config.r100.reg_safe_bm_size,
  1988. &r100_packet0_check);
  1989. break;
  1990. case PACKET_TYPE2:
  1991. break;
  1992. case PACKET_TYPE3:
  1993. r = r100_packet3_check(p, &pkt);
  1994. break;
  1995. default:
  1996. DRM_ERROR("Unknown packet type %d !\n",
  1997. pkt.type);
  1998. return -EINVAL;
  1999. }
  2000. if (r) {
  2001. return r;
  2002. }
  2003. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2004. return 0;
  2005. }
  2006. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2007. {
  2008. DRM_ERROR("pitch %d\n", t->pitch);
  2009. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2010. DRM_ERROR("width %d\n", t->width);
  2011. DRM_ERROR("width_11 %d\n", t->width_11);
  2012. DRM_ERROR("height %d\n", t->height);
  2013. DRM_ERROR("height_11 %d\n", t->height_11);
  2014. DRM_ERROR("num levels %d\n", t->num_levels);
  2015. DRM_ERROR("depth %d\n", t->txdepth);
  2016. DRM_ERROR("bpp %d\n", t->cpp);
  2017. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2018. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2019. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2020. DRM_ERROR("compress format %d\n", t->compress_format);
  2021. }
  2022. static int r100_track_compress_size(int compress_format, int w, int h)
  2023. {
  2024. int block_width, block_height, block_bytes;
  2025. int wblocks, hblocks;
  2026. int min_wblocks;
  2027. int sz;
  2028. block_width = 4;
  2029. block_height = 4;
  2030. switch (compress_format) {
  2031. case R100_TRACK_COMP_DXT1:
  2032. block_bytes = 8;
  2033. min_wblocks = 4;
  2034. break;
  2035. default:
  2036. case R100_TRACK_COMP_DXT35:
  2037. block_bytes = 16;
  2038. min_wblocks = 2;
  2039. break;
  2040. }
  2041. hblocks = (h + block_height - 1) / block_height;
  2042. wblocks = (w + block_width - 1) / block_width;
  2043. if (wblocks < min_wblocks)
  2044. wblocks = min_wblocks;
  2045. sz = wblocks * hblocks * block_bytes;
  2046. return sz;
  2047. }
  2048. static int r100_cs_track_cube(struct radeon_device *rdev,
  2049. struct r100_cs_track *track, unsigned idx)
  2050. {
  2051. unsigned face, w, h;
  2052. struct radeon_bo *cube_robj;
  2053. unsigned long size;
  2054. unsigned compress_format = track->textures[idx].compress_format;
  2055. for (face = 0; face < 5; face++) {
  2056. cube_robj = track->textures[idx].cube_info[face].robj;
  2057. w = track->textures[idx].cube_info[face].width;
  2058. h = track->textures[idx].cube_info[face].height;
  2059. if (compress_format) {
  2060. size = r100_track_compress_size(compress_format, w, h);
  2061. } else
  2062. size = w * h;
  2063. size *= track->textures[idx].cpp;
  2064. size += track->textures[idx].cube_info[face].offset;
  2065. if (size > radeon_bo_size(cube_robj)) {
  2066. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2067. size, radeon_bo_size(cube_robj));
  2068. r100_cs_track_texture_print(&track->textures[idx]);
  2069. return -1;
  2070. }
  2071. }
  2072. return 0;
  2073. }
  2074. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2075. struct r100_cs_track *track)
  2076. {
  2077. struct radeon_bo *robj;
  2078. unsigned long size;
  2079. unsigned u, i, w, h, d;
  2080. int ret;
  2081. for (u = 0; u < track->num_texture; u++) {
  2082. if (!track->textures[u].enabled)
  2083. continue;
  2084. if (track->textures[u].lookup_disable)
  2085. continue;
  2086. robj = track->textures[u].robj;
  2087. if (robj == NULL) {
  2088. DRM_ERROR("No texture bound to unit %u\n", u);
  2089. return -EINVAL;
  2090. }
  2091. size = 0;
  2092. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2093. if (track->textures[u].use_pitch) {
  2094. if (rdev->family < CHIP_R300)
  2095. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2096. else
  2097. w = track->textures[u].pitch / (1 << i);
  2098. } else {
  2099. w = track->textures[u].width;
  2100. if (rdev->family >= CHIP_RV515)
  2101. w |= track->textures[u].width_11;
  2102. w = w / (1 << i);
  2103. if (track->textures[u].roundup_w)
  2104. w = roundup_pow_of_two(w);
  2105. }
  2106. h = track->textures[u].height;
  2107. if (rdev->family >= CHIP_RV515)
  2108. h |= track->textures[u].height_11;
  2109. h = h / (1 << i);
  2110. if (track->textures[u].roundup_h)
  2111. h = roundup_pow_of_two(h);
  2112. if (track->textures[u].tex_coord_type == 1) {
  2113. d = (1 << track->textures[u].txdepth) / (1 << i);
  2114. if (!d)
  2115. d = 1;
  2116. } else {
  2117. d = 1;
  2118. }
  2119. if (track->textures[u].compress_format) {
  2120. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2121. /* compressed textures are block based */
  2122. } else
  2123. size += w * h * d;
  2124. }
  2125. size *= track->textures[u].cpp;
  2126. switch (track->textures[u].tex_coord_type) {
  2127. case 0:
  2128. case 1:
  2129. break;
  2130. case 2:
  2131. if (track->separate_cube) {
  2132. ret = r100_cs_track_cube(rdev, track, u);
  2133. if (ret)
  2134. return ret;
  2135. } else
  2136. size *= 6;
  2137. break;
  2138. default:
  2139. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2140. "%u\n", track->textures[u].tex_coord_type, u);
  2141. return -EINVAL;
  2142. }
  2143. if (size > radeon_bo_size(robj)) {
  2144. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2145. "%lu\n", u, size, radeon_bo_size(robj));
  2146. r100_cs_track_texture_print(&track->textures[u]);
  2147. return -EINVAL;
  2148. }
  2149. }
  2150. return 0;
  2151. }
  2152. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2153. {
  2154. unsigned i;
  2155. unsigned long size;
  2156. unsigned prim_walk;
  2157. unsigned nverts;
  2158. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2159. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2160. !track->blend_read_enable)
  2161. num_cb = 0;
  2162. for (i = 0; i < num_cb; i++) {
  2163. if (track->cb[i].robj == NULL) {
  2164. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2165. return -EINVAL;
  2166. }
  2167. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2168. size += track->cb[i].offset;
  2169. if (size > radeon_bo_size(track->cb[i].robj)) {
  2170. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2171. "(need %lu have %lu) !\n", i, size,
  2172. radeon_bo_size(track->cb[i].robj));
  2173. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2174. i, track->cb[i].pitch, track->cb[i].cpp,
  2175. track->cb[i].offset, track->maxy);
  2176. return -EINVAL;
  2177. }
  2178. }
  2179. track->cb_dirty = false;
  2180. if (track->zb_dirty && track->z_enabled) {
  2181. if (track->zb.robj == NULL) {
  2182. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2183. return -EINVAL;
  2184. }
  2185. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2186. size += track->zb.offset;
  2187. if (size > radeon_bo_size(track->zb.robj)) {
  2188. DRM_ERROR("[drm] Buffer too small for z buffer "
  2189. "(need %lu have %lu) !\n", size,
  2190. radeon_bo_size(track->zb.robj));
  2191. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2192. track->zb.pitch, track->zb.cpp,
  2193. track->zb.offset, track->maxy);
  2194. return -EINVAL;
  2195. }
  2196. }
  2197. track->zb_dirty = false;
  2198. if (track->aa_dirty && track->aaresolve) {
  2199. if (track->aa.robj == NULL) {
  2200. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2201. return -EINVAL;
  2202. }
  2203. /* I believe the format comes from colorbuffer0. */
  2204. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2205. size += track->aa.offset;
  2206. if (size > radeon_bo_size(track->aa.robj)) {
  2207. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2208. "(need %lu have %lu) !\n", i, size,
  2209. radeon_bo_size(track->aa.robj));
  2210. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2211. i, track->aa.pitch, track->cb[0].cpp,
  2212. track->aa.offset, track->maxy);
  2213. return -EINVAL;
  2214. }
  2215. }
  2216. track->aa_dirty = false;
  2217. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2218. if (track->vap_vf_cntl & (1 << 14)) {
  2219. nverts = track->vap_alt_nverts;
  2220. } else {
  2221. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2222. }
  2223. switch (prim_walk) {
  2224. case 1:
  2225. for (i = 0; i < track->num_arrays; i++) {
  2226. size = track->arrays[i].esize * track->max_indx * 4;
  2227. if (track->arrays[i].robj == NULL) {
  2228. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2229. "bound\n", prim_walk, i);
  2230. return -EINVAL;
  2231. }
  2232. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2233. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2234. "need %lu dwords have %lu dwords\n",
  2235. prim_walk, i, size >> 2,
  2236. radeon_bo_size(track->arrays[i].robj)
  2237. >> 2);
  2238. DRM_ERROR("Max indices %u\n", track->max_indx);
  2239. return -EINVAL;
  2240. }
  2241. }
  2242. break;
  2243. case 2:
  2244. for (i = 0; i < track->num_arrays; i++) {
  2245. size = track->arrays[i].esize * (nverts - 1) * 4;
  2246. if (track->arrays[i].robj == NULL) {
  2247. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2248. "bound\n", prim_walk, i);
  2249. return -EINVAL;
  2250. }
  2251. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2252. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2253. "need %lu dwords have %lu dwords\n",
  2254. prim_walk, i, size >> 2,
  2255. radeon_bo_size(track->arrays[i].robj)
  2256. >> 2);
  2257. return -EINVAL;
  2258. }
  2259. }
  2260. break;
  2261. case 3:
  2262. size = track->vtx_size * nverts;
  2263. if (size != track->immd_dwords) {
  2264. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2265. track->immd_dwords, size);
  2266. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2267. nverts, track->vtx_size);
  2268. return -EINVAL;
  2269. }
  2270. break;
  2271. default:
  2272. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2273. prim_walk);
  2274. return -EINVAL;
  2275. }
  2276. if (track->tex_dirty) {
  2277. track->tex_dirty = false;
  2278. return r100_cs_track_texture_check(rdev, track);
  2279. }
  2280. return 0;
  2281. }
  2282. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2283. {
  2284. unsigned i, face;
  2285. track->cb_dirty = true;
  2286. track->zb_dirty = true;
  2287. track->tex_dirty = true;
  2288. track->aa_dirty = true;
  2289. if (rdev->family < CHIP_R300) {
  2290. track->num_cb = 1;
  2291. if (rdev->family <= CHIP_RS200)
  2292. track->num_texture = 3;
  2293. else
  2294. track->num_texture = 6;
  2295. track->maxy = 2048;
  2296. track->separate_cube = 1;
  2297. } else {
  2298. track->num_cb = 4;
  2299. track->num_texture = 16;
  2300. track->maxy = 4096;
  2301. track->separate_cube = 0;
  2302. track->aaresolve = false;
  2303. track->aa.robj = NULL;
  2304. }
  2305. for (i = 0; i < track->num_cb; i++) {
  2306. track->cb[i].robj = NULL;
  2307. track->cb[i].pitch = 8192;
  2308. track->cb[i].cpp = 16;
  2309. track->cb[i].offset = 0;
  2310. }
  2311. track->z_enabled = true;
  2312. track->zb.robj = NULL;
  2313. track->zb.pitch = 8192;
  2314. track->zb.cpp = 4;
  2315. track->zb.offset = 0;
  2316. track->vtx_size = 0x7F;
  2317. track->immd_dwords = 0xFFFFFFFFUL;
  2318. track->num_arrays = 11;
  2319. track->max_indx = 0x00FFFFFFUL;
  2320. for (i = 0; i < track->num_arrays; i++) {
  2321. track->arrays[i].robj = NULL;
  2322. track->arrays[i].esize = 0x7F;
  2323. }
  2324. for (i = 0; i < track->num_texture; i++) {
  2325. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2326. track->textures[i].pitch = 16536;
  2327. track->textures[i].width = 16536;
  2328. track->textures[i].height = 16536;
  2329. track->textures[i].width_11 = 1 << 11;
  2330. track->textures[i].height_11 = 1 << 11;
  2331. track->textures[i].num_levels = 12;
  2332. if (rdev->family <= CHIP_RS200) {
  2333. track->textures[i].tex_coord_type = 0;
  2334. track->textures[i].txdepth = 0;
  2335. } else {
  2336. track->textures[i].txdepth = 16;
  2337. track->textures[i].tex_coord_type = 1;
  2338. }
  2339. track->textures[i].cpp = 64;
  2340. track->textures[i].robj = NULL;
  2341. /* CS IB emission code makes sure texture unit are disabled */
  2342. track->textures[i].enabled = false;
  2343. track->textures[i].lookup_disable = false;
  2344. track->textures[i].roundup_w = true;
  2345. track->textures[i].roundup_h = true;
  2346. if (track->separate_cube)
  2347. for (face = 0; face < 5; face++) {
  2348. track->textures[i].cube_info[face].robj = NULL;
  2349. track->textures[i].cube_info[face].width = 16536;
  2350. track->textures[i].cube_info[face].height = 16536;
  2351. track->textures[i].cube_info[face].offset = 0;
  2352. }
  2353. }
  2354. }
  2355. /*
  2356. * Global GPU functions
  2357. */
  2358. static void r100_errata(struct radeon_device *rdev)
  2359. {
  2360. rdev->pll_errata = 0;
  2361. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2362. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2363. }
  2364. if (rdev->family == CHIP_RV100 ||
  2365. rdev->family == CHIP_RS100 ||
  2366. rdev->family == CHIP_RS200) {
  2367. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2368. }
  2369. }
  2370. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2371. {
  2372. unsigned i;
  2373. uint32_t tmp;
  2374. for (i = 0; i < rdev->usec_timeout; i++) {
  2375. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2376. if (tmp >= n) {
  2377. return 0;
  2378. }
  2379. DRM_UDELAY(1);
  2380. }
  2381. return -1;
  2382. }
  2383. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2384. {
  2385. unsigned i;
  2386. uint32_t tmp;
  2387. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2388. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2389. " Bad things might happen.\n");
  2390. }
  2391. for (i = 0; i < rdev->usec_timeout; i++) {
  2392. tmp = RREG32(RADEON_RBBM_STATUS);
  2393. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2394. return 0;
  2395. }
  2396. DRM_UDELAY(1);
  2397. }
  2398. return -1;
  2399. }
  2400. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2401. {
  2402. unsigned i;
  2403. uint32_t tmp;
  2404. for (i = 0; i < rdev->usec_timeout; i++) {
  2405. /* read MC_STATUS */
  2406. tmp = RREG32(RADEON_MC_STATUS);
  2407. if (tmp & RADEON_MC_IDLE) {
  2408. return 0;
  2409. }
  2410. DRM_UDELAY(1);
  2411. }
  2412. return -1;
  2413. }
  2414. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2415. {
  2416. u32 rbbm_status;
  2417. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2418. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2419. radeon_ring_lockup_update(ring);
  2420. return false;
  2421. }
  2422. /* force CP activities */
  2423. radeon_ring_force_activity(rdev, ring);
  2424. return radeon_ring_test_lockup(rdev, ring);
  2425. }
  2426. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2427. void r100_enable_bm(struct radeon_device *rdev)
  2428. {
  2429. uint32_t tmp;
  2430. /* Enable bus mastering */
  2431. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2432. WREG32(RADEON_BUS_CNTL, tmp);
  2433. }
  2434. void r100_bm_disable(struct radeon_device *rdev)
  2435. {
  2436. u32 tmp;
  2437. /* disable bus mastering */
  2438. tmp = RREG32(R_000030_BUS_CNTL);
  2439. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2440. mdelay(1);
  2441. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2442. mdelay(1);
  2443. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2444. tmp = RREG32(RADEON_BUS_CNTL);
  2445. mdelay(1);
  2446. pci_clear_master(rdev->pdev);
  2447. mdelay(1);
  2448. }
  2449. int r100_asic_reset(struct radeon_device *rdev)
  2450. {
  2451. struct r100_mc_save save;
  2452. u32 status, tmp;
  2453. int ret = 0;
  2454. status = RREG32(R_000E40_RBBM_STATUS);
  2455. if (!G_000E40_GUI_ACTIVE(status)) {
  2456. return 0;
  2457. }
  2458. r100_mc_stop(rdev, &save);
  2459. status = RREG32(R_000E40_RBBM_STATUS);
  2460. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2461. /* stop CP */
  2462. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2463. tmp = RREG32(RADEON_CP_RB_CNTL);
  2464. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2465. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2466. WREG32(RADEON_CP_RB_WPTR, 0);
  2467. WREG32(RADEON_CP_RB_CNTL, tmp);
  2468. /* save PCI state */
  2469. pci_save_state(rdev->pdev);
  2470. /* disable bus mastering */
  2471. r100_bm_disable(rdev);
  2472. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2473. S_0000F0_SOFT_RESET_RE(1) |
  2474. S_0000F0_SOFT_RESET_PP(1) |
  2475. S_0000F0_SOFT_RESET_RB(1));
  2476. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2477. mdelay(500);
  2478. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2479. mdelay(1);
  2480. status = RREG32(R_000E40_RBBM_STATUS);
  2481. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2482. /* reset CP */
  2483. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2484. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2485. mdelay(500);
  2486. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2487. mdelay(1);
  2488. status = RREG32(R_000E40_RBBM_STATUS);
  2489. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2490. /* restore PCI & busmastering */
  2491. pci_restore_state(rdev->pdev);
  2492. r100_enable_bm(rdev);
  2493. /* Check if GPU is idle */
  2494. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2495. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2496. dev_err(rdev->dev, "failed to reset GPU\n");
  2497. ret = -1;
  2498. } else
  2499. dev_info(rdev->dev, "GPU reset succeed\n");
  2500. r100_mc_resume(rdev, &save);
  2501. return ret;
  2502. }
  2503. void r100_set_common_regs(struct radeon_device *rdev)
  2504. {
  2505. struct drm_device *dev = rdev->ddev;
  2506. bool force_dac2 = false;
  2507. u32 tmp;
  2508. /* set these so they don't interfere with anything */
  2509. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2510. WREG32(RADEON_SUBPIC_CNTL, 0);
  2511. WREG32(RADEON_VIPH_CONTROL, 0);
  2512. WREG32(RADEON_I2C_CNTL_1, 0);
  2513. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2514. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2515. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2516. /* always set up dac2 on rn50 and some rv100 as lots
  2517. * of servers seem to wire it up to a VGA port but
  2518. * don't report it in the bios connector
  2519. * table.
  2520. */
  2521. switch (dev->pdev->device) {
  2522. /* RN50 */
  2523. case 0x515e:
  2524. case 0x5969:
  2525. force_dac2 = true;
  2526. break;
  2527. /* RV100*/
  2528. case 0x5159:
  2529. case 0x515a:
  2530. /* DELL triple head servers */
  2531. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2532. ((dev->pdev->subsystem_device == 0x016c) ||
  2533. (dev->pdev->subsystem_device == 0x016d) ||
  2534. (dev->pdev->subsystem_device == 0x016e) ||
  2535. (dev->pdev->subsystem_device == 0x016f) ||
  2536. (dev->pdev->subsystem_device == 0x0170) ||
  2537. (dev->pdev->subsystem_device == 0x017d) ||
  2538. (dev->pdev->subsystem_device == 0x017e) ||
  2539. (dev->pdev->subsystem_device == 0x0183) ||
  2540. (dev->pdev->subsystem_device == 0x018a) ||
  2541. (dev->pdev->subsystem_device == 0x019a)))
  2542. force_dac2 = true;
  2543. break;
  2544. }
  2545. if (force_dac2) {
  2546. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2547. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2548. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2549. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2550. enable it, even it's detected.
  2551. */
  2552. /* force it to crtc0 */
  2553. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2554. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2555. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2556. /* set up the TV DAC */
  2557. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2558. RADEON_TV_DAC_STD_MASK |
  2559. RADEON_TV_DAC_RDACPD |
  2560. RADEON_TV_DAC_GDACPD |
  2561. RADEON_TV_DAC_BDACPD |
  2562. RADEON_TV_DAC_BGADJ_MASK |
  2563. RADEON_TV_DAC_DACADJ_MASK);
  2564. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2565. RADEON_TV_DAC_NHOLD |
  2566. RADEON_TV_DAC_STD_PS2 |
  2567. (0x58 << 16));
  2568. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2569. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2570. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2571. }
  2572. /* switch PM block to ACPI mode */
  2573. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2574. tmp &= ~RADEON_PM_MODE_SEL;
  2575. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2576. }
  2577. /*
  2578. * VRAM info
  2579. */
  2580. static void r100_vram_get_type(struct radeon_device *rdev)
  2581. {
  2582. uint32_t tmp;
  2583. rdev->mc.vram_is_ddr = false;
  2584. if (rdev->flags & RADEON_IS_IGP)
  2585. rdev->mc.vram_is_ddr = true;
  2586. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2587. rdev->mc.vram_is_ddr = true;
  2588. if ((rdev->family == CHIP_RV100) ||
  2589. (rdev->family == CHIP_RS100) ||
  2590. (rdev->family == CHIP_RS200)) {
  2591. tmp = RREG32(RADEON_MEM_CNTL);
  2592. if (tmp & RV100_HALF_MODE) {
  2593. rdev->mc.vram_width = 32;
  2594. } else {
  2595. rdev->mc.vram_width = 64;
  2596. }
  2597. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2598. rdev->mc.vram_width /= 4;
  2599. rdev->mc.vram_is_ddr = true;
  2600. }
  2601. } else if (rdev->family <= CHIP_RV280) {
  2602. tmp = RREG32(RADEON_MEM_CNTL);
  2603. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2604. rdev->mc.vram_width = 128;
  2605. } else {
  2606. rdev->mc.vram_width = 64;
  2607. }
  2608. } else {
  2609. /* newer IGPs */
  2610. rdev->mc.vram_width = 128;
  2611. }
  2612. }
  2613. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2614. {
  2615. u32 aper_size;
  2616. u8 byte;
  2617. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2618. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2619. * that is has the 2nd generation multifunction PCI interface
  2620. */
  2621. if (rdev->family == CHIP_RV280 ||
  2622. rdev->family >= CHIP_RV350) {
  2623. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2624. ~RADEON_HDP_APER_CNTL);
  2625. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2626. return aper_size * 2;
  2627. }
  2628. /* Older cards have all sorts of funny issues to deal with. First
  2629. * check if it's a multifunction card by reading the PCI config
  2630. * header type... Limit those to one aperture size
  2631. */
  2632. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2633. if (byte & 0x80) {
  2634. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2635. DRM_INFO("Limiting VRAM to one aperture\n");
  2636. return aper_size;
  2637. }
  2638. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2639. * have set it up. We don't write this as it's broken on some ASICs but
  2640. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2641. */
  2642. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2643. return aper_size * 2;
  2644. return aper_size;
  2645. }
  2646. void r100_vram_init_sizes(struct radeon_device *rdev)
  2647. {
  2648. u64 config_aper_size;
  2649. /* work out accessible VRAM */
  2650. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2651. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2652. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2653. /* FIXME we don't use the second aperture yet when we could use it */
  2654. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2655. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2656. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2657. if (rdev->flags & RADEON_IS_IGP) {
  2658. uint32_t tom;
  2659. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2660. tom = RREG32(RADEON_NB_TOM);
  2661. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2662. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2663. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2664. } else {
  2665. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2666. /* Some production boards of m6 will report 0
  2667. * if it's 8 MB
  2668. */
  2669. if (rdev->mc.real_vram_size == 0) {
  2670. rdev->mc.real_vram_size = 8192 * 1024;
  2671. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2672. }
  2673. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2674. * Novell bug 204882 + along with lots of ubuntu ones
  2675. */
  2676. if (rdev->mc.aper_size > config_aper_size)
  2677. config_aper_size = rdev->mc.aper_size;
  2678. if (config_aper_size > rdev->mc.real_vram_size)
  2679. rdev->mc.mc_vram_size = config_aper_size;
  2680. else
  2681. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2682. }
  2683. }
  2684. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2685. {
  2686. uint32_t temp;
  2687. temp = RREG32(RADEON_CONFIG_CNTL);
  2688. if (state == false) {
  2689. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2690. temp |= RADEON_CFG_VGA_IO_DIS;
  2691. } else {
  2692. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2693. }
  2694. WREG32(RADEON_CONFIG_CNTL, temp);
  2695. }
  2696. static void r100_mc_init(struct radeon_device *rdev)
  2697. {
  2698. u64 base;
  2699. r100_vram_get_type(rdev);
  2700. r100_vram_init_sizes(rdev);
  2701. base = rdev->mc.aper_base;
  2702. if (rdev->flags & RADEON_IS_IGP)
  2703. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2704. radeon_vram_location(rdev, &rdev->mc, base);
  2705. rdev->mc.gtt_base_align = 0;
  2706. if (!(rdev->flags & RADEON_IS_AGP))
  2707. radeon_gtt_location(rdev, &rdev->mc);
  2708. radeon_update_bandwidth_info(rdev);
  2709. }
  2710. /*
  2711. * Indirect registers accessor
  2712. */
  2713. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2714. {
  2715. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2716. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2717. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2718. }
  2719. }
  2720. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2721. {
  2722. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2723. * or the chip could hang on a subsequent access
  2724. */
  2725. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2726. mdelay(5);
  2727. }
  2728. /* This function is required to workaround a hardware bug in some (all?)
  2729. * revisions of the R300. This workaround should be called after every
  2730. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2731. * may not be correct.
  2732. */
  2733. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2734. uint32_t save, tmp;
  2735. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2736. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2737. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2738. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2739. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2740. }
  2741. }
  2742. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2743. {
  2744. uint32_t data;
  2745. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2746. r100_pll_errata_after_index(rdev);
  2747. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2748. r100_pll_errata_after_data(rdev);
  2749. return data;
  2750. }
  2751. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2752. {
  2753. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2754. r100_pll_errata_after_index(rdev);
  2755. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2756. r100_pll_errata_after_data(rdev);
  2757. }
  2758. static void r100_set_safe_registers(struct radeon_device *rdev)
  2759. {
  2760. if (ASIC_IS_RN50(rdev)) {
  2761. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2762. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2763. } else if (rdev->family < CHIP_R200) {
  2764. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2765. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2766. } else {
  2767. r200_set_safe_registers(rdev);
  2768. }
  2769. }
  2770. /*
  2771. * Debugfs info
  2772. */
  2773. #if defined(CONFIG_DEBUG_FS)
  2774. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2775. {
  2776. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2777. struct drm_device *dev = node->minor->dev;
  2778. struct radeon_device *rdev = dev->dev_private;
  2779. uint32_t reg, value;
  2780. unsigned i;
  2781. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2782. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2783. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2784. for (i = 0; i < 64; i++) {
  2785. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2786. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2787. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2788. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2789. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2790. }
  2791. return 0;
  2792. }
  2793. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2794. {
  2795. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2796. struct drm_device *dev = node->minor->dev;
  2797. struct radeon_device *rdev = dev->dev_private;
  2798. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2799. uint32_t rdp, wdp;
  2800. unsigned count, i, j;
  2801. radeon_ring_free_size(rdev, ring);
  2802. rdp = RREG32(RADEON_CP_RB_RPTR);
  2803. wdp = RREG32(RADEON_CP_RB_WPTR);
  2804. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2805. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2806. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2807. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2808. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2809. seq_printf(m, "%u dwords in ring\n", count);
  2810. for (j = 0; j <= count; j++) {
  2811. i = (rdp + j) & ring->ptr_mask;
  2812. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2813. }
  2814. return 0;
  2815. }
  2816. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2817. {
  2818. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2819. struct drm_device *dev = node->minor->dev;
  2820. struct radeon_device *rdev = dev->dev_private;
  2821. uint32_t csq_stat, csq2_stat, tmp;
  2822. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2823. unsigned i;
  2824. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2825. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2826. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2827. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2828. r_rptr = (csq_stat >> 0) & 0x3ff;
  2829. r_wptr = (csq_stat >> 10) & 0x3ff;
  2830. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2831. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2832. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2833. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2834. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2835. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2836. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2837. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2838. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2839. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2840. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2841. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2842. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2843. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2844. seq_printf(m, "Ring fifo:\n");
  2845. for (i = 0; i < 256; i++) {
  2846. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2847. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2848. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2849. }
  2850. seq_printf(m, "Indirect1 fifo:\n");
  2851. for (i = 256; i <= 512; i++) {
  2852. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2853. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2854. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2855. }
  2856. seq_printf(m, "Indirect2 fifo:\n");
  2857. for (i = 640; i < ib1_wptr; i++) {
  2858. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2859. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2860. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2861. }
  2862. return 0;
  2863. }
  2864. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2865. {
  2866. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2867. struct drm_device *dev = node->minor->dev;
  2868. struct radeon_device *rdev = dev->dev_private;
  2869. uint32_t tmp;
  2870. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2871. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2872. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2873. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2874. tmp = RREG32(RADEON_BUS_CNTL);
  2875. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2876. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2877. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2878. tmp = RREG32(RADEON_AGP_BASE);
  2879. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2880. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2881. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2882. tmp = RREG32(0x01D0);
  2883. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2884. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2885. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2886. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2887. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2888. tmp = RREG32(0x01E4);
  2889. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2890. return 0;
  2891. }
  2892. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2893. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2894. };
  2895. static struct drm_info_list r100_debugfs_cp_list[] = {
  2896. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2897. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2898. };
  2899. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2900. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2901. };
  2902. #endif
  2903. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2904. {
  2905. #if defined(CONFIG_DEBUG_FS)
  2906. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2907. #else
  2908. return 0;
  2909. #endif
  2910. }
  2911. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2912. {
  2913. #if defined(CONFIG_DEBUG_FS)
  2914. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2915. #else
  2916. return 0;
  2917. #endif
  2918. }
  2919. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2920. {
  2921. #if defined(CONFIG_DEBUG_FS)
  2922. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2923. #else
  2924. return 0;
  2925. #endif
  2926. }
  2927. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2928. uint32_t tiling_flags, uint32_t pitch,
  2929. uint32_t offset, uint32_t obj_size)
  2930. {
  2931. int surf_index = reg * 16;
  2932. int flags = 0;
  2933. if (rdev->family <= CHIP_RS200) {
  2934. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2935. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2936. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2937. if (tiling_flags & RADEON_TILING_MACRO)
  2938. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2939. } else if (rdev->family <= CHIP_RV280) {
  2940. if (tiling_flags & (RADEON_TILING_MACRO))
  2941. flags |= R200_SURF_TILE_COLOR_MACRO;
  2942. if (tiling_flags & RADEON_TILING_MICRO)
  2943. flags |= R200_SURF_TILE_COLOR_MICRO;
  2944. } else {
  2945. if (tiling_flags & RADEON_TILING_MACRO)
  2946. flags |= R300_SURF_TILE_MACRO;
  2947. if (tiling_flags & RADEON_TILING_MICRO)
  2948. flags |= R300_SURF_TILE_MICRO;
  2949. }
  2950. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2951. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2952. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2953. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2954. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2955. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2956. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2957. if (ASIC_IS_RN50(rdev))
  2958. pitch /= 16;
  2959. }
  2960. /* r100/r200 divide by 16 */
  2961. if (rdev->family < CHIP_R300)
  2962. flags |= pitch / 16;
  2963. else
  2964. flags |= pitch / 8;
  2965. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2966. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2967. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2968. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2969. return 0;
  2970. }
  2971. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2972. {
  2973. int surf_index = reg * 16;
  2974. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2975. }
  2976. void r100_bandwidth_update(struct radeon_device *rdev)
  2977. {
  2978. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2979. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2980. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2981. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2982. fixed20_12 memtcas_ff[8] = {
  2983. dfixed_init(1),
  2984. dfixed_init(2),
  2985. dfixed_init(3),
  2986. dfixed_init(0),
  2987. dfixed_init_half(1),
  2988. dfixed_init_half(2),
  2989. dfixed_init(0),
  2990. };
  2991. fixed20_12 memtcas_rs480_ff[8] = {
  2992. dfixed_init(0),
  2993. dfixed_init(1),
  2994. dfixed_init(2),
  2995. dfixed_init(3),
  2996. dfixed_init(0),
  2997. dfixed_init_half(1),
  2998. dfixed_init_half(2),
  2999. dfixed_init_half(3),
  3000. };
  3001. fixed20_12 memtcas2_ff[8] = {
  3002. dfixed_init(0),
  3003. dfixed_init(1),
  3004. dfixed_init(2),
  3005. dfixed_init(3),
  3006. dfixed_init(4),
  3007. dfixed_init(5),
  3008. dfixed_init(6),
  3009. dfixed_init(7),
  3010. };
  3011. fixed20_12 memtrbs[8] = {
  3012. dfixed_init(1),
  3013. dfixed_init_half(1),
  3014. dfixed_init(2),
  3015. dfixed_init_half(2),
  3016. dfixed_init(3),
  3017. dfixed_init_half(3),
  3018. dfixed_init(4),
  3019. dfixed_init_half(4)
  3020. };
  3021. fixed20_12 memtrbs_r4xx[8] = {
  3022. dfixed_init(4),
  3023. dfixed_init(5),
  3024. dfixed_init(6),
  3025. dfixed_init(7),
  3026. dfixed_init(8),
  3027. dfixed_init(9),
  3028. dfixed_init(10),
  3029. dfixed_init(11)
  3030. };
  3031. fixed20_12 min_mem_eff;
  3032. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  3033. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  3034. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  3035. disp_drain_rate2, read_return_rate;
  3036. fixed20_12 time_disp1_drop_priority;
  3037. int c;
  3038. int cur_size = 16; /* in octawords */
  3039. int critical_point = 0, critical_point2;
  3040. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  3041. int stop_req, max_stop_req;
  3042. struct drm_display_mode *mode1 = NULL;
  3043. struct drm_display_mode *mode2 = NULL;
  3044. uint32_t pixel_bytes1 = 0;
  3045. uint32_t pixel_bytes2 = 0;
  3046. radeon_update_display_priority(rdev);
  3047. if (rdev->mode_info.crtcs[0]->base.enabled) {
  3048. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  3049. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  3050. }
  3051. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3052. if (rdev->mode_info.crtcs[1]->base.enabled) {
  3053. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  3054. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  3055. }
  3056. }
  3057. min_mem_eff.full = dfixed_const_8(0);
  3058. /* get modes */
  3059. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  3060. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  3061. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3062. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3063. /* check crtc enables */
  3064. if (mode2)
  3065. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3066. if (mode1)
  3067. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3068. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  3069. }
  3070. /*
  3071. * determine is there is enough bw for current mode
  3072. */
  3073. sclk_ff = rdev->pm.sclk;
  3074. mclk_ff = rdev->pm.mclk;
  3075. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  3076. temp_ff.full = dfixed_const(temp);
  3077. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  3078. pix_clk.full = 0;
  3079. pix_clk2.full = 0;
  3080. peak_disp_bw.full = 0;
  3081. if (mode1) {
  3082. temp_ff.full = dfixed_const(1000);
  3083. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3084. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3085. temp_ff.full = dfixed_const(pixel_bytes1);
  3086. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3087. }
  3088. if (mode2) {
  3089. temp_ff.full = dfixed_const(1000);
  3090. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3091. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3092. temp_ff.full = dfixed_const(pixel_bytes2);
  3093. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3094. }
  3095. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3096. if (peak_disp_bw.full >= mem_bw.full) {
  3097. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3098. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3099. }
  3100. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3101. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3102. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3103. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3104. mem_trp = ((temp & 0x3)) + 1;
  3105. mem_tras = ((temp & 0x70) >> 4) + 1;
  3106. } else if (rdev->family == CHIP_R300 ||
  3107. rdev->family == CHIP_R350) { /* r300, r350 */
  3108. mem_trcd = (temp & 0x7) + 1;
  3109. mem_trp = ((temp >> 8) & 0x7) + 1;
  3110. mem_tras = ((temp >> 11) & 0xf) + 4;
  3111. } else if (rdev->family == CHIP_RV350 ||
  3112. rdev->family <= CHIP_RV380) {
  3113. /* rv3x0 */
  3114. mem_trcd = (temp & 0x7) + 3;
  3115. mem_trp = ((temp >> 8) & 0x7) + 3;
  3116. mem_tras = ((temp >> 11) & 0xf) + 6;
  3117. } else if (rdev->family == CHIP_R420 ||
  3118. rdev->family == CHIP_R423 ||
  3119. rdev->family == CHIP_RV410) {
  3120. /* r4xx */
  3121. mem_trcd = (temp & 0xf) + 3;
  3122. if (mem_trcd > 15)
  3123. mem_trcd = 15;
  3124. mem_trp = ((temp >> 8) & 0xf) + 3;
  3125. if (mem_trp > 15)
  3126. mem_trp = 15;
  3127. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3128. if (mem_tras > 31)
  3129. mem_tras = 31;
  3130. } else { /* RV200, R200 */
  3131. mem_trcd = (temp & 0x7) + 1;
  3132. mem_trp = ((temp >> 8) & 0x7) + 1;
  3133. mem_tras = ((temp >> 12) & 0xf) + 4;
  3134. }
  3135. /* convert to FF */
  3136. trcd_ff.full = dfixed_const(mem_trcd);
  3137. trp_ff.full = dfixed_const(mem_trp);
  3138. tras_ff.full = dfixed_const(mem_tras);
  3139. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3140. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3141. data = (temp & (7 << 20)) >> 20;
  3142. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3143. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3144. tcas_ff = memtcas_rs480_ff[data];
  3145. else
  3146. tcas_ff = memtcas_ff[data];
  3147. } else
  3148. tcas_ff = memtcas2_ff[data];
  3149. if (rdev->family == CHIP_RS400 ||
  3150. rdev->family == CHIP_RS480) {
  3151. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3152. data = (temp >> 23) & 0x7;
  3153. if (data < 5)
  3154. tcas_ff.full += dfixed_const(data);
  3155. }
  3156. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3157. /* on the R300, Tcas is included in Trbs.
  3158. */
  3159. temp = RREG32(RADEON_MEM_CNTL);
  3160. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3161. if (data == 1) {
  3162. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3163. temp = RREG32(R300_MC_IND_INDEX);
  3164. temp &= ~R300_MC_IND_ADDR_MASK;
  3165. temp |= R300_MC_READ_CNTL_CD_mcind;
  3166. WREG32(R300_MC_IND_INDEX, temp);
  3167. temp = RREG32(R300_MC_IND_DATA);
  3168. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3169. } else {
  3170. temp = RREG32(R300_MC_READ_CNTL_AB);
  3171. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3172. }
  3173. } else {
  3174. temp = RREG32(R300_MC_READ_CNTL_AB);
  3175. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3176. }
  3177. if (rdev->family == CHIP_RV410 ||
  3178. rdev->family == CHIP_R420 ||
  3179. rdev->family == CHIP_R423)
  3180. trbs_ff = memtrbs_r4xx[data];
  3181. else
  3182. trbs_ff = memtrbs[data];
  3183. tcas_ff.full += trbs_ff.full;
  3184. }
  3185. sclk_eff_ff.full = sclk_ff.full;
  3186. if (rdev->flags & RADEON_IS_AGP) {
  3187. fixed20_12 agpmode_ff;
  3188. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3189. temp_ff.full = dfixed_const_666(16);
  3190. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3191. }
  3192. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3193. if (ASIC_IS_R300(rdev)) {
  3194. sclk_delay_ff.full = dfixed_const(250);
  3195. } else {
  3196. if ((rdev->family == CHIP_RV100) ||
  3197. rdev->flags & RADEON_IS_IGP) {
  3198. if (rdev->mc.vram_is_ddr)
  3199. sclk_delay_ff.full = dfixed_const(41);
  3200. else
  3201. sclk_delay_ff.full = dfixed_const(33);
  3202. } else {
  3203. if (rdev->mc.vram_width == 128)
  3204. sclk_delay_ff.full = dfixed_const(57);
  3205. else
  3206. sclk_delay_ff.full = dfixed_const(41);
  3207. }
  3208. }
  3209. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3210. if (rdev->mc.vram_is_ddr) {
  3211. if (rdev->mc.vram_width == 32) {
  3212. k1.full = dfixed_const(40);
  3213. c = 3;
  3214. } else {
  3215. k1.full = dfixed_const(20);
  3216. c = 1;
  3217. }
  3218. } else {
  3219. k1.full = dfixed_const(40);
  3220. c = 3;
  3221. }
  3222. temp_ff.full = dfixed_const(2);
  3223. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3224. temp_ff.full = dfixed_const(c);
  3225. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3226. temp_ff.full = dfixed_const(4);
  3227. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3228. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3229. mc_latency_mclk.full += k1.full;
  3230. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3231. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3232. /*
  3233. HW cursor time assuming worst case of full size colour cursor.
  3234. */
  3235. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3236. temp_ff.full += trcd_ff.full;
  3237. if (temp_ff.full < tras_ff.full)
  3238. temp_ff.full = tras_ff.full;
  3239. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3240. temp_ff.full = dfixed_const(cur_size);
  3241. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3242. /*
  3243. Find the total latency for the display data.
  3244. */
  3245. disp_latency_overhead.full = dfixed_const(8);
  3246. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3247. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3248. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3249. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3250. disp_latency.full = mc_latency_mclk.full;
  3251. else
  3252. disp_latency.full = mc_latency_sclk.full;
  3253. /* setup Max GRPH_STOP_REQ default value */
  3254. if (ASIC_IS_RV100(rdev))
  3255. max_stop_req = 0x5c;
  3256. else
  3257. max_stop_req = 0x7c;
  3258. if (mode1) {
  3259. /* CRTC1
  3260. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3261. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3262. */
  3263. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3264. if (stop_req > max_stop_req)
  3265. stop_req = max_stop_req;
  3266. /*
  3267. Find the drain rate of the display buffer.
  3268. */
  3269. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3270. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3271. /*
  3272. Find the critical point of the display buffer.
  3273. */
  3274. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3275. crit_point_ff.full += dfixed_const_half(0);
  3276. critical_point = dfixed_trunc(crit_point_ff);
  3277. if (rdev->disp_priority == 2) {
  3278. critical_point = 0;
  3279. }
  3280. /*
  3281. The critical point should never be above max_stop_req-4. Setting
  3282. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3283. */
  3284. if (max_stop_req - critical_point < 4)
  3285. critical_point = 0;
  3286. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3287. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3288. critical_point = 0x10;
  3289. }
  3290. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3291. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3292. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3293. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3294. if ((rdev->family == CHIP_R350) &&
  3295. (stop_req > 0x15)) {
  3296. stop_req -= 0x10;
  3297. }
  3298. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3299. temp |= RADEON_GRPH_BUFFER_SIZE;
  3300. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3301. RADEON_GRPH_CRITICAL_AT_SOF |
  3302. RADEON_GRPH_STOP_CNTL);
  3303. /*
  3304. Write the result into the register.
  3305. */
  3306. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3307. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3308. #if 0
  3309. if ((rdev->family == CHIP_RS400) ||
  3310. (rdev->family == CHIP_RS480)) {
  3311. /* attempt to program RS400 disp regs correctly ??? */
  3312. temp = RREG32(RS400_DISP1_REG_CNTL);
  3313. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3314. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3315. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3316. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3317. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3318. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3319. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3320. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3321. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3322. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3323. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3324. }
  3325. #endif
  3326. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3327. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3328. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3329. }
  3330. if (mode2) {
  3331. u32 grph2_cntl;
  3332. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3333. if (stop_req > max_stop_req)
  3334. stop_req = max_stop_req;
  3335. /*
  3336. Find the drain rate of the display buffer.
  3337. */
  3338. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3339. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3340. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3341. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3342. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3343. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3344. if ((rdev->family == CHIP_R350) &&
  3345. (stop_req > 0x15)) {
  3346. stop_req -= 0x10;
  3347. }
  3348. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3349. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3350. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3351. RADEON_GRPH_CRITICAL_AT_SOF |
  3352. RADEON_GRPH_STOP_CNTL);
  3353. if ((rdev->family == CHIP_RS100) ||
  3354. (rdev->family == CHIP_RS200))
  3355. critical_point2 = 0;
  3356. else {
  3357. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3358. temp_ff.full = dfixed_const(temp);
  3359. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3360. if (sclk_ff.full < temp_ff.full)
  3361. temp_ff.full = sclk_ff.full;
  3362. read_return_rate.full = temp_ff.full;
  3363. if (mode1) {
  3364. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3365. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3366. } else {
  3367. time_disp1_drop_priority.full = 0;
  3368. }
  3369. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3370. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3371. crit_point_ff.full += dfixed_const_half(0);
  3372. critical_point2 = dfixed_trunc(crit_point_ff);
  3373. if (rdev->disp_priority == 2) {
  3374. critical_point2 = 0;
  3375. }
  3376. if (max_stop_req - critical_point2 < 4)
  3377. critical_point2 = 0;
  3378. }
  3379. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3380. /* some R300 cards have problem with this set to 0 */
  3381. critical_point2 = 0x10;
  3382. }
  3383. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3384. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3385. if ((rdev->family == CHIP_RS400) ||
  3386. (rdev->family == CHIP_RS480)) {
  3387. #if 0
  3388. /* attempt to program RS400 disp2 regs correctly ??? */
  3389. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3390. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3391. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3392. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3393. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3394. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3395. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3396. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3397. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3398. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3399. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3400. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3401. #endif
  3402. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3403. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3404. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3405. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3406. }
  3407. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3408. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3409. }
  3410. }
  3411. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3412. {
  3413. uint32_t scratch;
  3414. uint32_t tmp = 0;
  3415. unsigned i;
  3416. int r;
  3417. r = radeon_scratch_get(rdev, &scratch);
  3418. if (r) {
  3419. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3420. return r;
  3421. }
  3422. WREG32(scratch, 0xCAFEDEAD);
  3423. r = radeon_ring_lock(rdev, ring, 2);
  3424. if (r) {
  3425. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3426. radeon_scratch_free(rdev, scratch);
  3427. return r;
  3428. }
  3429. radeon_ring_write(ring, PACKET0(scratch, 0));
  3430. radeon_ring_write(ring, 0xDEADBEEF);
  3431. radeon_ring_unlock_commit(rdev, ring);
  3432. for (i = 0; i < rdev->usec_timeout; i++) {
  3433. tmp = RREG32(scratch);
  3434. if (tmp == 0xDEADBEEF) {
  3435. break;
  3436. }
  3437. DRM_UDELAY(1);
  3438. }
  3439. if (i < rdev->usec_timeout) {
  3440. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3441. } else {
  3442. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3443. scratch, tmp);
  3444. r = -EINVAL;
  3445. }
  3446. radeon_scratch_free(rdev, scratch);
  3447. return r;
  3448. }
  3449. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3450. {
  3451. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3452. if (ring->rptr_save_reg) {
  3453. u32 next_rptr = ring->wptr + 2 + 3;
  3454. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3455. radeon_ring_write(ring, next_rptr);
  3456. }
  3457. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3458. radeon_ring_write(ring, ib->gpu_addr);
  3459. radeon_ring_write(ring, ib->length_dw);
  3460. }
  3461. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3462. {
  3463. struct radeon_ib ib;
  3464. uint32_t scratch;
  3465. uint32_t tmp = 0;
  3466. unsigned i;
  3467. int r;
  3468. r = radeon_scratch_get(rdev, &scratch);
  3469. if (r) {
  3470. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3471. return r;
  3472. }
  3473. WREG32(scratch, 0xCAFEDEAD);
  3474. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3475. if (r) {
  3476. return r;
  3477. }
  3478. ib.ptr[0] = PACKET0(scratch, 0);
  3479. ib.ptr[1] = 0xDEADBEEF;
  3480. ib.ptr[2] = PACKET2(0);
  3481. ib.ptr[3] = PACKET2(0);
  3482. ib.ptr[4] = PACKET2(0);
  3483. ib.ptr[5] = PACKET2(0);
  3484. ib.ptr[6] = PACKET2(0);
  3485. ib.ptr[7] = PACKET2(0);
  3486. ib.length_dw = 8;
  3487. r = radeon_ib_schedule(rdev, &ib, NULL);
  3488. if (r) {
  3489. radeon_scratch_free(rdev, scratch);
  3490. radeon_ib_free(rdev, &ib);
  3491. return r;
  3492. }
  3493. r = radeon_fence_wait(ib.fence, false);
  3494. if (r) {
  3495. return r;
  3496. }
  3497. for (i = 0; i < rdev->usec_timeout; i++) {
  3498. tmp = RREG32(scratch);
  3499. if (tmp == 0xDEADBEEF) {
  3500. break;
  3501. }
  3502. DRM_UDELAY(1);
  3503. }
  3504. if (i < rdev->usec_timeout) {
  3505. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3506. } else {
  3507. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3508. scratch, tmp);
  3509. r = -EINVAL;
  3510. }
  3511. radeon_scratch_free(rdev, scratch);
  3512. radeon_ib_free(rdev, &ib);
  3513. return r;
  3514. }
  3515. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3516. {
  3517. /* Shutdown CP we shouldn't need to do that but better be safe than
  3518. * sorry
  3519. */
  3520. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3521. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3522. /* Save few CRTC registers */
  3523. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3524. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3525. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3526. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3527. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3528. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3529. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3530. }
  3531. /* Disable VGA aperture access */
  3532. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3533. /* Disable cursor, overlay, crtc */
  3534. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3535. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3536. S_000054_CRTC_DISPLAY_DIS(1));
  3537. WREG32(R_000050_CRTC_GEN_CNTL,
  3538. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3539. S_000050_CRTC_DISP_REQ_EN_B(1));
  3540. WREG32(R_000420_OV0_SCALE_CNTL,
  3541. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3542. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3543. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3544. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3545. S_000360_CUR2_LOCK(1));
  3546. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3547. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3548. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3549. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3550. WREG32(R_000360_CUR2_OFFSET,
  3551. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3552. }
  3553. }
  3554. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3555. {
  3556. /* Update base address for crtc */
  3557. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3558. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3559. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3560. }
  3561. /* Restore CRTC registers */
  3562. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3563. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3564. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3565. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3566. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3567. }
  3568. }
  3569. void r100_vga_render_disable(struct radeon_device *rdev)
  3570. {
  3571. u32 tmp;
  3572. tmp = RREG8(R_0003C2_GENMO_WT);
  3573. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3574. }
  3575. static void r100_debugfs(struct radeon_device *rdev)
  3576. {
  3577. int r;
  3578. r = r100_debugfs_mc_info_init(rdev);
  3579. if (r)
  3580. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3581. }
  3582. static void r100_mc_program(struct radeon_device *rdev)
  3583. {
  3584. struct r100_mc_save save;
  3585. /* Stops all mc clients */
  3586. r100_mc_stop(rdev, &save);
  3587. if (rdev->flags & RADEON_IS_AGP) {
  3588. WREG32(R_00014C_MC_AGP_LOCATION,
  3589. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3590. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3591. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3592. if (rdev->family > CHIP_RV200)
  3593. WREG32(R_00015C_AGP_BASE_2,
  3594. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3595. } else {
  3596. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3597. WREG32(R_000170_AGP_BASE, 0);
  3598. if (rdev->family > CHIP_RV200)
  3599. WREG32(R_00015C_AGP_BASE_2, 0);
  3600. }
  3601. /* Wait for mc idle */
  3602. if (r100_mc_wait_for_idle(rdev))
  3603. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3604. /* Program MC, should be a 32bits limited address space */
  3605. WREG32(R_000148_MC_FB_LOCATION,
  3606. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3607. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3608. r100_mc_resume(rdev, &save);
  3609. }
  3610. static void r100_clock_startup(struct radeon_device *rdev)
  3611. {
  3612. u32 tmp;
  3613. if (radeon_dynclks != -1 && radeon_dynclks)
  3614. radeon_legacy_set_clock_gating(rdev, 1);
  3615. /* We need to force on some of the block */
  3616. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3617. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3618. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3619. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3620. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3621. }
  3622. static int r100_startup(struct radeon_device *rdev)
  3623. {
  3624. int r;
  3625. /* set common regs */
  3626. r100_set_common_regs(rdev);
  3627. /* program mc */
  3628. r100_mc_program(rdev);
  3629. /* Resume clock */
  3630. r100_clock_startup(rdev);
  3631. /* Initialize GART (initialize after TTM so we can allocate
  3632. * memory through TTM but finalize after TTM) */
  3633. r100_enable_bm(rdev);
  3634. if (rdev->flags & RADEON_IS_PCI) {
  3635. r = r100_pci_gart_enable(rdev);
  3636. if (r)
  3637. return r;
  3638. }
  3639. /* allocate wb buffer */
  3640. r = radeon_wb_init(rdev);
  3641. if (r)
  3642. return r;
  3643. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3644. if (r) {
  3645. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3646. return r;
  3647. }
  3648. /* Enable IRQ */
  3649. r100_irq_set(rdev);
  3650. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3651. /* 1M ring buffer */
  3652. r = r100_cp_init(rdev, 1024 * 1024);
  3653. if (r) {
  3654. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3655. return r;
  3656. }
  3657. r = radeon_ib_pool_init(rdev);
  3658. if (r) {
  3659. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3660. return r;
  3661. }
  3662. return 0;
  3663. }
  3664. int r100_resume(struct radeon_device *rdev)
  3665. {
  3666. int r;
  3667. /* Make sur GART are not working */
  3668. if (rdev->flags & RADEON_IS_PCI)
  3669. r100_pci_gart_disable(rdev);
  3670. /* Resume clock before doing reset */
  3671. r100_clock_startup(rdev);
  3672. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3673. if (radeon_asic_reset(rdev)) {
  3674. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3675. RREG32(R_000E40_RBBM_STATUS),
  3676. RREG32(R_0007C0_CP_STAT));
  3677. }
  3678. /* post */
  3679. radeon_combios_asic_init(rdev->ddev);
  3680. /* Resume clock after posting */
  3681. r100_clock_startup(rdev);
  3682. /* Initialize surface registers */
  3683. radeon_surface_init(rdev);
  3684. rdev->accel_working = true;
  3685. r = r100_startup(rdev);
  3686. if (r) {
  3687. rdev->accel_working = false;
  3688. }
  3689. return r;
  3690. }
  3691. int r100_suspend(struct radeon_device *rdev)
  3692. {
  3693. r100_cp_disable(rdev);
  3694. radeon_wb_disable(rdev);
  3695. r100_irq_disable(rdev);
  3696. if (rdev->flags & RADEON_IS_PCI)
  3697. r100_pci_gart_disable(rdev);
  3698. return 0;
  3699. }
  3700. void r100_fini(struct radeon_device *rdev)
  3701. {
  3702. r100_cp_fini(rdev);
  3703. radeon_wb_fini(rdev);
  3704. radeon_ib_pool_fini(rdev);
  3705. radeon_gem_fini(rdev);
  3706. if (rdev->flags & RADEON_IS_PCI)
  3707. r100_pci_gart_fini(rdev);
  3708. radeon_agp_fini(rdev);
  3709. radeon_irq_kms_fini(rdev);
  3710. radeon_fence_driver_fini(rdev);
  3711. radeon_bo_fini(rdev);
  3712. radeon_atombios_fini(rdev);
  3713. kfree(rdev->bios);
  3714. rdev->bios = NULL;
  3715. }
  3716. /*
  3717. * Due to how kexec works, it can leave the hw fully initialised when it
  3718. * boots the new kernel. However doing our init sequence with the CP and
  3719. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3720. * do some quick sanity checks and restore sane values to avoid this
  3721. * problem.
  3722. */
  3723. void r100_restore_sanity(struct radeon_device *rdev)
  3724. {
  3725. u32 tmp;
  3726. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3727. if (tmp) {
  3728. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3729. }
  3730. tmp = RREG32(RADEON_CP_RB_CNTL);
  3731. if (tmp) {
  3732. WREG32(RADEON_CP_RB_CNTL, 0);
  3733. }
  3734. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3735. if (tmp) {
  3736. WREG32(RADEON_SCRATCH_UMSK, 0);
  3737. }
  3738. }
  3739. int r100_init(struct radeon_device *rdev)
  3740. {
  3741. int r;
  3742. /* Register debugfs file specific to this group of asics */
  3743. r100_debugfs(rdev);
  3744. /* Disable VGA */
  3745. r100_vga_render_disable(rdev);
  3746. /* Initialize scratch registers */
  3747. radeon_scratch_init(rdev);
  3748. /* Initialize surface registers */
  3749. radeon_surface_init(rdev);
  3750. /* sanity check some register to avoid hangs like after kexec */
  3751. r100_restore_sanity(rdev);
  3752. /* TODO: disable VGA need to use VGA request */
  3753. /* BIOS*/
  3754. if (!radeon_get_bios(rdev)) {
  3755. if (ASIC_IS_AVIVO(rdev))
  3756. return -EINVAL;
  3757. }
  3758. if (rdev->is_atom_bios) {
  3759. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3760. return -EINVAL;
  3761. } else {
  3762. r = radeon_combios_init(rdev);
  3763. if (r)
  3764. return r;
  3765. }
  3766. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3767. if (radeon_asic_reset(rdev)) {
  3768. dev_warn(rdev->dev,
  3769. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3770. RREG32(R_000E40_RBBM_STATUS),
  3771. RREG32(R_0007C0_CP_STAT));
  3772. }
  3773. /* check if cards are posted or not */
  3774. if (radeon_boot_test_post_card(rdev) == false)
  3775. return -EINVAL;
  3776. /* Set asic errata */
  3777. r100_errata(rdev);
  3778. /* Initialize clocks */
  3779. radeon_get_clock_info(rdev->ddev);
  3780. /* initialize AGP */
  3781. if (rdev->flags & RADEON_IS_AGP) {
  3782. r = radeon_agp_init(rdev);
  3783. if (r) {
  3784. radeon_agp_disable(rdev);
  3785. }
  3786. }
  3787. /* initialize VRAM */
  3788. r100_mc_init(rdev);
  3789. /* Fence driver */
  3790. r = radeon_fence_driver_init(rdev);
  3791. if (r)
  3792. return r;
  3793. r = radeon_irq_kms_init(rdev);
  3794. if (r)
  3795. return r;
  3796. /* Memory manager */
  3797. r = radeon_bo_init(rdev);
  3798. if (r)
  3799. return r;
  3800. if (rdev->flags & RADEON_IS_PCI) {
  3801. r = r100_pci_gart_init(rdev);
  3802. if (r)
  3803. return r;
  3804. }
  3805. r100_set_safe_registers(rdev);
  3806. rdev->accel_working = true;
  3807. r = r100_startup(rdev);
  3808. if (r) {
  3809. /* Somethings want wront with the accel init stop accel */
  3810. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3811. r100_cp_fini(rdev);
  3812. radeon_wb_fini(rdev);
  3813. radeon_ib_pool_fini(rdev);
  3814. radeon_irq_kms_fini(rdev);
  3815. if (rdev->flags & RADEON_IS_PCI)
  3816. r100_pci_gart_fini(rdev);
  3817. rdev->accel_working = false;
  3818. }
  3819. return 0;
  3820. }
  3821. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3822. {
  3823. if (reg < rdev->rmmio_size)
  3824. return readl(((void __iomem *)rdev->rmmio) + reg);
  3825. else {
  3826. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3827. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3828. }
  3829. }
  3830. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3831. {
  3832. if (reg < rdev->rmmio_size)
  3833. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3834. else {
  3835. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3836. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3837. }
  3838. }
  3839. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3840. {
  3841. if (reg < rdev->rio_mem_size)
  3842. return ioread32(rdev->rio_mem + reg);
  3843. else {
  3844. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3845. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3846. }
  3847. }
  3848. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3849. {
  3850. if (reg < rdev->rio_mem_size)
  3851. iowrite32(v, rdev->rio_mem + reg);
  3852. else {
  3853. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3854. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3855. }
  3856. }