i915_debugfs.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. };
  44. static const char *yesno(int v)
  45. {
  46. return v ? "yes" : "no";
  47. }
  48. static int i915_capabilities(struct seq_file *m, void *data)
  49. {
  50. struct drm_info_node *node = (struct drm_info_node *) m->private;
  51. struct drm_device *dev = node->minor->dev;
  52. const struct intel_device_info *info = INTEL_INFO(dev);
  53. seq_printf(m, "gen: %d\n", info->gen);
  54. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  55. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. #define SEP_SEMICOLON ;
  57. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  58. #undef PRINT_FLAG
  59. #undef SEP_SEMICOLON
  60. return 0;
  61. }
  62. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  63. {
  64. if (obj->user_pin_count > 0)
  65. return "P";
  66. else if (obj->pin_count > 0)
  67. return "p";
  68. else
  69. return " ";
  70. }
  71. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  72. {
  73. switch (obj->tiling_mode) {
  74. default:
  75. case I915_TILING_NONE: return " ";
  76. case I915_TILING_X: return "X";
  77. case I915_TILING_Y: return "Y";
  78. }
  79. }
  80. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  81. {
  82. return obj->has_global_gtt_mapping ? "g" : " ";
  83. }
  84. static void
  85. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  86. {
  87. struct i915_vma *vma;
  88. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  89. &obj->base,
  90. get_pin_flag(obj),
  91. get_tiling_flag(obj),
  92. get_global_flag(obj),
  93. obj->base.size / 1024,
  94. obj->base.read_domains,
  95. obj->base.write_domain,
  96. obj->last_read_seqno,
  97. obj->last_write_seqno,
  98. obj->last_fenced_seqno,
  99. i915_cache_level_str(obj->cache_level),
  100. obj->dirty ? " dirty" : "",
  101. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  102. if (obj->base.name)
  103. seq_printf(m, " (name: %d)", obj->base.name);
  104. if (obj->pin_count)
  105. seq_printf(m, " (pinned x %d)", obj->pin_count);
  106. if (obj->fence_reg != I915_FENCE_REG_NONE)
  107. seq_printf(m, " (fence: %d)", obj->fence_reg);
  108. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  109. if (!i915_is_ggtt(vma->vm))
  110. seq_puts(m, " (pp");
  111. else
  112. seq_puts(m, " (g");
  113. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  114. vma->node.start, vma->node.size);
  115. }
  116. if (obj->stolen)
  117. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  118. if (obj->pin_mappable || obj->fault_mappable) {
  119. char s[3], *t = s;
  120. if (obj->pin_mappable)
  121. *t++ = 'p';
  122. if (obj->fault_mappable)
  123. *t++ = 'f';
  124. *t = '\0';
  125. seq_printf(m, " (%s mappable)", s);
  126. }
  127. if (obj->ring != NULL)
  128. seq_printf(m, " (%s)", obj->ring->name);
  129. }
  130. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  131. {
  132. struct drm_info_node *node = (struct drm_info_node *) m->private;
  133. uintptr_t list = (uintptr_t) node->info_ent->data;
  134. struct list_head *head;
  135. struct drm_device *dev = node->minor->dev;
  136. struct drm_i915_private *dev_priv = dev->dev_private;
  137. struct i915_address_space *vm = &dev_priv->gtt.base;
  138. struct i915_vma *vma;
  139. size_t total_obj_size, total_gtt_size;
  140. int count, ret;
  141. ret = mutex_lock_interruptible(&dev->struct_mutex);
  142. if (ret)
  143. return ret;
  144. /* FIXME: the user of this interface might want more than just GGTT */
  145. switch (list) {
  146. case ACTIVE_LIST:
  147. seq_puts(m, "Active:\n");
  148. head = &vm->active_list;
  149. break;
  150. case INACTIVE_LIST:
  151. seq_puts(m, "Inactive:\n");
  152. head = &vm->inactive_list;
  153. break;
  154. default:
  155. mutex_unlock(&dev->struct_mutex);
  156. return -EINVAL;
  157. }
  158. total_obj_size = total_gtt_size = count = 0;
  159. list_for_each_entry(vma, head, mm_list) {
  160. seq_printf(m, " ");
  161. describe_obj(m, vma->obj);
  162. seq_printf(m, "\n");
  163. total_obj_size += vma->obj->base.size;
  164. total_gtt_size += vma->node.size;
  165. count++;
  166. }
  167. mutex_unlock(&dev->struct_mutex);
  168. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  169. count, total_obj_size, total_gtt_size);
  170. return 0;
  171. }
  172. #define count_objects(list, member) do { \
  173. list_for_each_entry(obj, list, member) { \
  174. size += i915_gem_obj_ggtt_size(obj); \
  175. ++count; \
  176. if (obj->map_and_fenceable) { \
  177. mappable_size += i915_gem_obj_ggtt_size(obj); \
  178. ++mappable_count; \
  179. } \
  180. } \
  181. } while (0)
  182. struct file_stats {
  183. int count;
  184. size_t total, active, inactive, unbound;
  185. };
  186. static int per_file_stats(int id, void *ptr, void *data)
  187. {
  188. struct drm_i915_gem_object *obj = ptr;
  189. struct file_stats *stats = data;
  190. stats->count++;
  191. stats->total += obj->base.size;
  192. if (i915_gem_obj_ggtt_bound(obj)) {
  193. if (!list_empty(&obj->ring_list))
  194. stats->active += obj->base.size;
  195. else
  196. stats->inactive += obj->base.size;
  197. } else {
  198. if (!list_empty(&obj->global_list))
  199. stats->unbound += obj->base.size;
  200. }
  201. return 0;
  202. }
  203. #define count_vmas(list, member) do { \
  204. list_for_each_entry(vma, list, member) { \
  205. size += i915_gem_obj_ggtt_size(vma->obj); \
  206. ++count; \
  207. if (vma->obj->map_and_fenceable) { \
  208. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  209. ++mappable_count; \
  210. } \
  211. } \
  212. } while (0)
  213. static int i915_gem_object_info(struct seq_file *m, void* data)
  214. {
  215. struct drm_info_node *node = (struct drm_info_node *) m->private;
  216. struct drm_device *dev = node->minor->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. u32 count, mappable_count, purgeable_count;
  219. size_t size, mappable_size, purgeable_size;
  220. struct drm_i915_gem_object *obj;
  221. struct i915_address_space *vm = &dev_priv->gtt.base;
  222. struct drm_file *file;
  223. struct i915_vma *vma;
  224. int ret;
  225. ret = mutex_lock_interruptible(&dev->struct_mutex);
  226. if (ret)
  227. return ret;
  228. seq_printf(m, "%u objects, %zu bytes\n",
  229. dev_priv->mm.object_count,
  230. dev_priv->mm.object_memory);
  231. size = count = mappable_size = mappable_count = 0;
  232. count_objects(&dev_priv->mm.bound_list, global_list);
  233. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  234. count, mappable_count, size, mappable_size);
  235. size = count = mappable_size = mappable_count = 0;
  236. count_vmas(&vm->active_list, mm_list);
  237. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  238. count, mappable_count, size, mappable_size);
  239. size = count = mappable_size = mappable_count = 0;
  240. count_vmas(&vm->inactive_list, mm_list);
  241. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  242. count, mappable_count, size, mappable_size);
  243. size = count = purgeable_size = purgeable_count = 0;
  244. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  245. size += obj->base.size, ++count;
  246. if (obj->madv == I915_MADV_DONTNEED)
  247. purgeable_size += obj->base.size, ++purgeable_count;
  248. }
  249. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  250. size = count = mappable_size = mappable_count = 0;
  251. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  252. if (obj->fault_mappable) {
  253. size += i915_gem_obj_ggtt_size(obj);
  254. ++count;
  255. }
  256. if (obj->pin_mappable) {
  257. mappable_size += i915_gem_obj_ggtt_size(obj);
  258. ++mappable_count;
  259. }
  260. if (obj->madv == I915_MADV_DONTNEED) {
  261. purgeable_size += obj->base.size;
  262. ++purgeable_count;
  263. }
  264. }
  265. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  266. purgeable_count, purgeable_size);
  267. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  268. mappable_count, mappable_size);
  269. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  270. count, size);
  271. seq_printf(m, "%zu [%lu] gtt total\n",
  272. dev_priv->gtt.base.total,
  273. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  274. seq_putc(m, '\n');
  275. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  276. struct file_stats stats;
  277. memset(&stats, 0, sizeof(stats));
  278. idr_for_each(&file->object_idr, per_file_stats, &stats);
  279. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  280. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  281. stats.count,
  282. stats.total,
  283. stats.active,
  284. stats.inactive,
  285. stats.unbound);
  286. }
  287. mutex_unlock(&dev->struct_mutex);
  288. return 0;
  289. }
  290. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  291. {
  292. struct drm_info_node *node = (struct drm_info_node *) m->private;
  293. struct drm_device *dev = node->minor->dev;
  294. uintptr_t list = (uintptr_t) node->info_ent->data;
  295. struct drm_i915_private *dev_priv = dev->dev_private;
  296. struct drm_i915_gem_object *obj;
  297. size_t total_obj_size, total_gtt_size;
  298. int count, ret;
  299. ret = mutex_lock_interruptible(&dev->struct_mutex);
  300. if (ret)
  301. return ret;
  302. total_obj_size = total_gtt_size = count = 0;
  303. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  304. if (list == PINNED_LIST && obj->pin_count == 0)
  305. continue;
  306. seq_puts(m, " ");
  307. describe_obj(m, obj);
  308. seq_putc(m, '\n');
  309. total_obj_size += obj->base.size;
  310. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  311. count++;
  312. }
  313. mutex_unlock(&dev->struct_mutex);
  314. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  315. count, total_obj_size, total_gtt_size);
  316. return 0;
  317. }
  318. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  319. {
  320. struct drm_info_node *node = (struct drm_info_node *) m->private;
  321. struct drm_device *dev = node->minor->dev;
  322. unsigned long flags;
  323. struct intel_crtc *crtc;
  324. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  325. const char pipe = pipe_name(crtc->pipe);
  326. const char plane = plane_name(crtc->plane);
  327. struct intel_unpin_work *work;
  328. spin_lock_irqsave(&dev->event_lock, flags);
  329. work = crtc->unpin_work;
  330. if (work == NULL) {
  331. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  332. pipe, plane);
  333. } else {
  334. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  335. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  336. pipe, plane);
  337. } else {
  338. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  339. pipe, plane);
  340. }
  341. if (work->enable_stall_check)
  342. seq_puts(m, "Stall check enabled, ");
  343. else
  344. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  345. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  346. if (work->old_fb_obj) {
  347. struct drm_i915_gem_object *obj = work->old_fb_obj;
  348. if (obj)
  349. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  350. i915_gem_obj_ggtt_offset(obj));
  351. }
  352. if (work->pending_flip_obj) {
  353. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  354. if (obj)
  355. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  356. i915_gem_obj_ggtt_offset(obj));
  357. }
  358. }
  359. spin_unlock_irqrestore(&dev->event_lock, flags);
  360. }
  361. return 0;
  362. }
  363. static int i915_gem_request_info(struct seq_file *m, void *data)
  364. {
  365. struct drm_info_node *node = (struct drm_info_node *) m->private;
  366. struct drm_device *dev = node->minor->dev;
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct intel_ring_buffer *ring;
  369. struct drm_i915_gem_request *gem_request;
  370. int ret, count, i;
  371. ret = mutex_lock_interruptible(&dev->struct_mutex);
  372. if (ret)
  373. return ret;
  374. count = 0;
  375. for_each_ring(ring, dev_priv, i) {
  376. if (list_empty(&ring->request_list))
  377. continue;
  378. seq_printf(m, "%s requests:\n", ring->name);
  379. list_for_each_entry(gem_request,
  380. &ring->request_list,
  381. list) {
  382. seq_printf(m, " %d @ %d\n",
  383. gem_request->seqno,
  384. (int) (jiffies - gem_request->emitted_jiffies));
  385. }
  386. count++;
  387. }
  388. mutex_unlock(&dev->struct_mutex);
  389. if (count == 0)
  390. seq_puts(m, "No requests\n");
  391. return 0;
  392. }
  393. static void i915_ring_seqno_info(struct seq_file *m,
  394. struct intel_ring_buffer *ring)
  395. {
  396. if (ring->get_seqno) {
  397. seq_printf(m, "Current sequence (%s): %u\n",
  398. ring->name, ring->get_seqno(ring, false));
  399. }
  400. }
  401. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  402. {
  403. struct drm_info_node *node = (struct drm_info_node *) m->private;
  404. struct drm_device *dev = node->minor->dev;
  405. drm_i915_private_t *dev_priv = dev->dev_private;
  406. struct intel_ring_buffer *ring;
  407. int ret, i;
  408. ret = mutex_lock_interruptible(&dev->struct_mutex);
  409. if (ret)
  410. return ret;
  411. for_each_ring(ring, dev_priv, i)
  412. i915_ring_seqno_info(m, ring);
  413. mutex_unlock(&dev->struct_mutex);
  414. return 0;
  415. }
  416. static int i915_interrupt_info(struct seq_file *m, void *data)
  417. {
  418. struct drm_info_node *node = (struct drm_info_node *) m->private;
  419. struct drm_device *dev = node->minor->dev;
  420. drm_i915_private_t *dev_priv = dev->dev_private;
  421. struct intel_ring_buffer *ring;
  422. int ret, i, pipe;
  423. ret = mutex_lock_interruptible(&dev->struct_mutex);
  424. if (ret)
  425. return ret;
  426. if (IS_VALLEYVIEW(dev)) {
  427. seq_printf(m, "Display IER:\t%08x\n",
  428. I915_READ(VLV_IER));
  429. seq_printf(m, "Display IIR:\t%08x\n",
  430. I915_READ(VLV_IIR));
  431. seq_printf(m, "Display IIR_RW:\t%08x\n",
  432. I915_READ(VLV_IIR_RW));
  433. seq_printf(m, "Display IMR:\t%08x\n",
  434. I915_READ(VLV_IMR));
  435. for_each_pipe(pipe)
  436. seq_printf(m, "Pipe %c stat:\t%08x\n",
  437. pipe_name(pipe),
  438. I915_READ(PIPESTAT(pipe)));
  439. seq_printf(m, "Master IER:\t%08x\n",
  440. I915_READ(VLV_MASTER_IER));
  441. seq_printf(m, "Render IER:\t%08x\n",
  442. I915_READ(GTIER));
  443. seq_printf(m, "Render IIR:\t%08x\n",
  444. I915_READ(GTIIR));
  445. seq_printf(m, "Render IMR:\t%08x\n",
  446. I915_READ(GTIMR));
  447. seq_printf(m, "PM IER:\t\t%08x\n",
  448. I915_READ(GEN6_PMIER));
  449. seq_printf(m, "PM IIR:\t\t%08x\n",
  450. I915_READ(GEN6_PMIIR));
  451. seq_printf(m, "PM IMR:\t\t%08x\n",
  452. I915_READ(GEN6_PMIMR));
  453. seq_printf(m, "Port hotplug:\t%08x\n",
  454. I915_READ(PORT_HOTPLUG_EN));
  455. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  456. I915_READ(VLV_DPFLIPSTAT));
  457. seq_printf(m, "DPINVGTT:\t%08x\n",
  458. I915_READ(DPINVGTT));
  459. } else if (!HAS_PCH_SPLIT(dev)) {
  460. seq_printf(m, "Interrupt enable: %08x\n",
  461. I915_READ(IER));
  462. seq_printf(m, "Interrupt identity: %08x\n",
  463. I915_READ(IIR));
  464. seq_printf(m, "Interrupt mask: %08x\n",
  465. I915_READ(IMR));
  466. for_each_pipe(pipe)
  467. seq_printf(m, "Pipe %c stat: %08x\n",
  468. pipe_name(pipe),
  469. I915_READ(PIPESTAT(pipe)));
  470. } else {
  471. seq_printf(m, "North Display Interrupt enable: %08x\n",
  472. I915_READ(DEIER));
  473. seq_printf(m, "North Display Interrupt identity: %08x\n",
  474. I915_READ(DEIIR));
  475. seq_printf(m, "North Display Interrupt mask: %08x\n",
  476. I915_READ(DEIMR));
  477. seq_printf(m, "South Display Interrupt enable: %08x\n",
  478. I915_READ(SDEIER));
  479. seq_printf(m, "South Display Interrupt identity: %08x\n",
  480. I915_READ(SDEIIR));
  481. seq_printf(m, "South Display Interrupt mask: %08x\n",
  482. I915_READ(SDEIMR));
  483. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  484. I915_READ(GTIER));
  485. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  486. I915_READ(GTIIR));
  487. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  488. I915_READ(GTIMR));
  489. }
  490. seq_printf(m, "Interrupts received: %d\n",
  491. atomic_read(&dev_priv->irq_received));
  492. for_each_ring(ring, dev_priv, i) {
  493. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  494. seq_printf(m,
  495. "Graphics Interrupt mask (%s): %08x\n",
  496. ring->name, I915_READ_IMR(ring));
  497. }
  498. i915_ring_seqno_info(m, ring);
  499. }
  500. mutex_unlock(&dev->struct_mutex);
  501. return 0;
  502. }
  503. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  504. {
  505. struct drm_info_node *node = (struct drm_info_node *) m->private;
  506. struct drm_device *dev = node->minor->dev;
  507. drm_i915_private_t *dev_priv = dev->dev_private;
  508. int i, ret;
  509. ret = mutex_lock_interruptible(&dev->struct_mutex);
  510. if (ret)
  511. return ret;
  512. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  513. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  514. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  515. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  516. seq_printf(m, "Fence %d, pin count = %d, object = ",
  517. i, dev_priv->fence_regs[i].pin_count);
  518. if (obj == NULL)
  519. seq_puts(m, "unused");
  520. else
  521. describe_obj(m, obj);
  522. seq_putc(m, '\n');
  523. }
  524. mutex_unlock(&dev->struct_mutex);
  525. return 0;
  526. }
  527. static int i915_hws_info(struct seq_file *m, void *data)
  528. {
  529. struct drm_info_node *node = (struct drm_info_node *) m->private;
  530. struct drm_device *dev = node->minor->dev;
  531. drm_i915_private_t *dev_priv = dev->dev_private;
  532. struct intel_ring_buffer *ring;
  533. const u32 *hws;
  534. int i;
  535. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  536. hws = ring->status_page.page_addr;
  537. if (hws == NULL)
  538. return 0;
  539. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  540. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  541. i * 4,
  542. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  543. }
  544. return 0;
  545. }
  546. static ssize_t
  547. i915_error_state_write(struct file *filp,
  548. const char __user *ubuf,
  549. size_t cnt,
  550. loff_t *ppos)
  551. {
  552. struct i915_error_state_file_priv *error_priv = filp->private_data;
  553. struct drm_device *dev = error_priv->dev;
  554. int ret;
  555. DRM_DEBUG_DRIVER("Resetting error state\n");
  556. ret = mutex_lock_interruptible(&dev->struct_mutex);
  557. if (ret)
  558. return ret;
  559. i915_destroy_error_state(dev);
  560. mutex_unlock(&dev->struct_mutex);
  561. return cnt;
  562. }
  563. static int i915_error_state_open(struct inode *inode, struct file *file)
  564. {
  565. struct drm_device *dev = inode->i_private;
  566. struct i915_error_state_file_priv *error_priv;
  567. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  568. if (!error_priv)
  569. return -ENOMEM;
  570. error_priv->dev = dev;
  571. i915_error_state_get(dev, error_priv);
  572. file->private_data = error_priv;
  573. return 0;
  574. }
  575. static int i915_error_state_release(struct inode *inode, struct file *file)
  576. {
  577. struct i915_error_state_file_priv *error_priv = file->private_data;
  578. i915_error_state_put(error_priv);
  579. kfree(error_priv);
  580. return 0;
  581. }
  582. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  583. size_t count, loff_t *pos)
  584. {
  585. struct i915_error_state_file_priv *error_priv = file->private_data;
  586. struct drm_i915_error_state_buf error_str;
  587. loff_t tmp_pos = 0;
  588. ssize_t ret_count = 0;
  589. int ret;
  590. ret = i915_error_state_buf_init(&error_str, count, *pos);
  591. if (ret)
  592. return ret;
  593. ret = i915_error_state_to_str(&error_str, error_priv);
  594. if (ret)
  595. goto out;
  596. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  597. error_str.buf,
  598. error_str.bytes);
  599. if (ret_count < 0)
  600. ret = ret_count;
  601. else
  602. *pos = error_str.start + ret_count;
  603. out:
  604. i915_error_state_buf_release(&error_str);
  605. return ret ?: ret_count;
  606. }
  607. static const struct file_operations i915_error_state_fops = {
  608. .owner = THIS_MODULE,
  609. .open = i915_error_state_open,
  610. .read = i915_error_state_read,
  611. .write = i915_error_state_write,
  612. .llseek = default_llseek,
  613. .release = i915_error_state_release,
  614. };
  615. static int
  616. i915_next_seqno_get(void *data, u64 *val)
  617. {
  618. struct drm_device *dev = data;
  619. drm_i915_private_t *dev_priv = dev->dev_private;
  620. int ret;
  621. ret = mutex_lock_interruptible(&dev->struct_mutex);
  622. if (ret)
  623. return ret;
  624. *val = dev_priv->next_seqno;
  625. mutex_unlock(&dev->struct_mutex);
  626. return 0;
  627. }
  628. static int
  629. i915_next_seqno_set(void *data, u64 val)
  630. {
  631. struct drm_device *dev = data;
  632. int ret;
  633. ret = mutex_lock_interruptible(&dev->struct_mutex);
  634. if (ret)
  635. return ret;
  636. ret = i915_gem_set_seqno(dev, val);
  637. mutex_unlock(&dev->struct_mutex);
  638. return ret;
  639. }
  640. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  641. i915_next_seqno_get, i915_next_seqno_set,
  642. "0x%llx\n");
  643. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  644. {
  645. struct drm_info_node *node = (struct drm_info_node *) m->private;
  646. struct drm_device *dev = node->minor->dev;
  647. drm_i915_private_t *dev_priv = dev->dev_private;
  648. u16 crstanddelay;
  649. int ret;
  650. ret = mutex_lock_interruptible(&dev->struct_mutex);
  651. if (ret)
  652. return ret;
  653. crstanddelay = I915_READ16(CRSTANDVID);
  654. mutex_unlock(&dev->struct_mutex);
  655. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  656. return 0;
  657. }
  658. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  659. {
  660. struct drm_info_node *node = (struct drm_info_node *) m->private;
  661. struct drm_device *dev = node->minor->dev;
  662. drm_i915_private_t *dev_priv = dev->dev_private;
  663. int ret;
  664. if (IS_GEN5(dev)) {
  665. u16 rgvswctl = I915_READ16(MEMSWCTL);
  666. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  667. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  668. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  669. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  670. MEMSTAT_VID_SHIFT);
  671. seq_printf(m, "Current P-state: %d\n",
  672. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  673. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  674. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  675. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  676. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  677. u32 rpstat, cagf;
  678. u32 rpupei, rpcurup, rpprevup;
  679. u32 rpdownei, rpcurdown, rpprevdown;
  680. int max_freq;
  681. /* RPSTAT1 is in the GT power well */
  682. ret = mutex_lock_interruptible(&dev->struct_mutex);
  683. if (ret)
  684. return ret;
  685. gen6_gt_force_wake_get(dev_priv);
  686. rpstat = I915_READ(GEN6_RPSTAT1);
  687. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  688. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  689. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  690. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  691. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  692. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  693. if (IS_HASWELL(dev))
  694. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  695. else
  696. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  697. cagf *= GT_FREQUENCY_MULTIPLIER;
  698. gen6_gt_force_wake_put(dev_priv);
  699. mutex_unlock(&dev->struct_mutex);
  700. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  701. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  702. seq_printf(m, "Render p-state ratio: %d\n",
  703. (gt_perf_status & 0xff00) >> 8);
  704. seq_printf(m, "Render p-state VID: %d\n",
  705. gt_perf_status & 0xff);
  706. seq_printf(m, "Render p-state limit: %d\n",
  707. rp_state_limits & 0xff);
  708. seq_printf(m, "CAGF: %dMHz\n", cagf);
  709. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  710. GEN6_CURICONT_MASK);
  711. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  712. GEN6_CURBSYTAVG_MASK);
  713. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  714. GEN6_CURBSYTAVG_MASK);
  715. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  716. GEN6_CURIAVG_MASK);
  717. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  718. GEN6_CURBSYTAVG_MASK);
  719. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  720. GEN6_CURBSYTAVG_MASK);
  721. max_freq = (rp_state_cap & 0xff0000) >> 16;
  722. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  723. max_freq * GT_FREQUENCY_MULTIPLIER);
  724. max_freq = (rp_state_cap & 0xff00) >> 8;
  725. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  726. max_freq * GT_FREQUENCY_MULTIPLIER);
  727. max_freq = rp_state_cap & 0xff;
  728. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  729. max_freq * GT_FREQUENCY_MULTIPLIER);
  730. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  731. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  732. } else if (IS_VALLEYVIEW(dev)) {
  733. u32 freq_sts, val;
  734. mutex_lock(&dev_priv->rps.hw_lock);
  735. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  736. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  737. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  738. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  739. seq_printf(m, "max GPU freq: %d MHz\n",
  740. vlv_gpu_freq(dev_priv->mem_freq, val));
  741. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  742. seq_printf(m, "min GPU freq: %d MHz\n",
  743. vlv_gpu_freq(dev_priv->mem_freq, val));
  744. seq_printf(m, "current GPU freq: %d MHz\n",
  745. vlv_gpu_freq(dev_priv->mem_freq,
  746. (freq_sts >> 8) & 0xff));
  747. mutex_unlock(&dev_priv->rps.hw_lock);
  748. } else {
  749. seq_puts(m, "no P-state info available\n");
  750. }
  751. return 0;
  752. }
  753. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  754. {
  755. struct drm_info_node *node = (struct drm_info_node *) m->private;
  756. struct drm_device *dev = node->minor->dev;
  757. drm_i915_private_t *dev_priv = dev->dev_private;
  758. u32 delayfreq;
  759. int ret, i;
  760. ret = mutex_lock_interruptible(&dev->struct_mutex);
  761. if (ret)
  762. return ret;
  763. for (i = 0; i < 16; i++) {
  764. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  765. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  766. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  767. }
  768. mutex_unlock(&dev->struct_mutex);
  769. return 0;
  770. }
  771. static inline int MAP_TO_MV(int map)
  772. {
  773. return 1250 - (map * 25);
  774. }
  775. static int i915_inttoext_table(struct seq_file *m, void *unused)
  776. {
  777. struct drm_info_node *node = (struct drm_info_node *) m->private;
  778. struct drm_device *dev = node->minor->dev;
  779. drm_i915_private_t *dev_priv = dev->dev_private;
  780. u32 inttoext;
  781. int ret, i;
  782. ret = mutex_lock_interruptible(&dev->struct_mutex);
  783. if (ret)
  784. return ret;
  785. for (i = 1; i <= 32; i++) {
  786. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  787. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  788. }
  789. mutex_unlock(&dev->struct_mutex);
  790. return 0;
  791. }
  792. static int ironlake_drpc_info(struct seq_file *m)
  793. {
  794. struct drm_info_node *node = (struct drm_info_node *) m->private;
  795. struct drm_device *dev = node->minor->dev;
  796. drm_i915_private_t *dev_priv = dev->dev_private;
  797. u32 rgvmodectl, rstdbyctl;
  798. u16 crstandvid;
  799. int ret;
  800. ret = mutex_lock_interruptible(&dev->struct_mutex);
  801. if (ret)
  802. return ret;
  803. rgvmodectl = I915_READ(MEMMODECTL);
  804. rstdbyctl = I915_READ(RSTDBYCTL);
  805. crstandvid = I915_READ16(CRSTANDVID);
  806. mutex_unlock(&dev->struct_mutex);
  807. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  808. "yes" : "no");
  809. seq_printf(m, "Boost freq: %d\n",
  810. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  811. MEMMODE_BOOST_FREQ_SHIFT);
  812. seq_printf(m, "HW control enabled: %s\n",
  813. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  814. seq_printf(m, "SW control enabled: %s\n",
  815. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  816. seq_printf(m, "Gated voltage change: %s\n",
  817. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  818. seq_printf(m, "Starting frequency: P%d\n",
  819. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  820. seq_printf(m, "Max P-state: P%d\n",
  821. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  822. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  823. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  824. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  825. seq_printf(m, "Render standby enabled: %s\n",
  826. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  827. seq_puts(m, "Current RS state: ");
  828. switch (rstdbyctl & RSX_STATUS_MASK) {
  829. case RSX_STATUS_ON:
  830. seq_puts(m, "on\n");
  831. break;
  832. case RSX_STATUS_RC1:
  833. seq_puts(m, "RC1\n");
  834. break;
  835. case RSX_STATUS_RC1E:
  836. seq_puts(m, "RC1E\n");
  837. break;
  838. case RSX_STATUS_RS1:
  839. seq_puts(m, "RS1\n");
  840. break;
  841. case RSX_STATUS_RS2:
  842. seq_puts(m, "RS2 (RC6)\n");
  843. break;
  844. case RSX_STATUS_RS3:
  845. seq_puts(m, "RC3 (RC6+)\n");
  846. break;
  847. default:
  848. seq_puts(m, "unknown\n");
  849. break;
  850. }
  851. return 0;
  852. }
  853. static int gen6_drpc_info(struct seq_file *m)
  854. {
  855. struct drm_info_node *node = (struct drm_info_node *) m->private;
  856. struct drm_device *dev = node->minor->dev;
  857. struct drm_i915_private *dev_priv = dev->dev_private;
  858. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  859. unsigned forcewake_count;
  860. int count = 0, ret;
  861. ret = mutex_lock_interruptible(&dev->struct_mutex);
  862. if (ret)
  863. return ret;
  864. spin_lock_irq(&dev_priv->uncore.lock);
  865. forcewake_count = dev_priv->uncore.forcewake_count;
  866. spin_unlock_irq(&dev_priv->uncore.lock);
  867. if (forcewake_count) {
  868. seq_puts(m, "RC information inaccurate because somebody "
  869. "holds a forcewake reference \n");
  870. } else {
  871. /* NB: we cannot use forcewake, else we read the wrong values */
  872. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  873. udelay(10);
  874. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  875. }
  876. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  877. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  878. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  879. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  880. mutex_unlock(&dev->struct_mutex);
  881. mutex_lock(&dev_priv->rps.hw_lock);
  882. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  883. mutex_unlock(&dev_priv->rps.hw_lock);
  884. seq_printf(m, "Video Turbo Mode: %s\n",
  885. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  886. seq_printf(m, "HW control enabled: %s\n",
  887. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  888. seq_printf(m, "SW control enabled: %s\n",
  889. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  890. GEN6_RP_MEDIA_SW_MODE));
  891. seq_printf(m, "RC1e Enabled: %s\n",
  892. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  893. seq_printf(m, "RC6 Enabled: %s\n",
  894. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  895. seq_printf(m, "Deep RC6 Enabled: %s\n",
  896. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  897. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  898. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  899. seq_puts(m, "Current RC state: ");
  900. switch (gt_core_status & GEN6_RCn_MASK) {
  901. case GEN6_RC0:
  902. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  903. seq_puts(m, "Core Power Down\n");
  904. else
  905. seq_puts(m, "on\n");
  906. break;
  907. case GEN6_RC3:
  908. seq_puts(m, "RC3\n");
  909. break;
  910. case GEN6_RC6:
  911. seq_puts(m, "RC6\n");
  912. break;
  913. case GEN6_RC7:
  914. seq_puts(m, "RC7\n");
  915. break;
  916. default:
  917. seq_puts(m, "Unknown\n");
  918. break;
  919. }
  920. seq_printf(m, "Core Power Down: %s\n",
  921. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  922. /* Not exactly sure what this is */
  923. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  924. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  925. seq_printf(m, "RC6 residency since boot: %u\n",
  926. I915_READ(GEN6_GT_GFX_RC6));
  927. seq_printf(m, "RC6+ residency since boot: %u\n",
  928. I915_READ(GEN6_GT_GFX_RC6p));
  929. seq_printf(m, "RC6++ residency since boot: %u\n",
  930. I915_READ(GEN6_GT_GFX_RC6pp));
  931. seq_printf(m, "RC6 voltage: %dmV\n",
  932. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  933. seq_printf(m, "RC6+ voltage: %dmV\n",
  934. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  935. seq_printf(m, "RC6++ voltage: %dmV\n",
  936. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  937. return 0;
  938. }
  939. static int i915_drpc_info(struct seq_file *m, void *unused)
  940. {
  941. struct drm_info_node *node = (struct drm_info_node *) m->private;
  942. struct drm_device *dev = node->minor->dev;
  943. if (IS_GEN6(dev) || IS_GEN7(dev))
  944. return gen6_drpc_info(m);
  945. else
  946. return ironlake_drpc_info(m);
  947. }
  948. static int i915_fbc_status(struct seq_file *m, void *unused)
  949. {
  950. struct drm_info_node *node = (struct drm_info_node *) m->private;
  951. struct drm_device *dev = node->minor->dev;
  952. drm_i915_private_t *dev_priv = dev->dev_private;
  953. if (!I915_HAS_FBC(dev)) {
  954. seq_puts(m, "FBC unsupported on this chipset\n");
  955. return 0;
  956. }
  957. if (intel_fbc_enabled(dev)) {
  958. seq_puts(m, "FBC enabled\n");
  959. } else {
  960. seq_puts(m, "FBC disabled: ");
  961. switch (dev_priv->fbc.no_fbc_reason) {
  962. case FBC_OK:
  963. seq_puts(m, "FBC actived, but currently disabled in hardware");
  964. break;
  965. case FBC_UNSUPPORTED:
  966. seq_puts(m, "unsupported by this chipset");
  967. break;
  968. case FBC_NO_OUTPUT:
  969. seq_puts(m, "no outputs");
  970. break;
  971. case FBC_STOLEN_TOO_SMALL:
  972. seq_puts(m, "not enough stolen memory");
  973. break;
  974. case FBC_UNSUPPORTED_MODE:
  975. seq_puts(m, "mode not supported");
  976. break;
  977. case FBC_MODE_TOO_LARGE:
  978. seq_puts(m, "mode too large");
  979. break;
  980. case FBC_BAD_PLANE:
  981. seq_puts(m, "FBC unsupported on plane");
  982. break;
  983. case FBC_NOT_TILED:
  984. seq_puts(m, "scanout buffer not tiled");
  985. break;
  986. case FBC_MULTIPLE_PIPES:
  987. seq_puts(m, "multiple pipes are enabled");
  988. break;
  989. case FBC_MODULE_PARAM:
  990. seq_puts(m, "disabled per module param (default off)");
  991. break;
  992. case FBC_CHIP_DEFAULT:
  993. seq_puts(m, "disabled per chip default");
  994. break;
  995. default:
  996. seq_puts(m, "unknown reason");
  997. }
  998. seq_putc(m, '\n');
  999. }
  1000. return 0;
  1001. }
  1002. static int i915_ips_status(struct seq_file *m, void *unused)
  1003. {
  1004. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1005. struct drm_device *dev = node->minor->dev;
  1006. struct drm_i915_private *dev_priv = dev->dev_private;
  1007. if (!HAS_IPS(dev)) {
  1008. seq_puts(m, "not supported\n");
  1009. return 0;
  1010. }
  1011. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1012. seq_puts(m, "enabled\n");
  1013. else
  1014. seq_puts(m, "disabled\n");
  1015. return 0;
  1016. }
  1017. static int i915_sr_status(struct seq_file *m, void *unused)
  1018. {
  1019. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1020. struct drm_device *dev = node->minor->dev;
  1021. drm_i915_private_t *dev_priv = dev->dev_private;
  1022. bool sr_enabled = false;
  1023. if (HAS_PCH_SPLIT(dev))
  1024. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1025. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1026. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1027. else if (IS_I915GM(dev))
  1028. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1029. else if (IS_PINEVIEW(dev))
  1030. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1031. seq_printf(m, "self-refresh: %s\n",
  1032. sr_enabled ? "enabled" : "disabled");
  1033. return 0;
  1034. }
  1035. static int i915_emon_status(struct seq_file *m, void *unused)
  1036. {
  1037. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1038. struct drm_device *dev = node->minor->dev;
  1039. drm_i915_private_t *dev_priv = dev->dev_private;
  1040. unsigned long temp, chipset, gfx;
  1041. int ret;
  1042. if (!IS_GEN5(dev))
  1043. return -ENODEV;
  1044. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1045. if (ret)
  1046. return ret;
  1047. temp = i915_mch_val(dev_priv);
  1048. chipset = i915_chipset_val(dev_priv);
  1049. gfx = i915_gfx_val(dev_priv);
  1050. mutex_unlock(&dev->struct_mutex);
  1051. seq_printf(m, "GMCH temp: %ld\n", temp);
  1052. seq_printf(m, "Chipset power: %ld\n", chipset);
  1053. seq_printf(m, "GFX power: %ld\n", gfx);
  1054. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1055. return 0;
  1056. }
  1057. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1058. {
  1059. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1060. struct drm_device *dev = node->minor->dev;
  1061. drm_i915_private_t *dev_priv = dev->dev_private;
  1062. int ret;
  1063. int gpu_freq, ia_freq;
  1064. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1065. seq_puts(m, "unsupported on this chipset\n");
  1066. return 0;
  1067. }
  1068. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1069. if (ret)
  1070. return ret;
  1071. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1072. for (gpu_freq = dev_priv->rps.min_delay;
  1073. gpu_freq <= dev_priv->rps.max_delay;
  1074. gpu_freq++) {
  1075. ia_freq = gpu_freq;
  1076. sandybridge_pcode_read(dev_priv,
  1077. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1078. &ia_freq);
  1079. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1080. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1081. ((ia_freq >> 0) & 0xff) * 100,
  1082. ((ia_freq >> 8) & 0xff) * 100);
  1083. }
  1084. mutex_unlock(&dev_priv->rps.hw_lock);
  1085. return 0;
  1086. }
  1087. static int i915_gfxec(struct seq_file *m, void *unused)
  1088. {
  1089. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1090. struct drm_device *dev = node->minor->dev;
  1091. drm_i915_private_t *dev_priv = dev->dev_private;
  1092. int ret;
  1093. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1094. if (ret)
  1095. return ret;
  1096. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1097. mutex_unlock(&dev->struct_mutex);
  1098. return 0;
  1099. }
  1100. static int i915_opregion(struct seq_file *m, void *unused)
  1101. {
  1102. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1103. struct drm_device *dev = node->minor->dev;
  1104. drm_i915_private_t *dev_priv = dev->dev_private;
  1105. struct intel_opregion *opregion = &dev_priv->opregion;
  1106. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1107. int ret;
  1108. if (data == NULL)
  1109. return -ENOMEM;
  1110. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1111. if (ret)
  1112. goto out;
  1113. if (opregion->header) {
  1114. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1115. seq_write(m, data, OPREGION_SIZE);
  1116. }
  1117. mutex_unlock(&dev->struct_mutex);
  1118. out:
  1119. kfree(data);
  1120. return 0;
  1121. }
  1122. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1123. {
  1124. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1125. struct drm_device *dev = node->minor->dev;
  1126. drm_i915_private_t *dev_priv = dev->dev_private;
  1127. struct intel_fbdev *ifbdev;
  1128. struct intel_framebuffer *fb;
  1129. int ret;
  1130. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1131. if (ret)
  1132. return ret;
  1133. ifbdev = dev_priv->fbdev;
  1134. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1135. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1136. fb->base.width,
  1137. fb->base.height,
  1138. fb->base.depth,
  1139. fb->base.bits_per_pixel,
  1140. atomic_read(&fb->base.refcount.refcount));
  1141. describe_obj(m, fb->obj);
  1142. seq_putc(m, '\n');
  1143. mutex_unlock(&dev->mode_config.mutex);
  1144. mutex_lock(&dev->mode_config.fb_lock);
  1145. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1146. if (&fb->base == ifbdev->helper.fb)
  1147. continue;
  1148. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1149. fb->base.width,
  1150. fb->base.height,
  1151. fb->base.depth,
  1152. fb->base.bits_per_pixel,
  1153. atomic_read(&fb->base.refcount.refcount));
  1154. describe_obj(m, fb->obj);
  1155. seq_putc(m, '\n');
  1156. }
  1157. mutex_unlock(&dev->mode_config.fb_lock);
  1158. return 0;
  1159. }
  1160. static int i915_context_status(struct seq_file *m, void *unused)
  1161. {
  1162. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1163. struct drm_device *dev = node->minor->dev;
  1164. drm_i915_private_t *dev_priv = dev->dev_private;
  1165. struct intel_ring_buffer *ring;
  1166. int ret, i;
  1167. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1168. if (ret)
  1169. return ret;
  1170. if (dev_priv->ips.pwrctx) {
  1171. seq_puts(m, "power context ");
  1172. describe_obj(m, dev_priv->ips.pwrctx);
  1173. seq_putc(m, '\n');
  1174. }
  1175. if (dev_priv->ips.renderctx) {
  1176. seq_puts(m, "render context ");
  1177. describe_obj(m, dev_priv->ips.renderctx);
  1178. seq_putc(m, '\n');
  1179. }
  1180. for_each_ring(ring, dev_priv, i) {
  1181. if (ring->default_context) {
  1182. seq_printf(m, "HW default context %s ring ", ring->name);
  1183. describe_obj(m, ring->default_context->obj);
  1184. seq_putc(m, '\n');
  1185. }
  1186. }
  1187. mutex_unlock(&dev->mode_config.mutex);
  1188. return 0;
  1189. }
  1190. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1191. {
  1192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1193. struct drm_device *dev = node->minor->dev;
  1194. struct drm_i915_private *dev_priv = dev->dev_private;
  1195. unsigned forcewake_count;
  1196. spin_lock_irq(&dev_priv->uncore.lock);
  1197. forcewake_count = dev_priv->uncore.forcewake_count;
  1198. spin_unlock_irq(&dev_priv->uncore.lock);
  1199. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1200. return 0;
  1201. }
  1202. static const char *swizzle_string(unsigned swizzle)
  1203. {
  1204. switch (swizzle) {
  1205. case I915_BIT_6_SWIZZLE_NONE:
  1206. return "none";
  1207. case I915_BIT_6_SWIZZLE_9:
  1208. return "bit9";
  1209. case I915_BIT_6_SWIZZLE_9_10:
  1210. return "bit9/bit10";
  1211. case I915_BIT_6_SWIZZLE_9_11:
  1212. return "bit9/bit11";
  1213. case I915_BIT_6_SWIZZLE_9_10_11:
  1214. return "bit9/bit10/bit11";
  1215. case I915_BIT_6_SWIZZLE_9_17:
  1216. return "bit9/bit17";
  1217. case I915_BIT_6_SWIZZLE_9_10_17:
  1218. return "bit9/bit10/bit17";
  1219. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1220. return "unknown";
  1221. }
  1222. return "bug";
  1223. }
  1224. static int i915_swizzle_info(struct seq_file *m, void *data)
  1225. {
  1226. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1227. struct drm_device *dev = node->minor->dev;
  1228. struct drm_i915_private *dev_priv = dev->dev_private;
  1229. int ret;
  1230. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1231. if (ret)
  1232. return ret;
  1233. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1234. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1235. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1236. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1237. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1238. seq_printf(m, "DDC = 0x%08x\n",
  1239. I915_READ(DCC));
  1240. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1241. I915_READ16(C0DRB3));
  1242. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1243. I915_READ16(C1DRB3));
  1244. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1245. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1246. I915_READ(MAD_DIMM_C0));
  1247. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1248. I915_READ(MAD_DIMM_C1));
  1249. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1250. I915_READ(MAD_DIMM_C2));
  1251. seq_printf(m, "TILECTL = 0x%08x\n",
  1252. I915_READ(TILECTL));
  1253. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1254. I915_READ(ARB_MODE));
  1255. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1256. I915_READ(DISP_ARB_CTL));
  1257. }
  1258. mutex_unlock(&dev->struct_mutex);
  1259. return 0;
  1260. }
  1261. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1262. {
  1263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1264. struct drm_device *dev = node->minor->dev;
  1265. struct drm_i915_private *dev_priv = dev->dev_private;
  1266. struct intel_ring_buffer *ring;
  1267. int i, ret;
  1268. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1269. if (ret)
  1270. return ret;
  1271. if (INTEL_INFO(dev)->gen == 6)
  1272. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1273. for_each_ring(ring, dev_priv, i) {
  1274. seq_printf(m, "%s\n", ring->name);
  1275. if (INTEL_INFO(dev)->gen == 7)
  1276. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1277. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1278. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1279. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1280. }
  1281. if (dev_priv->mm.aliasing_ppgtt) {
  1282. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1283. seq_puts(m, "aliasing PPGTT:\n");
  1284. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1285. }
  1286. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1287. mutex_unlock(&dev->struct_mutex);
  1288. return 0;
  1289. }
  1290. static int i915_dpio_info(struct seq_file *m, void *data)
  1291. {
  1292. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1293. struct drm_device *dev = node->minor->dev;
  1294. struct drm_i915_private *dev_priv = dev->dev_private;
  1295. int ret;
  1296. if (!IS_VALLEYVIEW(dev)) {
  1297. seq_puts(m, "unsupported\n");
  1298. return 0;
  1299. }
  1300. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1301. if (ret)
  1302. return ret;
  1303. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1304. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1305. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1306. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1307. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1308. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1309. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1310. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1311. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1312. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1313. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1314. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1315. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1316. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1317. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1318. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1319. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1320. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1321. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1322. mutex_unlock(&dev_priv->dpio_lock);
  1323. return 0;
  1324. }
  1325. static int i915_llc(struct seq_file *m, void *data)
  1326. {
  1327. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1328. struct drm_device *dev = node->minor->dev;
  1329. struct drm_i915_private *dev_priv = dev->dev_private;
  1330. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1331. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1332. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1333. return 0;
  1334. }
  1335. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1336. {
  1337. struct drm_info_node *node = m->private;
  1338. struct drm_device *dev = node->minor->dev;
  1339. struct drm_i915_private *dev_priv = dev->dev_private;
  1340. u32 psrstat, psrperf;
  1341. if (!IS_HASWELL(dev)) {
  1342. seq_puts(m, "PSR not supported on this platform\n");
  1343. } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
  1344. seq_puts(m, "PSR enabled\n");
  1345. } else {
  1346. seq_puts(m, "PSR disabled: ");
  1347. switch (dev_priv->no_psr_reason) {
  1348. case PSR_NO_SOURCE:
  1349. seq_puts(m, "not supported on this platform");
  1350. break;
  1351. case PSR_NO_SINK:
  1352. seq_puts(m, "not supported by panel");
  1353. break;
  1354. case PSR_MODULE_PARAM:
  1355. seq_puts(m, "disabled by flag");
  1356. break;
  1357. case PSR_CRTC_NOT_ACTIVE:
  1358. seq_puts(m, "crtc not active");
  1359. break;
  1360. case PSR_PWR_WELL_ENABLED:
  1361. seq_puts(m, "power well enabled");
  1362. break;
  1363. case PSR_NOT_TILED:
  1364. seq_puts(m, "not tiled");
  1365. break;
  1366. case PSR_SPRITE_ENABLED:
  1367. seq_puts(m, "sprite enabled");
  1368. break;
  1369. case PSR_S3D_ENABLED:
  1370. seq_puts(m, "stereo 3d enabled");
  1371. break;
  1372. case PSR_INTERLACED_ENABLED:
  1373. seq_puts(m, "interlaced enabled");
  1374. break;
  1375. case PSR_HSW_NOT_DDIA:
  1376. seq_puts(m, "HSW ties PSR to DDI A (eDP)");
  1377. break;
  1378. default:
  1379. seq_puts(m, "unknown reason");
  1380. }
  1381. seq_puts(m, "\n");
  1382. return 0;
  1383. }
  1384. psrstat = I915_READ(EDP_PSR_STATUS_CTL);
  1385. seq_puts(m, "PSR Current State: ");
  1386. switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
  1387. case EDP_PSR_STATUS_STATE_IDLE:
  1388. seq_puts(m, "Reset state\n");
  1389. break;
  1390. case EDP_PSR_STATUS_STATE_SRDONACK:
  1391. seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
  1392. break;
  1393. case EDP_PSR_STATUS_STATE_SRDENT:
  1394. seq_puts(m, "SRD entry\n");
  1395. break;
  1396. case EDP_PSR_STATUS_STATE_BUFOFF:
  1397. seq_puts(m, "Wait for buffer turn off\n");
  1398. break;
  1399. case EDP_PSR_STATUS_STATE_BUFON:
  1400. seq_puts(m, "Wait for buffer turn on\n");
  1401. break;
  1402. case EDP_PSR_STATUS_STATE_AUXACK:
  1403. seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
  1404. break;
  1405. case EDP_PSR_STATUS_STATE_SRDOFFACK:
  1406. seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
  1407. break;
  1408. default:
  1409. seq_puts(m, "Unknown\n");
  1410. break;
  1411. }
  1412. seq_puts(m, "Link Status: ");
  1413. switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
  1414. case EDP_PSR_STATUS_LINK_FULL_OFF:
  1415. seq_puts(m, "Link is fully off\n");
  1416. break;
  1417. case EDP_PSR_STATUS_LINK_FULL_ON:
  1418. seq_puts(m, "Link is fully on\n");
  1419. break;
  1420. case EDP_PSR_STATUS_LINK_STANDBY:
  1421. seq_puts(m, "Link is in standby\n");
  1422. break;
  1423. default:
  1424. seq_puts(m, "Unknown\n");
  1425. break;
  1426. }
  1427. seq_printf(m, "PSR Entry Count: %u\n",
  1428. psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
  1429. EDP_PSR_STATUS_COUNT_MASK);
  1430. seq_printf(m, "Max Sleep Timer Counter: %u\n",
  1431. psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
  1432. EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
  1433. seq_printf(m, "Had AUX error: %s\n",
  1434. yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
  1435. seq_printf(m, "Sending AUX: %s\n",
  1436. yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
  1437. seq_printf(m, "Sending Idle: %s\n",
  1438. yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
  1439. seq_printf(m, "Sending TP2 TP3: %s\n",
  1440. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
  1441. seq_printf(m, "Sending TP1: %s\n",
  1442. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
  1443. seq_printf(m, "Idle Count: %u\n",
  1444. psrstat & EDP_PSR_STATUS_IDLE_MASK);
  1445. psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
  1446. seq_printf(m, "Performance Counter: %u\n", psrperf);
  1447. return 0;
  1448. }
  1449. static int
  1450. i915_wedged_get(void *data, u64 *val)
  1451. {
  1452. struct drm_device *dev = data;
  1453. drm_i915_private_t *dev_priv = dev->dev_private;
  1454. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1455. return 0;
  1456. }
  1457. static int
  1458. i915_wedged_set(void *data, u64 val)
  1459. {
  1460. struct drm_device *dev = data;
  1461. DRM_INFO("Manually setting wedged to %llu\n", val);
  1462. i915_handle_error(dev, val);
  1463. return 0;
  1464. }
  1465. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1466. i915_wedged_get, i915_wedged_set,
  1467. "%llu\n");
  1468. static int
  1469. i915_ring_stop_get(void *data, u64 *val)
  1470. {
  1471. struct drm_device *dev = data;
  1472. drm_i915_private_t *dev_priv = dev->dev_private;
  1473. *val = dev_priv->gpu_error.stop_rings;
  1474. return 0;
  1475. }
  1476. static int
  1477. i915_ring_stop_set(void *data, u64 val)
  1478. {
  1479. struct drm_device *dev = data;
  1480. struct drm_i915_private *dev_priv = dev->dev_private;
  1481. int ret;
  1482. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1483. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1484. if (ret)
  1485. return ret;
  1486. dev_priv->gpu_error.stop_rings = val;
  1487. mutex_unlock(&dev->struct_mutex);
  1488. return 0;
  1489. }
  1490. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1491. i915_ring_stop_get, i915_ring_stop_set,
  1492. "0x%08llx\n");
  1493. #define DROP_UNBOUND 0x1
  1494. #define DROP_BOUND 0x2
  1495. #define DROP_RETIRE 0x4
  1496. #define DROP_ACTIVE 0x8
  1497. #define DROP_ALL (DROP_UNBOUND | \
  1498. DROP_BOUND | \
  1499. DROP_RETIRE | \
  1500. DROP_ACTIVE)
  1501. static int
  1502. i915_drop_caches_get(void *data, u64 *val)
  1503. {
  1504. *val = DROP_ALL;
  1505. return 0;
  1506. }
  1507. static int
  1508. i915_drop_caches_set(void *data, u64 val)
  1509. {
  1510. struct drm_device *dev = data;
  1511. struct drm_i915_private *dev_priv = dev->dev_private;
  1512. struct drm_i915_gem_object *obj, *next;
  1513. struct i915_address_space *vm;
  1514. struct i915_vma *vma, *x;
  1515. int ret;
  1516. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1517. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1518. * on ioctls on -EAGAIN. */
  1519. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1520. if (ret)
  1521. return ret;
  1522. if (val & DROP_ACTIVE) {
  1523. ret = i915_gpu_idle(dev);
  1524. if (ret)
  1525. goto unlock;
  1526. }
  1527. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1528. i915_gem_retire_requests(dev);
  1529. if (val & DROP_BOUND) {
  1530. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1531. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1532. mm_list) {
  1533. if (vma->obj->pin_count)
  1534. continue;
  1535. ret = i915_vma_unbind(vma);
  1536. if (ret)
  1537. goto unlock;
  1538. }
  1539. }
  1540. }
  1541. if (val & DROP_UNBOUND) {
  1542. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1543. global_list)
  1544. if (obj->pages_pin_count == 0) {
  1545. ret = i915_gem_object_put_pages(obj);
  1546. if (ret)
  1547. goto unlock;
  1548. }
  1549. }
  1550. unlock:
  1551. mutex_unlock(&dev->struct_mutex);
  1552. return ret;
  1553. }
  1554. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1555. i915_drop_caches_get, i915_drop_caches_set,
  1556. "0x%08llx\n");
  1557. static int
  1558. i915_max_freq_get(void *data, u64 *val)
  1559. {
  1560. struct drm_device *dev = data;
  1561. drm_i915_private_t *dev_priv = dev->dev_private;
  1562. int ret;
  1563. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1564. return -ENODEV;
  1565. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1566. if (ret)
  1567. return ret;
  1568. if (IS_VALLEYVIEW(dev))
  1569. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1570. dev_priv->rps.max_delay);
  1571. else
  1572. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1573. mutex_unlock(&dev_priv->rps.hw_lock);
  1574. return 0;
  1575. }
  1576. static int
  1577. i915_max_freq_set(void *data, u64 val)
  1578. {
  1579. struct drm_device *dev = data;
  1580. struct drm_i915_private *dev_priv = dev->dev_private;
  1581. int ret;
  1582. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1583. return -ENODEV;
  1584. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1585. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1586. if (ret)
  1587. return ret;
  1588. /*
  1589. * Turbo will still be enabled, but won't go above the set value.
  1590. */
  1591. if (IS_VALLEYVIEW(dev)) {
  1592. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1593. dev_priv->rps.max_delay = val;
  1594. gen6_set_rps(dev, val);
  1595. } else {
  1596. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1597. dev_priv->rps.max_delay = val;
  1598. gen6_set_rps(dev, val);
  1599. }
  1600. mutex_unlock(&dev_priv->rps.hw_lock);
  1601. return 0;
  1602. }
  1603. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1604. i915_max_freq_get, i915_max_freq_set,
  1605. "%llu\n");
  1606. static int
  1607. i915_min_freq_get(void *data, u64 *val)
  1608. {
  1609. struct drm_device *dev = data;
  1610. drm_i915_private_t *dev_priv = dev->dev_private;
  1611. int ret;
  1612. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1613. return -ENODEV;
  1614. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1615. if (ret)
  1616. return ret;
  1617. if (IS_VALLEYVIEW(dev))
  1618. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1619. dev_priv->rps.min_delay);
  1620. else
  1621. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1622. mutex_unlock(&dev_priv->rps.hw_lock);
  1623. return 0;
  1624. }
  1625. static int
  1626. i915_min_freq_set(void *data, u64 val)
  1627. {
  1628. struct drm_device *dev = data;
  1629. struct drm_i915_private *dev_priv = dev->dev_private;
  1630. int ret;
  1631. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1632. return -ENODEV;
  1633. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1634. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1635. if (ret)
  1636. return ret;
  1637. /*
  1638. * Turbo will still be enabled, but won't go below the set value.
  1639. */
  1640. if (IS_VALLEYVIEW(dev)) {
  1641. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1642. dev_priv->rps.min_delay = val;
  1643. valleyview_set_rps(dev, val);
  1644. } else {
  1645. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1646. dev_priv->rps.min_delay = val;
  1647. gen6_set_rps(dev, val);
  1648. }
  1649. mutex_unlock(&dev_priv->rps.hw_lock);
  1650. return 0;
  1651. }
  1652. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1653. i915_min_freq_get, i915_min_freq_set,
  1654. "%llu\n");
  1655. static int
  1656. i915_cache_sharing_get(void *data, u64 *val)
  1657. {
  1658. struct drm_device *dev = data;
  1659. drm_i915_private_t *dev_priv = dev->dev_private;
  1660. u32 snpcr;
  1661. int ret;
  1662. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1663. return -ENODEV;
  1664. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1665. if (ret)
  1666. return ret;
  1667. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1668. mutex_unlock(&dev_priv->dev->struct_mutex);
  1669. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1670. return 0;
  1671. }
  1672. static int
  1673. i915_cache_sharing_set(void *data, u64 val)
  1674. {
  1675. struct drm_device *dev = data;
  1676. struct drm_i915_private *dev_priv = dev->dev_private;
  1677. u32 snpcr;
  1678. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1679. return -ENODEV;
  1680. if (val > 3)
  1681. return -EINVAL;
  1682. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1683. /* Update the cache sharing policy here as well */
  1684. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1685. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1686. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1687. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1688. return 0;
  1689. }
  1690. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1691. i915_cache_sharing_get, i915_cache_sharing_set,
  1692. "%llu\n");
  1693. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1694. * allocated we need to hook into the minor for release. */
  1695. static int
  1696. drm_add_fake_info_node(struct drm_minor *minor,
  1697. struct dentry *ent,
  1698. const void *key)
  1699. {
  1700. struct drm_info_node *node;
  1701. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1702. if (node == NULL) {
  1703. debugfs_remove(ent);
  1704. return -ENOMEM;
  1705. }
  1706. node->minor = minor;
  1707. node->dent = ent;
  1708. node->info_ent = (void *) key;
  1709. mutex_lock(&minor->debugfs_lock);
  1710. list_add(&node->list, &minor->debugfs_list);
  1711. mutex_unlock(&minor->debugfs_lock);
  1712. return 0;
  1713. }
  1714. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1715. {
  1716. struct drm_device *dev = inode->i_private;
  1717. struct drm_i915_private *dev_priv = dev->dev_private;
  1718. if (INTEL_INFO(dev)->gen < 6)
  1719. return 0;
  1720. gen6_gt_force_wake_get(dev_priv);
  1721. return 0;
  1722. }
  1723. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1724. {
  1725. struct drm_device *dev = inode->i_private;
  1726. struct drm_i915_private *dev_priv = dev->dev_private;
  1727. if (INTEL_INFO(dev)->gen < 6)
  1728. return 0;
  1729. gen6_gt_force_wake_put(dev_priv);
  1730. return 0;
  1731. }
  1732. static const struct file_operations i915_forcewake_fops = {
  1733. .owner = THIS_MODULE,
  1734. .open = i915_forcewake_open,
  1735. .release = i915_forcewake_release,
  1736. };
  1737. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1738. {
  1739. struct drm_device *dev = minor->dev;
  1740. struct dentry *ent;
  1741. ent = debugfs_create_file("i915_forcewake_user",
  1742. S_IRUSR,
  1743. root, dev,
  1744. &i915_forcewake_fops);
  1745. if (IS_ERR(ent))
  1746. return PTR_ERR(ent);
  1747. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1748. }
  1749. static int i915_debugfs_create(struct dentry *root,
  1750. struct drm_minor *minor,
  1751. const char *name,
  1752. const struct file_operations *fops)
  1753. {
  1754. struct drm_device *dev = minor->dev;
  1755. struct dentry *ent;
  1756. ent = debugfs_create_file(name,
  1757. S_IRUGO | S_IWUSR,
  1758. root, dev,
  1759. fops);
  1760. if (IS_ERR(ent))
  1761. return PTR_ERR(ent);
  1762. return drm_add_fake_info_node(minor, ent, fops);
  1763. }
  1764. static struct drm_info_list i915_debugfs_list[] = {
  1765. {"i915_capabilities", i915_capabilities, 0},
  1766. {"i915_gem_objects", i915_gem_object_info, 0},
  1767. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1768. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1769. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1770. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1771. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1772. {"i915_gem_request", i915_gem_request_info, 0},
  1773. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1774. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1775. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1776. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1777. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1778. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1779. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1780. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1781. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1782. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1783. {"i915_inttoext_table", i915_inttoext_table, 0},
  1784. {"i915_drpc_info", i915_drpc_info, 0},
  1785. {"i915_emon_status", i915_emon_status, 0},
  1786. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1787. {"i915_gfxec", i915_gfxec, 0},
  1788. {"i915_fbc_status", i915_fbc_status, 0},
  1789. {"i915_ips_status", i915_ips_status, 0},
  1790. {"i915_sr_status", i915_sr_status, 0},
  1791. {"i915_opregion", i915_opregion, 0},
  1792. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1793. {"i915_context_status", i915_context_status, 0},
  1794. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1795. {"i915_swizzle_info", i915_swizzle_info, 0},
  1796. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1797. {"i915_dpio", i915_dpio_info, 0},
  1798. {"i915_llc", i915_llc, 0},
  1799. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  1800. };
  1801. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1802. static struct i915_debugfs_files {
  1803. const char *name;
  1804. const struct file_operations *fops;
  1805. } i915_debugfs_files[] = {
  1806. {"i915_wedged", &i915_wedged_fops},
  1807. {"i915_max_freq", &i915_max_freq_fops},
  1808. {"i915_min_freq", &i915_min_freq_fops},
  1809. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1810. {"i915_ring_stop", &i915_ring_stop_fops},
  1811. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1812. {"i915_error_state", &i915_error_state_fops},
  1813. {"i915_next_seqno", &i915_next_seqno_fops},
  1814. };
  1815. int i915_debugfs_init(struct drm_minor *minor)
  1816. {
  1817. int ret, i;
  1818. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1819. if (ret)
  1820. return ret;
  1821. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1822. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1823. i915_debugfs_files[i].name,
  1824. i915_debugfs_files[i].fops);
  1825. if (ret)
  1826. return ret;
  1827. }
  1828. return drm_debugfs_create_files(i915_debugfs_list,
  1829. I915_DEBUGFS_ENTRIES,
  1830. minor->debugfs_root, minor);
  1831. }
  1832. void i915_debugfs_cleanup(struct drm_minor *minor)
  1833. {
  1834. int i;
  1835. drm_debugfs_remove_files(i915_debugfs_list,
  1836. I915_DEBUGFS_ENTRIES, minor);
  1837. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1838. 1, minor);
  1839. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1840. struct drm_info_list *info_list =
  1841. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1842. drm_debugfs_remove_files(info_list, 1, minor);
  1843. }
  1844. }
  1845. #endif /* CONFIG_DEBUG_FS */