bnx2x_link.c 374 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002
  1. /* Copyright 2008-2012 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/pci.h>
  20. #include <linux/netdevice.h>
  21. #include <linux/delay.h>
  22. #include <linux/ethtool.h>
  23. #include <linux/mutex.h>
  24. #include "bnx2x.h"
  25. #include "bnx2x_cmn.h"
  26. /********************************************************/
  27. #define ETH_HLEN 14
  28. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  29. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  30. #define ETH_MIN_PACKET_SIZE 60
  31. #define ETH_MAX_PACKET_SIZE 1500
  32. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  33. #define MDIO_ACCESS_TIMEOUT 1000
  34. #define WC_LANE_MAX 4
  35. #define I2C_SWITCH_WIDTH 2
  36. #define I2C_BSC0 0
  37. #define I2C_BSC1 1
  38. #define I2C_WA_RETRY_CNT 3
  39. #define MCPR_IMC_COMMAND_READ_OP 1
  40. #define MCPR_IMC_COMMAND_WRITE_OP 2
  41. /* LED Blink rate that will achieve ~15.9Hz */
  42. #define LED_BLINK_RATE_VAL_E3 354
  43. #define LED_BLINK_RATE_VAL_E1X_E2 480
  44. /***********************************************************/
  45. /* Shortcut definitions */
  46. /***********************************************************/
  47. #define NIG_LATCH_BC_ENABLE_MI_INT 0
  48. #define NIG_STATUS_EMAC0_MI_INT \
  49. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
  50. #define NIG_STATUS_XGXS0_LINK10G \
  51. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
  52. #define NIG_STATUS_XGXS0_LINK_STATUS \
  53. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
  54. #define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
  55. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
  56. #define NIG_STATUS_SERDES0_LINK_STATUS \
  57. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
  58. #define NIG_MASK_MI_INT \
  59. NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
  60. #define NIG_MASK_XGXS0_LINK10G \
  61. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
  62. #define NIG_MASK_XGXS0_LINK_STATUS \
  63. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
  64. #define NIG_MASK_SERDES0_LINK_STATUS \
  65. NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
  66. #define MDIO_AN_CL73_OR_37_COMPLETE \
  67. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
  68. MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
  69. #define XGXS_RESET_BITS \
  70. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
  71. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
  72. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
  73. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
  74. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
  75. #define SERDES_RESET_BITS \
  76. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
  77. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
  78. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
  79. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
  80. #define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
  81. #define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
  82. #define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
  83. #define AUTONEG_PARALLEL \
  84. SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
  85. #define AUTONEG_SGMII_FIBER_AUTODET \
  86. SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
  87. #define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
  88. #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
  89. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
  90. #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
  91. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
  92. #define GP_STATUS_SPEED_MASK \
  93. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
  94. #define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
  95. #define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
  96. #define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
  97. #define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
  98. #define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
  99. #define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
  100. #define GP_STATUS_10G_HIG \
  101. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
  102. #define GP_STATUS_10G_CX4 \
  103. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
  104. #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
  105. #define GP_STATUS_10G_KX4 \
  106. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
  107. #define GP_STATUS_10G_KR MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR
  108. #define GP_STATUS_10G_XFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI
  109. #define GP_STATUS_20G_DXGXS MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS
  110. #define GP_STATUS_10G_SFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI
  111. #define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
  112. #define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
  113. #define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
  114. #define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
  115. #define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
  116. #define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
  117. #define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
  118. #define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
  119. #define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
  120. #define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
  121. #define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
  122. #define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
  123. #define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
  124. #define LINK_20GTFD LINK_STATUS_SPEED_AND_DUPLEX_20GTFD
  125. #define LINK_20GXFD LINK_STATUS_SPEED_AND_DUPLEX_20GXFD
  126. /* */
  127. #define SFP_EEPROM_CON_TYPE_ADDR 0x2
  128. #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
  129. #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
  130. #define SFP_EEPROM_COMP_CODE_ADDR 0x3
  131. #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
  132. #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
  133. #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
  134. #define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
  135. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
  136. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
  137. #define SFP_EEPROM_OPTIONS_ADDR 0x40
  138. #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
  139. #define SFP_EEPROM_OPTIONS_SIZE 2
  140. #define EDC_MODE_LINEAR 0x0022
  141. #define EDC_MODE_LIMITING 0x0044
  142. #define EDC_MODE_PASSIVE_DAC 0x0055
  143. /* BRB default for class 0 E2 */
  144. #define DEFAULT0_E2_BRB_MAC_PAUSE_XOFF_THR 170
  145. #define DEFAULT0_E2_BRB_MAC_PAUSE_XON_THR 250
  146. #define DEFAULT0_E2_BRB_MAC_FULL_XOFF_THR 10
  147. #define DEFAULT0_E2_BRB_MAC_FULL_XON_THR 50
  148. /* BRB thresholds for E2*/
  149. #define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE 170
  150. #define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  151. #define PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE 250
  152. #define PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  153. #define PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  154. #define PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 90
  155. #define PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE 50
  156. #define PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE 250
  157. /* BRB default for class 0 E3A0 */
  158. #define DEFAULT0_E3A0_BRB_MAC_PAUSE_XOFF_THR 290
  159. #define DEFAULT0_E3A0_BRB_MAC_PAUSE_XON_THR 410
  160. #define DEFAULT0_E3A0_BRB_MAC_FULL_XOFF_THR 10
  161. #define DEFAULT0_E3A0_BRB_MAC_FULL_XON_THR 50
  162. /* BRB thresholds for E3A0 */
  163. #define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE 290
  164. #define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  165. #define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE 410
  166. #define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  167. #define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  168. #define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 170
  169. #define PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE 50
  170. #define PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE 410
  171. /* BRB default for E3B0 */
  172. #define DEFAULT0_E3B0_BRB_MAC_PAUSE_XOFF_THR 330
  173. #define DEFAULT0_E3B0_BRB_MAC_PAUSE_XON_THR 490
  174. #define DEFAULT0_E3B0_BRB_MAC_FULL_XOFF_THR 15
  175. #define DEFAULT0_E3B0_BRB_MAC_FULL_XON_THR 55
  176. /* BRB thresholds for E3B0 2 port mode*/
  177. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE 1025
  178. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  179. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE 1025
  180. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  181. #define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  182. #define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 1025
  183. #define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE 50
  184. #define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE 1025
  185. /* only for E3B0*/
  186. #define PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR 1025
  187. #define PFC_E3B0_2P_BRB_FULL_LB_XON_THR 1025
  188. /* Lossy +Lossless GUARANTIED == GUART */
  189. #define PFC_E3B0_2P_MIX_PAUSE_LB_GUART 284
  190. /* Lossless +Lossless*/
  191. #define PFC_E3B0_2P_PAUSE_LB_GUART 236
  192. /* Lossy +Lossy*/
  193. #define PFC_E3B0_2P_NON_PAUSE_LB_GUART 342
  194. /* Lossy +Lossless*/
  195. #define PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART 284
  196. /* Lossless +Lossless*/
  197. #define PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART 236
  198. /* Lossy +Lossy*/
  199. #define PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART 336
  200. #define PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST 80
  201. #define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART 0
  202. #define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST 0
  203. /* BRB thresholds for E3B0 4 port mode */
  204. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE 304
  205. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  206. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE 384
  207. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  208. #define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  209. #define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 304
  210. #define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE 50
  211. #define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE 384
  212. /* only for E3B0*/
  213. #define PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR 304
  214. #define PFC_E3B0_4P_BRB_FULL_LB_XON_THR 384
  215. #define PFC_E3B0_4P_LB_GUART 120
  216. #define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART 120
  217. #define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST 80
  218. #define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART 80
  219. #define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST 120
  220. /* Pause defines*/
  221. #define DEFAULT_E3B0_BRB_FULL_LB_XOFF_THR 330
  222. #define DEFAULT_E3B0_BRB_FULL_LB_XON_THR 490
  223. #define DEFAULT_E3B0_LB_GUART 40
  224. #define DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART 40
  225. #define DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART_HYST 0
  226. #define DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART 40
  227. #define DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART_HYST 0
  228. /* ETS defines*/
  229. #define DCBX_INVALID_COS (0xFF)
  230. #define ETS_BW_LIMIT_CREDIT_UPPER_BOUND (0x5000)
  231. #define ETS_BW_LIMIT_CREDIT_WEIGHT (0x5000)
  232. #define ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS (1360)
  233. #define ETS_E3B0_NIG_MIN_W_VAL_20GBPS (2720)
  234. #define ETS_E3B0_PBF_MIN_W_VAL (10000)
  235. #define MAX_PACKET_SIZE (9700)
  236. #define WC_UC_TIMEOUT 100
  237. #define MAX_KR_LINK_RETRY 4
  238. /**********************************************************/
  239. /* INTERFACE */
  240. /**********************************************************/
  241. #define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  242. bnx2x_cl45_write(_bp, _phy, \
  243. (_phy)->def_md_devad, \
  244. (_bank + (_addr & 0xf)), \
  245. _val)
  246. #define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  247. bnx2x_cl45_read(_bp, _phy, \
  248. (_phy)->def_md_devad, \
  249. (_bank + (_addr & 0xf)), \
  250. _val)
  251. static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
  252. {
  253. u32 val = REG_RD(bp, reg);
  254. val |= bits;
  255. REG_WR(bp, reg, val);
  256. return val;
  257. }
  258. static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
  259. {
  260. u32 val = REG_RD(bp, reg);
  261. val &= ~bits;
  262. REG_WR(bp, reg, val);
  263. return val;
  264. }
  265. /******************************************************************/
  266. /* EPIO/GPIO section */
  267. /******************************************************************/
  268. static void bnx2x_get_epio(struct bnx2x *bp, u32 epio_pin, u32 *en)
  269. {
  270. u32 epio_mask, gp_oenable;
  271. *en = 0;
  272. /* Sanity check */
  273. if (epio_pin > 31) {
  274. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin);
  275. return;
  276. }
  277. epio_mask = 1 << epio_pin;
  278. /* Set this EPIO to output */
  279. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  280. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable & ~epio_mask);
  281. *en = (REG_RD(bp, MCP_REG_MCPR_GP_INPUTS) & epio_mask) >> epio_pin;
  282. }
  283. static void bnx2x_set_epio(struct bnx2x *bp, u32 epio_pin, u32 en)
  284. {
  285. u32 epio_mask, gp_output, gp_oenable;
  286. /* Sanity check */
  287. if (epio_pin > 31) {
  288. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin);
  289. return;
  290. }
  291. DP(NETIF_MSG_LINK, "Setting EPIO pin %d to %d\n", epio_pin, en);
  292. epio_mask = 1 << epio_pin;
  293. /* Set this EPIO to output */
  294. gp_output = REG_RD(bp, MCP_REG_MCPR_GP_OUTPUTS);
  295. if (en)
  296. gp_output |= epio_mask;
  297. else
  298. gp_output &= ~epio_mask;
  299. REG_WR(bp, MCP_REG_MCPR_GP_OUTPUTS, gp_output);
  300. /* Set the value for this EPIO */
  301. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  302. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable | epio_mask);
  303. }
  304. static void bnx2x_set_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 val)
  305. {
  306. if (pin_cfg == PIN_CFG_NA)
  307. return;
  308. if (pin_cfg >= PIN_CFG_EPIO0) {
  309. bnx2x_set_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  310. } else {
  311. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  312. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  313. bnx2x_set_gpio(bp, gpio_num, (u8)val, gpio_port);
  314. }
  315. }
  316. static u32 bnx2x_get_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 *val)
  317. {
  318. if (pin_cfg == PIN_CFG_NA)
  319. return -EINVAL;
  320. if (pin_cfg >= PIN_CFG_EPIO0) {
  321. bnx2x_get_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  322. } else {
  323. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  324. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  325. *val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  326. }
  327. return 0;
  328. }
  329. /******************************************************************/
  330. /* ETS section */
  331. /******************************************************************/
  332. static void bnx2x_ets_e2e3a0_disabled(struct link_params *params)
  333. {
  334. /* ETS disabled configuration*/
  335. struct bnx2x *bp = params->bp;
  336. DP(NETIF_MSG_LINK, "ETS E2E3 disabled configuration\n");
  337. /*
  338. * mapping between entry priority to client number (0,1,2 -debug and
  339. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  340. * 3bits client num.
  341. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  342. * cos1-100 cos0-011 dbg1-010 dbg0-001 MCP-000
  343. */
  344. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
  345. /*
  346. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  347. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  348. * COS0 entry, 4 - COS1 entry.
  349. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  350. * bit4 bit3 bit2 bit1 bit0
  351. * MCP and debug are strict
  352. */
  353. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  354. /* defines which entries (clients) are subjected to WFQ arbitration */
  355. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  356. /*
  357. * For strict priority entries defines the number of consecutive
  358. * slots for the highest priority.
  359. */
  360. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  361. /*
  362. * mapping between the CREDIT_WEIGHT registers and actual client
  363. * numbers
  364. */
  365. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
  366. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
  367. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
  368. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
  369. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
  370. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
  371. /* ETS mode disable */
  372. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  373. /*
  374. * If ETS mode is enabled (there is no strict priority) defines a WFQ
  375. * weight for COS0/COS1.
  376. */
  377. REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
  378. REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
  379. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
  380. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
  381. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
  382. /* Defines the number of consecutive slots for the strict priority */
  383. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  384. }
  385. /******************************************************************************
  386. * Description:
  387. * Getting min_w_val will be set according to line speed .
  388. *.
  389. ******************************************************************************/
  390. static u32 bnx2x_ets_get_min_w_val_nig(const struct link_vars *vars)
  391. {
  392. u32 min_w_val = 0;
  393. /* Calculate min_w_val.*/
  394. if (vars->link_up) {
  395. if (vars->line_speed == SPEED_20000)
  396. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  397. else
  398. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS;
  399. } else
  400. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  401. /**
  402. * If the link isn't up (static configuration for example ) The
  403. * link will be according to 20GBPS.
  404. */
  405. return min_w_val;
  406. }
  407. /******************************************************************************
  408. * Description:
  409. * Getting credit upper bound form min_w_val.
  410. *.
  411. ******************************************************************************/
  412. static u32 bnx2x_ets_get_credit_upper_bound(const u32 min_w_val)
  413. {
  414. const u32 credit_upper_bound = (u32)MAXVAL((150 * min_w_val),
  415. MAX_PACKET_SIZE);
  416. return credit_upper_bound;
  417. }
  418. /******************************************************************************
  419. * Description:
  420. * Set credit upper bound for NIG.
  421. *.
  422. ******************************************************************************/
  423. static void bnx2x_ets_e3b0_set_credit_upper_bound_nig(
  424. const struct link_params *params,
  425. const u32 min_w_val)
  426. {
  427. struct bnx2x *bp = params->bp;
  428. const u8 port = params->port;
  429. const u32 credit_upper_bound =
  430. bnx2x_ets_get_credit_upper_bound(min_w_val);
  431. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 :
  432. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, credit_upper_bound);
  433. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 :
  434. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, credit_upper_bound);
  435. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 :
  436. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2, credit_upper_bound);
  437. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 :
  438. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3, credit_upper_bound);
  439. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 :
  440. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4, credit_upper_bound);
  441. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 :
  442. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5, credit_upper_bound);
  443. if (!port) {
  444. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6,
  445. credit_upper_bound);
  446. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7,
  447. credit_upper_bound);
  448. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8,
  449. credit_upper_bound);
  450. }
  451. }
  452. /******************************************************************************
  453. * Description:
  454. * Will return the NIG ETS registers to init values.Except
  455. * credit_upper_bound.
  456. * That isn't used in this configuration (No WFQ is enabled) and will be
  457. * configured acording to spec
  458. *.
  459. ******************************************************************************/
  460. static void bnx2x_ets_e3b0_nig_disabled(const struct link_params *params,
  461. const struct link_vars *vars)
  462. {
  463. struct bnx2x *bp = params->bp;
  464. const u8 port = params->port;
  465. const u32 min_w_val = bnx2x_ets_get_min_w_val_nig(vars);
  466. /**
  467. * mapping between entry priority to client number (0,1,2 -debug and
  468. * management clients, 3 - COS0 client, 4 - COS1, ... 8 -
  469. * COS5)(HIGHEST) 4bits client num.TODO_ETS - Should be done by
  470. * reset value or init tool
  471. */
  472. if (port) {
  473. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB, 0x543210);
  474. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB, 0x0);
  475. } else {
  476. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB, 0x76543210);
  477. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB, 0x8);
  478. }
  479. /**
  480. * For strict priority entries defines the number of consecutive
  481. * slots for the highest priority.
  482. */
  483. /* TODO_ETS - Should be done by reset value or init tool */
  484. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS :
  485. NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  486. /**
  487. * mapping between the CREDIT_WEIGHT registers and actual client
  488. * numbers
  489. */
  490. /* TODO_ETS - Should be done by reset value or init tool */
  491. if (port) {
  492. /*Port 1 has 6 COS*/
  493. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB, 0x210543);
  494. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x0);
  495. } else {
  496. /*Port 0 has 9 COS*/
  497. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB,
  498. 0x43210876);
  499. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x5);
  500. }
  501. /**
  502. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  503. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  504. * COS0 entry, 4 - COS1 entry.
  505. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  506. * bit4 bit3 bit2 bit1 bit0
  507. * MCP and debug are strict
  508. */
  509. if (port)
  510. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT, 0x3f);
  511. else
  512. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1ff);
  513. /* defines which entries (clients) are subjected to WFQ arbitration */
  514. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  515. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  516. /**
  517. * Please notice the register address are note continuous and a
  518. * for here is note appropriate.In 2 port mode port0 only COS0-5
  519. * can be used. DEBUG1,DEBUG1,MGMT are never used for WFQ* In 4
  520. * port mode port1 only COS0-2 can be used. DEBUG1,DEBUG1,MGMT
  521. * are never used for WFQ
  522. */
  523. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  524. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0x0);
  525. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  526. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0x0);
  527. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  528. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2, 0x0);
  529. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 :
  530. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3, 0x0);
  531. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 :
  532. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4, 0x0);
  533. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 :
  534. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5, 0x0);
  535. if (!port) {
  536. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6, 0x0);
  537. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7, 0x0);
  538. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8, 0x0);
  539. }
  540. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val);
  541. }
  542. /******************************************************************************
  543. * Description:
  544. * Set credit upper bound for PBF.
  545. *.
  546. ******************************************************************************/
  547. static void bnx2x_ets_e3b0_set_credit_upper_bound_pbf(
  548. const struct link_params *params,
  549. const u32 min_w_val)
  550. {
  551. struct bnx2x *bp = params->bp;
  552. const u32 credit_upper_bound =
  553. bnx2x_ets_get_credit_upper_bound(min_w_val);
  554. const u8 port = params->port;
  555. u32 base_upper_bound = 0;
  556. u8 max_cos = 0;
  557. u8 i = 0;
  558. /**
  559. * In 2 port mode port0 has COS0-5 that can be used for WFQ.In 4
  560. * port mode port1 has COS0-2 that can be used for WFQ.
  561. */
  562. if (!port) {
  563. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P0;
  564. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  565. } else {
  566. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P1;
  567. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  568. }
  569. for (i = 0; i < max_cos; i++)
  570. REG_WR(bp, base_upper_bound + (i << 2), credit_upper_bound);
  571. }
  572. /******************************************************************************
  573. * Description:
  574. * Will return the PBF ETS registers to init values.Except
  575. * credit_upper_bound.
  576. * That isn't used in this configuration (No WFQ is enabled) and will be
  577. * configured acording to spec
  578. *.
  579. ******************************************************************************/
  580. static void bnx2x_ets_e3b0_pbf_disabled(const struct link_params *params)
  581. {
  582. struct bnx2x *bp = params->bp;
  583. const u8 port = params->port;
  584. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  585. u8 i = 0;
  586. u32 base_weight = 0;
  587. u8 max_cos = 0;
  588. /**
  589. * mapping between entry priority to client number 0 - COS0
  590. * client, 2 - COS1, ... 5 - COS5)(HIGHEST) 4bits client num.
  591. * TODO_ETS - Should be done by reset value or init tool
  592. */
  593. if (port)
  594. /* 0x688 (|011|0 10|00 1|000) */
  595. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , 0x688);
  596. else
  597. /* (10 1|100 |011|0 10|00 1|000) */
  598. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , 0x2C688);
  599. /* TODO_ETS - Should be done by reset value or init tool */
  600. if (port)
  601. /* 0x688 (|011|0 10|00 1|000)*/
  602. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1, 0x688);
  603. else
  604. /* 0x2C688 (10 1|100 |011|0 10|00 1|000) */
  605. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0, 0x2C688);
  606. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 :
  607. PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 , 0x100);
  608. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  609. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , 0);
  610. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  611. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 , 0);
  612. /**
  613. * In 2 port mode port0 has COS0-5 that can be used for WFQ.
  614. * In 4 port mode port1 has COS0-2 that can be used for WFQ.
  615. */
  616. if (!port) {
  617. base_weight = PBF_REG_COS0_WEIGHT_P0;
  618. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  619. } else {
  620. base_weight = PBF_REG_COS0_WEIGHT_P1;
  621. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  622. }
  623. for (i = 0; i < max_cos; i++)
  624. REG_WR(bp, base_weight + (0x4 * i), 0);
  625. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  626. }
  627. /******************************************************************************
  628. * Description:
  629. * E3B0 disable will return basicly the values to init values.
  630. *.
  631. ******************************************************************************/
  632. static int bnx2x_ets_e3b0_disabled(const struct link_params *params,
  633. const struct link_vars *vars)
  634. {
  635. struct bnx2x *bp = params->bp;
  636. if (!CHIP_IS_E3B0(bp)) {
  637. DP(NETIF_MSG_LINK,
  638. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  639. return -EINVAL;
  640. }
  641. bnx2x_ets_e3b0_nig_disabled(params, vars);
  642. bnx2x_ets_e3b0_pbf_disabled(params);
  643. return 0;
  644. }
  645. /******************************************************************************
  646. * Description:
  647. * Disable will return basicly the values to init values.
  648. *.
  649. ******************************************************************************/
  650. int bnx2x_ets_disabled(struct link_params *params,
  651. struct link_vars *vars)
  652. {
  653. struct bnx2x *bp = params->bp;
  654. int bnx2x_status = 0;
  655. if ((CHIP_IS_E2(bp)) || (CHIP_IS_E3A0(bp)))
  656. bnx2x_ets_e2e3a0_disabled(params);
  657. else if (CHIP_IS_E3B0(bp))
  658. bnx2x_status = bnx2x_ets_e3b0_disabled(params, vars);
  659. else {
  660. DP(NETIF_MSG_LINK, "bnx2x_ets_disabled - chip not supported\n");
  661. return -EINVAL;
  662. }
  663. return bnx2x_status;
  664. }
  665. /******************************************************************************
  666. * Description
  667. * Set the COS mappimg to SP and BW until this point all the COS are not
  668. * set as SP or BW.
  669. ******************************************************************************/
  670. static int bnx2x_ets_e3b0_cli_map(const struct link_params *params,
  671. const struct bnx2x_ets_params *ets_params,
  672. const u8 cos_sp_bitmap,
  673. const u8 cos_bw_bitmap)
  674. {
  675. struct bnx2x *bp = params->bp;
  676. const u8 port = params->port;
  677. const u8 nig_cli_sp_bitmap = 0x7 | (cos_sp_bitmap << 3);
  678. const u8 pbf_cli_sp_bitmap = cos_sp_bitmap;
  679. const u8 nig_cli_subject2wfq_bitmap = cos_bw_bitmap << 3;
  680. const u8 pbf_cli_subject2wfq_bitmap = cos_bw_bitmap;
  681. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT :
  682. NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, nig_cli_sp_bitmap);
  683. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  684. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , pbf_cli_sp_bitmap);
  685. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  686. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ,
  687. nig_cli_subject2wfq_bitmap);
  688. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  689. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0,
  690. pbf_cli_subject2wfq_bitmap);
  691. return 0;
  692. }
  693. /******************************************************************************
  694. * Description:
  695. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  696. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  697. ******************************************************************************/
  698. static int bnx2x_ets_e3b0_set_cos_bw(struct bnx2x *bp,
  699. const u8 cos_entry,
  700. const u32 min_w_val_nig,
  701. const u32 min_w_val_pbf,
  702. const u16 total_bw,
  703. const u8 bw,
  704. const u8 port)
  705. {
  706. u32 nig_reg_adress_crd_weight = 0;
  707. u32 pbf_reg_adress_crd_weight = 0;
  708. /* Calculate and set BW for this COS - use 1 instead of 0 for BW */
  709. const u32 cos_bw_nig = ((bw ? bw : 1) * min_w_val_nig) / total_bw;
  710. const u32 cos_bw_pbf = ((bw ? bw : 1) * min_w_val_pbf) / total_bw;
  711. switch (cos_entry) {
  712. case 0:
  713. nig_reg_adress_crd_weight =
  714. (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  715. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0;
  716. pbf_reg_adress_crd_weight = (port) ?
  717. PBF_REG_COS0_WEIGHT_P1 : PBF_REG_COS0_WEIGHT_P0;
  718. break;
  719. case 1:
  720. nig_reg_adress_crd_weight = (port) ?
  721. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  722. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1;
  723. pbf_reg_adress_crd_weight = (port) ?
  724. PBF_REG_COS1_WEIGHT_P1 : PBF_REG_COS1_WEIGHT_P0;
  725. break;
  726. case 2:
  727. nig_reg_adress_crd_weight = (port) ?
  728. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  729. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2;
  730. pbf_reg_adress_crd_weight = (port) ?
  731. PBF_REG_COS2_WEIGHT_P1 : PBF_REG_COS2_WEIGHT_P0;
  732. break;
  733. case 3:
  734. if (port)
  735. return -EINVAL;
  736. nig_reg_adress_crd_weight =
  737. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3;
  738. pbf_reg_adress_crd_weight =
  739. PBF_REG_COS3_WEIGHT_P0;
  740. break;
  741. case 4:
  742. if (port)
  743. return -EINVAL;
  744. nig_reg_adress_crd_weight =
  745. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4;
  746. pbf_reg_adress_crd_weight = PBF_REG_COS4_WEIGHT_P0;
  747. break;
  748. case 5:
  749. if (port)
  750. return -EINVAL;
  751. nig_reg_adress_crd_weight =
  752. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5;
  753. pbf_reg_adress_crd_weight = PBF_REG_COS5_WEIGHT_P0;
  754. break;
  755. }
  756. REG_WR(bp, nig_reg_adress_crd_weight, cos_bw_nig);
  757. REG_WR(bp, pbf_reg_adress_crd_weight, cos_bw_pbf);
  758. return 0;
  759. }
  760. /******************************************************************************
  761. * Description:
  762. * Calculate the total BW.A value of 0 isn't legal.
  763. *.
  764. ******************************************************************************/
  765. static int bnx2x_ets_e3b0_get_total_bw(
  766. const struct link_params *params,
  767. struct bnx2x_ets_params *ets_params,
  768. u16 *total_bw)
  769. {
  770. struct bnx2x *bp = params->bp;
  771. u8 cos_idx = 0;
  772. u8 is_bw_cos_exist = 0;
  773. *total_bw = 0 ;
  774. /* Calculate total BW requested */
  775. for (cos_idx = 0; cos_idx < ets_params->num_of_cos; cos_idx++) {
  776. if (ets_params->cos[cos_idx].state == bnx2x_cos_state_bw) {
  777. is_bw_cos_exist = 1;
  778. if (!ets_params->cos[cos_idx].params.bw_params.bw) {
  779. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config BW"
  780. "was set to 0\n");
  781. /*
  782. * This is to prevent a state when ramrods
  783. * can't be sent
  784. */
  785. ets_params->cos[cos_idx].params.bw_params.bw
  786. = 1;
  787. }
  788. *total_bw +=
  789. ets_params->cos[cos_idx].params.bw_params.bw;
  790. }
  791. }
  792. /* Check total BW is valid */
  793. if ((is_bw_cos_exist == 1) && (*total_bw != 100)) {
  794. if (*total_bw == 0) {
  795. DP(NETIF_MSG_LINK,
  796. "bnx2x_ets_E3B0_config total BW shouldn't be 0\n");
  797. return -EINVAL;
  798. }
  799. DP(NETIF_MSG_LINK,
  800. "bnx2x_ets_E3B0_config total BW should be 100\n");
  801. /*
  802. * We can handle a case whre the BW isn't 100 this can happen
  803. * if the TC are joined.
  804. */
  805. }
  806. return 0;
  807. }
  808. /******************************************************************************
  809. * Description:
  810. * Invalidate all the sp_pri_to_cos.
  811. *.
  812. ******************************************************************************/
  813. static void bnx2x_ets_e3b0_sp_pri_to_cos_init(u8 *sp_pri_to_cos)
  814. {
  815. u8 pri = 0;
  816. for (pri = 0; pri < DCBX_MAX_NUM_COS; pri++)
  817. sp_pri_to_cos[pri] = DCBX_INVALID_COS;
  818. }
  819. /******************************************************************************
  820. * Description:
  821. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  822. * according to sp_pri_to_cos.
  823. *.
  824. ******************************************************************************/
  825. static int bnx2x_ets_e3b0_sp_pri_to_cos_set(const struct link_params *params,
  826. u8 *sp_pri_to_cos, const u8 pri,
  827. const u8 cos_entry)
  828. {
  829. struct bnx2x *bp = params->bp;
  830. const u8 port = params->port;
  831. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  832. DCBX_E3B0_MAX_NUM_COS_PORT0;
  833. if (sp_pri_to_cos[pri] != DCBX_INVALID_COS) {
  834. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  835. "parameter There can't be two COS's with "
  836. "the same strict pri\n");
  837. return -EINVAL;
  838. }
  839. if (pri > max_num_of_cos) {
  840. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  841. "parameter Illegal strict priority\n");
  842. return -EINVAL;
  843. }
  844. sp_pri_to_cos[pri] = cos_entry;
  845. return 0;
  846. }
  847. /******************************************************************************
  848. * Description:
  849. * Returns the correct value according to COS and priority in
  850. * the sp_pri_cli register.
  851. *.
  852. ******************************************************************************/
  853. static u64 bnx2x_e3b0_sp_get_pri_cli_reg(const u8 cos, const u8 cos_offset,
  854. const u8 pri_set,
  855. const u8 pri_offset,
  856. const u8 entry_size)
  857. {
  858. u64 pri_cli_nig = 0;
  859. pri_cli_nig = ((u64)(cos + cos_offset)) << (entry_size *
  860. (pri_set + pri_offset));
  861. return pri_cli_nig;
  862. }
  863. /******************************************************************************
  864. * Description:
  865. * Returns the correct value according to COS and priority in the
  866. * sp_pri_cli register for NIG.
  867. *.
  868. ******************************************************************************/
  869. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_nig(const u8 cos, const u8 pri_set)
  870. {
  871. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  872. const u8 nig_cos_offset = 3;
  873. const u8 nig_pri_offset = 3;
  874. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, nig_cos_offset, pri_set,
  875. nig_pri_offset, 4);
  876. }
  877. /******************************************************************************
  878. * Description:
  879. * Returns the correct value according to COS and priority in the
  880. * sp_pri_cli register for PBF.
  881. *.
  882. ******************************************************************************/
  883. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_pbf(const u8 cos, const u8 pri_set)
  884. {
  885. const u8 pbf_cos_offset = 0;
  886. const u8 pbf_pri_offset = 0;
  887. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, pbf_cos_offset, pri_set,
  888. pbf_pri_offset, 3);
  889. }
  890. /******************************************************************************
  891. * Description:
  892. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  893. * according to sp_pri_to_cos.(which COS has higher priority)
  894. *.
  895. ******************************************************************************/
  896. static int bnx2x_ets_e3b0_sp_set_pri_cli_reg(const struct link_params *params,
  897. u8 *sp_pri_to_cos)
  898. {
  899. struct bnx2x *bp = params->bp;
  900. u8 i = 0;
  901. const u8 port = params->port;
  902. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  903. u64 pri_cli_nig = 0x210;
  904. u32 pri_cli_pbf = 0x0;
  905. u8 pri_set = 0;
  906. u8 pri_bitmask = 0;
  907. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  908. DCBX_E3B0_MAX_NUM_COS_PORT0;
  909. u8 cos_bit_to_set = (1 << max_num_of_cos) - 1;
  910. /* Set all the strict priority first */
  911. for (i = 0; i < max_num_of_cos; i++) {
  912. if (sp_pri_to_cos[i] != DCBX_INVALID_COS) {
  913. if (sp_pri_to_cos[i] >= DCBX_MAX_NUM_COS) {
  914. DP(NETIF_MSG_LINK,
  915. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  916. "invalid cos entry\n");
  917. return -EINVAL;
  918. }
  919. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  920. sp_pri_to_cos[i], pri_set);
  921. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  922. sp_pri_to_cos[i], pri_set);
  923. pri_bitmask = 1 << sp_pri_to_cos[i];
  924. /* COS is used remove it from bitmap.*/
  925. if (!(pri_bitmask & cos_bit_to_set)) {
  926. DP(NETIF_MSG_LINK,
  927. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  928. "invalid There can't be two COS's with"
  929. " the same strict pri\n");
  930. return -EINVAL;
  931. }
  932. cos_bit_to_set &= ~pri_bitmask;
  933. pri_set++;
  934. }
  935. }
  936. /* Set all the Non strict priority i= COS*/
  937. for (i = 0; i < max_num_of_cos; i++) {
  938. pri_bitmask = 1 << i;
  939. /* Check if COS was already used for SP */
  940. if (pri_bitmask & cos_bit_to_set) {
  941. /* COS wasn't used for SP */
  942. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  943. i, pri_set);
  944. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  945. i, pri_set);
  946. /* COS is used remove it from bitmap.*/
  947. cos_bit_to_set &= ~pri_bitmask;
  948. pri_set++;
  949. }
  950. }
  951. if (pri_set != max_num_of_cos) {
  952. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_set_pri_cli_reg not all "
  953. "entries were set\n");
  954. return -EINVAL;
  955. }
  956. if (port) {
  957. /* Only 6 usable clients*/
  958. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB,
  959. (u32)pri_cli_nig);
  960. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , pri_cli_pbf);
  961. } else {
  962. /* Only 9 usable clients*/
  963. const u32 pri_cli_nig_lsb = (u32) (pri_cli_nig);
  964. const u32 pri_cli_nig_msb = (u32) ((pri_cli_nig >> 32) & 0xF);
  965. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB,
  966. pri_cli_nig_lsb);
  967. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB,
  968. pri_cli_nig_msb);
  969. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , pri_cli_pbf);
  970. }
  971. return 0;
  972. }
  973. /******************************************************************************
  974. * Description:
  975. * Configure the COS to ETS according to BW and SP settings.
  976. ******************************************************************************/
  977. int bnx2x_ets_e3b0_config(const struct link_params *params,
  978. const struct link_vars *vars,
  979. struct bnx2x_ets_params *ets_params)
  980. {
  981. struct bnx2x *bp = params->bp;
  982. int bnx2x_status = 0;
  983. const u8 port = params->port;
  984. u16 total_bw = 0;
  985. const u32 min_w_val_nig = bnx2x_ets_get_min_w_val_nig(vars);
  986. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  987. u8 cos_bw_bitmap = 0;
  988. u8 cos_sp_bitmap = 0;
  989. u8 sp_pri_to_cos[DCBX_MAX_NUM_COS] = {0};
  990. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  991. DCBX_E3B0_MAX_NUM_COS_PORT0;
  992. u8 cos_entry = 0;
  993. if (!CHIP_IS_E3B0(bp)) {
  994. DP(NETIF_MSG_LINK,
  995. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  996. return -EINVAL;
  997. }
  998. if ((ets_params->num_of_cos > max_num_of_cos)) {
  999. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config the number of COS "
  1000. "isn't supported\n");
  1001. return -EINVAL;
  1002. }
  1003. /* Prepare sp strict priority parameters*/
  1004. bnx2x_ets_e3b0_sp_pri_to_cos_init(sp_pri_to_cos);
  1005. /* Prepare BW parameters*/
  1006. bnx2x_status = bnx2x_ets_e3b0_get_total_bw(params, ets_params,
  1007. &total_bw);
  1008. if (bnx2x_status) {
  1009. DP(NETIF_MSG_LINK,
  1010. "bnx2x_ets_E3B0_config get_total_bw failed\n");
  1011. return -EINVAL;
  1012. }
  1013. /*
  1014. * Upper bound is set according to current link speed (min_w_val
  1015. * should be the same for upper bound and COS credit val).
  1016. */
  1017. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val_nig);
  1018. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  1019. for (cos_entry = 0; cos_entry < ets_params->num_of_cos; cos_entry++) {
  1020. if (bnx2x_cos_state_bw == ets_params->cos[cos_entry].state) {
  1021. cos_bw_bitmap |= (1 << cos_entry);
  1022. /*
  1023. * The function also sets the BW in HW(not the mappin
  1024. * yet)
  1025. */
  1026. bnx2x_status = bnx2x_ets_e3b0_set_cos_bw(
  1027. bp, cos_entry, min_w_val_nig, min_w_val_pbf,
  1028. total_bw,
  1029. ets_params->cos[cos_entry].params.bw_params.bw,
  1030. port);
  1031. } else if (bnx2x_cos_state_strict ==
  1032. ets_params->cos[cos_entry].state){
  1033. cos_sp_bitmap |= (1 << cos_entry);
  1034. bnx2x_status = bnx2x_ets_e3b0_sp_pri_to_cos_set(
  1035. params,
  1036. sp_pri_to_cos,
  1037. ets_params->cos[cos_entry].params.sp_params.pri,
  1038. cos_entry);
  1039. } else {
  1040. DP(NETIF_MSG_LINK,
  1041. "bnx2x_ets_e3b0_config cos state not valid\n");
  1042. return -EINVAL;
  1043. }
  1044. if (bnx2x_status) {
  1045. DP(NETIF_MSG_LINK,
  1046. "bnx2x_ets_e3b0_config set cos bw failed\n");
  1047. return bnx2x_status;
  1048. }
  1049. }
  1050. /* Set SP register (which COS has higher priority) */
  1051. bnx2x_status = bnx2x_ets_e3b0_sp_set_pri_cli_reg(params,
  1052. sp_pri_to_cos);
  1053. if (bnx2x_status) {
  1054. DP(NETIF_MSG_LINK,
  1055. "bnx2x_ets_E3B0_config set_pri_cli_reg failed\n");
  1056. return bnx2x_status;
  1057. }
  1058. /* Set client mapping of BW and strict */
  1059. bnx2x_status = bnx2x_ets_e3b0_cli_map(params, ets_params,
  1060. cos_sp_bitmap,
  1061. cos_bw_bitmap);
  1062. if (bnx2x_status) {
  1063. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config SP failed\n");
  1064. return bnx2x_status;
  1065. }
  1066. return 0;
  1067. }
  1068. static void bnx2x_ets_bw_limit_common(const struct link_params *params)
  1069. {
  1070. /* ETS disabled configuration */
  1071. struct bnx2x *bp = params->bp;
  1072. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1073. /*
  1074. * defines which entries (clients) are subjected to WFQ arbitration
  1075. * COS0 0x8
  1076. * COS1 0x10
  1077. */
  1078. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
  1079. /*
  1080. * mapping between the ARB_CREDIT_WEIGHT registers and actual
  1081. * client numbers (WEIGHT_0 does not actually have to represent
  1082. * client 0)
  1083. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1084. * cos1-001 cos0-000 dbg1-100 dbg0-011 MCP-010
  1085. */
  1086. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
  1087. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
  1088. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1089. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
  1090. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1091. /* ETS mode enabled*/
  1092. REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
  1093. /* Defines the number of consecutive slots for the strict priority */
  1094. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  1095. /*
  1096. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1097. * as strict. Bits 0,1,2 - debug and management entries, 3 - COS0
  1098. * entry, 4 - COS1 entry.
  1099. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1100. * bit4 bit3 bit2 bit1 bit0
  1101. * MCP and debug are strict
  1102. */
  1103. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  1104. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
  1105. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
  1106. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1107. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
  1108. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1109. }
  1110. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  1111. const u32 cos1_bw)
  1112. {
  1113. /* ETS disabled configuration*/
  1114. struct bnx2x *bp = params->bp;
  1115. const u32 total_bw = cos0_bw + cos1_bw;
  1116. u32 cos0_credit_weight = 0;
  1117. u32 cos1_credit_weight = 0;
  1118. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1119. if ((!total_bw) ||
  1120. (!cos0_bw) ||
  1121. (!cos1_bw)) {
  1122. DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
  1123. return;
  1124. }
  1125. cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1126. total_bw;
  1127. cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1128. total_bw;
  1129. bnx2x_ets_bw_limit_common(params);
  1130. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
  1131. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
  1132. REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
  1133. REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
  1134. }
  1135. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
  1136. {
  1137. /* ETS disabled configuration*/
  1138. struct bnx2x *bp = params->bp;
  1139. u32 val = 0;
  1140. DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
  1141. /*
  1142. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1143. * as strict. Bits 0,1,2 - debug and management entries,
  1144. * 3 - COS0 entry, 4 - COS1 entry.
  1145. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1146. * bit4 bit3 bit2 bit1 bit0
  1147. * MCP and debug are strict
  1148. */
  1149. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
  1150. /*
  1151. * For strict priority entries defines the number of consecutive slots
  1152. * for the highest priority.
  1153. */
  1154. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  1155. /* ETS mode disable */
  1156. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  1157. /* Defines the number of consecutive slots for the strict priority */
  1158. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
  1159. /* Defines the number of consecutive slots for the strict priority */
  1160. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
  1161. /*
  1162. * mapping between entry priority to client number (0,1,2 -debug and
  1163. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  1164. * 3bits client num.
  1165. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1166. * dbg0-010 dbg1-001 cos1-100 cos0-011 MCP-000
  1167. * dbg0-010 dbg1-001 cos0-011 cos1-100 MCP-000
  1168. */
  1169. val = (!strict_cos) ? 0x2318 : 0x22E0;
  1170. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
  1171. return 0;
  1172. }
  1173. /******************************************************************/
  1174. /* PFC section */
  1175. /******************************************************************/
  1176. static void bnx2x_update_pfc_xmac(struct link_params *params,
  1177. struct link_vars *vars,
  1178. u8 is_lb)
  1179. {
  1180. struct bnx2x *bp = params->bp;
  1181. u32 xmac_base;
  1182. u32 pause_val, pfc0_val, pfc1_val;
  1183. /* XMAC base adrr */
  1184. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1185. /* Initialize pause and pfc registers */
  1186. pause_val = 0x18000;
  1187. pfc0_val = 0xFFFF8000;
  1188. pfc1_val = 0x2;
  1189. /* No PFC support */
  1190. if (!(params->feature_config_flags &
  1191. FEATURE_CONFIG_PFC_ENABLED)) {
  1192. /*
  1193. * RX flow control - Process pause frame in receive direction
  1194. */
  1195. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1196. pause_val |= XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN;
  1197. /*
  1198. * TX flow control - Send pause packet when buffer is full
  1199. */
  1200. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1201. pause_val |= XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN;
  1202. } else {/* PFC support */
  1203. pfc1_val |= XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN |
  1204. XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN |
  1205. XMAC_PFC_CTRL_HI_REG_RX_PFC_EN |
  1206. XMAC_PFC_CTRL_HI_REG_TX_PFC_EN |
  1207. XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
  1208. /* Write pause and PFC registers */
  1209. REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
  1210. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
  1211. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
  1212. pfc1_val &= ~XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON;
  1213. }
  1214. /* Write pause and PFC registers */
  1215. REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
  1216. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
  1217. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
  1218. /* Set MAC address for source TX Pause/PFC frames */
  1219. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_LO,
  1220. ((params->mac_addr[2] << 24) |
  1221. (params->mac_addr[3] << 16) |
  1222. (params->mac_addr[4] << 8) |
  1223. (params->mac_addr[5])));
  1224. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_HI,
  1225. ((params->mac_addr[0] << 8) |
  1226. (params->mac_addr[1])));
  1227. udelay(30);
  1228. }
  1229. static void bnx2x_emac_get_pfc_stat(struct link_params *params,
  1230. u32 pfc_frames_sent[2],
  1231. u32 pfc_frames_received[2])
  1232. {
  1233. /* Read pfc statistic */
  1234. struct bnx2x *bp = params->bp;
  1235. u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1236. u32 val_xon = 0;
  1237. u32 val_xoff = 0;
  1238. DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
  1239. /* PFC received frames */
  1240. val_xoff = REG_RD(bp, emac_base +
  1241. EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
  1242. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
  1243. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
  1244. val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
  1245. pfc_frames_received[0] = val_xon + val_xoff;
  1246. /* PFC received sent */
  1247. val_xoff = REG_RD(bp, emac_base +
  1248. EMAC_REG_RX_PFC_STATS_XOFF_SENT);
  1249. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
  1250. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
  1251. val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
  1252. pfc_frames_sent[0] = val_xon + val_xoff;
  1253. }
  1254. /* Read pfc statistic*/
  1255. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  1256. u32 pfc_frames_sent[2],
  1257. u32 pfc_frames_received[2])
  1258. {
  1259. /* Read pfc statistic */
  1260. struct bnx2x *bp = params->bp;
  1261. DP(NETIF_MSG_LINK, "pfc statistic\n");
  1262. if (!vars->link_up)
  1263. return;
  1264. if (vars->mac_type == MAC_TYPE_EMAC) {
  1265. DP(NETIF_MSG_LINK, "About to read PFC stats from EMAC\n");
  1266. bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
  1267. pfc_frames_received);
  1268. }
  1269. }
  1270. /******************************************************************/
  1271. /* MAC/PBF section */
  1272. /******************************************************************/
  1273. static void bnx2x_set_mdio_clk(struct bnx2x *bp, u32 chip_id, u8 port)
  1274. {
  1275. u32 mode, emac_base;
  1276. /**
  1277. * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
  1278. * (a value of 49==0x31) and make sure that the AUTO poll is off
  1279. */
  1280. if (CHIP_IS_E2(bp))
  1281. emac_base = GRCBASE_EMAC0;
  1282. else
  1283. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1284. mode = REG_RD(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE);
  1285. mode &= ~(EMAC_MDIO_MODE_AUTO_POLL |
  1286. EMAC_MDIO_MODE_CLOCK_CNT);
  1287. if (USES_WARPCORE(bp))
  1288. mode |= (74L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
  1289. else
  1290. mode |= (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
  1291. mode |= (EMAC_MDIO_MODE_CLAUSE_45);
  1292. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE, mode);
  1293. udelay(40);
  1294. }
  1295. static u8 bnx2x_is_4_port_mode(struct bnx2x *bp)
  1296. {
  1297. u32 port4mode_ovwr_val;
  1298. /* Check 4-port override enabled */
  1299. port4mode_ovwr_val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
  1300. if (port4mode_ovwr_val & (1<<0)) {
  1301. /* Return 4-port mode override value */
  1302. return ((port4mode_ovwr_val & (1<<1)) == (1<<1));
  1303. }
  1304. /* Return 4-port mode from input pin */
  1305. return (u8)REG_RD(bp, MISC_REG_PORT4MODE_EN);
  1306. }
  1307. static void bnx2x_emac_init(struct link_params *params,
  1308. struct link_vars *vars)
  1309. {
  1310. /* reset and unreset the emac core */
  1311. struct bnx2x *bp = params->bp;
  1312. u8 port = params->port;
  1313. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1314. u32 val;
  1315. u16 timeout;
  1316. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1317. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1318. udelay(5);
  1319. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1320. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1321. /* init emac - use read-modify-write */
  1322. /* self clear reset */
  1323. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1324. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
  1325. timeout = 200;
  1326. do {
  1327. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1328. DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
  1329. if (!timeout) {
  1330. DP(NETIF_MSG_LINK, "EMAC timeout!\n");
  1331. return;
  1332. }
  1333. timeout--;
  1334. } while (val & EMAC_MODE_RESET);
  1335. bnx2x_set_mdio_clk(bp, params->chip_id, port);
  1336. /* Set mac address */
  1337. val = ((params->mac_addr[0] << 8) |
  1338. params->mac_addr[1]);
  1339. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
  1340. val = ((params->mac_addr[2] << 24) |
  1341. (params->mac_addr[3] << 16) |
  1342. (params->mac_addr[4] << 8) |
  1343. params->mac_addr[5]);
  1344. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
  1345. }
  1346. static void bnx2x_set_xumac_nig(struct link_params *params,
  1347. u16 tx_pause_en,
  1348. u8 enable)
  1349. {
  1350. struct bnx2x *bp = params->bp;
  1351. REG_WR(bp, params->port ? NIG_REG_P1_MAC_IN_EN : NIG_REG_P0_MAC_IN_EN,
  1352. enable);
  1353. REG_WR(bp, params->port ? NIG_REG_P1_MAC_OUT_EN : NIG_REG_P0_MAC_OUT_EN,
  1354. enable);
  1355. REG_WR(bp, params->port ? NIG_REG_P1_MAC_PAUSE_OUT_EN :
  1356. NIG_REG_P0_MAC_PAUSE_OUT_EN, tx_pause_en);
  1357. }
  1358. static void bnx2x_umac_disable(struct link_params *params)
  1359. {
  1360. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1361. struct bnx2x *bp = params->bp;
  1362. if (!(REG_RD(bp, MISC_REG_RESET_REG_2) &
  1363. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port)))
  1364. return;
  1365. /* Disable RX and TX */
  1366. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, 0);
  1367. }
  1368. static void bnx2x_umac_enable(struct link_params *params,
  1369. struct link_vars *vars, u8 lb)
  1370. {
  1371. u32 val;
  1372. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1373. struct bnx2x *bp = params->bp;
  1374. /* Reset UMAC */
  1375. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1376. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1377. usleep_range(1000, 1000);
  1378. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1379. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1380. DP(NETIF_MSG_LINK, "enabling UMAC\n");
  1381. /**
  1382. * This register determines on which events the MAC will assert
  1383. * error on the i/f to the NIG along w/ EOP.
  1384. */
  1385. /**
  1386. * BD REG_WR(bp, NIG_REG_P0_MAC_RSV_ERR_MASK +
  1387. * params->port*0x14, 0xfffff.
  1388. */
  1389. /* This register opens the gate for the UMAC despite its name */
  1390. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  1391. val = UMAC_COMMAND_CONFIG_REG_PROMIS_EN |
  1392. UMAC_COMMAND_CONFIG_REG_PAD_EN |
  1393. UMAC_COMMAND_CONFIG_REG_SW_RESET |
  1394. UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK;
  1395. switch (vars->line_speed) {
  1396. case SPEED_10:
  1397. val |= (0<<2);
  1398. break;
  1399. case SPEED_100:
  1400. val |= (1<<2);
  1401. break;
  1402. case SPEED_1000:
  1403. val |= (2<<2);
  1404. break;
  1405. case SPEED_2500:
  1406. val |= (3<<2);
  1407. break;
  1408. default:
  1409. DP(NETIF_MSG_LINK, "Invalid speed for UMAC %d\n",
  1410. vars->line_speed);
  1411. break;
  1412. }
  1413. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1414. val |= UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE;
  1415. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1416. val |= UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE;
  1417. if (vars->duplex == DUPLEX_HALF)
  1418. val |= UMAC_COMMAND_CONFIG_REG_HD_ENA;
  1419. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1420. udelay(50);
  1421. /* Set MAC address for source TX Pause/PFC frames (under SW reset) */
  1422. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR0,
  1423. ((params->mac_addr[2] << 24) |
  1424. (params->mac_addr[3] << 16) |
  1425. (params->mac_addr[4] << 8) |
  1426. (params->mac_addr[5])));
  1427. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR1,
  1428. ((params->mac_addr[0] << 8) |
  1429. (params->mac_addr[1])));
  1430. /* Enable RX and TX */
  1431. val &= ~UMAC_COMMAND_CONFIG_REG_PAD_EN;
  1432. val |= UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1433. UMAC_COMMAND_CONFIG_REG_RX_ENA;
  1434. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1435. udelay(50);
  1436. /* Remove SW Reset */
  1437. val &= ~UMAC_COMMAND_CONFIG_REG_SW_RESET;
  1438. /* Check loopback mode */
  1439. if (lb)
  1440. val |= UMAC_COMMAND_CONFIG_REG_LOOP_ENA;
  1441. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1442. /*
  1443. * Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  1444. * length used by the MAC receive logic to check frames.
  1445. */
  1446. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  1447. bnx2x_set_xumac_nig(params,
  1448. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1449. vars->mac_type = MAC_TYPE_UMAC;
  1450. }
  1451. /* Define the XMAC mode */
  1452. static void bnx2x_xmac_init(struct link_params *params, u32 max_speed)
  1453. {
  1454. struct bnx2x *bp = params->bp;
  1455. u32 is_port4mode = bnx2x_is_4_port_mode(bp);
  1456. /*
  1457. * In 4-port mode, need to set the mode only once, so if XMAC is
  1458. * already out of reset, it means the mode has already been set,
  1459. * and it must not* reset the XMAC again, since it controls both
  1460. * ports of the path
  1461. */
  1462. if ((CHIP_NUM(bp) == CHIP_NUM_57840) &&
  1463. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1464. MISC_REGISTERS_RESET_REG_2_XMAC)) {
  1465. DP(NETIF_MSG_LINK,
  1466. "XMAC already out of reset in 4-port mode\n");
  1467. return;
  1468. }
  1469. /* Hard reset */
  1470. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1471. MISC_REGISTERS_RESET_REG_2_XMAC);
  1472. usleep_range(1000, 1000);
  1473. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1474. MISC_REGISTERS_RESET_REG_2_XMAC);
  1475. if (is_port4mode) {
  1476. DP(NETIF_MSG_LINK, "Init XMAC to 2 ports x 10G per path\n");
  1477. /* Set the number of ports on the system side to up to 2 */
  1478. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 1);
  1479. /* Set the number of ports on the Warp Core to 10G */
  1480. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1481. } else {
  1482. /* Set the number of ports on the system side to 1 */
  1483. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 0);
  1484. if (max_speed == SPEED_10000) {
  1485. DP(NETIF_MSG_LINK,
  1486. "Init XMAC to 10G x 1 port per path\n");
  1487. /* Set the number of ports on the Warp Core to 10G */
  1488. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1489. } else {
  1490. DP(NETIF_MSG_LINK,
  1491. "Init XMAC to 20G x 2 ports per path\n");
  1492. /* Set the number of ports on the Warp Core to 20G */
  1493. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 1);
  1494. }
  1495. }
  1496. /* Soft reset */
  1497. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1498. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1499. usleep_range(1000, 1000);
  1500. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1501. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1502. }
  1503. static void bnx2x_xmac_disable(struct link_params *params)
  1504. {
  1505. u8 port = params->port;
  1506. struct bnx2x *bp = params->bp;
  1507. u32 pfc_ctrl, xmac_base = (port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1508. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1509. MISC_REGISTERS_RESET_REG_2_XMAC) {
  1510. /*
  1511. * Send an indication to change the state in the NIG back to XON
  1512. * Clearing this bit enables the next set of this bit to get
  1513. * rising edge
  1514. */
  1515. pfc_ctrl = REG_RD(bp, xmac_base + XMAC_REG_PFC_CTRL_HI);
  1516. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1517. (pfc_ctrl & ~(1<<1)));
  1518. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1519. (pfc_ctrl | (1<<1)));
  1520. DP(NETIF_MSG_LINK, "Disable XMAC on port %x\n", port);
  1521. REG_WR(bp, xmac_base + XMAC_REG_CTRL, 0);
  1522. }
  1523. }
  1524. static int bnx2x_xmac_enable(struct link_params *params,
  1525. struct link_vars *vars, u8 lb)
  1526. {
  1527. u32 val, xmac_base;
  1528. struct bnx2x *bp = params->bp;
  1529. DP(NETIF_MSG_LINK, "enabling XMAC\n");
  1530. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1531. bnx2x_xmac_init(params, vars->line_speed);
  1532. /*
  1533. * This register determines on which events the MAC will assert
  1534. * error on the i/f to the NIG along w/ EOP.
  1535. */
  1536. /*
  1537. * This register tells the NIG whether to send traffic to UMAC
  1538. * or XMAC
  1539. */
  1540. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 0);
  1541. /* Set Max packet size */
  1542. REG_WR(bp, xmac_base + XMAC_REG_RX_MAX_SIZE, 0x2710);
  1543. /* CRC append for Tx packets */
  1544. REG_WR(bp, xmac_base + XMAC_REG_TX_CTRL, 0xC800);
  1545. /* update PFC */
  1546. bnx2x_update_pfc_xmac(params, vars, 0);
  1547. /* Enable TX and RX */
  1548. val = XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN;
  1549. /* Check loopback mode */
  1550. if (lb)
  1551. val |= XMAC_CTRL_REG_LINE_LOCAL_LPBK;
  1552. REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
  1553. bnx2x_set_xumac_nig(params,
  1554. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1555. vars->mac_type = MAC_TYPE_XMAC;
  1556. return 0;
  1557. }
  1558. static int bnx2x_emac_enable(struct link_params *params,
  1559. struct link_vars *vars, u8 lb)
  1560. {
  1561. struct bnx2x *bp = params->bp;
  1562. u8 port = params->port;
  1563. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1564. u32 val;
  1565. DP(NETIF_MSG_LINK, "enabling EMAC\n");
  1566. /* Disable BMAC */
  1567. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1568. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  1569. /* enable emac and not bmac */
  1570. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
  1571. /* ASIC */
  1572. if (vars->phy_flags & PHY_XGXS_FLAG) {
  1573. u32 ser_lane = ((params->lane_config &
  1574. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  1575. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  1576. DP(NETIF_MSG_LINK, "XGXS\n");
  1577. /* select the master lanes (out of 0-3) */
  1578. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
  1579. /* select XGXS */
  1580. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  1581. } else { /* SerDes */
  1582. DP(NETIF_MSG_LINK, "SerDes\n");
  1583. /* select SerDes */
  1584. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
  1585. }
  1586. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1587. EMAC_RX_MODE_RESET);
  1588. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1589. EMAC_TX_MODE_RESET);
  1590. if (CHIP_REV_IS_SLOW(bp)) {
  1591. /* config GMII mode */
  1592. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1593. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_PORT_GMII));
  1594. } else { /* ASIC */
  1595. /* pause enable/disable */
  1596. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1597. EMAC_RX_MODE_FLOW_EN);
  1598. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1599. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1600. EMAC_TX_MODE_FLOW_EN));
  1601. if (!(params->feature_config_flags &
  1602. FEATURE_CONFIG_PFC_ENABLED)) {
  1603. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1604. bnx2x_bits_en(bp, emac_base +
  1605. EMAC_REG_EMAC_RX_MODE,
  1606. EMAC_RX_MODE_FLOW_EN);
  1607. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1608. bnx2x_bits_en(bp, emac_base +
  1609. EMAC_REG_EMAC_TX_MODE,
  1610. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1611. EMAC_TX_MODE_FLOW_EN));
  1612. } else
  1613. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1614. EMAC_TX_MODE_FLOW_EN);
  1615. }
  1616. /* KEEP_VLAN_TAG, promiscuous */
  1617. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
  1618. val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
  1619. /*
  1620. * Setting this bit causes MAC control frames (except for pause
  1621. * frames) to be passed on for processing. This setting has no
  1622. * affect on the operation of the pause frames. This bit effects
  1623. * all packets regardless of RX Parser packet sorting logic.
  1624. * Turn the PFC off to make sure we are in Xon state before
  1625. * enabling it.
  1626. */
  1627. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
  1628. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1629. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1630. /* Enable PFC again */
  1631. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
  1632. EMAC_REG_RX_PFC_MODE_RX_EN |
  1633. EMAC_REG_RX_PFC_MODE_TX_EN |
  1634. EMAC_REG_RX_PFC_MODE_PRIORITIES);
  1635. EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
  1636. ((0x0101 <<
  1637. EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
  1638. (0x00ff <<
  1639. EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
  1640. val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
  1641. }
  1642. EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
  1643. /* Set Loopback */
  1644. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1645. if (lb)
  1646. val |= 0x810;
  1647. else
  1648. val &= ~0x810;
  1649. EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
  1650. /* enable emac */
  1651. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
  1652. /* enable emac for jumbo packets */
  1653. EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
  1654. (EMAC_RX_MTU_SIZE_JUMBO_ENA |
  1655. (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
  1656. /* strip CRC */
  1657. REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
  1658. /* disable the NIG in/out to the bmac */
  1659. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
  1660. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
  1661. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
  1662. /* enable the NIG in/out to the emac */
  1663. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
  1664. val = 0;
  1665. if ((params->feature_config_flags &
  1666. FEATURE_CONFIG_PFC_ENABLED) ||
  1667. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1668. val = 1;
  1669. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
  1670. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
  1671. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
  1672. vars->mac_type = MAC_TYPE_EMAC;
  1673. return 0;
  1674. }
  1675. static void bnx2x_update_pfc_bmac1(struct link_params *params,
  1676. struct link_vars *vars)
  1677. {
  1678. u32 wb_data[2];
  1679. struct bnx2x *bp = params->bp;
  1680. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1681. NIG_REG_INGRESS_BMAC0_MEM;
  1682. u32 val = 0x14;
  1683. if ((!(params->feature_config_flags &
  1684. FEATURE_CONFIG_PFC_ENABLED)) &&
  1685. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1686. /* Enable BigMAC to react on received Pause packets */
  1687. val |= (1<<5);
  1688. wb_data[0] = val;
  1689. wb_data[1] = 0;
  1690. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
  1691. /* tx control */
  1692. val = 0xc0;
  1693. if (!(params->feature_config_flags &
  1694. FEATURE_CONFIG_PFC_ENABLED) &&
  1695. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1696. val |= 0x800000;
  1697. wb_data[0] = val;
  1698. wb_data[1] = 0;
  1699. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
  1700. }
  1701. static void bnx2x_update_pfc_bmac2(struct link_params *params,
  1702. struct link_vars *vars,
  1703. u8 is_lb)
  1704. {
  1705. /*
  1706. * Set rx control: Strip CRC and enable BigMAC to relay
  1707. * control packets to the system as well
  1708. */
  1709. u32 wb_data[2];
  1710. struct bnx2x *bp = params->bp;
  1711. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1712. NIG_REG_INGRESS_BMAC0_MEM;
  1713. u32 val = 0x14;
  1714. if ((!(params->feature_config_flags &
  1715. FEATURE_CONFIG_PFC_ENABLED)) &&
  1716. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1717. /* Enable BigMAC to react on received Pause packets */
  1718. val |= (1<<5);
  1719. wb_data[0] = val;
  1720. wb_data[1] = 0;
  1721. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
  1722. udelay(30);
  1723. /* Tx control */
  1724. val = 0xc0;
  1725. if (!(params->feature_config_flags &
  1726. FEATURE_CONFIG_PFC_ENABLED) &&
  1727. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1728. val |= 0x800000;
  1729. wb_data[0] = val;
  1730. wb_data[1] = 0;
  1731. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
  1732. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1733. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1734. /* Enable PFC RX & TX & STATS and set 8 COS */
  1735. wb_data[0] = 0x0;
  1736. wb_data[0] |= (1<<0); /* RX */
  1737. wb_data[0] |= (1<<1); /* TX */
  1738. wb_data[0] |= (1<<2); /* Force initial Xon */
  1739. wb_data[0] |= (1<<3); /* 8 cos */
  1740. wb_data[0] |= (1<<5); /* STATS */
  1741. wb_data[1] = 0;
  1742. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
  1743. wb_data, 2);
  1744. /* Clear the force Xon */
  1745. wb_data[0] &= ~(1<<2);
  1746. } else {
  1747. DP(NETIF_MSG_LINK, "PFC is disabled\n");
  1748. /* disable PFC RX & TX & STATS and set 8 COS */
  1749. wb_data[0] = 0x8;
  1750. wb_data[1] = 0;
  1751. }
  1752. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
  1753. /*
  1754. * Set Time (based unit is 512 bit time) between automatic
  1755. * re-sending of PP packets amd enable automatic re-send of
  1756. * Per-Priroity Packet as long as pp_gen is asserted and
  1757. * pp_disable is low.
  1758. */
  1759. val = 0x8000;
  1760. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1761. val |= (1<<16); /* enable automatic re-send */
  1762. wb_data[0] = val;
  1763. wb_data[1] = 0;
  1764. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
  1765. wb_data, 2);
  1766. /* mac control */
  1767. val = 0x3; /* Enable RX and TX */
  1768. if (is_lb) {
  1769. val |= 0x4; /* Local loopback */
  1770. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  1771. }
  1772. /* When PFC enabled, Pass pause frames towards the NIG. */
  1773. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1774. val |= ((1<<6)|(1<<5));
  1775. wb_data[0] = val;
  1776. wb_data[1] = 0;
  1777. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  1778. }
  1779. /* PFC BRB internal port configuration params */
  1780. struct bnx2x_pfc_brb_threshold_val {
  1781. u32 pause_xoff;
  1782. u32 pause_xon;
  1783. u32 full_xoff;
  1784. u32 full_xon;
  1785. };
  1786. struct bnx2x_pfc_brb_e3b0_val {
  1787. u32 per_class_guaranty_mode;
  1788. u32 lb_guarantied_hyst;
  1789. u32 full_lb_xoff_th;
  1790. u32 full_lb_xon_threshold;
  1791. u32 lb_guarantied;
  1792. u32 mac_0_class_t_guarantied;
  1793. u32 mac_0_class_t_guarantied_hyst;
  1794. u32 mac_1_class_t_guarantied;
  1795. u32 mac_1_class_t_guarantied_hyst;
  1796. };
  1797. struct bnx2x_pfc_brb_th_val {
  1798. struct bnx2x_pfc_brb_threshold_val pauseable_th;
  1799. struct bnx2x_pfc_brb_threshold_val non_pauseable_th;
  1800. struct bnx2x_pfc_brb_threshold_val default_class0;
  1801. struct bnx2x_pfc_brb_threshold_val default_class1;
  1802. };
  1803. static int bnx2x_pfc_brb_get_config_params(
  1804. struct link_params *params,
  1805. struct bnx2x_pfc_brb_th_val *config_val)
  1806. {
  1807. struct bnx2x *bp = params->bp;
  1808. DP(NETIF_MSG_LINK, "Setting PFC BRB configuration\n");
  1809. config_val->default_class1.pause_xoff = 0;
  1810. config_val->default_class1.pause_xon = 0;
  1811. config_val->default_class1.full_xoff = 0;
  1812. config_val->default_class1.full_xon = 0;
  1813. if (CHIP_IS_E2(bp)) {
  1814. /* class0 defaults */
  1815. config_val->default_class0.pause_xoff =
  1816. DEFAULT0_E2_BRB_MAC_PAUSE_XOFF_THR;
  1817. config_val->default_class0.pause_xon =
  1818. DEFAULT0_E2_BRB_MAC_PAUSE_XON_THR;
  1819. config_val->default_class0.full_xoff =
  1820. DEFAULT0_E2_BRB_MAC_FULL_XOFF_THR;
  1821. config_val->default_class0.full_xon =
  1822. DEFAULT0_E2_BRB_MAC_FULL_XON_THR;
  1823. /* pause able*/
  1824. config_val->pauseable_th.pause_xoff =
  1825. PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1826. config_val->pauseable_th.pause_xon =
  1827. PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1828. config_val->pauseable_th.full_xoff =
  1829. PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1830. config_val->pauseable_th.full_xon =
  1831. PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE;
  1832. /* non pause able*/
  1833. config_val->non_pauseable_th.pause_xoff =
  1834. PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1835. config_val->non_pauseable_th.pause_xon =
  1836. PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1837. config_val->non_pauseable_th.full_xoff =
  1838. PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1839. config_val->non_pauseable_th.full_xon =
  1840. PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1841. } else if (CHIP_IS_E3A0(bp)) {
  1842. /* class0 defaults */
  1843. config_val->default_class0.pause_xoff =
  1844. DEFAULT0_E3A0_BRB_MAC_PAUSE_XOFF_THR;
  1845. config_val->default_class0.pause_xon =
  1846. DEFAULT0_E3A0_BRB_MAC_PAUSE_XON_THR;
  1847. config_val->default_class0.full_xoff =
  1848. DEFAULT0_E3A0_BRB_MAC_FULL_XOFF_THR;
  1849. config_val->default_class0.full_xon =
  1850. DEFAULT0_E3A0_BRB_MAC_FULL_XON_THR;
  1851. /* pause able */
  1852. config_val->pauseable_th.pause_xoff =
  1853. PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1854. config_val->pauseable_th.pause_xon =
  1855. PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1856. config_val->pauseable_th.full_xoff =
  1857. PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1858. config_val->pauseable_th.full_xon =
  1859. PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE;
  1860. /* non pause able*/
  1861. config_val->non_pauseable_th.pause_xoff =
  1862. PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1863. config_val->non_pauseable_th.pause_xon =
  1864. PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1865. config_val->non_pauseable_th.full_xoff =
  1866. PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1867. config_val->non_pauseable_th.full_xon =
  1868. PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1869. } else if (CHIP_IS_E3B0(bp)) {
  1870. /* class0 defaults */
  1871. config_val->default_class0.pause_xoff =
  1872. DEFAULT0_E3B0_BRB_MAC_PAUSE_XOFF_THR;
  1873. config_val->default_class0.pause_xon =
  1874. DEFAULT0_E3B0_BRB_MAC_PAUSE_XON_THR;
  1875. config_val->default_class0.full_xoff =
  1876. DEFAULT0_E3B0_BRB_MAC_FULL_XOFF_THR;
  1877. config_val->default_class0.full_xon =
  1878. DEFAULT0_E3B0_BRB_MAC_FULL_XON_THR;
  1879. if (params->phy[INT_PHY].flags &
  1880. FLAGS_4_PORT_MODE) {
  1881. config_val->pauseable_th.pause_xoff =
  1882. PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1883. config_val->pauseable_th.pause_xon =
  1884. PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1885. config_val->pauseable_th.full_xoff =
  1886. PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1887. config_val->pauseable_th.full_xon =
  1888. PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE;
  1889. /* non pause able*/
  1890. config_val->non_pauseable_th.pause_xoff =
  1891. PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1892. config_val->non_pauseable_th.pause_xon =
  1893. PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1894. config_val->non_pauseable_th.full_xoff =
  1895. PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1896. config_val->non_pauseable_th.full_xon =
  1897. PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1898. } else {
  1899. config_val->pauseable_th.pause_xoff =
  1900. PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1901. config_val->pauseable_th.pause_xon =
  1902. PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1903. config_val->pauseable_th.full_xoff =
  1904. PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1905. config_val->pauseable_th.full_xon =
  1906. PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE;
  1907. /* non pause able*/
  1908. config_val->non_pauseable_th.pause_xoff =
  1909. PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1910. config_val->non_pauseable_th.pause_xon =
  1911. PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1912. config_val->non_pauseable_th.full_xoff =
  1913. PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1914. config_val->non_pauseable_th.full_xon =
  1915. PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1916. }
  1917. } else
  1918. return -EINVAL;
  1919. return 0;
  1920. }
  1921. static void bnx2x_pfc_brb_get_e3b0_config_params(
  1922. struct link_params *params,
  1923. struct bnx2x_pfc_brb_e3b0_val
  1924. *e3b0_val,
  1925. struct bnx2x_nig_brb_pfc_port_params *pfc_params,
  1926. const u8 pfc_enabled)
  1927. {
  1928. if (pfc_enabled && pfc_params) {
  1929. e3b0_val->per_class_guaranty_mode = 1;
  1930. e3b0_val->lb_guarantied_hyst = 80;
  1931. if (params->phy[INT_PHY].flags &
  1932. FLAGS_4_PORT_MODE) {
  1933. e3b0_val->full_lb_xoff_th =
  1934. PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR;
  1935. e3b0_val->full_lb_xon_threshold =
  1936. PFC_E3B0_4P_BRB_FULL_LB_XON_THR;
  1937. e3b0_val->lb_guarantied =
  1938. PFC_E3B0_4P_LB_GUART;
  1939. e3b0_val->mac_0_class_t_guarantied =
  1940. PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART;
  1941. e3b0_val->mac_0_class_t_guarantied_hyst =
  1942. PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST;
  1943. e3b0_val->mac_1_class_t_guarantied =
  1944. PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART;
  1945. e3b0_val->mac_1_class_t_guarantied_hyst =
  1946. PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST;
  1947. } else {
  1948. e3b0_val->full_lb_xoff_th =
  1949. PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR;
  1950. e3b0_val->full_lb_xon_threshold =
  1951. PFC_E3B0_2P_BRB_FULL_LB_XON_THR;
  1952. e3b0_val->mac_0_class_t_guarantied_hyst =
  1953. PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST;
  1954. e3b0_val->mac_1_class_t_guarantied =
  1955. PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART;
  1956. e3b0_val->mac_1_class_t_guarantied_hyst =
  1957. PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST;
  1958. if (pfc_params->cos0_pauseable !=
  1959. pfc_params->cos1_pauseable) {
  1960. /* nonpauseable= Lossy + pauseable = Lossless*/
  1961. e3b0_val->lb_guarantied =
  1962. PFC_E3B0_2P_MIX_PAUSE_LB_GUART;
  1963. e3b0_val->mac_0_class_t_guarantied =
  1964. PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART;
  1965. } else if (pfc_params->cos0_pauseable) {
  1966. /* Lossless +Lossless*/
  1967. e3b0_val->lb_guarantied =
  1968. PFC_E3B0_2P_PAUSE_LB_GUART;
  1969. e3b0_val->mac_0_class_t_guarantied =
  1970. PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART;
  1971. } else {
  1972. /* Lossy +Lossy*/
  1973. e3b0_val->lb_guarantied =
  1974. PFC_E3B0_2P_NON_PAUSE_LB_GUART;
  1975. e3b0_val->mac_0_class_t_guarantied =
  1976. PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART;
  1977. }
  1978. }
  1979. } else {
  1980. e3b0_val->per_class_guaranty_mode = 0;
  1981. e3b0_val->lb_guarantied_hyst = 0;
  1982. e3b0_val->full_lb_xoff_th =
  1983. DEFAULT_E3B0_BRB_FULL_LB_XOFF_THR;
  1984. e3b0_val->full_lb_xon_threshold =
  1985. DEFAULT_E3B0_BRB_FULL_LB_XON_THR;
  1986. e3b0_val->lb_guarantied =
  1987. DEFAULT_E3B0_LB_GUART;
  1988. e3b0_val->mac_0_class_t_guarantied =
  1989. DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART;
  1990. e3b0_val->mac_0_class_t_guarantied_hyst =
  1991. DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART_HYST;
  1992. e3b0_val->mac_1_class_t_guarantied =
  1993. DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART;
  1994. e3b0_val->mac_1_class_t_guarantied_hyst =
  1995. DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART_HYST;
  1996. }
  1997. }
  1998. static int bnx2x_update_pfc_brb(struct link_params *params,
  1999. struct link_vars *vars,
  2000. struct bnx2x_nig_brb_pfc_port_params
  2001. *pfc_params)
  2002. {
  2003. struct bnx2x *bp = params->bp;
  2004. struct bnx2x_pfc_brb_th_val config_val = { {0} };
  2005. struct bnx2x_pfc_brb_threshold_val *reg_th_config =
  2006. &config_val.pauseable_th;
  2007. struct bnx2x_pfc_brb_e3b0_val e3b0_val = {0};
  2008. const int set_pfc = params->feature_config_flags &
  2009. FEATURE_CONFIG_PFC_ENABLED;
  2010. const u8 pfc_enabled = (set_pfc && pfc_params);
  2011. int bnx2x_status = 0;
  2012. u8 port = params->port;
  2013. /* default - pause configuration */
  2014. reg_th_config = &config_val.pauseable_th;
  2015. bnx2x_status = bnx2x_pfc_brb_get_config_params(params, &config_val);
  2016. if (bnx2x_status)
  2017. return bnx2x_status;
  2018. if (pfc_enabled) {
  2019. /* First COS */
  2020. if (pfc_params->cos0_pauseable)
  2021. reg_th_config = &config_val.pauseable_th;
  2022. else
  2023. reg_th_config = &config_val.non_pauseable_th;
  2024. } else
  2025. reg_th_config = &config_val.default_class0;
  2026. /*
  2027. * The number of free blocks below which the pause signal to class 0
  2028. * of MAC #n is asserted. n=0,1
  2029. */
  2030. REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 :
  2031. BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 ,
  2032. reg_th_config->pause_xoff);
  2033. /*
  2034. * The number of free blocks above which the pause signal to class 0
  2035. * of MAC #n is de-asserted. n=0,1
  2036. */
  2037. REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XON_THRESHOLD_1 :
  2038. BRB1_REG_PAUSE_0_XON_THRESHOLD_0 , reg_th_config->pause_xon);
  2039. /*
  2040. * The number of free blocks below which the full signal to class 0
  2041. * of MAC #n is asserted. n=0,1
  2042. */
  2043. REG_WR(bp, (port) ? BRB1_REG_FULL_0_XOFF_THRESHOLD_1 :
  2044. BRB1_REG_FULL_0_XOFF_THRESHOLD_0 , reg_th_config->full_xoff);
  2045. /*
  2046. * The number of free blocks above which the full signal to class 0
  2047. * of MAC #n is de-asserted. n=0,1
  2048. */
  2049. REG_WR(bp, (port) ? BRB1_REG_FULL_0_XON_THRESHOLD_1 :
  2050. BRB1_REG_FULL_0_XON_THRESHOLD_0 , reg_th_config->full_xon);
  2051. if (pfc_enabled) {
  2052. /* Second COS */
  2053. if (pfc_params->cos1_pauseable)
  2054. reg_th_config = &config_val.pauseable_th;
  2055. else
  2056. reg_th_config = &config_val.non_pauseable_th;
  2057. } else
  2058. reg_th_config = &config_val.default_class1;
  2059. /*
  2060. * The number of free blocks below which the pause signal to
  2061. * class 1 of MAC #n is asserted. n=0,1
  2062. */
  2063. REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 :
  2064. BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0,
  2065. reg_th_config->pause_xoff);
  2066. /*
  2067. * The number of free blocks above which the pause signal to
  2068. * class 1 of MAC #n is de-asserted. n=0,1
  2069. */
  2070. REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XON_THRESHOLD_1 :
  2071. BRB1_REG_PAUSE_1_XON_THRESHOLD_0,
  2072. reg_th_config->pause_xon);
  2073. /*
  2074. * The number of free blocks below which the full signal to
  2075. * class 1 of MAC #n is asserted. n=0,1
  2076. */
  2077. REG_WR(bp, (port) ? BRB1_REG_FULL_1_XOFF_THRESHOLD_1 :
  2078. BRB1_REG_FULL_1_XOFF_THRESHOLD_0,
  2079. reg_th_config->full_xoff);
  2080. /*
  2081. * The number of free blocks above which the full signal to
  2082. * class 1 of MAC #n is de-asserted. n=0,1
  2083. */
  2084. REG_WR(bp, (port) ? BRB1_REG_FULL_1_XON_THRESHOLD_1 :
  2085. BRB1_REG_FULL_1_XON_THRESHOLD_0,
  2086. reg_th_config->full_xon);
  2087. if (CHIP_IS_E3B0(bp)) {
  2088. bnx2x_pfc_brb_get_e3b0_config_params(
  2089. params,
  2090. &e3b0_val,
  2091. pfc_params,
  2092. pfc_enabled);
  2093. REG_WR(bp, BRB1_REG_PER_CLASS_GUARANTY_MODE,
  2094. e3b0_val.per_class_guaranty_mode);
  2095. /*
  2096. * The hysteresis on the guarantied buffer space for the Lb
  2097. * port before signaling XON.
  2098. */
  2099. REG_WR(bp, BRB1_REG_LB_GUARANTIED_HYST,
  2100. e3b0_val.lb_guarantied_hyst);
  2101. /*
  2102. * The number of free blocks below which the full signal to the
  2103. * LB port is asserted.
  2104. */
  2105. REG_WR(bp, BRB1_REG_FULL_LB_XOFF_THRESHOLD,
  2106. e3b0_val.full_lb_xoff_th);
  2107. /*
  2108. * The number of free blocks above which the full signal to the
  2109. * LB port is de-asserted.
  2110. */
  2111. REG_WR(bp, BRB1_REG_FULL_LB_XON_THRESHOLD,
  2112. e3b0_val.full_lb_xon_threshold);
  2113. /*
  2114. * The number of blocks guarantied for the MAC #n port. n=0,1
  2115. */
  2116. /* The number of blocks guarantied for the LB port.*/
  2117. REG_WR(bp, BRB1_REG_LB_GUARANTIED,
  2118. e3b0_val.lb_guarantied);
  2119. /*
  2120. * The number of blocks guarantied for the MAC #n port.
  2121. */
  2122. REG_WR(bp, BRB1_REG_MAC_GUARANTIED_0,
  2123. 2 * e3b0_val.mac_0_class_t_guarantied);
  2124. REG_WR(bp, BRB1_REG_MAC_GUARANTIED_1,
  2125. 2 * e3b0_val.mac_1_class_t_guarantied);
  2126. /*
  2127. * The number of blocks guarantied for class #t in MAC0. t=0,1
  2128. */
  2129. REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED,
  2130. e3b0_val.mac_0_class_t_guarantied);
  2131. REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED,
  2132. e3b0_val.mac_0_class_t_guarantied);
  2133. /*
  2134. * The hysteresis on the guarantied buffer space for class in
  2135. * MAC0. t=0,1
  2136. */
  2137. REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST,
  2138. e3b0_val.mac_0_class_t_guarantied_hyst);
  2139. REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST,
  2140. e3b0_val.mac_0_class_t_guarantied_hyst);
  2141. /*
  2142. * The number of blocks guarantied for class #t in MAC1.t=0,1
  2143. */
  2144. REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED,
  2145. e3b0_val.mac_1_class_t_guarantied);
  2146. REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED,
  2147. e3b0_val.mac_1_class_t_guarantied);
  2148. /*
  2149. * The hysteresis on the guarantied buffer space for class #t
  2150. * in MAC1. t=0,1
  2151. */
  2152. REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST,
  2153. e3b0_val.mac_1_class_t_guarantied_hyst);
  2154. REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST,
  2155. e3b0_val.mac_1_class_t_guarantied_hyst);
  2156. }
  2157. return bnx2x_status;
  2158. }
  2159. /******************************************************************************
  2160. * Description:
  2161. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  2162. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  2163. ******************************************************************************/
  2164. int bnx2x_pfc_nig_rx_priority_mask(struct bnx2x *bp,
  2165. u8 cos_entry,
  2166. u32 priority_mask, u8 port)
  2167. {
  2168. u32 nig_reg_rx_priority_mask_add = 0;
  2169. switch (cos_entry) {
  2170. case 0:
  2171. nig_reg_rx_priority_mask_add = (port) ?
  2172. NIG_REG_P1_RX_COS0_PRIORITY_MASK :
  2173. NIG_REG_P0_RX_COS0_PRIORITY_MASK;
  2174. break;
  2175. case 1:
  2176. nig_reg_rx_priority_mask_add = (port) ?
  2177. NIG_REG_P1_RX_COS1_PRIORITY_MASK :
  2178. NIG_REG_P0_RX_COS1_PRIORITY_MASK;
  2179. break;
  2180. case 2:
  2181. nig_reg_rx_priority_mask_add = (port) ?
  2182. NIG_REG_P1_RX_COS2_PRIORITY_MASK :
  2183. NIG_REG_P0_RX_COS2_PRIORITY_MASK;
  2184. break;
  2185. case 3:
  2186. if (port)
  2187. return -EINVAL;
  2188. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS3_PRIORITY_MASK;
  2189. break;
  2190. case 4:
  2191. if (port)
  2192. return -EINVAL;
  2193. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS4_PRIORITY_MASK;
  2194. break;
  2195. case 5:
  2196. if (port)
  2197. return -EINVAL;
  2198. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS5_PRIORITY_MASK;
  2199. break;
  2200. }
  2201. REG_WR(bp, nig_reg_rx_priority_mask_add, priority_mask);
  2202. return 0;
  2203. }
  2204. static void bnx2x_update_mng(struct link_params *params, u32 link_status)
  2205. {
  2206. struct bnx2x *bp = params->bp;
  2207. REG_WR(bp, params->shmem_base +
  2208. offsetof(struct shmem_region,
  2209. port_mb[params->port].link_status), link_status);
  2210. }
  2211. static void bnx2x_update_pfc_nig(struct link_params *params,
  2212. struct link_vars *vars,
  2213. struct bnx2x_nig_brb_pfc_port_params *nig_params)
  2214. {
  2215. u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
  2216. u32 llfc_enable = 0, xcm_out_en = 0, hwpfc_enable = 0;
  2217. u32 pkt_priority_to_cos = 0;
  2218. struct bnx2x *bp = params->bp;
  2219. u8 port = params->port;
  2220. int set_pfc = params->feature_config_flags &
  2221. FEATURE_CONFIG_PFC_ENABLED;
  2222. DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
  2223. /*
  2224. * When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
  2225. * MAC control frames (that are not pause packets)
  2226. * will be forwarded to the XCM.
  2227. */
  2228. xcm_mask = REG_RD(bp, port ? NIG_REG_LLH1_XCM_MASK :
  2229. NIG_REG_LLH0_XCM_MASK);
  2230. /*
  2231. * nig params will override non PFC params, since it's possible to
  2232. * do transition from PFC to SAFC
  2233. */
  2234. if (set_pfc) {
  2235. pause_enable = 0;
  2236. llfc_out_en = 0;
  2237. llfc_enable = 0;
  2238. if (CHIP_IS_E3(bp))
  2239. ppp_enable = 0;
  2240. else
  2241. ppp_enable = 1;
  2242. xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  2243. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  2244. xcm_out_en = 0;
  2245. hwpfc_enable = 1;
  2246. } else {
  2247. if (nig_params) {
  2248. llfc_out_en = nig_params->llfc_out_en;
  2249. llfc_enable = nig_params->llfc_enable;
  2250. pause_enable = nig_params->pause_enable;
  2251. } else /*defaul non PFC mode - PAUSE */
  2252. pause_enable = 1;
  2253. xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  2254. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  2255. xcm_out_en = 1;
  2256. }
  2257. if (CHIP_IS_E3(bp))
  2258. REG_WR(bp, port ? NIG_REG_BRB1_PAUSE_IN_EN :
  2259. NIG_REG_BRB0_PAUSE_IN_EN, pause_enable);
  2260. REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
  2261. NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
  2262. REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
  2263. NIG_REG_LLFC_ENABLE_0, llfc_enable);
  2264. REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
  2265. NIG_REG_PAUSE_ENABLE_0, pause_enable);
  2266. REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
  2267. NIG_REG_PPP_ENABLE_0, ppp_enable);
  2268. REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
  2269. NIG_REG_LLH0_XCM_MASK, xcm_mask);
  2270. REG_WR(bp, port ? NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 :
  2271. NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
  2272. /* output enable for RX_XCM # IF */
  2273. REG_WR(bp, port ? NIG_REG_XCM1_OUT_EN :
  2274. NIG_REG_XCM0_OUT_EN, xcm_out_en);
  2275. /* HW PFC TX enable */
  2276. REG_WR(bp, port ? NIG_REG_P1_HWPFC_ENABLE :
  2277. NIG_REG_P0_HWPFC_ENABLE, hwpfc_enable);
  2278. if (nig_params) {
  2279. u8 i = 0;
  2280. pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
  2281. for (i = 0; i < nig_params->num_of_rx_cos_priority_mask; i++)
  2282. bnx2x_pfc_nig_rx_priority_mask(bp, i,
  2283. nig_params->rx_cos_priority_mask[i], port);
  2284. REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
  2285. NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
  2286. nig_params->llfc_high_priority_classes);
  2287. REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
  2288. NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
  2289. nig_params->llfc_low_priority_classes);
  2290. }
  2291. REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
  2292. NIG_REG_P0_PKT_PRIORITY_TO_COS,
  2293. pkt_priority_to_cos);
  2294. }
  2295. int bnx2x_update_pfc(struct link_params *params,
  2296. struct link_vars *vars,
  2297. struct bnx2x_nig_brb_pfc_port_params *pfc_params)
  2298. {
  2299. /*
  2300. * The PFC and pause are orthogonal to one another, meaning when
  2301. * PFC is enabled, the pause are disabled, and when PFC is
  2302. * disabled, pause are set according to the pause result.
  2303. */
  2304. u32 val;
  2305. struct bnx2x *bp = params->bp;
  2306. int bnx2x_status = 0;
  2307. u8 bmac_loopback = (params->loopback_mode == LOOPBACK_BMAC);
  2308. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  2309. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  2310. else
  2311. vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
  2312. bnx2x_update_mng(params, vars->link_status);
  2313. /* update NIG params */
  2314. bnx2x_update_pfc_nig(params, vars, pfc_params);
  2315. /* update BRB params */
  2316. bnx2x_status = bnx2x_update_pfc_brb(params, vars, pfc_params);
  2317. if (bnx2x_status)
  2318. return bnx2x_status;
  2319. if (!vars->link_up)
  2320. return bnx2x_status;
  2321. DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
  2322. if (CHIP_IS_E3(bp))
  2323. bnx2x_update_pfc_xmac(params, vars, 0);
  2324. else {
  2325. val = REG_RD(bp, MISC_REG_RESET_REG_2);
  2326. if ((val &
  2327. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
  2328. == 0) {
  2329. DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
  2330. bnx2x_emac_enable(params, vars, 0);
  2331. return bnx2x_status;
  2332. }
  2333. if (CHIP_IS_E2(bp))
  2334. bnx2x_update_pfc_bmac2(params, vars, bmac_loopback);
  2335. else
  2336. bnx2x_update_pfc_bmac1(params, vars);
  2337. val = 0;
  2338. if ((params->feature_config_flags &
  2339. FEATURE_CONFIG_PFC_ENABLED) ||
  2340. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  2341. val = 1;
  2342. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
  2343. }
  2344. return bnx2x_status;
  2345. }
  2346. static int bnx2x_bmac1_enable(struct link_params *params,
  2347. struct link_vars *vars,
  2348. u8 is_lb)
  2349. {
  2350. struct bnx2x *bp = params->bp;
  2351. u8 port = params->port;
  2352. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2353. NIG_REG_INGRESS_BMAC0_MEM;
  2354. u32 wb_data[2];
  2355. u32 val;
  2356. DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
  2357. /* XGXS control */
  2358. wb_data[0] = 0x3c;
  2359. wb_data[1] = 0;
  2360. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
  2361. wb_data, 2);
  2362. /* tx MAC SA */
  2363. wb_data[0] = ((params->mac_addr[2] << 24) |
  2364. (params->mac_addr[3] << 16) |
  2365. (params->mac_addr[4] << 8) |
  2366. params->mac_addr[5]);
  2367. wb_data[1] = ((params->mac_addr[0] << 8) |
  2368. params->mac_addr[1]);
  2369. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
  2370. /* mac control */
  2371. val = 0x3;
  2372. if (is_lb) {
  2373. val |= 0x4;
  2374. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  2375. }
  2376. wb_data[0] = val;
  2377. wb_data[1] = 0;
  2378. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
  2379. /* set rx mtu */
  2380. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2381. wb_data[1] = 0;
  2382. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
  2383. bnx2x_update_pfc_bmac1(params, vars);
  2384. /* set tx mtu */
  2385. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2386. wb_data[1] = 0;
  2387. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2388. /* set cnt max size */
  2389. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2390. wb_data[1] = 0;
  2391. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2392. /* configure safc */
  2393. wb_data[0] = 0x1000200;
  2394. wb_data[1] = 0;
  2395. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
  2396. wb_data, 2);
  2397. return 0;
  2398. }
  2399. static int bnx2x_bmac2_enable(struct link_params *params,
  2400. struct link_vars *vars,
  2401. u8 is_lb)
  2402. {
  2403. struct bnx2x *bp = params->bp;
  2404. u8 port = params->port;
  2405. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2406. NIG_REG_INGRESS_BMAC0_MEM;
  2407. u32 wb_data[2];
  2408. DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
  2409. wb_data[0] = 0;
  2410. wb_data[1] = 0;
  2411. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  2412. udelay(30);
  2413. /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
  2414. wb_data[0] = 0x3c;
  2415. wb_data[1] = 0;
  2416. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
  2417. wb_data, 2);
  2418. udelay(30);
  2419. /* tx MAC SA */
  2420. wb_data[0] = ((params->mac_addr[2] << 24) |
  2421. (params->mac_addr[3] << 16) |
  2422. (params->mac_addr[4] << 8) |
  2423. params->mac_addr[5]);
  2424. wb_data[1] = ((params->mac_addr[0] << 8) |
  2425. params->mac_addr[1]);
  2426. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
  2427. wb_data, 2);
  2428. udelay(30);
  2429. /* Configure SAFC */
  2430. wb_data[0] = 0x1000200;
  2431. wb_data[1] = 0;
  2432. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
  2433. wb_data, 2);
  2434. udelay(30);
  2435. /* set rx mtu */
  2436. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2437. wb_data[1] = 0;
  2438. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
  2439. udelay(30);
  2440. /* set tx mtu */
  2441. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2442. wb_data[1] = 0;
  2443. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2444. udelay(30);
  2445. /* set cnt max size */
  2446. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
  2447. wb_data[1] = 0;
  2448. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2449. udelay(30);
  2450. bnx2x_update_pfc_bmac2(params, vars, is_lb);
  2451. return 0;
  2452. }
  2453. static int bnx2x_bmac_enable(struct link_params *params,
  2454. struct link_vars *vars,
  2455. u8 is_lb)
  2456. {
  2457. int rc = 0;
  2458. u8 port = params->port;
  2459. struct bnx2x *bp = params->bp;
  2460. u32 val;
  2461. /* reset and unreset the BigMac */
  2462. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  2463. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2464. msleep(1);
  2465. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  2466. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2467. /* enable access for bmac registers */
  2468. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
  2469. /* Enable BMAC according to BMAC type*/
  2470. if (CHIP_IS_E2(bp))
  2471. rc = bnx2x_bmac2_enable(params, vars, is_lb);
  2472. else
  2473. rc = bnx2x_bmac1_enable(params, vars, is_lb);
  2474. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
  2475. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
  2476. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
  2477. val = 0;
  2478. if ((params->feature_config_flags &
  2479. FEATURE_CONFIG_PFC_ENABLED) ||
  2480. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  2481. val = 1;
  2482. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
  2483. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
  2484. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
  2485. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
  2486. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
  2487. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
  2488. vars->mac_type = MAC_TYPE_BMAC;
  2489. return rc;
  2490. }
  2491. static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
  2492. {
  2493. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2494. NIG_REG_INGRESS_BMAC0_MEM;
  2495. u32 wb_data[2];
  2496. u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
  2497. /* Only if the bmac is out of reset */
  2498. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  2499. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
  2500. nig_bmac_enable) {
  2501. if (CHIP_IS_E2(bp)) {
  2502. /* Clear Rx Enable bit in BMAC_CONTROL register */
  2503. REG_RD_DMAE(bp, bmac_addr +
  2504. BIGMAC2_REGISTER_BMAC_CONTROL,
  2505. wb_data, 2);
  2506. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  2507. REG_WR_DMAE(bp, bmac_addr +
  2508. BIGMAC2_REGISTER_BMAC_CONTROL,
  2509. wb_data, 2);
  2510. } else {
  2511. /* Clear Rx Enable bit in BMAC_CONTROL register */
  2512. REG_RD_DMAE(bp, bmac_addr +
  2513. BIGMAC_REGISTER_BMAC_CONTROL,
  2514. wb_data, 2);
  2515. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  2516. REG_WR_DMAE(bp, bmac_addr +
  2517. BIGMAC_REGISTER_BMAC_CONTROL,
  2518. wb_data, 2);
  2519. }
  2520. msleep(1);
  2521. }
  2522. }
  2523. static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
  2524. u32 line_speed)
  2525. {
  2526. struct bnx2x *bp = params->bp;
  2527. u8 port = params->port;
  2528. u32 init_crd, crd;
  2529. u32 count = 1000;
  2530. /* disable port */
  2531. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
  2532. /* wait for init credit */
  2533. init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
  2534. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2535. DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
  2536. while ((init_crd != crd) && count) {
  2537. msleep(5);
  2538. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2539. count--;
  2540. }
  2541. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2542. if (init_crd != crd) {
  2543. DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
  2544. init_crd, crd);
  2545. return -EINVAL;
  2546. }
  2547. if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
  2548. line_speed == SPEED_10 ||
  2549. line_speed == SPEED_100 ||
  2550. line_speed == SPEED_1000 ||
  2551. line_speed == SPEED_2500) {
  2552. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
  2553. /* update threshold */
  2554. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
  2555. /* update init credit */
  2556. init_crd = 778; /* (800-18-4) */
  2557. } else {
  2558. u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
  2559. ETH_OVREHEAD)/16;
  2560. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  2561. /* update threshold */
  2562. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
  2563. /* update init credit */
  2564. switch (line_speed) {
  2565. case SPEED_10000:
  2566. init_crd = thresh + 553 - 22;
  2567. break;
  2568. default:
  2569. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  2570. line_speed);
  2571. return -EINVAL;
  2572. }
  2573. }
  2574. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
  2575. DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
  2576. line_speed, init_crd);
  2577. /* probe the credit changes */
  2578. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
  2579. msleep(5);
  2580. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
  2581. /* enable port */
  2582. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
  2583. return 0;
  2584. }
  2585. /**
  2586. * bnx2x_get_emac_base - retrive emac base address
  2587. *
  2588. * @bp: driver handle
  2589. * @mdc_mdio_access: access type
  2590. * @port: port id
  2591. *
  2592. * This function selects the MDC/MDIO access (through emac0 or
  2593. * emac1) depend on the mdc_mdio_access, port, port swapped. Each
  2594. * phy has a default access mode, which could also be overridden
  2595. * by nvram configuration. This parameter, whether this is the
  2596. * default phy configuration, or the nvram overrun
  2597. * configuration, is passed here as mdc_mdio_access and selects
  2598. * the emac_base for the CL45 read/writes operations
  2599. */
  2600. static u32 bnx2x_get_emac_base(struct bnx2x *bp,
  2601. u32 mdc_mdio_access, u8 port)
  2602. {
  2603. u32 emac_base = 0;
  2604. switch (mdc_mdio_access) {
  2605. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
  2606. break;
  2607. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
  2608. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2609. emac_base = GRCBASE_EMAC1;
  2610. else
  2611. emac_base = GRCBASE_EMAC0;
  2612. break;
  2613. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
  2614. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2615. emac_base = GRCBASE_EMAC0;
  2616. else
  2617. emac_base = GRCBASE_EMAC1;
  2618. break;
  2619. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
  2620. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  2621. break;
  2622. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
  2623. emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
  2624. break;
  2625. default:
  2626. break;
  2627. }
  2628. return emac_base;
  2629. }
  2630. /******************************************************************/
  2631. /* CL22 access functions */
  2632. /******************************************************************/
  2633. static int bnx2x_cl22_write(struct bnx2x *bp,
  2634. struct bnx2x_phy *phy,
  2635. u16 reg, u16 val)
  2636. {
  2637. u32 tmp, mode;
  2638. u8 i;
  2639. int rc = 0;
  2640. /* Switch to CL22 */
  2641. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2642. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2643. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2644. /* address */
  2645. tmp = ((phy->addr << 21) | (reg << 16) | val |
  2646. EMAC_MDIO_COMM_COMMAND_WRITE_22 |
  2647. EMAC_MDIO_COMM_START_BUSY);
  2648. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2649. for (i = 0; i < 50; i++) {
  2650. udelay(10);
  2651. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2652. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2653. udelay(5);
  2654. break;
  2655. }
  2656. }
  2657. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2658. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2659. rc = -EFAULT;
  2660. }
  2661. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2662. return rc;
  2663. }
  2664. static int bnx2x_cl22_read(struct bnx2x *bp,
  2665. struct bnx2x_phy *phy,
  2666. u16 reg, u16 *ret_val)
  2667. {
  2668. u32 val, mode;
  2669. u16 i;
  2670. int rc = 0;
  2671. /* Switch to CL22 */
  2672. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2673. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2674. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2675. /* address */
  2676. val = ((phy->addr << 21) | (reg << 16) |
  2677. EMAC_MDIO_COMM_COMMAND_READ_22 |
  2678. EMAC_MDIO_COMM_START_BUSY);
  2679. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2680. for (i = 0; i < 50; i++) {
  2681. udelay(10);
  2682. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2683. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2684. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2685. udelay(5);
  2686. break;
  2687. }
  2688. }
  2689. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2690. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2691. *ret_val = 0;
  2692. rc = -EFAULT;
  2693. }
  2694. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2695. return rc;
  2696. }
  2697. /******************************************************************/
  2698. /* CL45 access functions */
  2699. /******************************************************************/
  2700. static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
  2701. u8 devad, u16 reg, u16 *ret_val)
  2702. {
  2703. u32 val;
  2704. u16 i;
  2705. int rc = 0;
  2706. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2707. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2708. EMAC_MDIO_STATUS_10MB);
  2709. /* address */
  2710. val = ((phy->addr << 21) | (devad << 16) | reg |
  2711. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2712. EMAC_MDIO_COMM_START_BUSY);
  2713. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2714. for (i = 0; i < 50; i++) {
  2715. udelay(10);
  2716. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2717. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2718. udelay(5);
  2719. break;
  2720. }
  2721. }
  2722. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2723. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2724. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2725. *ret_val = 0;
  2726. rc = -EFAULT;
  2727. } else {
  2728. /* data */
  2729. val = ((phy->addr << 21) | (devad << 16) |
  2730. EMAC_MDIO_COMM_COMMAND_READ_45 |
  2731. EMAC_MDIO_COMM_START_BUSY);
  2732. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2733. for (i = 0; i < 50; i++) {
  2734. udelay(10);
  2735. val = REG_RD(bp, phy->mdio_ctrl +
  2736. EMAC_REG_EMAC_MDIO_COMM);
  2737. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2738. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2739. break;
  2740. }
  2741. }
  2742. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2743. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2744. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2745. *ret_val = 0;
  2746. rc = -EFAULT;
  2747. }
  2748. }
  2749. /* Work around for E3 A0 */
  2750. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2751. phy->flags ^= FLAGS_DUMMY_READ;
  2752. if (phy->flags & FLAGS_DUMMY_READ) {
  2753. u16 temp_val;
  2754. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2755. }
  2756. }
  2757. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2758. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2759. EMAC_MDIO_STATUS_10MB);
  2760. return rc;
  2761. }
  2762. static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2763. u8 devad, u16 reg, u16 val)
  2764. {
  2765. u32 tmp;
  2766. u8 i;
  2767. int rc = 0;
  2768. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2769. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2770. EMAC_MDIO_STATUS_10MB);
  2771. /* address */
  2772. tmp = ((phy->addr << 21) | (devad << 16) | reg |
  2773. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2774. EMAC_MDIO_COMM_START_BUSY);
  2775. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2776. for (i = 0; i < 50; i++) {
  2777. udelay(10);
  2778. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2779. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2780. udelay(5);
  2781. break;
  2782. }
  2783. }
  2784. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2785. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2786. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2787. rc = -EFAULT;
  2788. } else {
  2789. /* data */
  2790. tmp = ((phy->addr << 21) | (devad << 16) | val |
  2791. EMAC_MDIO_COMM_COMMAND_WRITE_45 |
  2792. EMAC_MDIO_COMM_START_BUSY);
  2793. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2794. for (i = 0; i < 50; i++) {
  2795. udelay(10);
  2796. tmp = REG_RD(bp, phy->mdio_ctrl +
  2797. EMAC_REG_EMAC_MDIO_COMM);
  2798. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2799. udelay(5);
  2800. break;
  2801. }
  2802. }
  2803. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2804. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2805. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2806. rc = -EFAULT;
  2807. }
  2808. }
  2809. /* Work around for E3 A0 */
  2810. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2811. phy->flags ^= FLAGS_DUMMY_READ;
  2812. if (phy->flags & FLAGS_DUMMY_READ) {
  2813. u16 temp_val;
  2814. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2815. }
  2816. }
  2817. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2818. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2819. EMAC_MDIO_STATUS_10MB);
  2820. return rc;
  2821. }
  2822. /******************************************************************/
  2823. /* BSC access functions from E3 */
  2824. /******************************************************************/
  2825. static void bnx2x_bsc_module_sel(struct link_params *params)
  2826. {
  2827. int idx;
  2828. u32 board_cfg, sfp_ctrl;
  2829. u32 i2c_pins[I2C_SWITCH_WIDTH], i2c_val[I2C_SWITCH_WIDTH];
  2830. struct bnx2x *bp = params->bp;
  2831. u8 port = params->port;
  2832. /* Read I2C output PINs */
  2833. board_cfg = REG_RD(bp, params->shmem_base +
  2834. offsetof(struct shmem_region,
  2835. dev_info.shared_hw_config.board));
  2836. i2c_pins[I2C_BSC0] = board_cfg & SHARED_HW_CFG_E3_I2C_MUX0_MASK;
  2837. i2c_pins[I2C_BSC1] = (board_cfg & SHARED_HW_CFG_E3_I2C_MUX1_MASK) >>
  2838. SHARED_HW_CFG_E3_I2C_MUX1_SHIFT;
  2839. /* Read I2C output value */
  2840. sfp_ctrl = REG_RD(bp, params->shmem_base +
  2841. offsetof(struct shmem_region,
  2842. dev_info.port_hw_config[port].e3_cmn_pin_cfg));
  2843. i2c_val[I2C_BSC0] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX0_MASK) > 0;
  2844. i2c_val[I2C_BSC1] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX1_MASK) > 0;
  2845. DP(NETIF_MSG_LINK, "Setting BSC switch\n");
  2846. for (idx = 0; idx < I2C_SWITCH_WIDTH; idx++)
  2847. bnx2x_set_cfg_pin(bp, i2c_pins[idx], i2c_val[idx]);
  2848. }
  2849. static int bnx2x_bsc_read(struct link_params *params,
  2850. struct bnx2x_phy *phy,
  2851. u8 sl_devid,
  2852. u16 sl_addr,
  2853. u8 lc_addr,
  2854. u8 xfer_cnt,
  2855. u32 *data_array)
  2856. {
  2857. u32 val, i;
  2858. int rc = 0;
  2859. struct bnx2x *bp = params->bp;
  2860. if ((sl_devid != 0xa0) && (sl_devid != 0xa2)) {
  2861. DP(NETIF_MSG_LINK, "invalid sl_devid 0x%x\n", sl_devid);
  2862. return -EINVAL;
  2863. }
  2864. if (xfer_cnt > 16) {
  2865. DP(NETIF_MSG_LINK, "invalid xfer_cnt %d. Max is 16 bytes\n",
  2866. xfer_cnt);
  2867. return -EINVAL;
  2868. }
  2869. bnx2x_bsc_module_sel(params);
  2870. xfer_cnt = 16 - lc_addr;
  2871. /* enable the engine */
  2872. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2873. val |= MCPR_IMC_COMMAND_ENABLE;
  2874. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2875. /* program slave device ID */
  2876. val = (sl_devid << 16) | sl_addr;
  2877. REG_WR(bp, MCP_REG_MCPR_IMC_SLAVE_CONTROL, val);
  2878. /* start xfer with 0 byte to update the address pointer ???*/
  2879. val = (MCPR_IMC_COMMAND_ENABLE) |
  2880. (MCPR_IMC_COMMAND_WRITE_OP <<
  2881. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2882. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) | (0);
  2883. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2884. /* poll for completion */
  2885. i = 0;
  2886. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2887. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2888. udelay(10);
  2889. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2890. if (i++ > 1000) {
  2891. DP(NETIF_MSG_LINK, "wr 0 byte timed out after %d try\n",
  2892. i);
  2893. rc = -EFAULT;
  2894. break;
  2895. }
  2896. }
  2897. if (rc == -EFAULT)
  2898. return rc;
  2899. /* start xfer with read op */
  2900. val = (MCPR_IMC_COMMAND_ENABLE) |
  2901. (MCPR_IMC_COMMAND_READ_OP <<
  2902. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2903. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) |
  2904. (xfer_cnt);
  2905. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2906. /* poll for completion */
  2907. i = 0;
  2908. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2909. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2910. udelay(10);
  2911. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2912. if (i++ > 1000) {
  2913. DP(NETIF_MSG_LINK, "rd op timed out after %d try\n", i);
  2914. rc = -EFAULT;
  2915. break;
  2916. }
  2917. }
  2918. if (rc == -EFAULT)
  2919. return rc;
  2920. for (i = (lc_addr >> 2); i < 4; i++) {
  2921. data_array[i] = REG_RD(bp, (MCP_REG_MCPR_IMC_DATAREG0 + i*4));
  2922. #ifdef __BIG_ENDIAN
  2923. data_array[i] = ((data_array[i] & 0x000000ff) << 24) |
  2924. ((data_array[i] & 0x0000ff00) << 8) |
  2925. ((data_array[i] & 0x00ff0000) >> 8) |
  2926. ((data_array[i] & 0xff000000) >> 24);
  2927. #endif
  2928. }
  2929. return rc;
  2930. }
  2931. static void bnx2x_cl45_read_or_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2932. u8 devad, u16 reg, u16 or_val)
  2933. {
  2934. u16 val;
  2935. bnx2x_cl45_read(bp, phy, devad, reg, &val);
  2936. bnx2x_cl45_write(bp, phy, devad, reg, val | or_val);
  2937. }
  2938. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  2939. u8 devad, u16 reg, u16 *ret_val)
  2940. {
  2941. u8 phy_index;
  2942. /*
  2943. * Probe for the phy according to the given phy_addr, and execute
  2944. * the read request on it
  2945. */
  2946. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2947. if (params->phy[phy_index].addr == phy_addr) {
  2948. return bnx2x_cl45_read(params->bp,
  2949. &params->phy[phy_index], devad,
  2950. reg, ret_val);
  2951. }
  2952. }
  2953. return -EINVAL;
  2954. }
  2955. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  2956. u8 devad, u16 reg, u16 val)
  2957. {
  2958. u8 phy_index;
  2959. /*
  2960. * Probe for the phy according to the given phy_addr, and execute
  2961. * the write request on it
  2962. */
  2963. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2964. if (params->phy[phy_index].addr == phy_addr) {
  2965. return bnx2x_cl45_write(params->bp,
  2966. &params->phy[phy_index], devad,
  2967. reg, val);
  2968. }
  2969. }
  2970. return -EINVAL;
  2971. }
  2972. static u8 bnx2x_get_warpcore_lane(struct bnx2x_phy *phy,
  2973. struct link_params *params)
  2974. {
  2975. u8 lane = 0;
  2976. struct bnx2x *bp = params->bp;
  2977. u32 path_swap, path_swap_ovr;
  2978. u8 path, port;
  2979. path = BP_PATH(bp);
  2980. port = params->port;
  2981. if (bnx2x_is_4_port_mode(bp)) {
  2982. u32 port_swap, port_swap_ovr;
  2983. /*figure out path swap value */
  2984. path_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP_OVWR);
  2985. if (path_swap_ovr & 0x1)
  2986. path_swap = (path_swap_ovr & 0x2);
  2987. else
  2988. path_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP);
  2989. if (path_swap)
  2990. path = path ^ 1;
  2991. /*figure out port swap value */
  2992. port_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP_OVWR);
  2993. if (port_swap_ovr & 0x1)
  2994. port_swap = (port_swap_ovr & 0x2);
  2995. else
  2996. port_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP);
  2997. if (port_swap)
  2998. port = port ^ 1;
  2999. lane = (port<<1) + path;
  3000. } else { /* two port mode - no port swap */
  3001. /*figure out path swap value */
  3002. path_swap_ovr =
  3003. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP_OVWR);
  3004. if (path_swap_ovr & 0x1) {
  3005. path_swap = (path_swap_ovr & 0x2);
  3006. } else {
  3007. path_swap =
  3008. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP);
  3009. }
  3010. if (path_swap)
  3011. path = path ^ 1;
  3012. lane = path << 1 ;
  3013. }
  3014. return lane;
  3015. }
  3016. static void bnx2x_set_aer_mmd(struct link_params *params,
  3017. struct bnx2x_phy *phy)
  3018. {
  3019. u32 ser_lane;
  3020. u16 offset, aer_val;
  3021. struct bnx2x *bp = params->bp;
  3022. ser_lane = ((params->lane_config &
  3023. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  3024. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  3025. offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
  3026. (phy->addr + ser_lane) : 0;
  3027. if (USES_WARPCORE(bp)) {
  3028. aer_val = bnx2x_get_warpcore_lane(phy, params);
  3029. /*
  3030. * In Dual-lane mode, two lanes are joined together,
  3031. * so in order to configure them, the AER broadcast method is
  3032. * used here.
  3033. * 0x200 is the broadcast address for lanes 0,1
  3034. * 0x201 is the broadcast address for lanes 2,3
  3035. */
  3036. if (phy->flags & FLAGS_WC_DUAL_MODE)
  3037. aer_val = (aer_val >> 1) | 0x200;
  3038. } else if (CHIP_IS_E2(bp))
  3039. aer_val = 0x3800 + offset - 1;
  3040. else
  3041. aer_val = 0x3800 + offset;
  3042. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3043. MDIO_AER_BLOCK_AER_REG, aer_val);
  3044. }
  3045. /******************************************************************/
  3046. /* Internal phy section */
  3047. /******************************************************************/
  3048. static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
  3049. {
  3050. u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  3051. /* Set Clause 22 */
  3052. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
  3053. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
  3054. udelay(500);
  3055. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
  3056. udelay(500);
  3057. /* Set Clause 45 */
  3058. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
  3059. }
  3060. static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
  3061. {
  3062. u32 val;
  3063. DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
  3064. val = SERDES_RESET_BITS << (port*16);
  3065. /* reset and unreset the SerDes/XGXS */
  3066. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  3067. udelay(500);
  3068. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  3069. bnx2x_set_serdes_access(bp, port);
  3070. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
  3071. DEFAULT_PHY_DEV_ADDR);
  3072. }
  3073. static void bnx2x_xgxs_deassert(struct link_params *params)
  3074. {
  3075. struct bnx2x *bp = params->bp;
  3076. u8 port;
  3077. u32 val;
  3078. DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
  3079. port = params->port;
  3080. val = XGXS_RESET_BITS << (port*16);
  3081. /* reset and unreset the SerDes/XGXS */
  3082. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  3083. udelay(500);
  3084. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  3085. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
  3086. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  3087. params->phy[INT_PHY].def_md_devad);
  3088. }
  3089. static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
  3090. struct link_params *params, u16 *ieee_fc)
  3091. {
  3092. struct bnx2x *bp = params->bp;
  3093. *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
  3094. /**
  3095. * resolve pause mode and advertisement Please refer to Table
  3096. * 28B-3 of the 802.3ab-1999 spec
  3097. */
  3098. switch (phy->req_flow_ctrl) {
  3099. case BNX2X_FLOW_CTRL_AUTO:
  3100. if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
  3101. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  3102. else
  3103. *ieee_fc |=
  3104. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  3105. break;
  3106. case BNX2X_FLOW_CTRL_TX:
  3107. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  3108. break;
  3109. case BNX2X_FLOW_CTRL_RX:
  3110. case BNX2X_FLOW_CTRL_BOTH:
  3111. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  3112. break;
  3113. case BNX2X_FLOW_CTRL_NONE:
  3114. default:
  3115. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
  3116. break;
  3117. }
  3118. DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
  3119. }
  3120. static void set_phy_vars(struct link_params *params,
  3121. struct link_vars *vars)
  3122. {
  3123. struct bnx2x *bp = params->bp;
  3124. u8 actual_phy_idx, phy_index, link_cfg_idx;
  3125. u8 phy_config_swapped = params->multi_phy_config &
  3126. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  3127. for (phy_index = INT_PHY; phy_index < params->num_phys;
  3128. phy_index++) {
  3129. link_cfg_idx = LINK_CONFIG_IDX(phy_index);
  3130. actual_phy_idx = phy_index;
  3131. if (phy_config_swapped) {
  3132. if (phy_index == EXT_PHY1)
  3133. actual_phy_idx = EXT_PHY2;
  3134. else if (phy_index == EXT_PHY2)
  3135. actual_phy_idx = EXT_PHY1;
  3136. }
  3137. params->phy[actual_phy_idx].req_flow_ctrl =
  3138. params->req_flow_ctrl[link_cfg_idx];
  3139. params->phy[actual_phy_idx].req_line_speed =
  3140. params->req_line_speed[link_cfg_idx];
  3141. params->phy[actual_phy_idx].speed_cap_mask =
  3142. params->speed_cap_mask[link_cfg_idx];
  3143. params->phy[actual_phy_idx].req_duplex =
  3144. params->req_duplex[link_cfg_idx];
  3145. if (params->req_line_speed[link_cfg_idx] ==
  3146. SPEED_AUTO_NEG)
  3147. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  3148. DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
  3149. " speed_cap_mask %x\n",
  3150. params->phy[actual_phy_idx].req_flow_ctrl,
  3151. params->phy[actual_phy_idx].req_line_speed,
  3152. params->phy[actual_phy_idx].speed_cap_mask);
  3153. }
  3154. }
  3155. static void bnx2x_ext_phy_set_pause(struct link_params *params,
  3156. struct bnx2x_phy *phy,
  3157. struct link_vars *vars)
  3158. {
  3159. u16 val;
  3160. struct bnx2x *bp = params->bp;
  3161. /* read modify write pause advertizing */
  3162. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
  3163. val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
  3164. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  3165. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  3166. if ((vars->ieee_fc &
  3167. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  3168. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  3169. val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  3170. }
  3171. if ((vars->ieee_fc &
  3172. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  3173. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  3174. val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  3175. }
  3176. DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
  3177. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
  3178. }
  3179. static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
  3180. { /* LD LP */
  3181. switch (pause_result) { /* ASYM P ASYM P */
  3182. case 0xb: /* 1 0 1 1 */
  3183. vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
  3184. break;
  3185. case 0xe: /* 1 1 1 0 */
  3186. vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
  3187. break;
  3188. case 0x5: /* 0 1 0 1 */
  3189. case 0x7: /* 0 1 1 1 */
  3190. case 0xd: /* 1 1 0 1 */
  3191. case 0xf: /* 1 1 1 1 */
  3192. vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  3193. break;
  3194. default:
  3195. break;
  3196. }
  3197. if (pause_result & (1<<0))
  3198. vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
  3199. if (pause_result & (1<<1))
  3200. vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
  3201. }
  3202. static void bnx2x_ext_phy_update_adv_fc(struct bnx2x_phy *phy,
  3203. struct link_params *params,
  3204. struct link_vars *vars)
  3205. {
  3206. u16 ld_pause; /* local */
  3207. u16 lp_pause; /* link partner */
  3208. u16 pause_result;
  3209. struct bnx2x *bp = params->bp;
  3210. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) {
  3211. bnx2x_cl22_read(bp, phy, 0x4, &ld_pause);
  3212. bnx2x_cl22_read(bp, phy, 0x5, &lp_pause);
  3213. } else if (CHIP_IS_E3(bp) &&
  3214. SINGLE_MEDIA_DIRECT(params)) {
  3215. u8 lane = bnx2x_get_warpcore_lane(phy, params);
  3216. u16 gp_status, gp_mask;
  3217. bnx2x_cl45_read(bp, phy,
  3218. MDIO_AN_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_4,
  3219. &gp_status);
  3220. gp_mask = (MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL |
  3221. MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP) <<
  3222. lane;
  3223. if ((gp_status & gp_mask) == gp_mask) {
  3224. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3225. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3226. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3227. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3228. } else {
  3229. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3230. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  3231. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  3232. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  3233. ld_pause = ((ld_pause &
  3234. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  3235. << 3);
  3236. lp_pause = ((lp_pause &
  3237. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  3238. << 3);
  3239. }
  3240. } else {
  3241. bnx2x_cl45_read(bp, phy,
  3242. MDIO_AN_DEVAD,
  3243. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3244. bnx2x_cl45_read(bp, phy,
  3245. MDIO_AN_DEVAD,
  3246. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3247. }
  3248. pause_result = (ld_pause &
  3249. MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
  3250. pause_result |= (lp_pause &
  3251. MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
  3252. DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n", pause_result);
  3253. bnx2x_pause_resolve(vars, pause_result);
  3254. }
  3255. static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
  3256. struct link_params *params,
  3257. struct link_vars *vars)
  3258. {
  3259. u8 ret = 0;
  3260. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  3261. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
  3262. /* Update the advertised flow-controled of LD/LP in AN */
  3263. if (phy->req_line_speed == SPEED_AUTO_NEG)
  3264. bnx2x_ext_phy_update_adv_fc(phy, params, vars);
  3265. /* But set the flow-control result as the requested one */
  3266. vars->flow_ctrl = phy->req_flow_ctrl;
  3267. } else if (phy->req_line_speed != SPEED_AUTO_NEG)
  3268. vars->flow_ctrl = params->req_fc_auto_adv;
  3269. else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  3270. ret = 1;
  3271. bnx2x_ext_phy_update_adv_fc(phy, params, vars);
  3272. }
  3273. return ret;
  3274. }
  3275. /******************************************************************/
  3276. /* Warpcore section */
  3277. /******************************************************************/
  3278. /* The init_internal_warpcore should mirror the xgxs,
  3279. * i.e. reset the lane (if needed), set aer for the
  3280. * init configuration, and set/clear SGMII flag. Internal
  3281. * phy init is done purely in phy_init stage.
  3282. */
  3283. static void bnx2x_warpcore_enable_AN_KR(struct bnx2x_phy *phy,
  3284. struct link_params *params,
  3285. struct link_vars *vars) {
  3286. u16 val16 = 0, lane, bam37 = 0;
  3287. struct bnx2x *bp = params->bp;
  3288. DP(NETIF_MSG_LINK, "Enable Auto Negotiation for KR\n");
  3289. /* Disable Autoneg: re-enable it after adv is done. */
  3290. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3291. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0);
  3292. /* Check adding advertisement for 1G KX */
  3293. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3294. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  3295. (vars->line_speed == SPEED_1000)) {
  3296. u16 sd_digital;
  3297. val16 |= (1<<5);
  3298. /* Enable CL37 1G Parallel Detect */
  3299. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3300. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &sd_digital);
  3301. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3302. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3303. (sd_digital | 0x1));
  3304. DP(NETIF_MSG_LINK, "Advertize 1G\n");
  3305. }
  3306. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3307. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  3308. (vars->line_speed == SPEED_10000)) {
  3309. /* Check adding advertisement for 10G KR */
  3310. val16 |= (1<<7);
  3311. /* Enable 10G Parallel Detect */
  3312. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3313. MDIO_WC_REG_PAR_DET_10G_CTRL, 1);
  3314. DP(NETIF_MSG_LINK, "Advertize 10G\n");
  3315. }
  3316. /* Set Transmit PMD settings */
  3317. lane = bnx2x_get_warpcore_lane(phy, params);
  3318. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3319. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3320. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3321. (0x06 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3322. (0x09 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
  3323. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3324. MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL,
  3325. 0x03f0);
  3326. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3327. MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL,
  3328. 0x03f0);
  3329. /* Advertised speeds */
  3330. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3331. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, val16);
  3332. /* Advertised and set FEC (Forward Error Correction) */
  3333. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3334. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2,
  3335. (MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY |
  3336. MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ));
  3337. /* Enable CL37 BAM */
  3338. if (REG_RD(bp, params->shmem_base +
  3339. offsetof(struct shmem_region, dev_info.
  3340. port_hw_config[params->port].default_cfg)) &
  3341. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  3342. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3343. MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL, &bam37);
  3344. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3345. MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL, bam37 | 1);
  3346. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  3347. }
  3348. /* Advertise pause */
  3349. bnx2x_ext_phy_set_pause(params, phy, vars);
  3350. /*
  3351. * Set KR Autoneg Work-Around flag for Warpcore version older than D108
  3352. */
  3353. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3354. MDIO_WC_REG_UC_INFO_B1_VERSION, &val16);
  3355. if (val16 < 0xd108) {
  3356. DP(NETIF_MSG_LINK, "Enable AN KR work-around\n");
  3357. vars->rx_tx_asic_rst = MAX_KR_LINK_RETRY;
  3358. }
  3359. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3360. MDIO_WC_REG_DIGITAL5_MISC7, &val16);
  3361. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3362. MDIO_WC_REG_DIGITAL5_MISC7, val16 | 0x100);
  3363. /* Over 1G - AN local device user page 1 */
  3364. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3365. MDIO_WC_REG_DIGITAL3_UP1, 0x1f);
  3366. /* Enable Autoneg */
  3367. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3368. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
  3369. }
  3370. static void bnx2x_warpcore_set_10G_KR(struct bnx2x_phy *phy,
  3371. struct link_params *params,
  3372. struct link_vars *vars)
  3373. {
  3374. struct bnx2x *bp = params->bp;
  3375. u16 val;
  3376. /* Disable Autoneg */
  3377. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3378. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7);
  3379. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3380. MDIO_WC_REG_PAR_DET_10G_CTRL, 0);
  3381. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3382. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, 0x3f00);
  3383. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3384. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, 0);
  3385. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3386. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
  3387. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3388. MDIO_WC_REG_DIGITAL3_UP1, 0x1);
  3389. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3390. MDIO_WC_REG_DIGITAL5_MISC7, 0xa);
  3391. /* Disable CL36 PCS Tx */
  3392. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3393. MDIO_WC_REG_XGXSBLK1_LANECTRL0, 0x0);
  3394. /* Double Wide Single Data Rate @ pll rate */
  3395. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3396. MDIO_WC_REG_XGXSBLK1_LANECTRL1, 0xFFFF);
  3397. /* Leave cl72 training enable, needed for KR */
  3398. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3399. MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150,
  3400. 0x2);
  3401. /* Leave CL72 enabled */
  3402. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3403. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
  3404. &val);
  3405. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3406. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
  3407. val | 0x3800);
  3408. /* Set speed via PMA/PMD register */
  3409. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3410. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
  3411. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3412. MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0xB);
  3413. /*Enable encoded forced speed */
  3414. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3415. MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x30);
  3416. /* Turn TX scramble payload only the 64/66 scrambler */
  3417. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3418. MDIO_WC_REG_TX66_CONTROL, 0x9);
  3419. /* Turn RX scramble payload only the 64/66 scrambler */
  3420. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3421. MDIO_WC_REG_RX66_CONTROL, 0xF9);
  3422. /* set and clear loopback to cause a reset to 64/66 decoder */
  3423. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3424. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x4000);
  3425. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3426. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
  3427. }
  3428. static void bnx2x_warpcore_set_10G_XFI(struct bnx2x_phy *phy,
  3429. struct link_params *params,
  3430. u8 is_xfi)
  3431. {
  3432. struct bnx2x *bp = params->bp;
  3433. u16 misc1_val, tap_val, tx_driver_val, lane, val;
  3434. /* Hold rxSeqStart */
  3435. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3436. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
  3437. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3438. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val | 0x8000));
  3439. /* Hold tx_fifo_reset */
  3440. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3441. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
  3442. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3443. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, (val | 0x1));
  3444. /* Disable CL73 AN */
  3445. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
  3446. /* Disable 100FX Enable and Auto-Detect */
  3447. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3448. MDIO_WC_REG_FX100_CTRL1, &val);
  3449. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3450. MDIO_WC_REG_FX100_CTRL1, (val & 0xFFFA));
  3451. /* Disable 100FX Idle detect */
  3452. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3453. MDIO_WC_REG_FX100_CTRL3, &val);
  3454. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3455. MDIO_WC_REG_FX100_CTRL3, (val | 0x0080));
  3456. /* Set Block address to Remote PHY & Clear forced_speed[5] */
  3457. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3458. MDIO_WC_REG_DIGITAL4_MISC3, &val);
  3459. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3460. MDIO_WC_REG_DIGITAL4_MISC3, (val & 0xFF7F));
  3461. /* Turn off auto-detect & fiber mode */
  3462. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3463. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
  3464. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3465. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3466. (val & 0xFFEE));
  3467. /* Set filter_force_link, disable_false_link and parallel_detect */
  3468. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3469. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &val);
  3470. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3471. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3472. ((val | 0x0006) & 0xFFFE));
  3473. /* Set XFI / SFI */
  3474. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3475. MDIO_WC_REG_SERDESDIGITAL_MISC1, &misc1_val);
  3476. misc1_val &= ~(0x1f);
  3477. if (is_xfi) {
  3478. misc1_val |= 0x5;
  3479. tap_val = ((0x08 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3480. (0x37 << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3481. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
  3482. tx_driver_val =
  3483. ((0x00 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3484. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3485. (0x03 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
  3486. } else {
  3487. misc1_val |= 0x9;
  3488. tap_val = ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3489. (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3490. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
  3491. tx_driver_val =
  3492. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3493. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3494. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
  3495. }
  3496. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3497. MDIO_WC_REG_SERDESDIGITAL_MISC1, misc1_val);
  3498. /* Set Transmit PMD settings */
  3499. lane = bnx2x_get_warpcore_lane(phy, params);
  3500. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3501. MDIO_WC_REG_TX_FIR_TAP,
  3502. tap_val | MDIO_WC_REG_TX_FIR_TAP_ENABLE);
  3503. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3504. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3505. tx_driver_val);
  3506. /* Enable fiber mode, enable and invert sig_det */
  3507. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3508. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
  3509. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3510. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, val | 0xd);
  3511. /* Set Block address to Remote PHY & Set forced_speed[5], 40bit mode */
  3512. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3513. MDIO_WC_REG_DIGITAL4_MISC3, &val);
  3514. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3515. MDIO_WC_REG_DIGITAL4_MISC3, val | 0x8080);
  3516. /* 10G XFI Full Duplex */
  3517. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3518. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x100);
  3519. /* Release tx_fifo_reset */
  3520. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3521. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
  3522. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3523. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, val & 0xFFFE);
  3524. /* Release rxSeqStart */
  3525. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3526. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
  3527. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3528. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val & 0x7FFF));
  3529. }
  3530. static void bnx2x_warpcore_set_20G_KR2(struct bnx2x *bp,
  3531. struct bnx2x_phy *phy)
  3532. {
  3533. DP(NETIF_MSG_LINK, "KR2 still not supported !!!\n");
  3534. }
  3535. static void bnx2x_warpcore_set_20G_DXGXS(struct bnx2x *bp,
  3536. struct bnx2x_phy *phy,
  3537. u16 lane)
  3538. {
  3539. /* Rx0 anaRxControl1G */
  3540. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3541. MDIO_WC_REG_RX0_ANARXCONTROL1G, 0x90);
  3542. /* Rx2 anaRxControl1G */
  3543. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3544. MDIO_WC_REG_RX2_ANARXCONTROL1G, 0x90);
  3545. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3546. MDIO_WC_REG_RX66_SCW0, 0xE070);
  3547. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3548. MDIO_WC_REG_RX66_SCW1, 0xC0D0);
  3549. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3550. MDIO_WC_REG_RX66_SCW2, 0xA0B0);
  3551. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3552. MDIO_WC_REG_RX66_SCW3, 0x8090);
  3553. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3554. MDIO_WC_REG_RX66_SCW0_MASK, 0xF0F0);
  3555. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3556. MDIO_WC_REG_RX66_SCW1_MASK, 0xF0F0);
  3557. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3558. MDIO_WC_REG_RX66_SCW2_MASK, 0xF0F0);
  3559. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3560. MDIO_WC_REG_RX66_SCW3_MASK, 0xF0F0);
  3561. /* Serdes Digital Misc1 */
  3562. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3563. MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6008);
  3564. /* Serdes Digital4 Misc3 */
  3565. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3566. MDIO_WC_REG_DIGITAL4_MISC3, 0x8088);
  3567. /* Set Transmit PMD settings */
  3568. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3569. MDIO_WC_REG_TX_FIR_TAP,
  3570. ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3571. (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3572. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET) |
  3573. MDIO_WC_REG_TX_FIR_TAP_ENABLE));
  3574. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3575. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3576. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3577. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3578. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
  3579. }
  3580. static void bnx2x_warpcore_set_sgmii_speed(struct bnx2x_phy *phy,
  3581. struct link_params *params,
  3582. u8 fiber_mode,
  3583. u8 always_autoneg)
  3584. {
  3585. struct bnx2x *bp = params->bp;
  3586. u16 val16, digctrl_kx1, digctrl_kx2;
  3587. /* Clear XFI clock comp in non-10G single lane mode. */
  3588. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3589. MDIO_WC_REG_RX66_CONTROL, &val16);
  3590. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3591. MDIO_WC_REG_RX66_CONTROL, val16 & ~(3<<13));
  3592. if (always_autoneg || phy->req_line_speed == SPEED_AUTO_NEG) {
  3593. /* SGMII Autoneg */
  3594. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3595. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3596. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3597. MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
  3598. val16 | 0x1000);
  3599. DP(NETIF_MSG_LINK, "set SGMII AUTONEG\n");
  3600. } else {
  3601. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3602. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3603. val16 &= 0xcebf;
  3604. switch (phy->req_line_speed) {
  3605. case SPEED_10:
  3606. break;
  3607. case SPEED_100:
  3608. val16 |= 0x2000;
  3609. break;
  3610. case SPEED_1000:
  3611. val16 |= 0x0040;
  3612. break;
  3613. default:
  3614. DP(NETIF_MSG_LINK,
  3615. "Speed not supported: 0x%x\n", phy->req_line_speed);
  3616. return;
  3617. }
  3618. if (phy->req_duplex == DUPLEX_FULL)
  3619. val16 |= 0x0100;
  3620. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3621. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16);
  3622. DP(NETIF_MSG_LINK, "set SGMII force speed %d\n",
  3623. phy->req_line_speed);
  3624. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3625. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3626. DP(NETIF_MSG_LINK, " (readback) %x\n", val16);
  3627. }
  3628. /* SGMII Slave mode and disable signal detect */
  3629. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3630. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &digctrl_kx1);
  3631. if (fiber_mode)
  3632. digctrl_kx1 = 1;
  3633. else
  3634. digctrl_kx1 &= 0xff4a;
  3635. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3636. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3637. digctrl_kx1);
  3638. /* Turn off parallel detect */
  3639. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3640. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &digctrl_kx2);
  3641. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3642. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3643. (digctrl_kx2 & ~(1<<2)));
  3644. /* Re-enable parallel detect */
  3645. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3646. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3647. (digctrl_kx2 | (1<<2)));
  3648. /* Enable autodet */
  3649. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3650. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3651. (digctrl_kx1 | 0x10));
  3652. }
  3653. static void bnx2x_warpcore_reset_lane(struct bnx2x *bp,
  3654. struct bnx2x_phy *phy,
  3655. u8 reset)
  3656. {
  3657. u16 val;
  3658. /* Take lane out of reset after configuration is finished */
  3659. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3660. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3661. if (reset)
  3662. val |= 0xC000;
  3663. else
  3664. val &= 0x3FFF;
  3665. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3666. MDIO_WC_REG_DIGITAL5_MISC6, val);
  3667. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3668. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3669. }
  3670. /* Clear SFI/XFI link settings registers */
  3671. static void bnx2x_warpcore_clear_regs(struct bnx2x_phy *phy,
  3672. struct link_params *params,
  3673. u16 lane)
  3674. {
  3675. struct bnx2x *bp = params->bp;
  3676. u16 val16;
  3677. /* Set XFI clock comp as default. */
  3678. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3679. MDIO_WC_REG_RX66_CONTROL, &val16);
  3680. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3681. MDIO_WC_REG_RX66_CONTROL, val16 | (3<<13));
  3682. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3683. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
  3684. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3685. MDIO_WC_REG_FX100_CTRL1, 0x014a);
  3686. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3687. MDIO_WC_REG_FX100_CTRL3, 0x0800);
  3688. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3689. MDIO_WC_REG_DIGITAL4_MISC3, 0x8008);
  3690. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3691. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, 0x0195);
  3692. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3693. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x0007);
  3694. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3695. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, 0x0002);
  3696. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3697. MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6000);
  3698. lane = bnx2x_get_warpcore_lane(phy, params);
  3699. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3700. MDIO_WC_REG_TX_FIR_TAP, 0x0000);
  3701. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3702. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane, 0x0990);
  3703. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3704. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
  3705. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3706. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0x0140);
  3707. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3708. }
  3709. static int bnx2x_get_mod_abs_int_cfg(struct bnx2x *bp,
  3710. u32 chip_id,
  3711. u32 shmem_base, u8 port,
  3712. u8 *gpio_num, u8 *gpio_port)
  3713. {
  3714. u32 cfg_pin;
  3715. *gpio_num = 0;
  3716. *gpio_port = 0;
  3717. if (CHIP_IS_E3(bp)) {
  3718. cfg_pin = (REG_RD(bp, shmem_base +
  3719. offsetof(struct shmem_region,
  3720. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3721. PORT_HW_CFG_E3_MOD_ABS_MASK) >>
  3722. PORT_HW_CFG_E3_MOD_ABS_SHIFT;
  3723. /*
  3724. * Should not happen. This function called upon interrupt
  3725. * triggered by GPIO ( since EPIO can only generate interrupts
  3726. * to MCP).
  3727. * So if this function was called and none of the GPIOs was set,
  3728. * it means the shit hit the fan.
  3729. */
  3730. if ((cfg_pin < PIN_CFG_GPIO0_P0) ||
  3731. (cfg_pin > PIN_CFG_GPIO3_P1)) {
  3732. DP(NETIF_MSG_LINK,
  3733. "ERROR: Invalid cfg pin %x for module detect indication\n",
  3734. cfg_pin);
  3735. return -EINVAL;
  3736. }
  3737. *gpio_num = (cfg_pin - PIN_CFG_GPIO0_P0) & 0x3;
  3738. *gpio_port = (cfg_pin - PIN_CFG_GPIO0_P0) >> 2;
  3739. } else {
  3740. *gpio_num = MISC_REGISTERS_GPIO_3;
  3741. *gpio_port = port;
  3742. }
  3743. DP(NETIF_MSG_LINK, "MOD_ABS int GPIO%d_P%d\n", *gpio_num, *gpio_port);
  3744. return 0;
  3745. }
  3746. static int bnx2x_is_sfp_module_plugged(struct bnx2x_phy *phy,
  3747. struct link_params *params)
  3748. {
  3749. struct bnx2x *bp = params->bp;
  3750. u8 gpio_num, gpio_port;
  3751. u32 gpio_val;
  3752. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id,
  3753. params->shmem_base, params->port,
  3754. &gpio_num, &gpio_port) != 0)
  3755. return 0;
  3756. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  3757. /* Call the handling function in case module is detected */
  3758. if (gpio_val == 0)
  3759. return 1;
  3760. else
  3761. return 0;
  3762. }
  3763. static int bnx2x_warpcore_get_sigdet(struct bnx2x_phy *phy,
  3764. struct link_params *params)
  3765. {
  3766. u16 gp2_status_reg0, lane;
  3767. struct bnx2x *bp = params->bp;
  3768. lane = bnx2x_get_warpcore_lane(phy, params);
  3769. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_0,
  3770. &gp2_status_reg0);
  3771. return (gp2_status_reg0 >> (8+lane)) & 0x1;
  3772. }
  3773. static void bnx2x_warpcore_config_runtime(struct bnx2x_phy *phy,
  3774. struct link_params *params,
  3775. struct link_vars *vars)
  3776. {
  3777. struct bnx2x *bp = params->bp;
  3778. u32 serdes_net_if;
  3779. u16 gp_status1 = 0, lnkup = 0, lnkup_kr = 0;
  3780. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3781. vars->turn_to_run_wc_rt = vars->turn_to_run_wc_rt ? 0 : 1;
  3782. if (!vars->turn_to_run_wc_rt)
  3783. return;
  3784. /* return if there is no link partner */
  3785. if (!(bnx2x_warpcore_get_sigdet(phy, params))) {
  3786. DP(NETIF_MSG_LINK, "bnx2x_warpcore_get_sigdet false\n");
  3787. return;
  3788. }
  3789. if (vars->rx_tx_asic_rst) {
  3790. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3791. offsetof(struct shmem_region, dev_info.
  3792. port_hw_config[params->port].default_cfg)) &
  3793. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3794. switch (serdes_net_if) {
  3795. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3796. /* Do we get link yet? */
  3797. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, 0x81d1,
  3798. &gp_status1);
  3799. lnkup = (gp_status1 >> (8+lane)) & 0x1;/* 1G */
  3800. /*10G KR*/
  3801. lnkup_kr = (gp_status1 >> (12+lane)) & 0x1;
  3802. DP(NETIF_MSG_LINK,
  3803. "gp_status1 0x%x\n", gp_status1);
  3804. if (lnkup_kr || lnkup) {
  3805. vars->rx_tx_asic_rst = 0;
  3806. DP(NETIF_MSG_LINK,
  3807. "link up, rx_tx_asic_rst 0x%x\n",
  3808. vars->rx_tx_asic_rst);
  3809. } else {
  3810. /*reset the lane to see if link comes up.*/
  3811. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3812. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3813. /* restart Autoneg */
  3814. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3815. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
  3816. vars->rx_tx_asic_rst--;
  3817. DP(NETIF_MSG_LINK, "0x%x retry left\n",
  3818. vars->rx_tx_asic_rst);
  3819. }
  3820. break;
  3821. default:
  3822. break;
  3823. }
  3824. } /*params->rx_tx_asic_rst*/
  3825. }
  3826. static void bnx2x_warpcore_config_init(struct bnx2x_phy *phy,
  3827. struct link_params *params,
  3828. struct link_vars *vars)
  3829. {
  3830. struct bnx2x *bp = params->bp;
  3831. u32 serdes_net_if;
  3832. u8 fiber_mode;
  3833. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3834. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3835. offsetof(struct shmem_region, dev_info.
  3836. port_hw_config[params->port].default_cfg)) &
  3837. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3838. DP(NETIF_MSG_LINK, "Begin Warpcore init, link_speed %d, "
  3839. "serdes_net_if = 0x%x\n",
  3840. vars->line_speed, serdes_net_if);
  3841. bnx2x_set_aer_mmd(params, phy);
  3842. vars->phy_flags |= PHY_XGXS_FLAG;
  3843. if ((serdes_net_if == PORT_HW_CFG_NET_SERDES_IF_SGMII) ||
  3844. (phy->req_line_speed &&
  3845. ((phy->req_line_speed == SPEED_100) ||
  3846. (phy->req_line_speed == SPEED_10)))) {
  3847. vars->phy_flags |= PHY_SGMII_FLAG;
  3848. DP(NETIF_MSG_LINK, "Setting SGMII mode\n");
  3849. bnx2x_warpcore_clear_regs(phy, params, lane);
  3850. bnx2x_warpcore_set_sgmii_speed(phy, params, 0, 1);
  3851. } else {
  3852. switch (serdes_net_if) {
  3853. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3854. /* Enable KR Auto Neg */
  3855. if (params->loopback_mode == LOOPBACK_NONE)
  3856. bnx2x_warpcore_enable_AN_KR(phy, params, vars);
  3857. else {
  3858. DP(NETIF_MSG_LINK, "Setting KR 10G-Force\n");
  3859. bnx2x_warpcore_set_10G_KR(phy, params, vars);
  3860. }
  3861. break;
  3862. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  3863. bnx2x_warpcore_clear_regs(phy, params, lane);
  3864. if (vars->line_speed == SPEED_10000) {
  3865. DP(NETIF_MSG_LINK, "Setting 10G XFI\n");
  3866. bnx2x_warpcore_set_10G_XFI(phy, params, 1);
  3867. } else {
  3868. if (SINGLE_MEDIA_DIRECT(params)) {
  3869. DP(NETIF_MSG_LINK, "1G Fiber\n");
  3870. fiber_mode = 1;
  3871. } else {
  3872. DP(NETIF_MSG_LINK, "10/100/1G SGMII\n");
  3873. fiber_mode = 0;
  3874. }
  3875. bnx2x_warpcore_set_sgmii_speed(phy,
  3876. params,
  3877. fiber_mode,
  3878. 0);
  3879. }
  3880. break;
  3881. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  3882. bnx2x_warpcore_clear_regs(phy, params, lane);
  3883. if (vars->line_speed == SPEED_10000) {
  3884. DP(NETIF_MSG_LINK, "Setting 10G SFI\n");
  3885. bnx2x_warpcore_set_10G_XFI(phy, params, 0);
  3886. } else if (vars->line_speed == SPEED_1000) {
  3887. DP(NETIF_MSG_LINK, "Setting 1G Fiber\n");
  3888. bnx2x_warpcore_set_sgmii_speed(
  3889. phy, params, 1, 0);
  3890. }
  3891. /* Issue Module detection */
  3892. if (bnx2x_is_sfp_module_plugged(phy, params))
  3893. bnx2x_sfp_module_detection(phy, params);
  3894. break;
  3895. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  3896. if (vars->line_speed != SPEED_20000) {
  3897. DP(NETIF_MSG_LINK, "Speed not supported yet\n");
  3898. return;
  3899. }
  3900. DP(NETIF_MSG_LINK, "Setting 20G DXGXS\n");
  3901. bnx2x_warpcore_set_20G_DXGXS(bp, phy, lane);
  3902. /* Issue Module detection */
  3903. bnx2x_sfp_module_detection(phy, params);
  3904. break;
  3905. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  3906. if (vars->line_speed != SPEED_20000) {
  3907. DP(NETIF_MSG_LINK, "Speed not supported yet\n");
  3908. return;
  3909. }
  3910. DP(NETIF_MSG_LINK, "Setting 20G KR2\n");
  3911. bnx2x_warpcore_set_20G_KR2(bp, phy);
  3912. break;
  3913. default:
  3914. DP(NETIF_MSG_LINK,
  3915. "Unsupported Serdes Net Interface 0x%x\n",
  3916. serdes_net_if);
  3917. return;
  3918. }
  3919. }
  3920. /* Take lane out of reset after configuration is finished */
  3921. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3922. DP(NETIF_MSG_LINK, "Exit config init\n");
  3923. }
  3924. static void bnx2x_sfp_e3_set_transmitter(struct link_params *params,
  3925. struct bnx2x_phy *phy,
  3926. u8 tx_en)
  3927. {
  3928. struct bnx2x *bp = params->bp;
  3929. u32 cfg_pin;
  3930. u8 port = params->port;
  3931. cfg_pin = REG_RD(bp, params->shmem_base +
  3932. offsetof(struct shmem_region,
  3933. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3934. PORT_HW_CFG_TX_LASER_MASK;
  3935. /* Set the !tx_en since this pin is DISABLE_TX_LASER */
  3936. DP(NETIF_MSG_LINK, "Setting WC TX to %d\n", tx_en);
  3937. /* For 20G, the expected pin to be used is 3 pins after the current */
  3938. bnx2x_set_cfg_pin(bp, cfg_pin, tx_en ^ 1);
  3939. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
  3940. bnx2x_set_cfg_pin(bp, cfg_pin + 3, tx_en ^ 1);
  3941. }
  3942. static void bnx2x_warpcore_link_reset(struct bnx2x_phy *phy,
  3943. struct link_params *params)
  3944. {
  3945. struct bnx2x *bp = params->bp;
  3946. u16 val16;
  3947. bnx2x_sfp_e3_set_transmitter(params, phy, 0);
  3948. bnx2x_set_mdio_clk(bp, params->chip_id, params->port);
  3949. bnx2x_set_aer_mmd(params, phy);
  3950. /* Global register */
  3951. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3952. /* Clear loopback settings (if any) */
  3953. /* 10G & 20G */
  3954. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3955. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3956. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3957. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 &
  3958. 0xBFFF);
  3959. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3960. MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
  3961. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3962. MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 & 0xfffe);
  3963. /* Update those 1-copy registers */
  3964. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3965. MDIO_AER_BLOCK_AER_REG, 0);
  3966. /* Enable 1G MDIO (1-copy) */
  3967. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3968. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3969. &val16);
  3970. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3971. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3972. val16 & ~0x10);
  3973. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3974. MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
  3975. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3976. MDIO_WC_REG_XGXSBLK1_LANECTRL2,
  3977. val16 & 0xff00);
  3978. }
  3979. static void bnx2x_set_warpcore_loopback(struct bnx2x_phy *phy,
  3980. struct link_params *params)
  3981. {
  3982. struct bnx2x *bp = params->bp;
  3983. u16 val16;
  3984. u32 lane;
  3985. DP(NETIF_MSG_LINK, "Setting Warpcore loopback type %x, speed %d\n",
  3986. params->loopback_mode, phy->req_line_speed);
  3987. if (phy->req_line_speed < SPEED_10000) {
  3988. /* 10/100/1000 */
  3989. /* Update those 1-copy registers */
  3990. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3991. MDIO_AER_BLOCK_AER_REG, 0);
  3992. /* Enable 1G MDIO (1-copy) */
  3993. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3994. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3995. &val16);
  3996. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3997. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3998. val16 | 0x10);
  3999. /* Set 1G loopback based on lane (1-copy) */
  4000. lane = bnx2x_get_warpcore_lane(phy, params);
  4001. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4002. MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
  4003. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  4004. MDIO_WC_REG_XGXSBLK1_LANECTRL2,
  4005. val16 | (1<<lane));
  4006. /* Switch back to 4-copy registers */
  4007. bnx2x_set_aer_mmd(params, phy);
  4008. } else {
  4009. /* 10G & 20G */
  4010. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4011. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  4012. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  4013. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 |
  4014. 0x4000);
  4015. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4016. MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
  4017. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  4018. MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 | 0x1);
  4019. }
  4020. }
  4021. void bnx2x_sync_link(struct link_params *params,
  4022. struct link_vars *vars)
  4023. {
  4024. struct bnx2x *bp = params->bp;
  4025. u8 link_10g_plus;
  4026. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  4027. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  4028. vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
  4029. if (vars->link_up) {
  4030. DP(NETIF_MSG_LINK, "phy link up\n");
  4031. vars->phy_link_up = 1;
  4032. vars->duplex = DUPLEX_FULL;
  4033. switch (vars->link_status &
  4034. LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
  4035. case LINK_10THD:
  4036. vars->duplex = DUPLEX_HALF;
  4037. /* fall thru */
  4038. case LINK_10TFD:
  4039. vars->line_speed = SPEED_10;
  4040. break;
  4041. case LINK_100TXHD:
  4042. vars->duplex = DUPLEX_HALF;
  4043. /* fall thru */
  4044. case LINK_100T4:
  4045. case LINK_100TXFD:
  4046. vars->line_speed = SPEED_100;
  4047. break;
  4048. case LINK_1000THD:
  4049. vars->duplex = DUPLEX_HALF;
  4050. /* fall thru */
  4051. case LINK_1000TFD:
  4052. vars->line_speed = SPEED_1000;
  4053. break;
  4054. case LINK_2500THD:
  4055. vars->duplex = DUPLEX_HALF;
  4056. /* fall thru */
  4057. case LINK_2500TFD:
  4058. vars->line_speed = SPEED_2500;
  4059. break;
  4060. case LINK_10GTFD:
  4061. vars->line_speed = SPEED_10000;
  4062. break;
  4063. case LINK_20GTFD:
  4064. vars->line_speed = SPEED_20000;
  4065. break;
  4066. default:
  4067. break;
  4068. }
  4069. vars->flow_ctrl = 0;
  4070. if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
  4071. vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
  4072. if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
  4073. vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
  4074. if (!vars->flow_ctrl)
  4075. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4076. if (vars->line_speed &&
  4077. ((vars->line_speed == SPEED_10) ||
  4078. (vars->line_speed == SPEED_100))) {
  4079. vars->phy_flags |= PHY_SGMII_FLAG;
  4080. } else {
  4081. vars->phy_flags &= ~PHY_SGMII_FLAG;
  4082. }
  4083. if (vars->line_speed &&
  4084. USES_WARPCORE(bp) &&
  4085. (vars->line_speed == SPEED_1000))
  4086. vars->phy_flags |= PHY_SGMII_FLAG;
  4087. /* anything 10 and over uses the bmac */
  4088. link_10g_plus = (vars->line_speed >= SPEED_10000);
  4089. if (link_10g_plus) {
  4090. if (USES_WARPCORE(bp))
  4091. vars->mac_type = MAC_TYPE_XMAC;
  4092. else
  4093. vars->mac_type = MAC_TYPE_BMAC;
  4094. } else {
  4095. if (USES_WARPCORE(bp))
  4096. vars->mac_type = MAC_TYPE_UMAC;
  4097. else
  4098. vars->mac_type = MAC_TYPE_EMAC;
  4099. }
  4100. } else { /* link down */
  4101. DP(NETIF_MSG_LINK, "phy link down\n");
  4102. vars->phy_link_up = 0;
  4103. vars->line_speed = 0;
  4104. vars->duplex = DUPLEX_FULL;
  4105. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4106. /* indicate no mac active */
  4107. vars->mac_type = MAC_TYPE_NONE;
  4108. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  4109. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  4110. }
  4111. }
  4112. void bnx2x_link_status_update(struct link_params *params,
  4113. struct link_vars *vars)
  4114. {
  4115. struct bnx2x *bp = params->bp;
  4116. u8 port = params->port;
  4117. u32 sync_offset, media_types;
  4118. /* Update PHY configuration */
  4119. set_phy_vars(params, vars);
  4120. vars->link_status = REG_RD(bp, params->shmem_base +
  4121. offsetof(struct shmem_region,
  4122. port_mb[port].link_status));
  4123. vars->phy_flags = PHY_XGXS_FLAG;
  4124. bnx2x_sync_link(params, vars);
  4125. /* Sync media type */
  4126. sync_offset = params->shmem_base +
  4127. offsetof(struct shmem_region,
  4128. dev_info.port_hw_config[port].media_type);
  4129. media_types = REG_RD(bp, sync_offset);
  4130. params->phy[INT_PHY].media_type =
  4131. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
  4132. PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
  4133. params->phy[EXT_PHY1].media_type =
  4134. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
  4135. PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
  4136. params->phy[EXT_PHY2].media_type =
  4137. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
  4138. PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
  4139. DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
  4140. /* Sync AEU offset */
  4141. sync_offset = params->shmem_base +
  4142. offsetof(struct shmem_region,
  4143. dev_info.port_hw_config[port].aeu_int_mask);
  4144. vars->aeu_int_mask = REG_RD(bp, sync_offset);
  4145. /* Sync PFC status */
  4146. if (vars->link_status & LINK_STATUS_PFC_ENABLED)
  4147. params->feature_config_flags |=
  4148. FEATURE_CONFIG_PFC_ENABLED;
  4149. else
  4150. params->feature_config_flags &=
  4151. ~FEATURE_CONFIG_PFC_ENABLED;
  4152. DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x int_mask 0x%x\n",
  4153. vars->link_status, vars->phy_link_up, vars->aeu_int_mask);
  4154. DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
  4155. vars->line_speed, vars->duplex, vars->flow_ctrl);
  4156. }
  4157. static void bnx2x_set_master_ln(struct link_params *params,
  4158. struct bnx2x_phy *phy)
  4159. {
  4160. struct bnx2x *bp = params->bp;
  4161. u16 new_master_ln, ser_lane;
  4162. ser_lane = ((params->lane_config &
  4163. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  4164. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  4165. /* set the master_ln for AN */
  4166. CL22_RD_OVER_CL45(bp, phy,
  4167. MDIO_REG_BANK_XGXS_BLOCK2,
  4168. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  4169. &new_master_ln);
  4170. CL22_WR_OVER_CL45(bp, phy,
  4171. MDIO_REG_BANK_XGXS_BLOCK2 ,
  4172. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  4173. (new_master_ln | ser_lane));
  4174. }
  4175. static int bnx2x_reset_unicore(struct link_params *params,
  4176. struct bnx2x_phy *phy,
  4177. u8 set_serdes)
  4178. {
  4179. struct bnx2x *bp = params->bp;
  4180. u16 mii_control;
  4181. u16 i;
  4182. CL22_RD_OVER_CL45(bp, phy,
  4183. MDIO_REG_BANK_COMBO_IEEE0,
  4184. MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
  4185. /* reset the unicore */
  4186. CL22_WR_OVER_CL45(bp, phy,
  4187. MDIO_REG_BANK_COMBO_IEEE0,
  4188. MDIO_COMBO_IEEE0_MII_CONTROL,
  4189. (mii_control |
  4190. MDIO_COMBO_IEEO_MII_CONTROL_RESET));
  4191. if (set_serdes)
  4192. bnx2x_set_serdes_access(bp, params->port);
  4193. /* wait for the reset to self clear */
  4194. for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
  4195. udelay(5);
  4196. /* the reset erased the previous bank value */
  4197. CL22_RD_OVER_CL45(bp, phy,
  4198. MDIO_REG_BANK_COMBO_IEEE0,
  4199. MDIO_COMBO_IEEE0_MII_CONTROL,
  4200. &mii_control);
  4201. if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
  4202. udelay(5);
  4203. return 0;
  4204. }
  4205. }
  4206. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  4207. " Port %d\n",
  4208. params->port);
  4209. DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
  4210. return -EINVAL;
  4211. }
  4212. static void bnx2x_set_swap_lanes(struct link_params *params,
  4213. struct bnx2x_phy *phy)
  4214. {
  4215. struct bnx2x *bp = params->bp;
  4216. /*
  4217. * Each two bits represents a lane number:
  4218. * No swap is 0123 => 0x1b no need to enable the swap
  4219. */
  4220. u16 rx_lane_swap, tx_lane_swap;
  4221. rx_lane_swap = ((params->lane_config &
  4222. PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
  4223. PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
  4224. tx_lane_swap = ((params->lane_config &
  4225. PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
  4226. PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
  4227. if (rx_lane_swap != 0x1b) {
  4228. CL22_WR_OVER_CL45(bp, phy,
  4229. MDIO_REG_BANK_XGXS_BLOCK2,
  4230. MDIO_XGXS_BLOCK2_RX_LN_SWAP,
  4231. (rx_lane_swap |
  4232. MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
  4233. MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
  4234. } else {
  4235. CL22_WR_OVER_CL45(bp, phy,
  4236. MDIO_REG_BANK_XGXS_BLOCK2,
  4237. MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
  4238. }
  4239. if (tx_lane_swap != 0x1b) {
  4240. CL22_WR_OVER_CL45(bp, phy,
  4241. MDIO_REG_BANK_XGXS_BLOCK2,
  4242. MDIO_XGXS_BLOCK2_TX_LN_SWAP,
  4243. (tx_lane_swap |
  4244. MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
  4245. } else {
  4246. CL22_WR_OVER_CL45(bp, phy,
  4247. MDIO_REG_BANK_XGXS_BLOCK2,
  4248. MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
  4249. }
  4250. }
  4251. static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
  4252. struct link_params *params)
  4253. {
  4254. struct bnx2x *bp = params->bp;
  4255. u16 control2;
  4256. CL22_RD_OVER_CL45(bp, phy,
  4257. MDIO_REG_BANK_SERDES_DIGITAL,
  4258. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4259. &control2);
  4260. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4261. control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4262. else
  4263. control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4264. DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
  4265. phy->speed_cap_mask, control2);
  4266. CL22_WR_OVER_CL45(bp, phy,
  4267. MDIO_REG_BANK_SERDES_DIGITAL,
  4268. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4269. control2);
  4270. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  4271. (phy->speed_cap_mask &
  4272. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  4273. DP(NETIF_MSG_LINK, "XGXS\n");
  4274. CL22_WR_OVER_CL45(bp, phy,
  4275. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4276. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
  4277. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
  4278. CL22_RD_OVER_CL45(bp, phy,
  4279. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4280. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4281. &control2);
  4282. control2 |=
  4283. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
  4284. CL22_WR_OVER_CL45(bp, phy,
  4285. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4286. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4287. control2);
  4288. /* Disable parallel detection of HiG */
  4289. CL22_WR_OVER_CL45(bp, phy,
  4290. MDIO_REG_BANK_XGXS_BLOCK2,
  4291. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
  4292. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
  4293. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
  4294. }
  4295. }
  4296. static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
  4297. struct link_params *params,
  4298. struct link_vars *vars,
  4299. u8 enable_cl73)
  4300. {
  4301. struct bnx2x *bp = params->bp;
  4302. u16 reg_val;
  4303. /* CL37 Autoneg */
  4304. CL22_RD_OVER_CL45(bp, phy,
  4305. MDIO_REG_BANK_COMBO_IEEE0,
  4306. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4307. /* CL37 Autoneg Enabled */
  4308. if (vars->line_speed == SPEED_AUTO_NEG)
  4309. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
  4310. else /* CL37 Autoneg Disabled */
  4311. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4312. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
  4313. CL22_WR_OVER_CL45(bp, phy,
  4314. MDIO_REG_BANK_COMBO_IEEE0,
  4315. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4316. /* Enable/Disable Autodetection */
  4317. CL22_RD_OVER_CL45(bp, phy,
  4318. MDIO_REG_BANK_SERDES_DIGITAL,
  4319. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
  4320. reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
  4321. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
  4322. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
  4323. if (vars->line_speed == SPEED_AUTO_NEG)
  4324. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4325. else
  4326. reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4327. CL22_WR_OVER_CL45(bp, phy,
  4328. MDIO_REG_BANK_SERDES_DIGITAL,
  4329. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
  4330. /* Enable TetonII and BAM autoneg */
  4331. CL22_RD_OVER_CL45(bp, phy,
  4332. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4333. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4334. &reg_val);
  4335. if (vars->line_speed == SPEED_AUTO_NEG) {
  4336. /* Enable BAM aneg Mode and TetonII aneg Mode */
  4337. reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4338. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4339. } else {
  4340. /* TetonII and BAM Autoneg Disabled */
  4341. reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4342. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4343. }
  4344. CL22_WR_OVER_CL45(bp, phy,
  4345. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4346. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4347. reg_val);
  4348. if (enable_cl73) {
  4349. /* Enable Cl73 FSM status bits */
  4350. CL22_WR_OVER_CL45(bp, phy,
  4351. MDIO_REG_BANK_CL73_USERB0,
  4352. MDIO_CL73_USERB0_CL73_UCTRL,
  4353. 0xe);
  4354. /* Enable BAM Station Manager*/
  4355. CL22_WR_OVER_CL45(bp, phy,
  4356. MDIO_REG_BANK_CL73_USERB0,
  4357. MDIO_CL73_USERB0_CL73_BAM_CTRL1,
  4358. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
  4359. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
  4360. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
  4361. /* Advertise CL73 link speeds */
  4362. CL22_RD_OVER_CL45(bp, phy,
  4363. MDIO_REG_BANK_CL73_IEEEB1,
  4364. MDIO_CL73_IEEEB1_AN_ADV2,
  4365. &reg_val);
  4366. if (phy->speed_cap_mask &
  4367. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4368. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
  4369. if (phy->speed_cap_mask &
  4370. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4371. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
  4372. CL22_WR_OVER_CL45(bp, phy,
  4373. MDIO_REG_BANK_CL73_IEEEB1,
  4374. MDIO_CL73_IEEEB1_AN_ADV2,
  4375. reg_val);
  4376. /* CL73 Autoneg Enabled */
  4377. reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
  4378. } else /* CL73 Autoneg Disabled */
  4379. reg_val = 0;
  4380. CL22_WR_OVER_CL45(bp, phy,
  4381. MDIO_REG_BANK_CL73_IEEEB0,
  4382. MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
  4383. }
  4384. /* program SerDes, forced speed */
  4385. static void bnx2x_program_serdes(struct bnx2x_phy *phy,
  4386. struct link_params *params,
  4387. struct link_vars *vars)
  4388. {
  4389. struct bnx2x *bp = params->bp;
  4390. u16 reg_val;
  4391. /* program duplex, disable autoneg and sgmii*/
  4392. CL22_RD_OVER_CL45(bp, phy,
  4393. MDIO_REG_BANK_COMBO_IEEE0,
  4394. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4395. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
  4396. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4397. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
  4398. if (phy->req_duplex == DUPLEX_FULL)
  4399. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4400. CL22_WR_OVER_CL45(bp, phy,
  4401. MDIO_REG_BANK_COMBO_IEEE0,
  4402. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4403. /*
  4404. * program speed
  4405. * - needed only if the speed is greater than 1G (2.5G or 10G)
  4406. */
  4407. CL22_RD_OVER_CL45(bp, phy,
  4408. MDIO_REG_BANK_SERDES_DIGITAL,
  4409. MDIO_SERDES_DIGITAL_MISC1, &reg_val);
  4410. /* clearing the speed value before setting the right speed */
  4411. DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
  4412. reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
  4413. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4414. if (!((vars->line_speed == SPEED_1000) ||
  4415. (vars->line_speed == SPEED_100) ||
  4416. (vars->line_speed == SPEED_10))) {
  4417. reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
  4418. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4419. if (vars->line_speed == SPEED_10000)
  4420. reg_val |=
  4421. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
  4422. }
  4423. CL22_WR_OVER_CL45(bp, phy,
  4424. MDIO_REG_BANK_SERDES_DIGITAL,
  4425. MDIO_SERDES_DIGITAL_MISC1, reg_val);
  4426. }
  4427. static void bnx2x_set_brcm_cl37_advertisement(struct bnx2x_phy *phy,
  4428. struct link_params *params)
  4429. {
  4430. struct bnx2x *bp = params->bp;
  4431. u16 val = 0;
  4432. /* configure the 48 bits for BAM AN */
  4433. /* set extended capabilities */
  4434. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
  4435. val |= MDIO_OVER_1G_UP1_2_5G;
  4436. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4437. val |= MDIO_OVER_1G_UP1_10G;
  4438. CL22_WR_OVER_CL45(bp, phy,
  4439. MDIO_REG_BANK_OVER_1G,
  4440. MDIO_OVER_1G_UP1, val);
  4441. CL22_WR_OVER_CL45(bp, phy,
  4442. MDIO_REG_BANK_OVER_1G,
  4443. MDIO_OVER_1G_UP3, 0x400);
  4444. }
  4445. static void bnx2x_set_ieee_aneg_advertisement(struct bnx2x_phy *phy,
  4446. struct link_params *params,
  4447. u16 ieee_fc)
  4448. {
  4449. struct bnx2x *bp = params->bp;
  4450. u16 val;
  4451. /* for AN, we are always publishing full duplex */
  4452. CL22_WR_OVER_CL45(bp, phy,
  4453. MDIO_REG_BANK_COMBO_IEEE0,
  4454. MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
  4455. CL22_RD_OVER_CL45(bp, phy,
  4456. MDIO_REG_BANK_CL73_IEEEB1,
  4457. MDIO_CL73_IEEEB1_AN_ADV1, &val);
  4458. val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
  4459. val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
  4460. CL22_WR_OVER_CL45(bp, phy,
  4461. MDIO_REG_BANK_CL73_IEEEB1,
  4462. MDIO_CL73_IEEEB1_AN_ADV1, val);
  4463. }
  4464. static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
  4465. struct link_params *params,
  4466. u8 enable_cl73)
  4467. {
  4468. struct bnx2x *bp = params->bp;
  4469. u16 mii_control;
  4470. DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
  4471. /* Enable and restart BAM/CL37 aneg */
  4472. if (enable_cl73) {
  4473. CL22_RD_OVER_CL45(bp, phy,
  4474. MDIO_REG_BANK_CL73_IEEEB0,
  4475. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4476. &mii_control);
  4477. CL22_WR_OVER_CL45(bp, phy,
  4478. MDIO_REG_BANK_CL73_IEEEB0,
  4479. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4480. (mii_control |
  4481. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
  4482. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
  4483. } else {
  4484. CL22_RD_OVER_CL45(bp, phy,
  4485. MDIO_REG_BANK_COMBO_IEEE0,
  4486. MDIO_COMBO_IEEE0_MII_CONTROL,
  4487. &mii_control);
  4488. DP(NETIF_MSG_LINK,
  4489. "bnx2x_restart_autoneg mii_control before = 0x%x\n",
  4490. mii_control);
  4491. CL22_WR_OVER_CL45(bp, phy,
  4492. MDIO_REG_BANK_COMBO_IEEE0,
  4493. MDIO_COMBO_IEEE0_MII_CONTROL,
  4494. (mii_control |
  4495. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4496. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
  4497. }
  4498. }
  4499. static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
  4500. struct link_params *params,
  4501. struct link_vars *vars)
  4502. {
  4503. struct bnx2x *bp = params->bp;
  4504. u16 control1;
  4505. /* in SGMII mode, the unicore is always slave */
  4506. CL22_RD_OVER_CL45(bp, phy,
  4507. MDIO_REG_BANK_SERDES_DIGITAL,
  4508. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4509. &control1);
  4510. control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
  4511. /* set sgmii mode (and not fiber) */
  4512. control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
  4513. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
  4514. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
  4515. CL22_WR_OVER_CL45(bp, phy,
  4516. MDIO_REG_BANK_SERDES_DIGITAL,
  4517. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4518. control1);
  4519. /* if forced speed */
  4520. if (!(vars->line_speed == SPEED_AUTO_NEG)) {
  4521. /* set speed, disable autoneg */
  4522. u16 mii_control;
  4523. CL22_RD_OVER_CL45(bp, phy,
  4524. MDIO_REG_BANK_COMBO_IEEE0,
  4525. MDIO_COMBO_IEEE0_MII_CONTROL,
  4526. &mii_control);
  4527. mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4528. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
  4529. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
  4530. switch (vars->line_speed) {
  4531. case SPEED_100:
  4532. mii_control |=
  4533. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
  4534. break;
  4535. case SPEED_1000:
  4536. mii_control |=
  4537. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
  4538. break;
  4539. case SPEED_10:
  4540. /* there is nothing to set for 10M */
  4541. break;
  4542. default:
  4543. /* invalid speed for SGMII */
  4544. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  4545. vars->line_speed);
  4546. break;
  4547. }
  4548. /* setting the full duplex */
  4549. if (phy->req_duplex == DUPLEX_FULL)
  4550. mii_control |=
  4551. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4552. CL22_WR_OVER_CL45(bp, phy,
  4553. MDIO_REG_BANK_COMBO_IEEE0,
  4554. MDIO_COMBO_IEEE0_MII_CONTROL,
  4555. mii_control);
  4556. } else { /* AN mode */
  4557. /* enable and restart AN */
  4558. bnx2x_restart_autoneg(phy, params, 0);
  4559. }
  4560. }
  4561. /*
  4562. * link management
  4563. */
  4564. static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
  4565. struct link_params *params)
  4566. {
  4567. struct bnx2x *bp = params->bp;
  4568. u16 pd_10g, status2_1000x;
  4569. if (phy->req_line_speed != SPEED_AUTO_NEG)
  4570. return 0;
  4571. CL22_RD_OVER_CL45(bp, phy,
  4572. MDIO_REG_BANK_SERDES_DIGITAL,
  4573. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4574. &status2_1000x);
  4575. CL22_RD_OVER_CL45(bp, phy,
  4576. MDIO_REG_BANK_SERDES_DIGITAL,
  4577. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4578. &status2_1000x);
  4579. if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
  4580. DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
  4581. params->port);
  4582. return 1;
  4583. }
  4584. CL22_RD_OVER_CL45(bp, phy,
  4585. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4586. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
  4587. &pd_10g);
  4588. if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
  4589. DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
  4590. params->port);
  4591. return 1;
  4592. }
  4593. return 0;
  4594. }
  4595. static void bnx2x_update_adv_fc(struct bnx2x_phy *phy,
  4596. struct link_params *params,
  4597. struct link_vars *vars,
  4598. u32 gp_status)
  4599. {
  4600. u16 ld_pause; /* local driver */
  4601. u16 lp_pause; /* link partner */
  4602. u16 pause_result;
  4603. struct bnx2x *bp = params->bp;
  4604. if ((gp_status &
  4605. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4606. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
  4607. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4608. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
  4609. CL22_RD_OVER_CL45(bp, phy,
  4610. MDIO_REG_BANK_CL73_IEEEB1,
  4611. MDIO_CL73_IEEEB1_AN_ADV1,
  4612. &ld_pause);
  4613. CL22_RD_OVER_CL45(bp, phy,
  4614. MDIO_REG_BANK_CL73_IEEEB1,
  4615. MDIO_CL73_IEEEB1_AN_LP_ADV1,
  4616. &lp_pause);
  4617. pause_result = (ld_pause &
  4618. MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK) >> 8;
  4619. pause_result |= (lp_pause &
  4620. MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK) >> 10;
  4621. DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n", pause_result);
  4622. } else {
  4623. CL22_RD_OVER_CL45(bp, phy,
  4624. MDIO_REG_BANK_COMBO_IEEE0,
  4625. MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
  4626. &ld_pause);
  4627. CL22_RD_OVER_CL45(bp, phy,
  4628. MDIO_REG_BANK_COMBO_IEEE0,
  4629. MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
  4630. &lp_pause);
  4631. pause_result = (ld_pause &
  4632. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
  4633. pause_result |= (lp_pause &
  4634. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
  4635. DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n", pause_result);
  4636. }
  4637. bnx2x_pause_resolve(vars, pause_result);
  4638. }
  4639. static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
  4640. struct link_params *params,
  4641. struct link_vars *vars,
  4642. u32 gp_status)
  4643. {
  4644. struct bnx2x *bp = params->bp;
  4645. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4646. /* resolve from gp_status in case of AN complete and not sgmii */
  4647. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO) {
  4648. /* Update the advertised flow-controled of LD/LP in AN */
  4649. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4650. bnx2x_update_adv_fc(phy, params, vars, gp_status);
  4651. /* But set the flow-control result as the requested one */
  4652. vars->flow_ctrl = phy->req_flow_ctrl;
  4653. } else if (phy->req_line_speed != SPEED_AUTO_NEG)
  4654. vars->flow_ctrl = params->req_fc_auto_adv;
  4655. else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
  4656. (!(vars->phy_flags & PHY_SGMII_FLAG))) {
  4657. if (bnx2x_direct_parallel_detect_used(phy, params)) {
  4658. vars->flow_ctrl = params->req_fc_auto_adv;
  4659. return;
  4660. }
  4661. bnx2x_update_adv_fc(phy, params, vars, gp_status);
  4662. }
  4663. DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
  4664. }
  4665. static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
  4666. struct link_params *params)
  4667. {
  4668. struct bnx2x *bp = params->bp;
  4669. u16 rx_status, ustat_val, cl37_fsm_received;
  4670. DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
  4671. /* Step 1: Make sure signal is detected */
  4672. CL22_RD_OVER_CL45(bp, phy,
  4673. MDIO_REG_BANK_RX0,
  4674. MDIO_RX0_RX_STATUS,
  4675. &rx_status);
  4676. if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
  4677. (MDIO_RX0_RX_STATUS_SIGDET)) {
  4678. DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
  4679. "rx_status(0x80b0) = 0x%x\n", rx_status);
  4680. CL22_WR_OVER_CL45(bp, phy,
  4681. MDIO_REG_BANK_CL73_IEEEB0,
  4682. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4683. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
  4684. return;
  4685. }
  4686. /* Step 2: Check CL73 state machine */
  4687. CL22_RD_OVER_CL45(bp, phy,
  4688. MDIO_REG_BANK_CL73_USERB0,
  4689. MDIO_CL73_USERB0_CL73_USTAT1,
  4690. &ustat_val);
  4691. if ((ustat_val &
  4692. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4693. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
  4694. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4695. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
  4696. DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
  4697. "ustat_val(0x8371) = 0x%x\n", ustat_val);
  4698. return;
  4699. }
  4700. /*
  4701. * Step 3: Check CL37 Message Pages received to indicate LP
  4702. * supports only CL37
  4703. */
  4704. CL22_RD_OVER_CL45(bp, phy,
  4705. MDIO_REG_BANK_REMOTE_PHY,
  4706. MDIO_REMOTE_PHY_MISC_RX_STATUS,
  4707. &cl37_fsm_received);
  4708. if ((cl37_fsm_received &
  4709. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4710. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
  4711. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4712. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
  4713. DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
  4714. "misc_rx_status(0x8330) = 0x%x\n",
  4715. cl37_fsm_received);
  4716. return;
  4717. }
  4718. /*
  4719. * The combined cl37/cl73 fsm state information indicating that
  4720. * we are connected to a device which does not support cl73, but
  4721. * does support cl37 BAM. In this case we disable cl73 and
  4722. * restart cl37 auto-neg
  4723. */
  4724. /* Disable CL73 */
  4725. CL22_WR_OVER_CL45(bp, phy,
  4726. MDIO_REG_BANK_CL73_IEEEB0,
  4727. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4728. 0);
  4729. /* Restart CL37 autoneg */
  4730. bnx2x_restart_autoneg(phy, params, 0);
  4731. DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
  4732. }
  4733. static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
  4734. struct link_params *params,
  4735. struct link_vars *vars,
  4736. u32 gp_status)
  4737. {
  4738. if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
  4739. vars->link_status |=
  4740. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4741. if (bnx2x_direct_parallel_detect_used(phy, params))
  4742. vars->link_status |=
  4743. LINK_STATUS_PARALLEL_DETECTION_USED;
  4744. }
  4745. static int bnx2x_get_link_speed_duplex(struct bnx2x_phy *phy,
  4746. struct link_params *params,
  4747. struct link_vars *vars,
  4748. u16 is_link_up,
  4749. u16 speed_mask,
  4750. u16 is_duplex)
  4751. {
  4752. struct bnx2x *bp = params->bp;
  4753. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4754. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  4755. if (is_link_up) {
  4756. DP(NETIF_MSG_LINK, "phy link up\n");
  4757. vars->phy_link_up = 1;
  4758. vars->link_status |= LINK_STATUS_LINK_UP;
  4759. switch (speed_mask) {
  4760. case GP_STATUS_10M:
  4761. vars->line_speed = SPEED_10;
  4762. if (vars->duplex == DUPLEX_FULL)
  4763. vars->link_status |= LINK_10TFD;
  4764. else
  4765. vars->link_status |= LINK_10THD;
  4766. break;
  4767. case GP_STATUS_100M:
  4768. vars->line_speed = SPEED_100;
  4769. if (vars->duplex == DUPLEX_FULL)
  4770. vars->link_status |= LINK_100TXFD;
  4771. else
  4772. vars->link_status |= LINK_100TXHD;
  4773. break;
  4774. case GP_STATUS_1G:
  4775. case GP_STATUS_1G_KX:
  4776. vars->line_speed = SPEED_1000;
  4777. if (vars->duplex == DUPLEX_FULL)
  4778. vars->link_status |= LINK_1000TFD;
  4779. else
  4780. vars->link_status |= LINK_1000THD;
  4781. break;
  4782. case GP_STATUS_2_5G:
  4783. vars->line_speed = SPEED_2500;
  4784. if (vars->duplex == DUPLEX_FULL)
  4785. vars->link_status |= LINK_2500TFD;
  4786. else
  4787. vars->link_status |= LINK_2500THD;
  4788. break;
  4789. case GP_STATUS_5G:
  4790. case GP_STATUS_6G:
  4791. DP(NETIF_MSG_LINK,
  4792. "link speed unsupported gp_status 0x%x\n",
  4793. speed_mask);
  4794. return -EINVAL;
  4795. case GP_STATUS_10G_KX4:
  4796. case GP_STATUS_10G_HIG:
  4797. case GP_STATUS_10G_CX4:
  4798. case GP_STATUS_10G_KR:
  4799. case GP_STATUS_10G_SFI:
  4800. case GP_STATUS_10G_XFI:
  4801. vars->line_speed = SPEED_10000;
  4802. vars->link_status |= LINK_10GTFD;
  4803. break;
  4804. case GP_STATUS_20G_DXGXS:
  4805. vars->line_speed = SPEED_20000;
  4806. vars->link_status |= LINK_20GTFD;
  4807. break;
  4808. default:
  4809. DP(NETIF_MSG_LINK,
  4810. "link speed unsupported gp_status 0x%x\n",
  4811. speed_mask);
  4812. return -EINVAL;
  4813. }
  4814. } else { /* link_down */
  4815. DP(NETIF_MSG_LINK, "phy link down\n");
  4816. vars->phy_link_up = 0;
  4817. vars->duplex = DUPLEX_FULL;
  4818. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4819. vars->mac_type = MAC_TYPE_NONE;
  4820. }
  4821. DP(NETIF_MSG_LINK, " phy_link_up %x line_speed %d\n",
  4822. vars->phy_link_up, vars->line_speed);
  4823. return 0;
  4824. }
  4825. static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
  4826. struct link_params *params,
  4827. struct link_vars *vars)
  4828. {
  4829. struct bnx2x *bp = params->bp;
  4830. u16 gp_status, duplex = DUPLEX_HALF, link_up = 0, speed_mask;
  4831. int rc = 0;
  4832. /* Read gp_status */
  4833. CL22_RD_OVER_CL45(bp, phy,
  4834. MDIO_REG_BANK_GP_STATUS,
  4835. MDIO_GP_STATUS_TOP_AN_STATUS1,
  4836. &gp_status);
  4837. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
  4838. duplex = DUPLEX_FULL;
  4839. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS)
  4840. link_up = 1;
  4841. speed_mask = gp_status & GP_STATUS_SPEED_MASK;
  4842. DP(NETIF_MSG_LINK, "gp_status 0x%x, is_link_up %d, speed_mask 0x%x\n",
  4843. gp_status, link_up, speed_mask);
  4844. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, speed_mask,
  4845. duplex);
  4846. if (rc == -EINVAL)
  4847. return rc;
  4848. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
  4849. if (SINGLE_MEDIA_DIRECT(params)) {
  4850. bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
  4851. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4852. bnx2x_xgxs_an_resolve(phy, params, vars,
  4853. gp_status);
  4854. }
  4855. } else { /* link_down */
  4856. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  4857. SINGLE_MEDIA_DIRECT(params)) {
  4858. /* Check signal is detected */
  4859. bnx2x_check_fallback_to_cl37(phy, params);
  4860. }
  4861. }
  4862. /* Read LP advertised speeds*/
  4863. if (SINGLE_MEDIA_DIRECT(params) &&
  4864. (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)) {
  4865. u16 val;
  4866. CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_CL73_IEEEB1,
  4867. MDIO_CL73_IEEEB1_AN_LP_ADV2, &val);
  4868. if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
  4869. vars->link_status |=
  4870. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  4871. if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
  4872. MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
  4873. vars->link_status |=
  4874. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4875. CL22_RD_OVER_CL45(bp, phy, MDIO_REG_BANK_OVER_1G,
  4876. MDIO_OVER_1G_LP_UP1, &val);
  4877. if (val & MDIO_OVER_1G_UP1_2_5G)
  4878. vars->link_status |=
  4879. LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
  4880. if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
  4881. vars->link_status |=
  4882. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4883. }
  4884. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  4885. vars->duplex, vars->flow_ctrl, vars->link_status);
  4886. return rc;
  4887. }
  4888. static int bnx2x_warpcore_read_status(struct bnx2x_phy *phy,
  4889. struct link_params *params,
  4890. struct link_vars *vars)
  4891. {
  4892. struct bnx2x *bp = params->bp;
  4893. u8 lane;
  4894. u16 gp_status1, gp_speed, link_up, duplex = DUPLEX_FULL;
  4895. int rc = 0;
  4896. lane = bnx2x_get_warpcore_lane(phy, params);
  4897. /* Read gp_status */
  4898. if (phy->req_line_speed > SPEED_10000) {
  4899. u16 temp_link_up;
  4900. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4901. 1, &temp_link_up);
  4902. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4903. 1, &link_up);
  4904. DP(NETIF_MSG_LINK, "PCS RX link status = 0x%x-->0x%x\n",
  4905. temp_link_up, link_up);
  4906. link_up &= (1<<2);
  4907. if (link_up)
  4908. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4909. } else {
  4910. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4911. MDIO_WC_REG_GP2_STATUS_GP_2_1, &gp_status1);
  4912. DP(NETIF_MSG_LINK, "0x81d1 = 0x%x\n", gp_status1);
  4913. /* Check for either KR or generic link up. */
  4914. gp_status1 = ((gp_status1 >> 8) & 0xf) |
  4915. ((gp_status1 >> 12) & 0xf);
  4916. link_up = gp_status1 & (1 << lane);
  4917. if (link_up && SINGLE_MEDIA_DIRECT(params)) {
  4918. u16 pd, gp_status4;
  4919. if (phy->req_line_speed == SPEED_AUTO_NEG) {
  4920. /* Check Autoneg complete */
  4921. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4922. MDIO_WC_REG_GP2_STATUS_GP_2_4,
  4923. &gp_status4);
  4924. if (gp_status4 & ((1<<12)<<lane))
  4925. vars->link_status |=
  4926. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4927. /* Check parallel detect used */
  4928. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4929. MDIO_WC_REG_PAR_DET_10G_STATUS,
  4930. &pd);
  4931. if (pd & (1<<15))
  4932. vars->link_status |=
  4933. LINK_STATUS_PARALLEL_DETECTION_USED;
  4934. }
  4935. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4936. }
  4937. }
  4938. if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) &&
  4939. SINGLE_MEDIA_DIRECT(params)) {
  4940. u16 val;
  4941. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  4942. MDIO_AN_REG_LP_AUTO_NEG2, &val);
  4943. if (val & MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX)
  4944. vars->link_status |=
  4945. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  4946. if (val & (MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 |
  4947. MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR))
  4948. vars->link_status |=
  4949. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4950. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4951. MDIO_WC_REG_DIGITAL3_LP_UP1, &val);
  4952. if (val & MDIO_OVER_1G_UP1_2_5G)
  4953. vars->link_status |=
  4954. LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE;
  4955. if (val & (MDIO_OVER_1G_UP1_10G | MDIO_OVER_1G_UP1_10GH))
  4956. vars->link_status |=
  4957. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  4958. }
  4959. if (lane < 2) {
  4960. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4961. MDIO_WC_REG_GP2_STATUS_GP_2_2, &gp_speed);
  4962. } else {
  4963. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4964. MDIO_WC_REG_GP2_STATUS_GP_2_3, &gp_speed);
  4965. }
  4966. DP(NETIF_MSG_LINK, "lane %d gp_speed 0x%x\n", lane, gp_speed);
  4967. if ((lane & 1) == 0)
  4968. gp_speed <<= 8;
  4969. gp_speed &= 0x3f00;
  4970. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, gp_speed,
  4971. duplex);
  4972. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  4973. vars->duplex, vars->flow_ctrl, vars->link_status);
  4974. return rc;
  4975. }
  4976. static void bnx2x_set_gmii_tx_driver(struct link_params *params)
  4977. {
  4978. struct bnx2x *bp = params->bp;
  4979. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  4980. u16 lp_up2;
  4981. u16 tx_driver;
  4982. u16 bank;
  4983. /* read precomp */
  4984. CL22_RD_OVER_CL45(bp, phy,
  4985. MDIO_REG_BANK_OVER_1G,
  4986. MDIO_OVER_1G_LP_UP2, &lp_up2);
  4987. /* bits [10:7] at lp_up2, positioned at [15:12] */
  4988. lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
  4989. MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
  4990. MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
  4991. if (lp_up2 == 0)
  4992. return;
  4993. for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
  4994. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
  4995. CL22_RD_OVER_CL45(bp, phy,
  4996. bank,
  4997. MDIO_TX0_TX_DRIVER, &tx_driver);
  4998. /* replace tx_driver bits [15:12] */
  4999. if (lp_up2 !=
  5000. (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
  5001. tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
  5002. tx_driver |= lp_up2;
  5003. CL22_WR_OVER_CL45(bp, phy,
  5004. bank,
  5005. MDIO_TX0_TX_DRIVER, tx_driver);
  5006. }
  5007. }
  5008. }
  5009. static int bnx2x_emac_program(struct link_params *params,
  5010. struct link_vars *vars)
  5011. {
  5012. struct bnx2x *bp = params->bp;
  5013. u8 port = params->port;
  5014. u16 mode = 0;
  5015. DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
  5016. bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
  5017. EMAC_REG_EMAC_MODE,
  5018. (EMAC_MODE_25G_MODE |
  5019. EMAC_MODE_PORT_MII_10M |
  5020. EMAC_MODE_HALF_DUPLEX));
  5021. switch (vars->line_speed) {
  5022. case SPEED_10:
  5023. mode |= EMAC_MODE_PORT_MII_10M;
  5024. break;
  5025. case SPEED_100:
  5026. mode |= EMAC_MODE_PORT_MII;
  5027. break;
  5028. case SPEED_1000:
  5029. mode |= EMAC_MODE_PORT_GMII;
  5030. break;
  5031. case SPEED_2500:
  5032. mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
  5033. break;
  5034. default:
  5035. /* 10G not valid for EMAC */
  5036. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  5037. vars->line_speed);
  5038. return -EINVAL;
  5039. }
  5040. if (vars->duplex == DUPLEX_HALF)
  5041. mode |= EMAC_MODE_HALF_DUPLEX;
  5042. bnx2x_bits_en(bp,
  5043. GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
  5044. mode);
  5045. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  5046. return 0;
  5047. }
  5048. static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
  5049. struct link_params *params)
  5050. {
  5051. u16 bank, i = 0;
  5052. struct bnx2x *bp = params->bp;
  5053. for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
  5054. bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
  5055. CL22_WR_OVER_CL45(bp, phy,
  5056. bank,
  5057. MDIO_RX0_RX_EQ_BOOST,
  5058. phy->rx_preemphasis[i]);
  5059. }
  5060. for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
  5061. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
  5062. CL22_WR_OVER_CL45(bp, phy,
  5063. bank,
  5064. MDIO_TX0_TX_DRIVER,
  5065. phy->tx_preemphasis[i]);
  5066. }
  5067. }
  5068. static void bnx2x_xgxs_config_init(struct bnx2x_phy *phy,
  5069. struct link_params *params,
  5070. struct link_vars *vars)
  5071. {
  5072. struct bnx2x *bp = params->bp;
  5073. u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
  5074. (params->loopback_mode == LOOPBACK_XGXS));
  5075. if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
  5076. if (SINGLE_MEDIA_DIRECT(params) &&
  5077. (params->feature_config_flags &
  5078. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
  5079. bnx2x_set_preemphasis(phy, params);
  5080. /* forced speed requested? */
  5081. if (vars->line_speed != SPEED_AUTO_NEG ||
  5082. (SINGLE_MEDIA_DIRECT(params) &&
  5083. params->loopback_mode == LOOPBACK_EXT)) {
  5084. DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
  5085. /* disable autoneg */
  5086. bnx2x_set_autoneg(phy, params, vars, 0);
  5087. /* program speed and duplex */
  5088. bnx2x_program_serdes(phy, params, vars);
  5089. } else { /* AN_mode */
  5090. DP(NETIF_MSG_LINK, "not SGMII, AN\n");
  5091. /* AN enabled */
  5092. bnx2x_set_brcm_cl37_advertisement(phy, params);
  5093. /* program duplex & pause advertisement (for aneg) */
  5094. bnx2x_set_ieee_aneg_advertisement(phy, params,
  5095. vars->ieee_fc);
  5096. /* enable autoneg */
  5097. bnx2x_set_autoneg(phy, params, vars, enable_cl73);
  5098. /* enable and restart AN */
  5099. bnx2x_restart_autoneg(phy, params, enable_cl73);
  5100. }
  5101. } else { /* SGMII mode */
  5102. DP(NETIF_MSG_LINK, "SGMII\n");
  5103. bnx2x_initialize_sgmii_process(phy, params, vars);
  5104. }
  5105. }
  5106. static int bnx2x_prepare_xgxs(struct bnx2x_phy *phy,
  5107. struct link_params *params,
  5108. struct link_vars *vars)
  5109. {
  5110. int rc;
  5111. vars->phy_flags |= PHY_XGXS_FLAG;
  5112. if ((phy->req_line_speed &&
  5113. ((phy->req_line_speed == SPEED_100) ||
  5114. (phy->req_line_speed == SPEED_10))) ||
  5115. (!phy->req_line_speed &&
  5116. (phy->speed_cap_mask >=
  5117. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
  5118. (phy->speed_cap_mask <
  5119. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  5120. (phy->type == PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD))
  5121. vars->phy_flags |= PHY_SGMII_FLAG;
  5122. else
  5123. vars->phy_flags &= ~PHY_SGMII_FLAG;
  5124. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  5125. bnx2x_set_aer_mmd(params, phy);
  5126. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  5127. bnx2x_set_master_ln(params, phy);
  5128. rc = bnx2x_reset_unicore(params, phy, 0);
  5129. /* reset the SerDes and wait for reset bit return low */
  5130. if (rc != 0)
  5131. return rc;
  5132. bnx2x_set_aer_mmd(params, phy);
  5133. /* setting the masterLn_def again after the reset */
  5134. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
  5135. bnx2x_set_master_ln(params, phy);
  5136. bnx2x_set_swap_lanes(params, phy);
  5137. }
  5138. return rc;
  5139. }
  5140. static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
  5141. struct bnx2x_phy *phy,
  5142. struct link_params *params)
  5143. {
  5144. u16 cnt, ctrl;
  5145. /* Wait for soft reset to get cleared up to 1 sec */
  5146. for (cnt = 0; cnt < 1000; cnt++) {
  5147. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  5148. bnx2x_cl22_read(bp, phy,
  5149. MDIO_PMA_REG_CTRL, &ctrl);
  5150. else
  5151. bnx2x_cl45_read(bp, phy,
  5152. MDIO_PMA_DEVAD,
  5153. MDIO_PMA_REG_CTRL, &ctrl);
  5154. if (!(ctrl & (1<<15)))
  5155. break;
  5156. msleep(1);
  5157. }
  5158. if (cnt == 1000)
  5159. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  5160. " Port %d\n",
  5161. params->port);
  5162. DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
  5163. return cnt;
  5164. }
  5165. static void bnx2x_link_int_enable(struct link_params *params)
  5166. {
  5167. u8 port = params->port;
  5168. u32 mask;
  5169. struct bnx2x *bp = params->bp;
  5170. /* Setting the status to report on link up for either XGXS or SerDes */
  5171. if (CHIP_IS_E3(bp)) {
  5172. mask = NIG_MASK_XGXS0_LINK_STATUS;
  5173. if (!(SINGLE_MEDIA_DIRECT(params)))
  5174. mask |= NIG_MASK_MI_INT;
  5175. } else if (params->switch_cfg == SWITCH_CFG_10G) {
  5176. mask = (NIG_MASK_XGXS0_LINK10G |
  5177. NIG_MASK_XGXS0_LINK_STATUS);
  5178. DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
  5179. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  5180. params->phy[INT_PHY].type !=
  5181. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
  5182. mask |= NIG_MASK_MI_INT;
  5183. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  5184. }
  5185. } else { /* SerDes */
  5186. mask = NIG_MASK_SERDES0_LINK_STATUS;
  5187. DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
  5188. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  5189. params->phy[INT_PHY].type !=
  5190. PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
  5191. mask |= NIG_MASK_MI_INT;
  5192. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  5193. }
  5194. }
  5195. bnx2x_bits_en(bp,
  5196. NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  5197. mask);
  5198. DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
  5199. (params->switch_cfg == SWITCH_CFG_10G),
  5200. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5201. DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
  5202. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5203. REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
  5204. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
  5205. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5206. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5207. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5208. }
  5209. static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
  5210. u8 exp_mi_int)
  5211. {
  5212. u32 latch_status = 0;
  5213. /*
  5214. * Disable the MI INT ( external phy int ) by writing 1 to the
  5215. * status register. Link down indication is high-active-signal,
  5216. * so in this case we need to write the status to clear the XOR
  5217. */
  5218. /* Read Latched signals */
  5219. latch_status = REG_RD(bp,
  5220. NIG_REG_LATCH_STATUS_0 + port*8);
  5221. DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
  5222. /* Handle only those with latched-signal=up.*/
  5223. if (exp_mi_int)
  5224. bnx2x_bits_en(bp,
  5225. NIG_REG_STATUS_INTERRUPT_PORT0
  5226. + port*4,
  5227. NIG_STATUS_EMAC0_MI_INT);
  5228. else
  5229. bnx2x_bits_dis(bp,
  5230. NIG_REG_STATUS_INTERRUPT_PORT0
  5231. + port*4,
  5232. NIG_STATUS_EMAC0_MI_INT);
  5233. if (latch_status & 1) {
  5234. /* For all latched-signal=up : Re-Arm Latch signals */
  5235. REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
  5236. (latch_status & 0xfffe) | (latch_status & 1));
  5237. }
  5238. /* For all latched-signal=up,Write original_signal to status */
  5239. }
  5240. static void bnx2x_link_int_ack(struct link_params *params,
  5241. struct link_vars *vars, u8 is_10g_plus)
  5242. {
  5243. struct bnx2x *bp = params->bp;
  5244. u8 port = params->port;
  5245. u32 mask;
  5246. /*
  5247. * First reset all status we assume only one line will be
  5248. * change at a time
  5249. */
  5250. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5251. (NIG_STATUS_XGXS0_LINK10G |
  5252. NIG_STATUS_XGXS0_LINK_STATUS |
  5253. NIG_STATUS_SERDES0_LINK_STATUS));
  5254. if (vars->phy_link_up) {
  5255. if (USES_WARPCORE(bp))
  5256. mask = NIG_STATUS_XGXS0_LINK_STATUS;
  5257. else {
  5258. if (is_10g_plus)
  5259. mask = NIG_STATUS_XGXS0_LINK10G;
  5260. else if (params->switch_cfg == SWITCH_CFG_10G) {
  5261. /*
  5262. * Disable the link interrupt by writing 1 to
  5263. * the relevant lane in the status register
  5264. */
  5265. u32 ser_lane =
  5266. ((params->lane_config &
  5267. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  5268. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  5269. mask = ((1 << ser_lane) <<
  5270. NIG_STATUS_XGXS0_LINK_STATUS_SIZE);
  5271. } else
  5272. mask = NIG_STATUS_SERDES0_LINK_STATUS;
  5273. }
  5274. DP(NETIF_MSG_LINK, "Ack link up interrupt with mask 0x%x\n",
  5275. mask);
  5276. bnx2x_bits_en(bp,
  5277. NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5278. mask);
  5279. }
  5280. }
  5281. static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
  5282. {
  5283. u8 *str_ptr = str;
  5284. u32 mask = 0xf0000000;
  5285. u8 shift = 8*4;
  5286. u8 digit;
  5287. u8 remove_leading_zeros = 1;
  5288. if (*len < 10) {
  5289. /* Need more than 10chars for this format */
  5290. *str_ptr = '\0';
  5291. (*len)--;
  5292. return -EINVAL;
  5293. }
  5294. while (shift > 0) {
  5295. shift -= 4;
  5296. digit = ((num & mask) >> shift);
  5297. if (digit == 0 && remove_leading_zeros) {
  5298. mask = mask >> 4;
  5299. continue;
  5300. } else if (digit < 0xa)
  5301. *str_ptr = digit + '0';
  5302. else
  5303. *str_ptr = digit - 0xa + 'a';
  5304. remove_leading_zeros = 0;
  5305. str_ptr++;
  5306. (*len)--;
  5307. mask = mask >> 4;
  5308. if (shift == 4*4) {
  5309. *str_ptr = '.';
  5310. str_ptr++;
  5311. (*len)--;
  5312. remove_leading_zeros = 1;
  5313. }
  5314. }
  5315. return 0;
  5316. }
  5317. static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  5318. {
  5319. str[0] = '\0';
  5320. (*len)--;
  5321. return 0;
  5322. }
  5323. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
  5324. u16 len)
  5325. {
  5326. struct bnx2x *bp;
  5327. u32 spirom_ver = 0;
  5328. int status = 0;
  5329. u8 *ver_p = version;
  5330. u16 remain_len = len;
  5331. if (version == NULL || params == NULL)
  5332. return -EINVAL;
  5333. bp = params->bp;
  5334. /* Extract first external phy*/
  5335. version[0] = '\0';
  5336. spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
  5337. if (params->phy[EXT_PHY1].format_fw_ver) {
  5338. status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
  5339. ver_p,
  5340. &remain_len);
  5341. ver_p += (len - remain_len);
  5342. }
  5343. if ((params->num_phys == MAX_PHYS) &&
  5344. (params->phy[EXT_PHY2].ver_addr != 0)) {
  5345. spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
  5346. if (params->phy[EXT_PHY2].format_fw_ver) {
  5347. *ver_p = '/';
  5348. ver_p++;
  5349. remain_len--;
  5350. status |= params->phy[EXT_PHY2].format_fw_ver(
  5351. spirom_ver,
  5352. ver_p,
  5353. &remain_len);
  5354. ver_p = version + (len - remain_len);
  5355. }
  5356. }
  5357. *ver_p = '\0';
  5358. return status;
  5359. }
  5360. static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
  5361. struct link_params *params)
  5362. {
  5363. u8 port = params->port;
  5364. struct bnx2x *bp = params->bp;
  5365. if (phy->req_line_speed != SPEED_1000) {
  5366. u32 md_devad = 0;
  5367. DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
  5368. if (!CHIP_IS_E3(bp)) {
  5369. /* change the uni_phy_addr in the nig */
  5370. md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
  5371. port*0x18));
  5372. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5373. 0x5);
  5374. }
  5375. bnx2x_cl45_write(bp, phy,
  5376. 5,
  5377. (MDIO_REG_BANK_AER_BLOCK +
  5378. (MDIO_AER_BLOCK_AER_REG & 0xf)),
  5379. 0x2800);
  5380. bnx2x_cl45_write(bp, phy,
  5381. 5,
  5382. (MDIO_REG_BANK_CL73_IEEEB0 +
  5383. (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
  5384. 0x6041);
  5385. msleep(200);
  5386. /* set aer mmd back */
  5387. bnx2x_set_aer_mmd(params, phy);
  5388. if (!CHIP_IS_E3(bp)) {
  5389. /* and md_devad */
  5390. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5391. md_devad);
  5392. }
  5393. } else {
  5394. u16 mii_ctrl;
  5395. DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
  5396. bnx2x_cl45_read(bp, phy, 5,
  5397. (MDIO_REG_BANK_COMBO_IEEE0 +
  5398. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5399. &mii_ctrl);
  5400. bnx2x_cl45_write(bp, phy, 5,
  5401. (MDIO_REG_BANK_COMBO_IEEE0 +
  5402. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5403. mii_ctrl |
  5404. MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
  5405. }
  5406. }
  5407. int bnx2x_set_led(struct link_params *params,
  5408. struct link_vars *vars, u8 mode, u32 speed)
  5409. {
  5410. u8 port = params->port;
  5411. u16 hw_led_mode = params->hw_led_mode;
  5412. int rc = 0;
  5413. u8 phy_idx;
  5414. u32 tmp;
  5415. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  5416. struct bnx2x *bp = params->bp;
  5417. DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
  5418. DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
  5419. speed, hw_led_mode);
  5420. /* In case */
  5421. for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
  5422. if (params->phy[phy_idx].set_link_led) {
  5423. params->phy[phy_idx].set_link_led(
  5424. &params->phy[phy_idx], params, mode);
  5425. }
  5426. }
  5427. switch (mode) {
  5428. case LED_MODE_FRONT_PANEL_OFF:
  5429. case LED_MODE_OFF:
  5430. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
  5431. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5432. SHARED_HW_CFG_LED_MAC1);
  5433. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5434. if (params->phy[EXT_PHY1].type ==
  5435. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  5436. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp & 0xfff1);
  5437. else {
  5438. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5439. (tmp | EMAC_LED_OVERRIDE));
  5440. }
  5441. break;
  5442. case LED_MODE_OPER:
  5443. /*
  5444. * For all other phys, OPER mode is same as ON, so in case
  5445. * link is down, do nothing
  5446. */
  5447. if (!vars->link_up)
  5448. break;
  5449. case LED_MODE_ON:
  5450. if (((params->phy[EXT_PHY1].type ==
  5451. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
  5452. (params->phy[EXT_PHY1].type ==
  5453. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
  5454. CHIP_IS_E2(bp) && params->num_phys == 2) {
  5455. /*
  5456. * This is a work-around for E2+8727 Configurations
  5457. */
  5458. if (mode == LED_MODE_ON ||
  5459. speed == SPEED_10000){
  5460. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5461. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5462. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5463. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5464. (tmp | EMAC_LED_OVERRIDE));
  5465. /*
  5466. * return here without enabling traffic
  5467. * LED blink and setting rate in ON mode.
  5468. * In oper mode, enabling LED blink
  5469. * and setting rate is needed.
  5470. */
  5471. if (mode == LED_MODE_ON)
  5472. return rc;
  5473. }
  5474. } else if (SINGLE_MEDIA_DIRECT(params)) {
  5475. /*
  5476. * This is a work-around for HW issue found when link
  5477. * is up in CL73
  5478. */
  5479. if ((!CHIP_IS_E3(bp)) ||
  5480. (CHIP_IS_E3(bp) &&
  5481. mode == LED_MODE_ON))
  5482. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5483. if (CHIP_IS_E1x(bp) ||
  5484. CHIP_IS_E2(bp) ||
  5485. (mode == LED_MODE_ON))
  5486. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5487. else
  5488. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5489. hw_led_mode);
  5490. } else if ((params->phy[EXT_PHY1].type ==
  5491. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) &&
  5492. (mode != LED_MODE_OPER)) {
  5493. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5494. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5495. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp | 0x3);
  5496. } else
  5497. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5498. hw_led_mode);
  5499. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
  5500. /* Set blinking rate to ~15.9Hz */
  5501. if (CHIP_IS_E3(bp))
  5502. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5503. LED_BLINK_RATE_VAL_E3);
  5504. else
  5505. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5506. LED_BLINK_RATE_VAL_E1X_E2);
  5507. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
  5508. port*4, 1);
  5509. if ((params->phy[EXT_PHY1].type !=
  5510. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) &&
  5511. (mode != LED_MODE_OPER)) {
  5512. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5513. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5514. (tmp & (~EMAC_LED_OVERRIDE)));
  5515. }
  5516. if (CHIP_IS_E1(bp) &&
  5517. ((speed == SPEED_2500) ||
  5518. (speed == SPEED_1000) ||
  5519. (speed == SPEED_100) ||
  5520. (speed == SPEED_10))) {
  5521. /*
  5522. * On Everest 1 Ax chip versions for speeds less than
  5523. * 10G LED scheme is different
  5524. */
  5525. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
  5526. + port*4, 1);
  5527. REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
  5528. port*4, 0);
  5529. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
  5530. port*4, 1);
  5531. }
  5532. break;
  5533. default:
  5534. rc = -EINVAL;
  5535. DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
  5536. mode);
  5537. break;
  5538. }
  5539. return rc;
  5540. }
  5541. /*
  5542. * This function comes to reflect the actual link state read DIRECTLY from the
  5543. * HW
  5544. */
  5545. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  5546. u8 is_serdes)
  5547. {
  5548. struct bnx2x *bp = params->bp;
  5549. u16 gp_status = 0, phy_index = 0;
  5550. u8 ext_phy_link_up = 0, serdes_phy_type;
  5551. struct link_vars temp_vars;
  5552. struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
  5553. if (CHIP_IS_E3(bp)) {
  5554. u16 link_up;
  5555. if (params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)]
  5556. > SPEED_10000) {
  5557. /* Check 20G link */
  5558. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5559. 1, &link_up);
  5560. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5561. 1, &link_up);
  5562. link_up &= (1<<2);
  5563. } else {
  5564. /* Check 10G link and below*/
  5565. u8 lane = bnx2x_get_warpcore_lane(int_phy, params);
  5566. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5567. MDIO_WC_REG_GP2_STATUS_GP_2_1,
  5568. &gp_status);
  5569. gp_status = ((gp_status >> 8) & 0xf) |
  5570. ((gp_status >> 12) & 0xf);
  5571. link_up = gp_status & (1 << lane);
  5572. }
  5573. if (!link_up)
  5574. return -ESRCH;
  5575. } else {
  5576. CL22_RD_OVER_CL45(bp, int_phy,
  5577. MDIO_REG_BANK_GP_STATUS,
  5578. MDIO_GP_STATUS_TOP_AN_STATUS1,
  5579. &gp_status);
  5580. /* link is up only if both local phy and external phy are up */
  5581. if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
  5582. return -ESRCH;
  5583. }
  5584. /* In XGXS loopback mode, do not check external PHY */
  5585. if (params->loopback_mode == LOOPBACK_XGXS)
  5586. return 0;
  5587. switch (params->num_phys) {
  5588. case 1:
  5589. /* No external PHY */
  5590. return 0;
  5591. case 2:
  5592. ext_phy_link_up = params->phy[EXT_PHY1].read_status(
  5593. &params->phy[EXT_PHY1],
  5594. params, &temp_vars);
  5595. break;
  5596. case 3: /* Dual Media */
  5597. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5598. phy_index++) {
  5599. serdes_phy_type = ((params->phy[phy_index].media_type ==
  5600. ETH_PHY_SFP_FIBER) ||
  5601. (params->phy[phy_index].media_type ==
  5602. ETH_PHY_XFP_FIBER) ||
  5603. (params->phy[phy_index].media_type ==
  5604. ETH_PHY_DA_TWINAX));
  5605. if (is_serdes != serdes_phy_type)
  5606. continue;
  5607. if (params->phy[phy_index].read_status) {
  5608. ext_phy_link_up |=
  5609. params->phy[phy_index].read_status(
  5610. &params->phy[phy_index],
  5611. params, &temp_vars);
  5612. }
  5613. }
  5614. break;
  5615. }
  5616. if (ext_phy_link_up)
  5617. return 0;
  5618. return -ESRCH;
  5619. }
  5620. static int bnx2x_link_initialize(struct link_params *params,
  5621. struct link_vars *vars)
  5622. {
  5623. int rc = 0;
  5624. u8 phy_index, non_ext_phy;
  5625. struct bnx2x *bp = params->bp;
  5626. /*
  5627. * In case of external phy existence, the line speed would be the
  5628. * line speed linked up by the external phy. In case it is direct
  5629. * only, then the line_speed during initialization will be
  5630. * equal to the req_line_speed
  5631. */
  5632. vars->line_speed = params->phy[INT_PHY].req_line_speed;
  5633. /*
  5634. * Initialize the internal phy in case this is a direct board
  5635. * (no external phys), or this board has external phy which requires
  5636. * to first.
  5637. */
  5638. if (!USES_WARPCORE(bp))
  5639. bnx2x_prepare_xgxs(&params->phy[INT_PHY], params, vars);
  5640. /* init ext phy and enable link state int */
  5641. non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
  5642. (params->loopback_mode == LOOPBACK_XGXS));
  5643. if (non_ext_phy ||
  5644. (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
  5645. (params->loopback_mode == LOOPBACK_EXT_PHY)) {
  5646. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  5647. if (vars->line_speed == SPEED_AUTO_NEG &&
  5648. (CHIP_IS_E1x(bp) ||
  5649. CHIP_IS_E2(bp)))
  5650. bnx2x_set_parallel_detection(phy, params);
  5651. if (params->phy[INT_PHY].config_init)
  5652. params->phy[INT_PHY].config_init(phy,
  5653. params,
  5654. vars);
  5655. }
  5656. /* Init external phy*/
  5657. if (non_ext_phy) {
  5658. if (params->phy[INT_PHY].supported &
  5659. SUPPORTED_FIBRE)
  5660. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5661. } else {
  5662. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5663. phy_index++) {
  5664. /*
  5665. * No need to initialize second phy in case of first
  5666. * phy only selection. In case of second phy, we do
  5667. * need to initialize the first phy, since they are
  5668. * connected.
  5669. */
  5670. if (params->phy[phy_index].supported &
  5671. SUPPORTED_FIBRE)
  5672. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5673. if (phy_index == EXT_PHY2 &&
  5674. (bnx2x_phy_selection(params) ==
  5675. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
  5676. DP(NETIF_MSG_LINK,
  5677. "Not initializing second phy\n");
  5678. continue;
  5679. }
  5680. params->phy[phy_index].config_init(
  5681. &params->phy[phy_index],
  5682. params, vars);
  5683. }
  5684. }
  5685. /* Reset the interrupt indication after phy was initialized */
  5686. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
  5687. params->port*4,
  5688. (NIG_STATUS_XGXS0_LINK10G |
  5689. NIG_STATUS_XGXS0_LINK_STATUS |
  5690. NIG_STATUS_SERDES0_LINK_STATUS |
  5691. NIG_MASK_MI_INT));
  5692. bnx2x_update_mng(params, vars->link_status);
  5693. return rc;
  5694. }
  5695. static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
  5696. struct link_params *params)
  5697. {
  5698. /* reset the SerDes/XGXS */
  5699. REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
  5700. (0x1ff << (params->port*16)));
  5701. }
  5702. static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
  5703. struct link_params *params)
  5704. {
  5705. struct bnx2x *bp = params->bp;
  5706. u8 gpio_port;
  5707. /* HW reset */
  5708. if (CHIP_IS_E2(bp))
  5709. gpio_port = BP_PATH(bp);
  5710. else
  5711. gpio_port = params->port;
  5712. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5713. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5714. gpio_port);
  5715. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  5716. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5717. gpio_port);
  5718. DP(NETIF_MSG_LINK, "reset external PHY\n");
  5719. }
  5720. static int bnx2x_update_link_down(struct link_params *params,
  5721. struct link_vars *vars)
  5722. {
  5723. struct bnx2x *bp = params->bp;
  5724. u8 port = params->port;
  5725. DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
  5726. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  5727. vars->phy_flags &= ~PHY_PHYSICAL_LINK_FLAG;
  5728. /* indicate no mac active */
  5729. vars->mac_type = MAC_TYPE_NONE;
  5730. /* update shared memory */
  5731. vars->link_status &= ~(LINK_STATUS_SPEED_AND_DUPLEX_MASK |
  5732. LINK_STATUS_LINK_UP |
  5733. LINK_STATUS_PHYSICAL_LINK_FLAG |
  5734. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE |
  5735. LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK |
  5736. LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK |
  5737. LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK |
  5738. LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE |
  5739. LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE);
  5740. vars->line_speed = 0;
  5741. bnx2x_update_mng(params, vars->link_status);
  5742. /* activate nig drain */
  5743. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  5744. /* disable emac */
  5745. if (!CHIP_IS_E3(bp))
  5746. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5747. msleep(10);
  5748. /* reset BigMac/Xmac */
  5749. if (CHIP_IS_E1x(bp) ||
  5750. CHIP_IS_E2(bp)) {
  5751. bnx2x_bmac_rx_disable(bp, params->port);
  5752. REG_WR(bp, GRCBASE_MISC +
  5753. MISC_REGISTERS_RESET_REG_2_CLEAR,
  5754. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  5755. }
  5756. if (CHIP_IS_E3(bp)) {
  5757. bnx2x_xmac_disable(params);
  5758. bnx2x_umac_disable(params);
  5759. }
  5760. return 0;
  5761. }
  5762. static int bnx2x_update_link_up(struct link_params *params,
  5763. struct link_vars *vars,
  5764. u8 link_10g)
  5765. {
  5766. struct bnx2x *bp = params->bp;
  5767. u8 port = params->port;
  5768. int rc = 0;
  5769. vars->link_status |= (LINK_STATUS_LINK_UP |
  5770. LINK_STATUS_PHYSICAL_LINK_FLAG);
  5771. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  5772. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  5773. vars->link_status |=
  5774. LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
  5775. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  5776. vars->link_status |=
  5777. LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
  5778. if (USES_WARPCORE(bp)) {
  5779. if (link_10g) {
  5780. if (bnx2x_xmac_enable(params, vars, 0) ==
  5781. -ESRCH) {
  5782. DP(NETIF_MSG_LINK, "Found errors on XMAC\n");
  5783. vars->link_up = 0;
  5784. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5785. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5786. }
  5787. } else
  5788. bnx2x_umac_enable(params, vars, 0);
  5789. bnx2x_set_led(params, vars,
  5790. LED_MODE_OPER, vars->line_speed);
  5791. }
  5792. if ((CHIP_IS_E1x(bp) ||
  5793. CHIP_IS_E2(bp))) {
  5794. if (link_10g) {
  5795. if (bnx2x_bmac_enable(params, vars, 0) ==
  5796. -ESRCH) {
  5797. DP(NETIF_MSG_LINK, "Found errors on BMAC\n");
  5798. vars->link_up = 0;
  5799. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5800. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5801. }
  5802. bnx2x_set_led(params, vars,
  5803. LED_MODE_OPER, SPEED_10000);
  5804. } else {
  5805. rc = bnx2x_emac_program(params, vars);
  5806. bnx2x_emac_enable(params, vars, 0);
  5807. /* AN complete? */
  5808. if ((vars->link_status &
  5809. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
  5810. && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
  5811. SINGLE_MEDIA_DIRECT(params))
  5812. bnx2x_set_gmii_tx_driver(params);
  5813. }
  5814. }
  5815. /* PBF - link up */
  5816. if (CHIP_IS_E1x(bp))
  5817. rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
  5818. vars->line_speed);
  5819. /* disable drain */
  5820. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
  5821. /* update shared memory */
  5822. bnx2x_update_mng(params, vars->link_status);
  5823. msleep(20);
  5824. return rc;
  5825. }
  5826. /*
  5827. * The bnx2x_link_update function should be called upon link
  5828. * interrupt.
  5829. * Link is considered up as follows:
  5830. * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
  5831. * to be up
  5832. * - SINGLE_MEDIA - The link between the 577xx and the external
  5833. * phy (XGXS) need to up as well as the external link of the
  5834. * phy (PHY_EXT1)
  5835. * - DUAL_MEDIA - The link between the 577xx and the first
  5836. * external phy needs to be up, and at least one of the 2
  5837. * external phy link must be up.
  5838. */
  5839. int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
  5840. {
  5841. struct bnx2x *bp = params->bp;
  5842. struct link_vars phy_vars[MAX_PHYS];
  5843. u8 port = params->port;
  5844. u8 link_10g_plus, phy_index;
  5845. u8 ext_phy_link_up = 0, cur_link_up;
  5846. int rc = 0;
  5847. u8 is_mi_int = 0;
  5848. u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
  5849. u8 active_external_phy = INT_PHY;
  5850. vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
  5851. for (phy_index = INT_PHY; phy_index < params->num_phys;
  5852. phy_index++) {
  5853. phy_vars[phy_index].flow_ctrl = 0;
  5854. phy_vars[phy_index].link_status = 0;
  5855. phy_vars[phy_index].line_speed = 0;
  5856. phy_vars[phy_index].duplex = DUPLEX_FULL;
  5857. phy_vars[phy_index].phy_link_up = 0;
  5858. phy_vars[phy_index].link_up = 0;
  5859. phy_vars[phy_index].fault_detected = 0;
  5860. }
  5861. if (USES_WARPCORE(bp))
  5862. bnx2x_set_aer_mmd(params, &params->phy[INT_PHY]);
  5863. DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
  5864. port, (vars->phy_flags & PHY_XGXS_FLAG),
  5865. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5866. is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
  5867. port*0x18) > 0);
  5868. DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
  5869. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5870. is_mi_int,
  5871. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
  5872. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5873. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5874. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5875. /* disable emac */
  5876. if (!CHIP_IS_E3(bp))
  5877. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5878. /*
  5879. * Step 1:
  5880. * Check external link change only for external phys, and apply
  5881. * priority selection between them in case the link on both phys
  5882. * is up. Note that instead of the common vars, a temporary
  5883. * vars argument is used since each phy may have different link/
  5884. * speed/duplex result
  5885. */
  5886. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5887. phy_index++) {
  5888. struct bnx2x_phy *phy = &params->phy[phy_index];
  5889. if (!phy->read_status)
  5890. continue;
  5891. /* Read link status and params of this ext phy */
  5892. cur_link_up = phy->read_status(phy, params,
  5893. &phy_vars[phy_index]);
  5894. if (cur_link_up) {
  5895. DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
  5896. phy_index);
  5897. } else {
  5898. DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
  5899. phy_index);
  5900. continue;
  5901. }
  5902. if (!ext_phy_link_up) {
  5903. ext_phy_link_up = 1;
  5904. active_external_phy = phy_index;
  5905. } else {
  5906. switch (bnx2x_phy_selection(params)) {
  5907. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  5908. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  5909. /*
  5910. * In this option, the first PHY makes sure to pass the
  5911. * traffic through itself only.
  5912. * Its not clear how to reset the link on the second phy
  5913. */
  5914. active_external_phy = EXT_PHY1;
  5915. break;
  5916. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  5917. /*
  5918. * In this option, the first PHY makes sure to pass the
  5919. * traffic through the second PHY.
  5920. */
  5921. active_external_phy = EXT_PHY2;
  5922. break;
  5923. default:
  5924. /*
  5925. * Link indication on both PHYs with the following cases
  5926. * is invalid:
  5927. * - FIRST_PHY means that second phy wasn't initialized,
  5928. * hence its link is expected to be down
  5929. * - SECOND_PHY means that first phy should not be able
  5930. * to link up by itself (using configuration)
  5931. * - DEFAULT should be overriden during initialiazation
  5932. */
  5933. DP(NETIF_MSG_LINK, "Invalid link indication"
  5934. "mpc=0x%x. DISABLING LINK !!!\n",
  5935. params->multi_phy_config);
  5936. ext_phy_link_up = 0;
  5937. break;
  5938. }
  5939. }
  5940. }
  5941. prev_line_speed = vars->line_speed;
  5942. /*
  5943. * Step 2:
  5944. * Read the status of the internal phy. In case of
  5945. * DIRECT_SINGLE_MEDIA board, this link is the external link,
  5946. * otherwise this is the link between the 577xx and the first
  5947. * external phy
  5948. */
  5949. if (params->phy[INT_PHY].read_status)
  5950. params->phy[INT_PHY].read_status(
  5951. &params->phy[INT_PHY],
  5952. params, vars);
  5953. /*
  5954. * The INT_PHY flow control reside in the vars. This include the
  5955. * case where the speed or flow control are not set to AUTO.
  5956. * Otherwise, the active external phy flow control result is set
  5957. * to the vars. The ext_phy_line_speed is needed to check if the
  5958. * speed is different between the internal phy and external phy.
  5959. * This case may be result of intermediate link speed change.
  5960. */
  5961. if (active_external_phy > INT_PHY) {
  5962. vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
  5963. /*
  5964. * Link speed is taken from the XGXS. AN and FC result from
  5965. * the external phy.
  5966. */
  5967. vars->link_status |= phy_vars[active_external_phy].link_status;
  5968. /*
  5969. * if active_external_phy is first PHY and link is up - disable
  5970. * disable TX on second external PHY
  5971. */
  5972. if (active_external_phy == EXT_PHY1) {
  5973. if (params->phy[EXT_PHY2].phy_specific_func) {
  5974. DP(NETIF_MSG_LINK,
  5975. "Disabling TX on EXT_PHY2\n");
  5976. params->phy[EXT_PHY2].phy_specific_func(
  5977. &params->phy[EXT_PHY2],
  5978. params, DISABLE_TX);
  5979. }
  5980. }
  5981. ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
  5982. vars->duplex = phy_vars[active_external_phy].duplex;
  5983. if (params->phy[active_external_phy].supported &
  5984. SUPPORTED_FIBRE)
  5985. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5986. else
  5987. vars->link_status &= ~LINK_STATUS_SERDES_LINK;
  5988. DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
  5989. active_external_phy);
  5990. }
  5991. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5992. phy_index++) {
  5993. if (params->phy[phy_index].flags &
  5994. FLAGS_REARM_LATCH_SIGNAL) {
  5995. bnx2x_rearm_latch_signal(bp, port,
  5996. phy_index ==
  5997. active_external_phy);
  5998. break;
  5999. }
  6000. }
  6001. DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
  6002. " ext_phy_line_speed = %d\n", vars->flow_ctrl,
  6003. vars->link_status, ext_phy_line_speed);
  6004. /*
  6005. * Upon link speed change set the NIG into drain mode. Comes to
  6006. * deals with possible FIFO glitch due to clk change when speed
  6007. * is decreased without link down indicator
  6008. */
  6009. if (vars->phy_link_up) {
  6010. if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
  6011. (ext_phy_line_speed != vars->line_speed)) {
  6012. DP(NETIF_MSG_LINK, "Internal link speed %d is"
  6013. " different than the external"
  6014. " link speed %d\n", vars->line_speed,
  6015. ext_phy_line_speed);
  6016. vars->phy_link_up = 0;
  6017. } else if (prev_line_speed != vars->line_speed) {
  6018. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
  6019. 0);
  6020. msleep(1);
  6021. }
  6022. }
  6023. /* anything 10 and over uses the bmac */
  6024. link_10g_plus = (vars->line_speed >= SPEED_10000);
  6025. bnx2x_link_int_ack(params, vars, link_10g_plus);
  6026. /*
  6027. * In case external phy link is up, and internal link is down
  6028. * (not initialized yet probably after link initialization, it
  6029. * needs to be initialized.
  6030. * Note that after link down-up as result of cable plug, the xgxs
  6031. * link would probably become up again without the need
  6032. * initialize it
  6033. */
  6034. if (!(SINGLE_MEDIA_DIRECT(params))) {
  6035. DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
  6036. " init_preceding = %d\n", ext_phy_link_up,
  6037. vars->phy_link_up,
  6038. params->phy[EXT_PHY1].flags &
  6039. FLAGS_INIT_XGXS_FIRST);
  6040. if (!(params->phy[EXT_PHY1].flags &
  6041. FLAGS_INIT_XGXS_FIRST)
  6042. && ext_phy_link_up && !vars->phy_link_up) {
  6043. vars->line_speed = ext_phy_line_speed;
  6044. if (vars->line_speed < SPEED_1000)
  6045. vars->phy_flags |= PHY_SGMII_FLAG;
  6046. else
  6047. vars->phy_flags &= ~PHY_SGMII_FLAG;
  6048. if (params->phy[INT_PHY].config_init)
  6049. params->phy[INT_PHY].config_init(
  6050. &params->phy[INT_PHY], params,
  6051. vars);
  6052. }
  6053. }
  6054. /*
  6055. * Link is up only if both local phy and external phy (in case of
  6056. * non-direct board) are up and no fault detected on active PHY.
  6057. */
  6058. vars->link_up = (vars->phy_link_up &&
  6059. (ext_phy_link_up ||
  6060. SINGLE_MEDIA_DIRECT(params)) &&
  6061. (phy_vars[active_external_phy].fault_detected == 0));
  6062. /* Update the PFC configuration in case it was changed */
  6063. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  6064. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  6065. else
  6066. vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
  6067. if (vars->link_up)
  6068. rc = bnx2x_update_link_up(params, vars, link_10g_plus);
  6069. else
  6070. rc = bnx2x_update_link_down(params, vars);
  6071. return rc;
  6072. }
  6073. /*****************************************************************************/
  6074. /* External Phy section */
  6075. /*****************************************************************************/
  6076. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
  6077. {
  6078. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6079. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  6080. msleep(1);
  6081. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6082. MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
  6083. }
  6084. static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
  6085. u32 spirom_ver, u32 ver_addr)
  6086. {
  6087. DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
  6088. (u16)(spirom_ver>>16), (u16)spirom_ver, port);
  6089. if (ver_addr)
  6090. REG_WR(bp, ver_addr, spirom_ver);
  6091. }
  6092. static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
  6093. struct bnx2x_phy *phy,
  6094. u8 port)
  6095. {
  6096. u16 fw_ver1, fw_ver2;
  6097. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  6098. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  6099. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  6100. MDIO_PMA_REG_ROM_VER2, &fw_ver2);
  6101. bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
  6102. phy->ver_addr);
  6103. }
  6104. static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
  6105. struct bnx2x_phy *phy,
  6106. struct link_vars *vars)
  6107. {
  6108. u16 val;
  6109. bnx2x_cl45_read(bp, phy,
  6110. MDIO_AN_DEVAD,
  6111. MDIO_AN_REG_STATUS, &val);
  6112. bnx2x_cl45_read(bp, phy,
  6113. MDIO_AN_DEVAD,
  6114. MDIO_AN_REG_STATUS, &val);
  6115. if (val & (1<<5))
  6116. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  6117. if ((val & (1<<0)) == 0)
  6118. vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
  6119. }
  6120. /******************************************************************/
  6121. /* common BCM8073/BCM8727 PHY SECTION */
  6122. /******************************************************************/
  6123. static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
  6124. struct link_params *params,
  6125. struct link_vars *vars)
  6126. {
  6127. struct bnx2x *bp = params->bp;
  6128. if (phy->req_line_speed == SPEED_10 ||
  6129. phy->req_line_speed == SPEED_100) {
  6130. vars->flow_ctrl = phy->req_flow_ctrl;
  6131. return;
  6132. }
  6133. if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
  6134. (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
  6135. u16 pause_result;
  6136. u16 ld_pause; /* local */
  6137. u16 lp_pause; /* link partner */
  6138. bnx2x_cl45_read(bp, phy,
  6139. MDIO_AN_DEVAD,
  6140. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  6141. bnx2x_cl45_read(bp, phy,
  6142. MDIO_AN_DEVAD,
  6143. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  6144. pause_result = (ld_pause &
  6145. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
  6146. pause_result |= (lp_pause &
  6147. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
  6148. bnx2x_pause_resolve(vars, pause_result);
  6149. DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
  6150. pause_result);
  6151. }
  6152. }
  6153. static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
  6154. struct bnx2x_phy *phy,
  6155. u8 port)
  6156. {
  6157. u32 count = 0;
  6158. u16 fw_ver1, fw_msgout;
  6159. int rc = 0;
  6160. /* Boot port from external ROM */
  6161. /* EDC grst */
  6162. bnx2x_cl45_write(bp, phy,
  6163. MDIO_PMA_DEVAD,
  6164. MDIO_PMA_REG_GEN_CTRL,
  6165. 0x0001);
  6166. /* ucode reboot and rst */
  6167. bnx2x_cl45_write(bp, phy,
  6168. MDIO_PMA_DEVAD,
  6169. MDIO_PMA_REG_GEN_CTRL,
  6170. 0x008c);
  6171. bnx2x_cl45_write(bp, phy,
  6172. MDIO_PMA_DEVAD,
  6173. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  6174. /* Reset internal microprocessor */
  6175. bnx2x_cl45_write(bp, phy,
  6176. MDIO_PMA_DEVAD,
  6177. MDIO_PMA_REG_GEN_CTRL,
  6178. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  6179. /* Release srst bit */
  6180. bnx2x_cl45_write(bp, phy,
  6181. MDIO_PMA_DEVAD,
  6182. MDIO_PMA_REG_GEN_CTRL,
  6183. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  6184. /* Delay 100ms per the PHY specifications */
  6185. msleep(100);
  6186. /* 8073 sometimes taking longer to download */
  6187. do {
  6188. count++;
  6189. if (count > 300) {
  6190. DP(NETIF_MSG_LINK,
  6191. "bnx2x_8073_8727_external_rom_boot port %x:"
  6192. "Download failed. fw version = 0x%x\n",
  6193. port, fw_ver1);
  6194. rc = -EINVAL;
  6195. break;
  6196. }
  6197. bnx2x_cl45_read(bp, phy,
  6198. MDIO_PMA_DEVAD,
  6199. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  6200. bnx2x_cl45_read(bp, phy,
  6201. MDIO_PMA_DEVAD,
  6202. MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
  6203. msleep(1);
  6204. } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
  6205. ((fw_msgout & 0xff) != 0x03 && (phy->type ==
  6206. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
  6207. /* Clear ser_boot_ctl bit */
  6208. bnx2x_cl45_write(bp, phy,
  6209. MDIO_PMA_DEVAD,
  6210. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  6211. bnx2x_save_bcm_spirom_ver(bp, phy, port);
  6212. DP(NETIF_MSG_LINK,
  6213. "bnx2x_8073_8727_external_rom_boot port %x:"
  6214. "Download complete. fw version = 0x%x\n",
  6215. port, fw_ver1);
  6216. return rc;
  6217. }
  6218. /******************************************************************/
  6219. /* BCM8073 PHY SECTION */
  6220. /******************************************************************/
  6221. static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
  6222. {
  6223. /* This is only required for 8073A1, version 102 only */
  6224. u16 val;
  6225. /* Read 8073 HW revision*/
  6226. bnx2x_cl45_read(bp, phy,
  6227. MDIO_PMA_DEVAD,
  6228. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6229. if (val != 1) {
  6230. /* No need to workaround in 8073 A1 */
  6231. return 0;
  6232. }
  6233. bnx2x_cl45_read(bp, phy,
  6234. MDIO_PMA_DEVAD,
  6235. MDIO_PMA_REG_ROM_VER2, &val);
  6236. /* SNR should be applied only for version 0x102 */
  6237. if (val != 0x102)
  6238. return 0;
  6239. return 1;
  6240. }
  6241. static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
  6242. {
  6243. u16 val, cnt, cnt1 ;
  6244. bnx2x_cl45_read(bp, phy,
  6245. MDIO_PMA_DEVAD,
  6246. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6247. if (val > 0) {
  6248. /* No need to workaround in 8073 A1 */
  6249. return 0;
  6250. }
  6251. /* XAUI workaround in 8073 A0: */
  6252. /*
  6253. * After loading the boot ROM and restarting Autoneg, poll
  6254. * Dev1, Reg $C820:
  6255. */
  6256. for (cnt = 0; cnt < 1000; cnt++) {
  6257. bnx2x_cl45_read(bp, phy,
  6258. MDIO_PMA_DEVAD,
  6259. MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6260. &val);
  6261. /*
  6262. * If bit [14] = 0 or bit [13] = 0, continue on with
  6263. * system initialization (XAUI work-around not required, as
  6264. * these bits indicate 2.5G or 1G link up).
  6265. */
  6266. if (!(val & (1<<14)) || !(val & (1<<13))) {
  6267. DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
  6268. return 0;
  6269. } else if (!(val & (1<<15))) {
  6270. DP(NETIF_MSG_LINK, "bit 15 went off\n");
  6271. /*
  6272. * If bit 15 is 0, then poll Dev1, Reg $C841 until it's
  6273. * MSB (bit15) goes to 1 (indicating that the XAUI
  6274. * workaround has completed), then continue on with
  6275. * system initialization.
  6276. */
  6277. for (cnt1 = 0; cnt1 < 1000; cnt1++) {
  6278. bnx2x_cl45_read(bp, phy,
  6279. MDIO_PMA_DEVAD,
  6280. MDIO_PMA_REG_8073_XAUI_WA, &val);
  6281. if (val & (1<<15)) {
  6282. DP(NETIF_MSG_LINK,
  6283. "XAUI workaround has completed\n");
  6284. return 0;
  6285. }
  6286. msleep(3);
  6287. }
  6288. break;
  6289. }
  6290. msleep(3);
  6291. }
  6292. DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
  6293. return -EINVAL;
  6294. }
  6295. static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
  6296. {
  6297. /* Force KR or KX */
  6298. bnx2x_cl45_write(bp, phy,
  6299. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  6300. bnx2x_cl45_write(bp, phy,
  6301. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
  6302. bnx2x_cl45_write(bp, phy,
  6303. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
  6304. bnx2x_cl45_write(bp, phy,
  6305. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  6306. }
  6307. static void bnx2x_8073_set_pause_cl37(struct link_params *params,
  6308. struct bnx2x_phy *phy,
  6309. struct link_vars *vars)
  6310. {
  6311. u16 cl37_val;
  6312. struct bnx2x *bp = params->bp;
  6313. bnx2x_cl45_read(bp, phy,
  6314. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
  6315. cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6316. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  6317. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  6318. if ((vars->ieee_fc &
  6319. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
  6320. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
  6321. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
  6322. }
  6323. if ((vars->ieee_fc &
  6324. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  6325. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  6326. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  6327. }
  6328. if ((vars->ieee_fc &
  6329. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  6330. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  6331. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6332. }
  6333. DP(NETIF_MSG_LINK,
  6334. "Ext phy AN advertize cl37 0x%x\n", cl37_val);
  6335. bnx2x_cl45_write(bp, phy,
  6336. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
  6337. msleep(500);
  6338. }
  6339. static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
  6340. struct link_params *params,
  6341. struct link_vars *vars)
  6342. {
  6343. struct bnx2x *bp = params->bp;
  6344. u16 val = 0, tmp1;
  6345. u8 gpio_port;
  6346. DP(NETIF_MSG_LINK, "Init 8073\n");
  6347. if (CHIP_IS_E2(bp))
  6348. gpio_port = BP_PATH(bp);
  6349. else
  6350. gpio_port = params->port;
  6351. /* Restore normal power mode*/
  6352. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6353. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6354. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6355. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6356. /* enable LASI */
  6357. bnx2x_cl45_write(bp, phy,
  6358. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, (1<<2));
  6359. bnx2x_cl45_write(bp, phy,
  6360. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0004);
  6361. bnx2x_8073_set_pause_cl37(params, phy, vars);
  6362. bnx2x_cl45_read(bp, phy,
  6363. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  6364. bnx2x_cl45_read(bp, phy,
  6365. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  6366. DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
  6367. /* Swap polarity if required - Must be done only in non-1G mode */
  6368. if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6369. /* Configure the 8073 to swap _P and _N of the KR lines */
  6370. DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
  6371. /* 10G Rx/Tx and 1G Tx signal polarity swap */
  6372. bnx2x_cl45_read(bp, phy,
  6373. MDIO_PMA_DEVAD,
  6374. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
  6375. bnx2x_cl45_write(bp, phy,
  6376. MDIO_PMA_DEVAD,
  6377. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
  6378. (val | (3<<9)));
  6379. }
  6380. /* Enable CL37 BAM */
  6381. if (REG_RD(bp, params->shmem_base +
  6382. offsetof(struct shmem_region, dev_info.
  6383. port_hw_config[params->port].default_cfg)) &
  6384. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  6385. bnx2x_cl45_read(bp, phy,
  6386. MDIO_AN_DEVAD,
  6387. MDIO_AN_REG_8073_BAM, &val);
  6388. bnx2x_cl45_write(bp, phy,
  6389. MDIO_AN_DEVAD,
  6390. MDIO_AN_REG_8073_BAM, val | 1);
  6391. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  6392. }
  6393. if (params->loopback_mode == LOOPBACK_EXT) {
  6394. bnx2x_807x_force_10G(bp, phy);
  6395. DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
  6396. return 0;
  6397. } else {
  6398. bnx2x_cl45_write(bp, phy,
  6399. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
  6400. }
  6401. if (phy->req_line_speed != SPEED_AUTO_NEG) {
  6402. if (phy->req_line_speed == SPEED_10000) {
  6403. val = (1<<7);
  6404. } else if (phy->req_line_speed == SPEED_2500) {
  6405. val = (1<<5);
  6406. /*
  6407. * Note that 2.5G works only when used with 1G
  6408. * advertisement
  6409. */
  6410. } else
  6411. val = (1<<5);
  6412. } else {
  6413. val = 0;
  6414. if (phy->speed_cap_mask &
  6415. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  6416. val |= (1<<7);
  6417. /* Note that 2.5G works only when used with 1G advertisement */
  6418. if (phy->speed_cap_mask &
  6419. (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
  6420. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  6421. val |= (1<<5);
  6422. DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
  6423. }
  6424. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
  6425. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
  6426. if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
  6427. (phy->req_line_speed == SPEED_AUTO_NEG)) ||
  6428. (phy->req_line_speed == SPEED_2500)) {
  6429. u16 phy_ver;
  6430. /* Allow 2.5G for A1 and above */
  6431. bnx2x_cl45_read(bp, phy,
  6432. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
  6433. &phy_ver);
  6434. DP(NETIF_MSG_LINK, "Add 2.5G\n");
  6435. if (phy_ver > 0)
  6436. tmp1 |= 1;
  6437. else
  6438. tmp1 &= 0xfffe;
  6439. } else {
  6440. DP(NETIF_MSG_LINK, "Disable 2.5G\n");
  6441. tmp1 &= 0xfffe;
  6442. }
  6443. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
  6444. /* Add support for CL37 (passive mode) II */
  6445. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
  6446. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
  6447. (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
  6448. 0x20 : 0x40)));
  6449. /* Add support for CL37 (passive mode) III */
  6450. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  6451. /*
  6452. * The SNR will improve about 2db by changing BW and FEE main
  6453. * tap. Rest commands are executed after link is up
  6454. * Change FFE main cursor to 5 in EDC register
  6455. */
  6456. if (bnx2x_8073_is_snr_needed(bp, phy))
  6457. bnx2x_cl45_write(bp, phy,
  6458. MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
  6459. 0xFB0C);
  6460. /* Enable FEC (Forware Error Correction) Request in the AN */
  6461. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
  6462. tmp1 |= (1<<15);
  6463. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
  6464. bnx2x_ext_phy_set_pause(params, phy, vars);
  6465. /* Restart autoneg */
  6466. msleep(500);
  6467. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  6468. DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
  6469. ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
  6470. return 0;
  6471. }
  6472. static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
  6473. struct link_params *params,
  6474. struct link_vars *vars)
  6475. {
  6476. struct bnx2x *bp = params->bp;
  6477. u8 link_up = 0;
  6478. u16 val1, val2;
  6479. u16 link_status = 0;
  6480. u16 an1000_status = 0;
  6481. bnx2x_cl45_read(bp, phy,
  6482. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  6483. DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
  6484. /* clear the interrupt LASI status register */
  6485. bnx2x_cl45_read(bp, phy,
  6486. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6487. bnx2x_cl45_read(bp, phy,
  6488. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
  6489. DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
  6490. /* Clear MSG-OUT */
  6491. bnx2x_cl45_read(bp, phy,
  6492. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  6493. /* Check the LASI */
  6494. bnx2x_cl45_read(bp, phy,
  6495. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  6496. DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
  6497. /* Check the link status */
  6498. bnx2x_cl45_read(bp, phy,
  6499. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6500. DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
  6501. bnx2x_cl45_read(bp, phy,
  6502. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6503. bnx2x_cl45_read(bp, phy,
  6504. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6505. link_up = ((val1 & 4) == 4);
  6506. DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
  6507. if (link_up &&
  6508. ((phy->req_line_speed != SPEED_10000))) {
  6509. if (bnx2x_8073_xaui_wa(bp, phy) != 0)
  6510. return 0;
  6511. }
  6512. bnx2x_cl45_read(bp, phy,
  6513. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6514. bnx2x_cl45_read(bp, phy,
  6515. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6516. /* Check the link status on 1.1.2 */
  6517. bnx2x_cl45_read(bp, phy,
  6518. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6519. bnx2x_cl45_read(bp, phy,
  6520. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6521. DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
  6522. "an_link_status=0x%x\n", val2, val1, an1000_status);
  6523. link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
  6524. if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
  6525. /*
  6526. * The SNR will improve about 2dbby changing the BW and FEE main
  6527. * tap. The 1st write to change FFE main tap is set before
  6528. * restart AN. Change PLL Bandwidth in EDC register
  6529. */
  6530. bnx2x_cl45_write(bp, phy,
  6531. MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
  6532. 0x26BC);
  6533. /* Change CDR Bandwidth in EDC register */
  6534. bnx2x_cl45_write(bp, phy,
  6535. MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
  6536. 0x0333);
  6537. }
  6538. bnx2x_cl45_read(bp, phy,
  6539. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6540. &link_status);
  6541. /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
  6542. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  6543. link_up = 1;
  6544. vars->line_speed = SPEED_10000;
  6545. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  6546. params->port);
  6547. } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
  6548. link_up = 1;
  6549. vars->line_speed = SPEED_2500;
  6550. DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
  6551. params->port);
  6552. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  6553. link_up = 1;
  6554. vars->line_speed = SPEED_1000;
  6555. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  6556. params->port);
  6557. } else {
  6558. link_up = 0;
  6559. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  6560. params->port);
  6561. }
  6562. if (link_up) {
  6563. /* Swap polarity if required */
  6564. if (params->lane_config &
  6565. PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6566. /* Configure the 8073 to swap P and N of the KR lines */
  6567. bnx2x_cl45_read(bp, phy,
  6568. MDIO_XS_DEVAD,
  6569. MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
  6570. /*
  6571. * Set bit 3 to invert Rx in 1G mode and clear this bit
  6572. * when it`s in 10G mode.
  6573. */
  6574. if (vars->line_speed == SPEED_1000) {
  6575. DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
  6576. "the 8073\n");
  6577. val1 |= (1<<3);
  6578. } else
  6579. val1 &= ~(1<<3);
  6580. bnx2x_cl45_write(bp, phy,
  6581. MDIO_XS_DEVAD,
  6582. MDIO_XS_REG_8073_RX_CTRL_PCIE,
  6583. val1);
  6584. }
  6585. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  6586. bnx2x_8073_resolve_fc(phy, params, vars);
  6587. vars->duplex = DUPLEX_FULL;
  6588. }
  6589. if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  6590. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  6591. MDIO_AN_REG_LP_AUTO_NEG2, &val1);
  6592. if (val1 & (1<<5))
  6593. vars->link_status |=
  6594. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  6595. if (val1 & (1<<7))
  6596. vars->link_status |=
  6597. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  6598. }
  6599. return link_up;
  6600. }
  6601. static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
  6602. struct link_params *params)
  6603. {
  6604. struct bnx2x *bp = params->bp;
  6605. u8 gpio_port;
  6606. if (CHIP_IS_E2(bp))
  6607. gpio_port = BP_PATH(bp);
  6608. else
  6609. gpio_port = params->port;
  6610. DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
  6611. gpio_port);
  6612. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6613. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  6614. gpio_port);
  6615. }
  6616. /******************************************************************/
  6617. /* BCM8705 PHY SECTION */
  6618. /******************************************************************/
  6619. static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
  6620. struct link_params *params,
  6621. struct link_vars *vars)
  6622. {
  6623. struct bnx2x *bp = params->bp;
  6624. DP(NETIF_MSG_LINK, "init 8705\n");
  6625. /* Restore normal power mode*/
  6626. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6627. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  6628. /* HW reset */
  6629. bnx2x_ext_phy_hw_reset(bp, params->port);
  6630. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  6631. bnx2x_wait_reset_complete(bp, phy, params);
  6632. bnx2x_cl45_write(bp, phy,
  6633. MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
  6634. bnx2x_cl45_write(bp, phy,
  6635. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
  6636. bnx2x_cl45_write(bp, phy,
  6637. MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
  6638. bnx2x_cl45_write(bp, phy,
  6639. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
  6640. /* BCM8705 doesn't have microcode, hence the 0 */
  6641. bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
  6642. return 0;
  6643. }
  6644. static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
  6645. struct link_params *params,
  6646. struct link_vars *vars)
  6647. {
  6648. u8 link_up = 0;
  6649. u16 val1, rx_sd;
  6650. struct bnx2x *bp = params->bp;
  6651. DP(NETIF_MSG_LINK, "read status 8705\n");
  6652. bnx2x_cl45_read(bp, phy,
  6653. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6654. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6655. bnx2x_cl45_read(bp, phy,
  6656. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6657. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6658. bnx2x_cl45_read(bp, phy,
  6659. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  6660. bnx2x_cl45_read(bp, phy,
  6661. MDIO_PMA_DEVAD, 0xc809, &val1);
  6662. bnx2x_cl45_read(bp, phy,
  6663. MDIO_PMA_DEVAD, 0xc809, &val1);
  6664. DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
  6665. link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
  6666. if (link_up) {
  6667. vars->line_speed = SPEED_10000;
  6668. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  6669. }
  6670. return link_up;
  6671. }
  6672. /******************************************************************/
  6673. /* SFP+ module Section */
  6674. /******************************************************************/
  6675. static void bnx2x_set_disable_pmd_transmit(struct link_params *params,
  6676. struct bnx2x_phy *phy,
  6677. u8 pmd_dis)
  6678. {
  6679. struct bnx2x *bp = params->bp;
  6680. /*
  6681. * Disable transmitter only for bootcodes which can enable it afterwards
  6682. * (for D3 link)
  6683. */
  6684. if (pmd_dis) {
  6685. if (params->feature_config_flags &
  6686. FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED)
  6687. DP(NETIF_MSG_LINK, "Disabling PMD transmitter\n");
  6688. else {
  6689. DP(NETIF_MSG_LINK, "NOT disabling PMD transmitter\n");
  6690. return;
  6691. }
  6692. } else
  6693. DP(NETIF_MSG_LINK, "Enabling PMD transmitter\n");
  6694. bnx2x_cl45_write(bp, phy,
  6695. MDIO_PMA_DEVAD,
  6696. MDIO_PMA_REG_TX_DISABLE, pmd_dis);
  6697. }
  6698. static u8 bnx2x_get_gpio_port(struct link_params *params)
  6699. {
  6700. u8 gpio_port;
  6701. u32 swap_val, swap_override;
  6702. struct bnx2x *bp = params->bp;
  6703. if (CHIP_IS_E2(bp))
  6704. gpio_port = BP_PATH(bp);
  6705. else
  6706. gpio_port = params->port;
  6707. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  6708. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  6709. return gpio_port ^ (swap_val && swap_override);
  6710. }
  6711. static void bnx2x_sfp_e1e2_set_transmitter(struct link_params *params,
  6712. struct bnx2x_phy *phy,
  6713. u8 tx_en)
  6714. {
  6715. u16 val;
  6716. u8 port = params->port;
  6717. struct bnx2x *bp = params->bp;
  6718. u32 tx_en_mode;
  6719. /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
  6720. tx_en_mode = REG_RD(bp, params->shmem_base +
  6721. offsetof(struct shmem_region,
  6722. dev_info.port_hw_config[port].sfp_ctrl)) &
  6723. PORT_HW_CFG_TX_LASER_MASK;
  6724. DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
  6725. "mode = %x\n", tx_en, port, tx_en_mode);
  6726. switch (tx_en_mode) {
  6727. case PORT_HW_CFG_TX_LASER_MDIO:
  6728. bnx2x_cl45_read(bp, phy,
  6729. MDIO_PMA_DEVAD,
  6730. MDIO_PMA_REG_PHY_IDENTIFIER,
  6731. &val);
  6732. if (tx_en)
  6733. val &= ~(1<<15);
  6734. else
  6735. val |= (1<<15);
  6736. bnx2x_cl45_write(bp, phy,
  6737. MDIO_PMA_DEVAD,
  6738. MDIO_PMA_REG_PHY_IDENTIFIER,
  6739. val);
  6740. break;
  6741. case PORT_HW_CFG_TX_LASER_GPIO0:
  6742. case PORT_HW_CFG_TX_LASER_GPIO1:
  6743. case PORT_HW_CFG_TX_LASER_GPIO2:
  6744. case PORT_HW_CFG_TX_LASER_GPIO3:
  6745. {
  6746. u16 gpio_pin;
  6747. u8 gpio_port, gpio_mode;
  6748. if (tx_en)
  6749. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
  6750. else
  6751. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
  6752. gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
  6753. gpio_port = bnx2x_get_gpio_port(params);
  6754. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  6755. break;
  6756. }
  6757. default:
  6758. DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
  6759. break;
  6760. }
  6761. }
  6762. static void bnx2x_sfp_set_transmitter(struct link_params *params,
  6763. struct bnx2x_phy *phy,
  6764. u8 tx_en)
  6765. {
  6766. struct bnx2x *bp = params->bp;
  6767. DP(NETIF_MSG_LINK, "Setting SFP+ transmitter to %d\n", tx_en);
  6768. if (CHIP_IS_E3(bp))
  6769. bnx2x_sfp_e3_set_transmitter(params, phy, tx_en);
  6770. else
  6771. bnx2x_sfp_e1e2_set_transmitter(params, phy, tx_en);
  6772. }
  6773. static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6774. struct link_params *params,
  6775. u16 addr, u8 byte_cnt, u8 *o_buf)
  6776. {
  6777. struct bnx2x *bp = params->bp;
  6778. u16 val = 0;
  6779. u16 i;
  6780. if (byte_cnt > 16) {
  6781. DP(NETIF_MSG_LINK,
  6782. "Reading from eeprom is limited to 0xf\n");
  6783. return -EINVAL;
  6784. }
  6785. /* Set the read command byte count */
  6786. bnx2x_cl45_write(bp, phy,
  6787. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6788. (byte_cnt | 0xa000));
  6789. /* Set the read command address */
  6790. bnx2x_cl45_write(bp, phy,
  6791. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6792. addr);
  6793. /* Activate read command */
  6794. bnx2x_cl45_write(bp, phy,
  6795. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6796. 0x2c0f);
  6797. /* Wait up to 500us for command complete status */
  6798. for (i = 0; i < 100; i++) {
  6799. bnx2x_cl45_read(bp, phy,
  6800. MDIO_PMA_DEVAD,
  6801. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6802. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6803. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6804. break;
  6805. udelay(5);
  6806. }
  6807. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  6808. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  6809. DP(NETIF_MSG_LINK,
  6810. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  6811. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  6812. return -EINVAL;
  6813. }
  6814. /* Read the buffer */
  6815. for (i = 0; i < byte_cnt; i++) {
  6816. bnx2x_cl45_read(bp, phy,
  6817. MDIO_PMA_DEVAD,
  6818. MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
  6819. o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
  6820. }
  6821. for (i = 0; i < 100; i++) {
  6822. bnx2x_cl45_read(bp, phy,
  6823. MDIO_PMA_DEVAD,
  6824. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6825. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6826. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  6827. return 0;
  6828. msleep(1);
  6829. }
  6830. return -EINVAL;
  6831. }
  6832. static int bnx2x_warpcore_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6833. struct link_params *params,
  6834. u16 addr, u8 byte_cnt,
  6835. u8 *o_buf)
  6836. {
  6837. int rc = 0;
  6838. u8 i, j = 0, cnt = 0;
  6839. u32 data_array[4];
  6840. u16 addr32;
  6841. struct bnx2x *bp = params->bp;
  6842. /*DP(NETIF_MSG_LINK, "bnx2x_direct_read_sfp_module_eeprom:"
  6843. " addr %d, cnt %d\n",
  6844. addr, byte_cnt);*/
  6845. if (byte_cnt > 16) {
  6846. DP(NETIF_MSG_LINK,
  6847. "Reading from eeprom is limited to 16 bytes\n");
  6848. return -EINVAL;
  6849. }
  6850. /* 4 byte aligned address */
  6851. addr32 = addr & (~0x3);
  6852. do {
  6853. rc = bnx2x_bsc_read(params, phy, 0xa0, addr32, 0, byte_cnt,
  6854. data_array);
  6855. } while ((rc != 0) && (++cnt < I2C_WA_RETRY_CNT));
  6856. if (rc == 0) {
  6857. for (i = (addr - addr32); i < byte_cnt + (addr - addr32); i++) {
  6858. o_buf[j] = *((u8 *)data_array + i);
  6859. j++;
  6860. }
  6861. }
  6862. return rc;
  6863. }
  6864. static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6865. struct link_params *params,
  6866. u16 addr, u8 byte_cnt, u8 *o_buf)
  6867. {
  6868. struct bnx2x *bp = params->bp;
  6869. u16 val, i;
  6870. if (byte_cnt > 16) {
  6871. DP(NETIF_MSG_LINK,
  6872. "Reading from eeprom is limited to 0xf\n");
  6873. return -EINVAL;
  6874. }
  6875. /* Need to read from 1.8000 to clear it */
  6876. bnx2x_cl45_read(bp, phy,
  6877. MDIO_PMA_DEVAD,
  6878. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6879. &val);
  6880. /* Set the read command byte count */
  6881. bnx2x_cl45_write(bp, phy,
  6882. MDIO_PMA_DEVAD,
  6883. MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6884. ((byte_cnt < 2) ? 2 : byte_cnt));
  6885. /* Set the read command address */
  6886. bnx2x_cl45_write(bp, phy,
  6887. MDIO_PMA_DEVAD,
  6888. MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6889. addr);
  6890. /* Set the destination address */
  6891. bnx2x_cl45_write(bp, phy,
  6892. MDIO_PMA_DEVAD,
  6893. 0x8004,
  6894. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
  6895. /* Activate read command */
  6896. bnx2x_cl45_write(bp, phy,
  6897. MDIO_PMA_DEVAD,
  6898. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6899. 0x8002);
  6900. /*
  6901. * Wait appropriate time for two-wire command to finish before
  6902. * polling the status register
  6903. */
  6904. msleep(1);
  6905. /* Wait up to 500us for command complete status */
  6906. for (i = 0; i < 100; i++) {
  6907. bnx2x_cl45_read(bp, phy,
  6908. MDIO_PMA_DEVAD,
  6909. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6910. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6911. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6912. break;
  6913. udelay(5);
  6914. }
  6915. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  6916. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  6917. DP(NETIF_MSG_LINK,
  6918. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  6919. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  6920. return -EFAULT;
  6921. }
  6922. /* Read the buffer */
  6923. for (i = 0; i < byte_cnt; i++) {
  6924. bnx2x_cl45_read(bp, phy,
  6925. MDIO_PMA_DEVAD,
  6926. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
  6927. o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
  6928. }
  6929. for (i = 0; i < 100; i++) {
  6930. bnx2x_cl45_read(bp, phy,
  6931. MDIO_PMA_DEVAD,
  6932. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6933. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6934. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  6935. return 0;
  6936. msleep(1);
  6937. }
  6938. return -EINVAL;
  6939. }
  6940. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6941. struct link_params *params, u16 addr,
  6942. u8 byte_cnt, u8 *o_buf)
  6943. {
  6944. int rc = -EINVAL;
  6945. switch (phy->type) {
  6946. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  6947. rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
  6948. byte_cnt, o_buf);
  6949. break;
  6950. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  6951. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  6952. rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
  6953. byte_cnt, o_buf);
  6954. break;
  6955. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  6956. rc = bnx2x_warpcore_read_sfp_module_eeprom(phy, params, addr,
  6957. byte_cnt, o_buf);
  6958. break;
  6959. }
  6960. return rc;
  6961. }
  6962. static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
  6963. struct link_params *params,
  6964. u16 *edc_mode)
  6965. {
  6966. struct bnx2x *bp = params->bp;
  6967. u32 sync_offset = 0, phy_idx, media_types;
  6968. u8 val, check_limiting_mode = 0;
  6969. *edc_mode = EDC_MODE_LIMITING;
  6970. phy->media_type = ETH_PHY_UNSPECIFIED;
  6971. /* First check for copper cable */
  6972. if (bnx2x_read_sfp_module_eeprom(phy,
  6973. params,
  6974. SFP_EEPROM_CON_TYPE_ADDR,
  6975. 1,
  6976. &val) != 0) {
  6977. DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
  6978. return -EINVAL;
  6979. }
  6980. switch (val) {
  6981. case SFP_EEPROM_CON_TYPE_VAL_COPPER:
  6982. {
  6983. u8 copper_module_type;
  6984. phy->media_type = ETH_PHY_DA_TWINAX;
  6985. /*
  6986. * Check if its active cable (includes SFP+ module)
  6987. * of passive cable
  6988. */
  6989. if (bnx2x_read_sfp_module_eeprom(phy,
  6990. params,
  6991. SFP_EEPROM_FC_TX_TECH_ADDR,
  6992. 1,
  6993. &copper_module_type) != 0) {
  6994. DP(NETIF_MSG_LINK,
  6995. "Failed to read copper-cable-type"
  6996. " from SFP+ EEPROM\n");
  6997. return -EINVAL;
  6998. }
  6999. if (copper_module_type &
  7000. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
  7001. DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
  7002. check_limiting_mode = 1;
  7003. } else if (copper_module_type &
  7004. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
  7005. DP(NETIF_MSG_LINK,
  7006. "Passive Copper cable detected\n");
  7007. *edc_mode =
  7008. EDC_MODE_PASSIVE_DAC;
  7009. } else {
  7010. DP(NETIF_MSG_LINK,
  7011. "Unknown copper-cable-type 0x%x !!!\n",
  7012. copper_module_type);
  7013. return -EINVAL;
  7014. }
  7015. break;
  7016. }
  7017. case SFP_EEPROM_CON_TYPE_VAL_LC:
  7018. phy->media_type = ETH_PHY_SFP_FIBER;
  7019. DP(NETIF_MSG_LINK, "Optic module detected\n");
  7020. check_limiting_mode = 1;
  7021. break;
  7022. default:
  7023. DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
  7024. val);
  7025. return -EINVAL;
  7026. }
  7027. sync_offset = params->shmem_base +
  7028. offsetof(struct shmem_region,
  7029. dev_info.port_hw_config[params->port].media_type);
  7030. media_types = REG_RD(bp, sync_offset);
  7031. /* Update media type for non-PMF sync */
  7032. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  7033. if (&(params->phy[phy_idx]) == phy) {
  7034. media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  7035. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  7036. media_types |= ((phy->media_type &
  7037. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  7038. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  7039. break;
  7040. }
  7041. }
  7042. REG_WR(bp, sync_offset, media_types);
  7043. if (check_limiting_mode) {
  7044. u8 options[SFP_EEPROM_OPTIONS_SIZE];
  7045. if (bnx2x_read_sfp_module_eeprom(phy,
  7046. params,
  7047. SFP_EEPROM_OPTIONS_ADDR,
  7048. SFP_EEPROM_OPTIONS_SIZE,
  7049. options) != 0) {
  7050. DP(NETIF_MSG_LINK,
  7051. "Failed to read Option field from module EEPROM\n");
  7052. return -EINVAL;
  7053. }
  7054. if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
  7055. *edc_mode = EDC_MODE_LINEAR;
  7056. else
  7057. *edc_mode = EDC_MODE_LIMITING;
  7058. }
  7059. DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
  7060. return 0;
  7061. }
  7062. /*
  7063. * This function read the relevant field from the module (SFP+), and verify it
  7064. * is compliant with this board
  7065. */
  7066. static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
  7067. struct link_params *params)
  7068. {
  7069. struct bnx2x *bp = params->bp;
  7070. u32 val, cmd;
  7071. u32 fw_resp, fw_cmd_param;
  7072. char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
  7073. char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
  7074. phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
  7075. val = REG_RD(bp, params->shmem_base +
  7076. offsetof(struct shmem_region, dev_info.
  7077. port_feature_config[params->port].config));
  7078. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7079. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
  7080. DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
  7081. return 0;
  7082. }
  7083. if (params->feature_config_flags &
  7084. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
  7085. /* Use specific phy request */
  7086. cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
  7087. } else if (params->feature_config_flags &
  7088. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
  7089. /* Use first phy request only in case of non-dual media*/
  7090. if (DUAL_MEDIA(params)) {
  7091. DP(NETIF_MSG_LINK,
  7092. "FW does not support OPT MDL verification\n");
  7093. return -EINVAL;
  7094. }
  7095. cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
  7096. } else {
  7097. /* No support in OPT MDL detection */
  7098. DP(NETIF_MSG_LINK,
  7099. "FW does not support OPT MDL verification\n");
  7100. return -EINVAL;
  7101. }
  7102. fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
  7103. fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
  7104. if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
  7105. DP(NETIF_MSG_LINK, "Approved module\n");
  7106. return 0;
  7107. }
  7108. /* format the warning message */
  7109. if (bnx2x_read_sfp_module_eeprom(phy,
  7110. params,
  7111. SFP_EEPROM_VENDOR_NAME_ADDR,
  7112. SFP_EEPROM_VENDOR_NAME_SIZE,
  7113. (u8 *)vendor_name))
  7114. vendor_name[0] = '\0';
  7115. else
  7116. vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
  7117. if (bnx2x_read_sfp_module_eeprom(phy,
  7118. params,
  7119. SFP_EEPROM_PART_NO_ADDR,
  7120. SFP_EEPROM_PART_NO_SIZE,
  7121. (u8 *)vendor_pn))
  7122. vendor_pn[0] = '\0';
  7123. else
  7124. vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
  7125. netdev_err(bp->dev, "Warning: Unqualified SFP+ module detected,"
  7126. " Port %d from %s part number %s\n",
  7127. params->port, vendor_name, vendor_pn);
  7128. phy->flags |= FLAGS_SFP_NOT_APPROVED;
  7129. return -EINVAL;
  7130. }
  7131. static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
  7132. struct link_params *params)
  7133. {
  7134. u8 val;
  7135. struct bnx2x *bp = params->bp;
  7136. u16 timeout;
  7137. /*
  7138. * Initialization time after hot-plug may take up to 300ms for
  7139. * some phys type ( e.g. JDSU )
  7140. */
  7141. for (timeout = 0; timeout < 60; timeout++) {
  7142. if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
  7143. == 0) {
  7144. DP(NETIF_MSG_LINK,
  7145. "SFP+ module initialization took %d ms\n",
  7146. timeout * 5);
  7147. return 0;
  7148. }
  7149. msleep(5);
  7150. }
  7151. return -EINVAL;
  7152. }
  7153. static void bnx2x_8727_power_module(struct bnx2x *bp,
  7154. struct bnx2x_phy *phy,
  7155. u8 is_power_up) {
  7156. /* Make sure GPIOs are not using for LED mode */
  7157. u16 val;
  7158. /*
  7159. * In the GPIO register, bit 4 is use to determine if the GPIOs are
  7160. * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
  7161. * output
  7162. * Bits 0-1 determine the GPIOs value for OUTPUT in case bit 4 val is 0
  7163. * Bits 8-9 determine the GPIOs value for INPUT in case bit 4 val is 1
  7164. * where the 1st bit is the over-current(only input), and 2nd bit is
  7165. * for power( only output )
  7166. *
  7167. * In case of NOC feature is disabled and power is up, set GPIO control
  7168. * as input to enable listening of over-current indication
  7169. */
  7170. if (phy->flags & FLAGS_NOC)
  7171. return;
  7172. if (is_power_up)
  7173. val = (1<<4);
  7174. else
  7175. /*
  7176. * Set GPIO control to OUTPUT, and set the power bit
  7177. * to according to the is_power_up
  7178. */
  7179. val = (1<<1);
  7180. bnx2x_cl45_write(bp, phy,
  7181. MDIO_PMA_DEVAD,
  7182. MDIO_PMA_REG_8727_GPIO_CTRL,
  7183. val);
  7184. }
  7185. static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
  7186. struct bnx2x_phy *phy,
  7187. u16 edc_mode)
  7188. {
  7189. u16 cur_limiting_mode;
  7190. bnx2x_cl45_read(bp, phy,
  7191. MDIO_PMA_DEVAD,
  7192. MDIO_PMA_REG_ROM_VER2,
  7193. &cur_limiting_mode);
  7194. DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
  7195. cur_limiting_mode);
  7196. if (edc_mode == EDC_MODE_LIMITING) {
  7197. DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
  7198. bnx2x_cl45_write(bp, phy,
  7199. MDIO_PMA_DEVAD,
  7200. MDIO_PMA_REG_ROM_VER2,
  7201. EDC_MODE_LIMITING);
  7202. } else { /* LRM mode ( default )*/
  7203. DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
  7204. /*
  7205. * Changing to LRM mode takes quite few seconds. So do it only
  7206. * if current mode is limiting (default is LRM)
  7207. */
  7208. if (cur_limiting_mode != EDC_MODE_LIMITING)
  7209. return 0;
  7210. bnx2x_cl45_write(bp, phy,
  7211. MDIO_PMA_DEVAD,
  7212. MDIO_PMA_REG_LRM_MODE,
  7213. 0);
  7214. bnx2x_cl45_write(bp, phy,
  7215. MDIO_PMA_DEVAD,
  7216. MDIO_PMA_REG_ROM_VER2,
  7217. 0x128);
  7218. bnx2x_cl45_write(bp, phy,
  7219. MDIO_PMA_DEVAD,
  7220. MDIO_PMA_REG_MISC_CTRL0,
  7221. 0x4008);
  7222. bnx2x_cl45_write(bp, phy,
  7223. MDIO_PMA_DEVAD,
  7224. MDIO_PMA_REG_LRM_MODE,
  7225. 0xaaaa);
  7226. }
  7227. return 0;
  7228. }
  7229. static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
  7230. struct bnx2x_phy *phy,
  7231. u16 edc_mode)
  7232. {
  7233. u16 phy_identifier;
  7234. u16 rom_ver2_val;
  7235. bnx2x_cl45_read(bp, phy,
  7236. MDIO_PMA_DEVAD,
  7237. MDIO_PMA_REG_PHY_IDENTIFIER,
  7238. &phy_identifier);
  7239. bnx2x_cl45_write(bp, phy,
  7240. MDIO_PMA_DEVAD,
  7241. MDIO_PMA_REG_PHY_IDENTIFIER,
  7242. (phy_identifier & ~(1<<9)));
  7243. bnx2x_cl45_read(bp, phy,
  7244. MDIO_PMA_DEVAD,
  7245. MDIO_PMA_REG_ROM_VER2,
  7246. &rom_ver2_val);
  7247. /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
  7248. bnx2x_cl45_write(bp, phy,
  7249. MDIO_PMA_DEVAD,
  7250. MDIO_PMA_REG_ROM_VER2,
  7251. (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
  7252. bnx2x_cl45_write(bp, phy,
  7253. MDIO_PMA_DEVAD,
  7254. MDIO_PMA_REG_PHY_IDENTIFIER,
  7255. (phy_identifier | (1<<9)));
  7256. return 0;
  7257. }
  7258. static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
  7259. struct link_params *params,
  7260. u32 action)
  7261. {
  7262. struct bnx2x *bp = params->bp;
  7263. switch (action) {
  7264. case DISABLE_TX:
  7265. bnx2x_sfp_set_transmitter(params, phy, 0);
  7266. break;
  7267. case ENABLE_TX:
  7268. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
  7269. bnx2x_sfp_set_transmitter(params, phy, 1);
  7270. break;
  7271. default:
  7272. DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
  7273. action);
  7274. return;
  7275. }
  7276. }
  7277. static void bnx2x_set_e1e2_module_fault_led(struct link_params *params,
  7278. u8 gpio_mode)
  7279. {
  7280. struct bnx2x *bp = params->bp;
  7281. u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
  7282. offsetof(struct shmem_region,
  7283. dev_info.port_hw_config[params->port].sfp_ctrl)) &
  7284. PORT_HW_CFG_FAULT_MODULE_LED_MASK;
  7285. switch (fault_led_gpio) {
  7286. case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
  7287. return;
  7288. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
  7289. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
  7290. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
  7291. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
  7292. {
  7293. u8 gpio_port = bnx2x_get_gpio_port(params);
  7294. u16 gpio_pin = fault_led_gpio -
  7295. PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
  7296. DP(NETIF_MSG_LINK, "Set fault module-detected led "
  7297. "pin %x port %x mode %x\n",
  7298. gpio_pin, gpio_port, gpio_mode);
  7299. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  7300. }
  7301. break;
  7302. default:
  7303. DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
  7304. fault_led_gpio);
  7305. }
  7306. }
  7307. static void bnx2x_set_e3_module_fault_led(struct link_params *params,
  7308. u8 gpio_mode)
  7309. {
  7310. u32 pin_cfg;
  7311. u8 port = params->port;
  7312. struct bnx2x *bp = params->bp;
  7313. pin_cfg = (REG_RD(bp, params->shmem_base +
  7314. offsetof(struct shmem_region,
  7315. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  7316. PORT_HW_CFG_E3_FAULT_MDL_LED_MASK) >>
  7317. PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT;
  7318. DP(NETIF_MSG_LINK, "Setting Fault LED to %d using pin cfg %d\n",
  7319. gpio_mode, pin_cfg);
  7320. bnx2x_set_cfg_pin(bp, pin_cfg, gpio_mode);
  7321. }
  7322. static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
  7323. u8 gpio_mode)
  7324. {
  7325. struct bnx2x *bp = params->bp;
  7326. DP(NETIF_MSG_LINK, "Setting SFP+ module fault LED to %d\n", gpio_mode);
  7327. if (CHIP_IS_E3(bp)) {
  7328. /*
  7329. * Low ==> if SFP+ module is supported otherwise
  7330. * High ==> if SFP+ module is not on the approved vendor list
  7331. */
  7332. bnx2x_set_e3_module_fault_led(params, gpio_mode);
  7333. } else
  7334. bnx2x_set_e1e2_module_fault_led(params, gpio_mode);
  7335. }
  7336. static void bnx2x_warpcore_power_module(struct link_params *params,
  7337. struct bnx2x_phy *phy,
  7338. u8 power)
  7339. {
  7340. u32 pin_cfg;
  7341. struct bnx2x *bp = params->bp;
  7342. pin_cfg = (REG_RD(bp, params->shmem_base +
  7343. offsetof(struct shmem_region,
  7344. dev_info.port_hw_config[params->port].e3_sfp_ctrl)) &
  7345. PORT_HW_CFG_E3_PWR_DIS_MASK) >>
  7346. PORT_HW_CFG_E3_PWR_DIS_SHIFT;
  7347. if (pin_cfg == PIN_CFG_NA)
  7348. return;
  7349. DP(NETIF_MSG_LINK, "Setting SFP+ module power to %d using pin cfg %d\n",
  7350. power, pin_cfg);
  7351. /*
  7352. * Low ==> corresponding SFP+ module is powered
  7353. * high ==> the SFP+ module is powered down
  7354. */
  7355. bnx2x_set_cfg_pin(bp, pin_cfg, power ^ 1);
  7356. }
  7357. static void bnx2x_warpcore_hw_reset(struct bnx2x_phy *phy,
  7358. struct link_params *params)
  7359. {
  7360. struct bnx2x *bp = params->bp;
  7361. bnx2x_warpcore_power_module(params, phy, 0);
  7362. /* Put Warpcore in low power mode */
  7363. REG_WR(bp, MISC_REG_WC0_RESET, 0x0c0e);
  7364. /* Put LCPLL in low power mode */
  7365. REG_WR(bp, MISC_REG_LCPLL_E40_PWRDWN, 1);
  7366. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_ANA, 0);
  7367. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_DIG, 0);
  7368. }
  7369. static void bnx2x_power_sfp_module(struct link_params *params,
  7370. struct bnx2x_phy *phy,
  7371. u8 power)
  7372. {
  7373. struct bnx2x *bp = params->bp;
  7374. DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
  7375. switch (phy->type) {
  7376. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7377. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7378. bnx2x_8727_power_module(params->bp, phy, power);
  7379. break;
  7380. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7381. bnx2x_warpcore_power_module(params, phy, power);
  7382. break;
  7383. default:
  7384. break;
  7385. }
  7386. }
  7387. static void bnx2x_warpcore_set_limiting_mode(struct link_params *params,
  7388. struct bnx2x_phy *phy,
  7389. u16 edc_mode)
  7390. {
  7391. u16 val = 0;
  7392. u16 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7393. struct bnx2x *bp = params->bp;
  7394. u8 lane = bnx2x_get_warpcore_lane(phy, params);
  7395. /* This is a global register which controls all lanes */
  7396. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7397. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7398. val &= ~(0xf << (lane << 2));
  7399. switch (edc_mode) {
  7400. case EDC_MODE_LINEAR:
  7401. case EDC_MODE_LIMITING:
  7402. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7403. break;
  7404. case EDC_MODE_PASSIVE_DAC:
  7405. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC;
  7406. break;
  7407. default:
  7408. break;
  7409. }
  7410. val |= (mode << (lane << 2));
  7411. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  7412. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, val);
  7413. /* A must read */
  7414. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7415. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7416. /* Restart microcode to re-read the new mode */
  7417. bnx2x_warpcore_reset_lane(bp, phy, 1);
  7418. bnx2x_warpcore_reset_lane(bp, phy, 0);
  7419. }
  7420. static void bnx2x_set_limiting_mode(struct link_params *params,
  7421. struct bnx2x_phy *phy,
  7422. u16 edc_mode)
  7423. {
  7424. switch (phy->type) {
  7425. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  7426. bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
  7427. break;
  7428. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7429. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7430. bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
  7431. break;
  7432. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7433. bnx2x_warpcore_set_limiting_mode(params, phy, edc_mode);
  7434. break;
  7435. }
  7436. }
  7437. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  7438. struct link_params *params)
  7439. {
  7440. struct bnx2x *bp = params->bp;
  7441. u16 edc_mode;
  7442. int rc = 0;
  7443. u32 val = REG_RD(bp, params->shmem_base +
  7444. offsetof(struct shmem_region, dev_info.
  7445. port_feature_config[params->port].config));
  7446. DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
  7447. params->port);
  7448. /* Power up module */
  7449. bnx2x_power_sfp_module(params, phy, 1);
  7450. if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
  7451. DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
  7452. return -EINVAL;
  7453. } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
  7454. /* check SFP+ module compatibility */
  7455. DP(NETIF_MSG_LINK, "Module verification failed!!\n");
  7456. rc = -EINVAL;
  7457. /* Turn on fault module-detected led */
  7458. bnx2x_set_sfp_module_fault_led(params,
  7459. MISC_REGISTERS_GPIO_HIGH);
  7460. /* Check if need to power down the SFP+ module */
  7461. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7462. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
  7463. DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
  7464. bnx2x_power_sfp_module(params, phy, 0);
  7465. return rc;
  7466. }
  7467. } else {
  7468. /* Turn off fault module-detected led */
  7469. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
  7470. }
  7471. /*
  7472. * Check and set limiting mode / LRM mode on 8726. On 8727 it
  7473. * is done automatically
  7474. */
  7475. bnx2x_set_limiting_mode(params, phy, edc_mode);
  7476. /*
  7477. * Enable transmit for this module if the module is approved, or
  7478. * if unapproved modules should also enable the Tx laser
  7479. */
  7480. if (rc == 0 ||
  7481. (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
  7482. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  7483. bnx2x_sfp_set_transmitter(params, phy, 1);
  7484. else
  7485. bnx2x_sfp_set_transmitter(params, phy, 0);
  7486. return rc;
  7487. }
  7488. void bnx2x_handle_module_detect_int(struct link_params *params)
  7489. {
  7490. struct bnx2x *bp = params->bp;
  7491. struct bnx2x_phy *phy;
  7492. u32 gpio_val;
  7493. u8 gpio_num, gpio_port;
  7494. if (CHIP_IS_E3(bp))
  7495. phy = &params->phy[INT_PHY];
  7496. else
  7497. phy = &params->phy[EXT_PHY1];
  7498. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id, params->shmem_base,
  7499. params->port, &gpio_num, &gpio_port) ==
  7500. -EINVAL) {
  7501. DP(NETIF_MSG_LINK, "Failed to get MOD_ABS interrupt config\n");
  7502. return;
  7503. }
  7504. /* Set valid module led off */
  7505. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
  7506. /* Get current gpio val reflecting module plugged in / out*/
  7507. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  7508. /* Call the handling function in case module is detected */
  7509. if (gpio_val == 0) {
  7510. bnx2x_power_sfp_module(params, phy, 1);
  7511. bnx2x_set_gpio_int(bp, gpio_num,
  7512. MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
  7513. gpio_port);
  7514. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  7515. bnx2x_sfp_module_detection(phy, params);
  7516. else
  7517. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  7518. } else {
  7519. u32 val = REG_RD(bp, params->shmem_base +
  7520. offsetof(struct shmem_region, dev_info.
  7521. port_feature_config[params->port].
  7522. config));
  7523. bnx2x_set_gpio_int(bp, gpio_num,
  7524. MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
  7525. gpio_port);
  7526. /*
  7527. * Module was plugged out.
  7528. * Disable transmit for this module
  7529. */
  7530. phy->media_type = ETH_PHY_NOT_PRESENT;
  7531. if (((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7532. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER) ||
  7533. CHIP_IS_E3(bp))
  7534. bnx2x_sfp_set_transmitter(params, phy, 0);
  7535. }
  7536. }
  7537. /******************************************************************/
  7538. /* Used by 8706 and 8727 */
  7539. /******************************************************************/
  7540. static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
  7541. struct bnx2x_phy *phy,
  7542. u16 alarm_status_offset,
  7543. u16 alarm_ctrl_offset)
  7544. {
  7545. u16 alarm_status, val;
  7546. bnx2x_cl45_read(bp, phy,
  7547. MDIO_PMA_DEVAD, alarm_status_offset,
  7548. &alarm_status);
  7549. bnx2x_cl45_read(bp, phy,
  7550. MDIO_PMA_DEVAD, alarm_status_offset,
  7551. &alarm_status);
  7552. /* Mask or enable the fault event. */
  7553. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
  7554. if (alarm_status & (1<<0))
  7555. val &= ~(1<<0);
  7556. else
  7557. val |= (1<<0);
  7558. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
  7559. }
  7560. /******************************************************************/
  7561. /* common BCM8706/BCM8726 PHY SECTION */
  7562. /******************************************************************/
  7563. static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
  7564. struct link_params *params,
  7565. struct link_vars *vars)
  7566. {
  7567. u8 link_up = 0;
  7568. u16 val1, val2, rx_sd, pcs_status;
  7569. struct bnx2x *bp = params->bp;
  7570. DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
  7571. /* Clear RX Alarm*/
  7572. bnx2x_cl45_read(bp, phy,
  7573. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  7574. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  7575. MDIO_PMA_LASI_TXCTRL);
  7576. /* clear LASI indication*/
  7577. bnx2x_cl45_read(bp, phy,
  7578. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  7579. bnx2x_cl45_read(bp, phy,
  7580. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  7581. DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
  7582. bnx2x_cl45_read(bp, phy,
  7583. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  7584. bnx2x_cl45_read(bp, phy,
  7585. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
  7586. bnx2x_cl45_read(bp, phy,
  7587. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7588. bnx2x_cl45_read(bp, phy,
  7589. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7590. DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
  7591. " link_status 0x%x\n", rx_sd, pcs_status, val2);
  7592. /*
  7593. * link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
  7594. * are set, or if the autoneg bit 1 is set
  7595. */
  7596. link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
  7597. if (link_up) {
  7598. if (val2 & (1<<1))
  7599. vars->line_speed = SPEED_1000;
  7600. else
  7601. vars->line_speed = SPEED_10000;
  7602. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  7603. vars->duplex = DUPLEX_FULL;
  7604. }
  7605. /* Capture 10G link fault. Read twice to clear stale value. */
  7606. if (vars->line_speed == SPEED_10000) {
  7607. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7608. MDIO_PMA_LASI_TXSTAT, &val1);
  7609. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7610. MDIO_PMA_LASI_TXSTAT, &val1);
  7611. if (val1 & (1<<0))
  7612. vars->fault_detected = 1;
  7613. }
  7614. return link_up;
  7615. }
  7616. /******************************************************************/
  7617. /* BCM8706 PHY SECTION */
  7618. /******************************************************************/
  7619. static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
  7620. struct link_params *params,
  7621. struct link_vars *vars)
  7622. {
  7623. u32 tx_en_mode;
  7624. u16 cnt, val, tmp1;
  7625. struct bnx2x *bp = params->bp;
  7626. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  7627. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  7628. /* HW reset */
  7629. bnx2x_ext_phy_hw_reset(bp, params->port);
  7630. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  7631. bnx2x_wait_reset_complete(bp, phy, params);
  7632. /* Wait until fw is loaded */
  7633. for (cnt = 0; cnt < 100; cnt++) {
  7634. bnx2x_cl45_read(bp, phy,
  7635. MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
  7636. if (val)
  7637. break;
  7638. msleep(10);
  7639. }
  7640. DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
  7641. if ((params->feature_config_flags &
  7642. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7643. u8 i;
  7644. u16 reg;
  7645. for (i = 0; i < 4; i++) {
  7646. reg = MDIO_XS_8706_REG_BANK_RX0 +
  7647. i*(MDIO_XS_8706_REG_BANK_RX1 -
  7648. MDIO_XS_8706_REG_BANK_RX0);
  7649. bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
  7650. /* Clear first 3 bits of the control */
  7651. val &= ~0x7;
  7652. /* Set control bits according to configuration */
  7653. val |= (phy->rx_preemphasis[i] & 0x7);
  7654. DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
  7655. " reg 0x%x <-- val 0x%x\n", reg, val);
  7656. bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
  7657. }
  7658. }
  7659. /* Force speed */
  7660. if (phy->req_line_speed == SPEED_10000) {
  7661. DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
  7662. bnx2x_cl45_write(bp, phy,
  7663. MDIO_PMA_DEVAD,
  7664. MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
  7665. bnx2x_cl45_write(bp, phy,
  7666. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7667. 0);
  7668. /* Arm LASI for link and Tx fault. */
  7669. bnx2x_cl45_write(bp, phy,
  7670. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 3);
  7671. } else {
  7672. /* Force 1Gbps using autoneg with 1G advertisement */
  7673. /* Allow CL37 through CL73 */
  7674. DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
  7675. bnx2x_cl45_write(bp, phy,
  7676. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7677. /* Enable Full-Duplex advertisement on CL37 */
  7678. bnx2x_cl45_write(bp, phy,
  7679. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
  7680. /* Enable CL37 AN */
  7681. bnx2x_cl45_write(bp, phy,
  7682. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7683. /* 1G support */
  7684. bnx2x_cl45_write(bp, phy,
  7685. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
  7686. /* Enable clause 73 AN */
  7687. bnx2x_cl45_write(bp, phy,
  7688. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7689. bnx2x_cl45_write(bp, phy,
  7690. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7691. 0x0400);
  7692. bnx2x_cl45_write(bp, phy,
  7693. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  7694. 0x0004);
  7695. }
  7696. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7697. /*
  7698. * If TX Laser is controlled by GPIO_0, do not let PHY go into low
  7699. * power mode, if TX Laser is disabled
  7700. */
  7701. tx_en_mode = REG_RD(bp, params->shmem_base +
  7702. offsetof(struct shmem_region,
  7703. dev_info.port_hw_config[params->port].sfp_ctrl))
  7704. & PORT_HW_CFG_TX_LASER_MASK;
  7705. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  7706. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  7707. bnx2x_cl45_read(bp, phy,
  7708. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
  7709. tmp1 |= 0x1;
  7710. bnx2x_cl45_write(bp, phy,
  7711. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
  7712. }
  7713. return 0;
  7714. }
  7715. static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
  7716. struct link_params *params,
  7717. struct link_vars *vars)
  7718. {
  7719. return bnx2x_8706_8726_read_status(phy, params, vars);
  7720. }
  7721. /******************************************************************/
  7722. /* BCM8726 PHY SECTION */
  7723. /******************************************************************/
  7724. static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
  7725. struct link_params *params)
  7726. {
  7727. struct bnx2x *bp = params->bp;
  7728. DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
  7729. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
  7730. }
  7731. static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
  7732. struct link_params *params)
  7733. {
  7734. struct bnx2x *bp = params->bp;
  7735. /* Need to wait 100ms after reset */
  7736. msleep(100);
  7737. /* Micro controller re-boot */
  7738. bnx2x_cl45_write(bp, phy,
  7739. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
  7740. /* Set soft reset */
  7741. bnx2x_cl45_write(bp, phy,
  7742. MDIO_PMA_DEVAD,
  7743. MDIO_PMA_REG_GEN_CTRL,
  7744. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  7745. bnx2x_cl45_write(bp, phy,
  7746. MDIO_PMA_DEVAD,
  7747. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  7748. bnx2x_cl45_write(bp, phy,
  7749. MDIO_PMA_DEVAD,
  7750. MDIO_PMA_REG_GEN_CTRL,
  7751. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  7752. /* wait for 150ms for microcode load */
  7753. msleep(150);
  7754. /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
  7755. bnx2x_cl45_write(bp, phy,
  7756. MDIO_PMA_DEVAD,
  7757. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  7758. msleep(200);
  7759. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7760. }
  7761. static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
  7762. struct link_params *params,
  7763. struct link_vars *vars)
  7764. {
  7765. struct bnx2x *bp = params->bp;
  7766. u16 val1;
  7767. u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
  7768. if (link_up) {
  7769. bnx2x_cl45_read(bp, phy,
  7770. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  7771. &val1);
  7772. if (val1 & (1<<15)) {
  7773. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  7774. link_up = 0;
  7775. vars->line_speed = 0;
  7776. }
  7777. }
  7778. return link_up;
  7779. }
  7780. static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
  7781. struct link_params *params,
  7782. struct link_vars *vars)
  7783. {
  7784. struct bnx2x *bp = params->bp;
  7785. DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
  7786. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  7787. bnx2x_wait_reset_complete(bp, phy, params);
  7788. bnx2x_8726_external_rom_boot(phy, params);
  7789. /*
  7790. * Need to call module detected on initialization since the module
  7791. * detection triggered by actual module insertion might occur before
  7792. * driver is loaded, and when driver is loaded, it reset all
  7793. * registers, including the transmitter
  7794. */
  7795. bnx2x_sfp_module_detection(phy, params);
  7796. if (phy->req_line_speed == SPEED_1000) {
  7797. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  7798. bnx2x_cl45_write(bp, phy,
  7799. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  7800. bnx2x_cl45_write(bp, phy,
  7801. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  7802. bnx2x_cl45_write(bp, phy,
  7803. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x5);
  7804. bnx2x_cl45_write(bp, phy,
  7805. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7806. 0x400);
  7807. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  7808. (phy->speed_cap_mask &
  7809. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
  7810. ((phy->speed_cap_mask &
  7811. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  7812. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  7813. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  7814. /* Set Flow control */
  7815. bnx2x_ext_phy_set_pause(params, phy, vars);
  7816. bnx2x_cl45_write(bp, phy,
  7817. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
  7818. bnx2x_cl45_write(bp, phy,
  7819. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7820. bnx2x_cl45_write(bp, phy,
  7821. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
  7822. bnx2x_cl45_write(bp, phy,
  7823. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7824. bnx2x_cl45_write(bp, phy,
  7825. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7826. /*
  7827. * Enable RX-ALARM control to receive interrupt for 1G speed
  7828. * change
  7829. */
  7830. bnx2x_cl45_write(bp, phy,
  7831. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x4);
  7832. bnx2x_cl45_write(bp, phy,
  7833. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7834. 0x400);
  7835. } else { /* Default 10G. Set only LASI control */
  7836. bnx2x_cl45_write(bp, phy,
  7837. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 1);
  7838. }
  7839. /* Set TX PreEmphasis if needed */
  7840. if ((params->feature_config_flags &
  7841. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7842. DP(NETIF_MSG_LINK,
  7843. "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  7844. phy->tx_preemphasis[0],
  7845. phy->tx_preemphasis[1]);
  7846. bnx2x_cl45_write(bp, phy,
  7847. MDIO_PMA_DEVAD,
  7848. MDIO_PMA_REG_8726_TX_CTRL1,
  7849. phy->tx_preemphasis[0]);
  7850. bnx2x_cl45_write(bp, phy,
  7851. MDIO_PMA_DEVAD,
  7852. MDIO_PMA_REG_8726_TX_CTRL2,
  7853. phy->tx_preemphasis[1]);
  7854. }
  7855. return 0;
  7856. }
  7857. static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
  7858. struct link_params *params)
  7859. {
  7860. struct bnx2x *bp = params->bp;
  7861. DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
  7862. /* Set serial boot control for external load */
  7863. bnx2x_cl45_write(bp, phy,
  7864. MDIO_PMA_DEVAD,
  7865. MDIO_PMA_REG_GEN_CTRL, 0x0001);
  7866. }
  7867. /******************************************************************/
  7868. /* BCM8727 PHY SECTION */
  7869. /******************************************************************/
  7870. static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
  7871. struct link_params *params, u8 mode)
  7872. {
  7873. struct bnx2x *bp = params->bp;
  7874. u16 led_mode_bitmask = 0;
  7875. u16 gpio_pins_bitmask = 0;
  7876. u16 val;
  7877. /* Only NOC flavor requires to set the LED specifically */
  7878. if (!(phy->flags & FLAGS_NOC))
  7879. return;
  7880. switch (mode) {
  7881. case LED_MODE_FRONT_PANEL_OFF:
  7882. case LED_MODE_OFF:
  7883. led_mode_bitmask = 0;
  7884. gpio_pins_bitmask = 0x03;
  7885. break;
  7886. case LED_MODE_ON:
  7887. led_mode_bitmask = 0;
  7888. gpio_pins_bitmask = 0x02;
  7889. break;
  7890. case LED_MODE_OPER:
  7891. led_mode_bitmask = 0x60;
  7892. gpio_pins_bitmask = 0x11;
  7893. break;
  7894. }
  7895. bnx2x_cl45_read(bp, phy,
  7896. MDIO_PMA_DEVAD,
  7897. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7898. &val);
  7899. val &= 0xff8f;
  7900. val |= led_mode_bitmask;
  7901. bnx2x_cl45_write(bp, phy,
  7902. MDIO_PMA_DEVAD,
  7903. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7904. val);
  7905. bnx2x_cl45_read(bp, phy,
  7906. MDIO_PMA_DEVAD,
  7907. MDIO_PMA_REG_8727_GPIO_CTRL,
  7908. &val);
  7909. val &= 0xffe0;
  7910. val |= gpio_pins_bitmask;
  7911. bnx2x_cl45_write(bp, phy,
  7912. MDIO_PMA_DEVAD,
  7913. MDIO_PMA_REG_8727_GPIO_CTRL,
  7914. val);
  7915. }
  7916. static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
  7917. struct link_params *params) {
  7918. u32 swap_val, swap_override;
  7919. u8 port;
  7920. /*
  7921. * The PHY reset is controlled by GPIO 1. Fake the port number
  7922. * to cancel the swap done in set_gpio()
  7923. */
  7924. struct bnx2x *bp = params->bp;
  7925. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  7926. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  7927. port = (swap_val && swap_override) ^ 1;
  7928. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  7929. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  7930. }
  7931. static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
  7932. struct link_params *params,
  7933. struct link_vars *vars)
  7934. {
  7935. u32 tx_en_mode;
  7936. u16 tmp1, val, mod_abs, tmp2;
  7937. u16 rx_alarm_ctrl_val;
  7938. u16 lasi_ctrl_val;
  7939. struct bnx2x *bp = params->bp;
  7940. /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
  7941. bnx2x_wait_reset_complete(bp, phy, params);
  7942. rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
  7943. /* Should be 0x6 to enable XS on Tx side. */
  7944. lasi_ctrl_val = 0x0006;
  7945. DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
  7946. /* enable LASI */
  7947. bnx2x_cl45_write(bp, phy,
  7948. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7949. rx_alarm_ctrl_val);
  7950. bnx2x_cl45_write(bp, phy,
  7951. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7952. 0);
  7953. bnx2x_cl45_write(bp, phy,
  7954. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, lasi_ctrl_val);
  7955. /*
  7956. * Initially configure MOD_ABS to interrupt when module is
  7957. * presence( bit 8)
  7958. */
  7959. bnx2x_cl45_read(bp, phy,
  7960. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  7961. /*
  7962. * Set EDC off by setting OPTXLOS signal input to low (bit 9).
  7963. * When the EDC is off it locks onto a reference clock and avoids
  7964. * becoming 'lost'
  7965. */
  7966. mod_abs &= ~(1<<8);
  7967. if (!(phy->flags & FLAGS_NOC))
  7968. mod_abs &= ~(1<<9);
  7969. bnx2x_cl45_write(bp, phy,
  7970. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  7971. /* Enable/Disable PHY transmitter output */
  7972. bnx2x_set_disable_pmd_transmit(params, phy, 0);
  7973. /* Make MOD_ABS give interrupt on change */
  7974. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7975. &val);
  7976. val |= (1<<12);
  7977. if (phy->flags & FLAGS_NOC)
  7978. val |= (3<<5);
  7979. /*
  7980. * Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
  7981. * status which reflect SFP+ module over-current
  7982. */
  7983. if (!(phy->flags & FLAGS_NOC))
  7984. val &= 0xff8f; /* Reset bits 4-6 */
  7985. bnx2x_cl45_write(bp, phy,
  7986. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
  7987. bnx2x_8727_power_module(bp, phy, 1);
  7988. bnx2x_cl45_read(bp, phy,
  7989. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  7990. bnx2x_cl45_read(bp, phy,
  7991. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  7992. /* Set option 1G speed */
  7993. if (phy->req_line_speed == SPEED_1000) {
  7994. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  7995. bnx2x_cl45_write(bp, phy,
  7996. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  7997. bnx2x_cl45_write(bp, phy,
  7998. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  7999. bnx2x_cl45_read(bp, phy,
  8000. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
  8001. DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
  8002. /*
  8003. * Power down the XAUI until link is up in case of dual-media
  8004. * and 1G
  8005. */
  8006. if (DUAL_MEDIA(params)) {
  8007. bnx2x_cl45_read(bp, phy,
  8008. MDIO_PMA_DEVAD,
  8009. MDIO_PMA_REG_8727_PCS_GP, &val);
  8010. val |= (3<<10);
  8011. bnx2x_cl45_write(bp, phy,
  8012. MDIO_PMA_DEVAD,
  8013. MDIO_PMA_REG_8727_PCS_GP, val);
  8014. }
  8015. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8016. ((phy->speed_cap_mask &
  8017. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
  8018. ((phy->speed_cap_mask &
  8019. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  8020. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  8021. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  8022. bnx2x_cl45_write(bp, phy,
  8023. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
  8024. bnx2x_cl45_write(bp, phy,
  8025. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
  8026. } else {
  8027. /*
  8028. * Since the 8727 has only single reset pin, need to set the 10G
  8029. * registers although it is default
  8030. */
  8031. bnx2x_cl45_write(bp, phy,
  8032. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
  8033. 0x0020);
  8034. bnx2x_cl45_write(bp, phy,
  8035. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
  8036. bnx2x_cl45_write(bp, phy,
  8037. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  8038. bnx2x_cl45_write(bp, phy,
  8039. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
  8040. 0x0008);
  8041. }
  8042. /*
  8043. * Set 2-wire transfer rate of SFP+ module EEPROM
  8044. * to 100Khz since some DACs(direct attached cables) do
  8045. * not work at 400Khz.
  8046. */
  8047. bnx2x_cl45_write(bp, phy,
  8048. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
  8049. 0xa001);
  8050. /* Set TX PreEmphasis if needed */
  8051. if ((params->feature_config_flags &
  8052. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  8053. DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  8054. phy->tx_preemphasis[0],
  8055. phy->tx_preemphasis[1]);
  8056. bnx2x_cl45_write(bp, phy,
  8057. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
  8058. phy->tx_preemphasis[0]);
  8059. bnx2x_cl45_write(bp, phy,
  8060. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
  8061. phy->tx_preemphasis[1]);
  8062. }
  8063. /*
  8064. * If TX Laser is controlled by GPIO_0, do not let PHY go into low
  8065. * power mode, if TX Laser is disabled
  8066. */
  8067. tx_en_mode = REG_RD(bp, params->shmem_base +
  8068. offsetof(struct shmem_region,
  8069. dev_info.port_hw_config[params->port].sfp_ctrl))
  8070. & PORT_HW_CFG_TX_LASER_MASK;
  8071. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  8072. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  8073. bnx2x_cl45_read(bp, phy,
  8074. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
  8075. tmp2 |= 0x1000;
  8076. tmp2 &= 0xFFEF;
  8077. bnx2x_cl45_write(bp, phy,
  8078. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
  8079. }
  8080. return 0;
  8081. }
  8082. static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
  8083. struct link_params *params)
  8084. {
  8085. struct bnx2x *bp = params->bp;
  8086. u16 mod_abs, rx_alarm_status;
  8087. u32 val = REG_RD(bp, params->shmem_base +
  8088. offsetof(struct shmem_region, dev_info.
  8089. port_feature_config[params->port].
  8090. config));
  8091. bnx2x_cl45_read(bp, phy,
  8092. MDIO_PMA_DEVAD,
  8093. MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  8094. if (mod_abs & (1<<8)) {
  8095. /* Module is absent */
  8096. DP(NETIF_MSG_LINK,
  8097. "MOD_ABS indication show module is absent\n");
  8098. phy->media_type = ETH_PHY_NOT_PRESENT;
  8099. /*
  8100. * 1. Set mod_abs to detect next module
  8101. * presence event
  8102. * 2. Set EDC off by setting OPTXLOS signal input to low
  8103. * (bit 9).
  8104. * When the EDC is off it locks onto a reference clock and
  8105. * avoids becoming 'lost'.
  8106. */
  8107. mod_abs &= ~(1<<8);
  8108. if (!(phy->flags & FLAGS_NOC))
  8109. mod_abs &= ~(1<<9);
  8110. bnx2x_cl45_write(bp, phy,
  8111. MDIO_PMA_DEVAD,
  8112. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  8113. /*
  8114. * Clear RX alarm since it stays up as long as
  8115. * the mod_abs wasn't changed
  8116. */
  8117. bnx2x_cl45_read(bp, phy,
  8118. MDIO_PMA_DEVAD,
  8119. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8120. } else {
  8121. /* Module is present */
  8122. DP(NETIF_MSG_LINK,
  8123. "MOD_ABS indication show module is present\n");
  8124. /*
  8125. * First disable transmitter, and if the module is ok, the
  8126. * module_detection will enable it
  8127. * 1. Set mod_abs to detect next module absent event ( bit 8)
  8128. * 2. Restore the default polarity of the OPRXLOS signal and
  8129. * this signal will then correctly indicate the presence or
  8130. * absence of the Rx signal. (bit 9)
  8131. */
  8132. mod_abs |= (1<<8);
  8133. if (!(phy->flags & FLAGS_NOC))
  8134. mod_abs |= (1<<9);
  8135. bnx2x_cl45_write(bp, phy,
  8136. MDIO_PMA_DEVAD,
  8137. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  8138. /*
  8139. * Clear RX alarm since it stays up as long as the mod_abs
  8140. * wasn't changed. This is need to be done before calling the
  8141. * module detection, otherwise it will clear* the link update
  8142. * alarm
  8143. */
  8144. bnx2x_cl45_read(bp, phy,
  8145. MDIO_PMA_DEVAD,
  8146. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8147. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  8148. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  8149. bnx2x_sfp_set_transmitter(params, phy, 0);
  8150. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  8151. bnx2x_sfp_module_detection(phy, params);
  8152. else
  8153. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  8154. }
  8155. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
  8156. rx_alarm_status);
  8157. /* No need to check link status in case of module plugged in/out */
  8158. }
  8159. static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
  8160. struct link_params *params,
  8161. struct link_vars *vars)
  8162. {
  8163. struct bnx2x *bp = params->bp;
  8164. u8 link_up = 0, oc_port = params->port;
  8165. u16 link_status = 0;
  8166. u16 rx_alarm_status, lasi_ctrl, val1;
  8167. /* If PHY is not initialized, do not check link status */
  8168. bnx2x_cl45_read(bp, phy,
  8169. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  8170. &lasi_ctrl);
  8171. if (!lasi_ctrl)
  8172. return 0;
  8173. /* Check the LASI on Rx */
  8174. bnx2x_cl45_read(bp, phy,
  8175. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT,
  8176. &rx_alarm_status);
  8177. vars->line_speed = 0;
  8178. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n", rx_alarm_status);
  8179. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  8180. MDIO_PMA_LASI_TXCTRL);
  8181. bnx2x_cl45_read(bp, phy,
  8182. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  8183. DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
  8184. /* Clear MSG-OUT */
  8185. bnx2x_cl45_read(bp, phy,
  8186. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  8187. /*
  8188. * If a module is present and there is need to check
  8189. * for over current
  8190. */
  8191. if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
  8192. /* Check over-current using 8727 GPIO0 input*/
  8193. bnx2x_cl45_read(bp, phy,
  8194. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
  8195. &val1);
  8196. if ((val1 & (1<<8)) == 0) {
  8197. if (!CHIP_IS_E1x(bp))
  8198. oc_port = BP_PATH(bp) + (params->port << 1);
  8199. DP(NETIF_MSG_LINK,
  8200. "8727 Power fault has been detected on port %d\n",
  8201. oc_port);
  8202. netdev_err(bp->dev, "Error: Power fault on Port %d has "
  8203. "been detected and the power to "
  8204. "that SFP+ module has been removed "
  8205. "to prevent failure of the card. "
  8206. "Please remove the SFP+ module and "
  8207. "restart the system to clear this "
  8208. "error.\n",
  8209. oc_port);
  8210. /* Disable all RX_ALARMs except for mod_abs */
  8211. bnx2x_cl45_write(bp, phy,
  8212. MDIO_PMA_DEVAD,
  8213. MDIO_PMA_LASI_RXCTRL, (1<<5));
  8214. bnx2x_cl45_read(bp, phy,
  8215. MDIO_PMA_DEVAD,
  8216. MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  8217. /* Wait for module_absent_event */
  8218. val1 |= (1<<8);
  8219. bnx2x_cl45_write(bp, phy,
  8220. MDIO_PMA_DEVAD,
  8221. MDIO_PMA_REG_PHY_IDENTIFIER, val1);
  8222. /* Clear RX alarm */
  8223. bnx2x_cl45_read(bp, phy,
  8224. MDIO_PMA_DEVAD,
  8225. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8226. return 0;
  8227. }
  8228. } /* Over current check */
  8229. /* When module absent bit is set, check module */
  8230. if (rx_alarm_status & (1<<5)) {
  8231. bnx2x_8727_handle_mod_abs(phy, params);
  8232. /* Enable all mod_abs and link detection bits */
  8233. bnx2x_cl45_write(bp, phy,
  8234. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  8235. ((1<<5) | (1<<2)));
  8236. }
  8237. DP(NETIF_MSG_LINK, "Enabling 8727 TX laser if SFP is approved\n");
  8238. bnx2x_8727_specific_func(phy, params, ENABLE_TX);
  8239. /* If transmitter is disabled, ignore false link up indication */
  8240. bnx2x_cl45_read(bp, phy,
  8241. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  8242. if (val1 & (1<<15)) {
  8243. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  8244. return 0;
  8245. }
  8246. bnx2x_cl45_read(bp, phy,
  8247. MDIO_PMA_DEVAD,
  8248. MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
  8249. /*
  8250. * Bits 0..2 --> speed detected,
  8251. * Bits 13..15--> link is down
  8252. */
  8253. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  8254. link_up = 1;
  8255. vars->line_speed = SPEED_10000;
  8256. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  8257. params->port);
  8258. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  8259. link_up = 1;
  8260. vars->line_speed = SPEED_1000;
  8261. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  8262. params->port);
  8263. } else {
  8264. link_up = 0;
  8265. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  8266. params->port);
  8267. }
  8268. /* Capture 10G link fault. */
  8269. if (vars->line_speed == SPEED_10000) {
  8270. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8271. MDIO_PMA_LASI_TXSTAT, &val1);
  8272. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8273. MDIO_PMA_LASI_TXSTAT, &val1);
  8274. if (val1 & (1<<0)) {
  8275. vars->fault_detected = 1;
  8276. }
  8277. }
  8278. if (link_up) {
  8279. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  8280. vars->duplex = DUPLEX_FULL;
  8281. DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
  8282. }
  8283. if ((DUAL_MEDIA(params)) &&
  8284. (phy->req_line_speed == SPEED_1000)) {
  8285. bnx2x_cl45_read(bp, phy,
  8286. MDIO_PMA_DEVAD,
  8287. MDIO_PMA_REG_8727_PCS_GP, &val1);
  8288. /*
  8289. * In case of dual-media board and 1G, power up the XAUI side,
  8290. * otherwise power it down. For 10G it is done automatically
  8291. */
  8292. if (link_up)
  8293. val1 &= ~(3<<10);
  8294. else
  8295. val1 |= (3<<10);
  8296. bnx2x_cl45_write(bp, phy,
  8297. MDIO_PMA_DEVAD,
  8298. MDIO_PMA_REG_8727_PCS_GP, val1);
  8299. }
  8300. return link_up;
  8301. }
  8302. static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
  8303. struct link_params *params)
  8304. {
  8305. struct bnx2x *bp = params->bp;
  8306. /* Enable/Disable PHY transmitter output */
  8307. bnx2x_set_disable_pmd_transmit(params, phy, 1);
  8308. /* Disable Transmitter */
  8309. bnx2x_sfp_set_transmitter(params, phy, 0);
  8310. /* Clear LASI */
  8311. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0);
  8312. }
  8313. /******************************************************************/
  8314. /* BCM8481/BCM84823/BCM84833 PHY SECTION */
  8315. /******************************************************************/
  8316. static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
  8317. struct bnx2x *bp,
  8318. u8 port)
  8319. {
  8320. u16 val, fw_ver1, fw_ver2, cnt;
  8321. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8322. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD, 0x400f, &fw_ver1);
  8323. bnx2x_save_spirom_version(bp, port,
  8324. ((fw_ver1 & 0xf000)>>5) | (fw_ver1 & 0x7f),
  8325. phy->ver_addr);
  8326. } else {
  8327. /* For 32-bit registers in 848xx, access via MDIO2ARM i/f. */
  8328. /* (1) set reg 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
  8329. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0014);
  8330. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  8331. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B, 0x0000);
  8332. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C, 0x0300);
  8333. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x0009);
  8334. for (cnt = 0; cnt < 100; cnt++) {
  8335. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8336. if (val & 1)
  8337. break;
  8338. udelay(5);
  8339. }
  8340. if (cnt == 100) {
  8341. DP(NETIF_MSG_LINK, "Unable to read 848xx "
  8342. "phy fw version(1)\n");
  8343. bnx2x_save_spirom_version(bp, port, 0,
  8344. phy->ver_addr);
  8345. return;
  8346. }
  8347. /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
  8348. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
  8349. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  8350. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
  8351. for (cnt = 0; cnt < 100; cnt++) {
  8352. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8353. if (val & 1)
  8354. break;
  8355. udelay(5);
  8356. }
  8357. if (cnt == 100) {
  8358. DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw "
  8359. "version(2)\n");
  8360. bnx2x_save_spirom_version(bp, port, 0,
  8361. phy->ver_addr);
  8362. return;
  8363. }
  8364. /* lower 16 bits of the register SPI_FW_STATUS */
  8365. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
  8366. /* upper 16 bits of register SPI_FW_STATUS */
  8367. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
  8368. bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
  8369. phy->ver_addr);
  8370. }
  8371. }
  8372. static void bnx2x_848xx_set_led(struct bnx2x *bp,
  8373. struct bnx2x_phy *phy)
  8374. {
  8375. u16 val, offset;
  8376. /* PHYC_CTL_LED_CTL */
  8377. bnx2x_cl45_read(bp, phy,
  8378. MDIO_PMA_DEVAD,
  8379. MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
  8380. val &= 0xFE00;
  8381. val |= 0x0092;
  8382. bnx2x_cl45_write(bp, phy,
  8383. MDIO_PMA_DEVAD,
  8384. MDIO_PMA_REG_8481_LINK_SIGNAL, val);
  8385. bnx2x_cl45_write(bp, phy,
  8386. MDIO_PMA_DEVAD,
  8387. MDIO_PMA_REG_8481_LED1_MASK,
  8388. 0x80);
  8389. bnx2x_cl45_write(bp, phy,
  8390. MDIO_PMA_DEVAD,
  8391. MDIO_PMA_REG_8481_LED2_MASK,
  8392. 0x18);
  8393. /* Select activity source by Tx and Rx, as suggested by PHY AE */
  8394. bnx2x_cl45_write(bp, phy,
  8395. MDIO_PMA_DEVAD,
  8396. MDIO_PMA_REG_8481_LED3_MASK,
  8397. 0x0006);
  8398. /* Select the closest activity blink rate to that in 10/100/1000 */
  8399. bnx2x_cl45_write(bp, phy,
  8400. MDIO_PMA_DEVAD,
  8401. MDIO_PMA_REG_8481_LED3_BLINK,
  8402. 0);
  8403. /* Configure the blink rate to ~15.9 Hz */
  8404. bnx2x_cl45_write(bp, phy,
  8405. MDIO_PMA_DEVAD,
  8406. MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH,
  8407. MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ);
  8408. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8409. offset = MDIO_PMA_REG_84833_CTL_LED_CTL_1;
  8410. else
  8411. offset = MDIO_PMA_REG_84823_CTL_LED_CTL_1;
  8412. bnx2x_cl45_read(bp, phy,
  8413. MDIO_PMA_DEVAD, offset, &val);
  8414. val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/
  8415. bnx2x_cl45_write(bp, phy,
  8416. MDIO_PMA_DEVAD, offset, val);
  8417. /* 'Interrupt Mask' */
  8418. bnx2x_cl45_write(bp, phy,
  8419. MDIO_AN_DEVAD,
  8420. 0xFFFB, 0xFFFD);
  8421. }
  8422. static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
  8423. struct link_params *params,
  8424. struct link_vars *vars)
  8425. {
  8426. struct bnx2x *bp = params->bp;
  8427. u16 autoneg_val, an_1000_val, an_10_100_val, an_10g_val;
  8428. if (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8429. /* Save spirom version */
  8430. bnx2x_save_848xx_spirom_version(phy, bp, params->port);
  8431. }
  8432. /*
  8433. * This phy uses the NIG latch mechanism since link indication
  8434. * arrives through its LED4 and not via its LASI signal, so we
  8435. * get steady signal instead of clear on read
  8436. */
  8437. bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
  8438. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  8439. bnx2x_cl45_write(bp, phy,
  8440. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
  8441. bnx2x_848xx_set_led(bp, phy);
  8442. /* set 1000 speed advertisement */
  8443. bnx2x_cl45_read(bp, phy,
  8444. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8445. &an_1000_val);
  8446. bnx2x_ext_phy_set_pause(params, phy, vars);
  8447. bnx2x_cl45_read(bp, phy,
  8448. MDIO_AN_DEVAD,
  8449. MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8450. &an_10_100_val);
  8451. bnx2x_cl45_read(bp, phy,
  8452. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
  8453. &autoneg_val);
  8454. /* Disable forced speed */
  8455. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  8456. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
  8457. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8458. (phy->speed_cap_mask &
  8459. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  8460. (phy->req_line_speed == SPEED_1000)) {
  8461. an_1000_val |= (1<<8);
  8462. autoneg_val |= (1<<9 | 1<<12);
  8463. if (phy->req_duplex == DUPLEX_FULL)
  8464. an_1000_val |= (1<<9);
  8465. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  8466. } else
  8467. an_1000_val &= ~((1<<8) | (1<<9));
  8468. bnx2x_cl45_write(bp, phy,
  8469. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8470. an_1000_val);
  8471. /* set 100 speed advertisement */
  8472. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8473. (phy->speed_cap_mask &
  8474. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  8475. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))) {
  8476. an_10_100_val |= (1<<7);
  8477. /* Enable autoneg and restart autoneg for legacy speeds */
  8478. autoneg_val |= (1<<9 | 1<<12);
  8479. if (phy->req_duplex == DUPLEX_FULL)
  8480. an_10_100_val |= (1<<8);
  8481. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  8482. }
  8483. /* set 10 speed advertisement */
  8484. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8485. (phy->speed_cap_mask &
  8486. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  8487. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) &&
  8488. (phy->supported &
  8489. (SUPPORTED_10baseT_Half |
  8490. SUPPORTED_10baseT_Full)))) {
  8491. an_10_100_val |= (1<<5);
  8492. autoneg_val |= (1<<9 | 1<<12);
  8493. if (phy->req_duplex == DUPLEX_FULL)
  8494. an_10_100_val |= (1<<6);
  8495. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  8496. }
  8497. /* Only 10/100 are allowed to work in FORCE mode */
  8498. if ((phy->req_line_speed == SPEED_100) &&
  8499. (phy->supported &
  8500. (SUPPORTED_100baseT_Half |
  8501. SUPPORTED_100baseT_Full))) {
  8502. autoneg_val |= (1<<13);
  8503. /* Enabled AUTO-MDIX when autoneg is disabled */
  8504. bnx2x_cl45_write(bp, phy,
  8505. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8506. (1<<15 | 1<<9 | 7<<0));
  8507. /* The PHY needs this set even for forced link. */
  8508. an_10_100_val |= (1<<8) | (1<<7);
  8509. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  8510. }
  8511. if ((phy->req_line_speed == SPEED_10) &&
  8512. (phy->supported &
  8513. (SUPPORTED_10baseT_Half |
  8514. SUPPORTED_10baseT_Full))) {
  8515. /* Enabled AUTO-MDIX when autoneg is disabled */
  8516. bnx2x_cl45_write(bp, phy,
  8517. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8518. (1<<15 | 1<<9 | 7<<0));
  8519. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  8520. }
  8521. bnx2x_cl45_write(bp, phy,
  8522. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8523. an_10_100_val);
  8524. if (phy->req_duplex == DUPLEX_FULL)
  8525. autoneg_val |= (1<<8);
  8526. /*
  8527. * Always write this if this is not 84833.
  8528. * For 84833, write it only when it's a forced speed.
  8529. */
  8530. if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  8531. ((autoneg_val & (1<<12)) == 0))
  8532. bnx2x_cl45_write(bp, phy,
  8533. MDIO_AN_DEVAD,
  8534. MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
  8535. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8536. (phy->speed_cap_mask &
  8537. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  8538. (phy->req_line_speed == SPEED_10000)) {
  8539. DP(NETIF_MSG_LINK, "Advertising 10G\n");
  8540. /* Restart autoneg for 10G*/
  8541. bnx2x_cl45_read(bp, phy,
  8542. MDIO_AN_DEVAD,
  8543. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8544. &an_10g_val);
  8545. bnx2x_cl45_write(bp, phy,
  8546. MDIO_AN_DEVAD,
  8547. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8548. an_10g_val | 0x1000);
  8549. bnx2x_cl45_write(bp, phy,
  8550. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
  8551. 0x3200);
  8552. } else
  8553. bnx2x_cl45_write(bp, phy,
  8554. MDIO_AN_DEVAD,
  8555. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8556. 1);
  8557. return 0;
  8558. }
  8559. static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
  8560. struct link_params *params,
  8561. struct link_vars *vars)
  8562. {
  8563. struct bnx2x *bp = params->bp;
  8564. /* Restore normal power mode*/
  8565. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  8566. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  8567. /* HW reset */
  8568. bnx2x_ext_phy_hw_reset(bp, params->port);
  8569. bnx2x_wait_reset_complete(bp, phy, params);
  8570. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  8571. return bnx2x_848xx_cmn_config_init(phy, params, vars);
  8572. }
  8573. #define PHY84833_CMDHDLR_WAIT 300
  8574. #define PHY84833_CMDHDLR_MAX_ARGS 5
  8575. static int bnx2x_84833_cmd_hdlr(struct bnx2x_phy *phy,
  8576. struct link_params *params,
  8577. u16 fw_cmd,
  8578. u16 cmd_args[])
  8579. {
  8580. u32 idx;
  8581. u16 val;
  8582. struct bnx2x *bp = params->bp;
  8583. /* Write CMD_OPEN_OVERRIDE to STATUS reg */
  8584. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8585. MDIO_84833_CMD_HDLR_STATUS,
  8586. PHY84833_STATUS_CMD_OPEN_OVERRIDE);
  8587. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8588. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8589. MDIO_84833_CMD_HDLR_STATUS, &val);
  8590. if (val == PHY84833_STATUS_CMD_OPEN_FOR_CMDS)
  8591. break;
  8592. msleep(1);
  8593. }
  8594. if (idx >= PHY84833_CMDHDLR_WAIT) {
  8595. DP(NETIF_MSG_LINK, "FW cmd: FW not ready.\n");
  8596. return -EINVAL;
  8597. }
  8598. /* Prepare argument(s) and issue command */
  8599. for (idx = 0; idx < PHY84833_CMDHDLR_MAX_ARGS; idx++) {
  8600. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8601. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8602. cmd_args[idx]);
  8603. }
  8604. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8605. MDIO_84833_CMD_HDLR_COMMAND, fw_cmd);
  8606. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8607. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8608. MDIO_84833_CMD_HDLR_STATUS, &val);
  8609. if ((val == PHY84833_STATUS_CMD_COMPLETE_PASS) ||
  8610. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR))
  8611. break;
  8612. msleep(1);
  8613. }
  8614. if ((idx >= PHY84833_CMDHDLR_WAIT) ||
  8615. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR)) {
  8616. DP(NETIF_MSG_LINK, "FW cmd failed.\n");
  8617. return -EINVAL;
  8618. }
  8619. /* Gather returning data */
  8620. for (idx = 0; idx < PHY84833_CMDHDLR_MAX_ARGS; idx++) {
  8621. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8622. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8623. &cmd_args[idx]);
  8624. }
  8625. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8626. MDIO_84833_CMD_HDLR_STATUS,
  8627. PHY84833_STATUS_CMD_CLEAR_COMPLETE);
  8628. return 0;
  8629. }
  8630. static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
  8631. struct link_params *params,
  8632. struct link_vars *vars)
  8633. {
  8634. u32 pair_swap;
  8635. u16 data[PHY84833_CMDHDLR_MAX_ARGS];
  8636. int status;
  8637. struct bnx2x *bp = params->bp;
  8638. /* Check for configuration. */
  8639. pair_swap = REG_RD(bp, params->shmem_base +
  8640. offsetof(struct shmem_region,
  8641. dev_info.port_hw_config[params->port].xgbt_phy_cfg)) &
  8642. PORT_HW_CFG_RJ45_PAIR_SWAP_MASK;
  8643. if (pair_swap == 0)
  8644. return 0;
  8645. /* Only the second argument is used for this command */
  8646. data[1] = (u16)pair_swap;
  8647. status = bnx2x_84833_cmd_hdlr(phy, params,
  8648. PHY84833_CMD_SET_PAIR_SWAP, data);
  8649. if (status == 0)
  8650. DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data[1]);
  8651. return status;
  8652. }
  8653. static u8 bnx2x_84833_get_reset_gpios(struct bnx2x *bp,
  8654. u32 shmem_base_path[],
  8655. u32 chip_id)
  8656. {
  8657. u32 reset_pin[2];
  8658. u32 idx;
  8659. u8 reset_gpios;
  8660. if (CHIP_IS_E3(bp)) {
  8661. /* Assume that these will be GPIOs, not EPIOs. */
  8662. for (idx = 0; idx < 2; idx++) {
  8663. /* Map config param to register bit. */
  8664. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8665. offsetof(struct shmem_region,
  8666. dev_info.port_hw_config[0].e3_cmn_pin_cfg));
  8667. reset_pin[idx] = (reset_pin[idx] &
  8668. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  8669. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  8670. reset_pin[idx] -= PIN_CFG_GPIO0_P0;
  8671. reset_pin[idx] = (1 << reset_pin[idx]);
  8672. }
  8673. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8674. } else {
  8675. /* E2, look from diff place of shmem. */
  8676. for (idx = 0; idx < 2; idx++) {
  8677. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8678. offsetof(struct shmem_region,
  8679. dev_info.port_hw_config[0].default_cfg));
  8680. reset_pin[idx] &= PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK;
  8681. reset_pin[idx] -= PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0;
  8682. reset_pin[idx] >>= PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT;
  8683. reset_pin[idx] = (1 << reset_pin[idx]);
  8684. }
  8685. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8686. }
  8687. return reset_gpios;
  8688. }
  8689. static int bnx2x_84833_hw_reset_phy(struct bnx2x_phy *phy,
  8690. struct link_params *params)
  8691. {
  8692. struct bnx2x *bp = params->bp;
  8693. u8 reset_gpios;
  8694. u32 other_shmem_base_addr = REG_RD(bp, params->shmem2_base +
  8695. offsetof(struct shmem2_region,
  8696. other_shmem_base_addr));
  8697. u32 shmem_base_path[2];
  8698. shmem_base_path[0] = params->shmem_base;
  8699. shmem_base_path[1] = other_shmem_base_addr;
  8700. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path,
  8701. params->chip_id);
  8702. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  8703. udelay(10);
  8704. DP(NETIF_MSG_LINK, "84833 hw reset on pin values 0x%x\n",
  8705. reset_gpios);
  8706. return 0;
  8707. }
  8708. #define PHY84833_CONSTANT_LATENCY 1193
  8709. static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
  8710. struct link_params *params,
  8711. struct link_vars *vars)
  8712. {
  8713. struct bnx2x *bp = params->bp;
  8714. u8 port, initialize = 1;
  8715. u16 val;
  8716. u32 actual_phy_selection, cms_enable;
  8717. u16 cmd_args[PHY84833_CMDHDLR_MAX_ARGS];
  8718. int rc = 0;
  8719. msleep(1);
  8720. if (!(CHIP_IS_E1(bp)))
  8721. port = BP_PATH(bp);
  8722. else
  8723. port = params->port;
  8724. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8725. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  8726. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  8727. port);
  8728. } else {
  8729. /* MDIO reset */
  8730. bnx2x_cl45_write(bp, phy,
  8731. MDIO_PMA_DEVAD,
  8732. MDIO_PMA_REG_CTRL, 0x8000);
  8733. }
  8734. bnx2x_wait_reset_complete(bp, phy, params);
  8735. /* Wait for GPHY to come out of reset */
  8736. msleep(50);
  8737. if (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8738. /*
  8739. * BCM84823 requires that XGXS links up first @ 10G for normal
  8740. * behavior.
  8741. */
  8742. u16 temp;
  8743. temp = vars->line_speed;
  8744. vars->line_speed = SPEED_10000;
  8745. bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
  8746. bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
  8747. vars->line_speed = temp;
  8748. }
  8749. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8750. MDIO_CTL_REG_84823_MEDIA, &val);
  8751. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8752. MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
  8753. MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
  8754. MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
  8755. MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
  8756. if (CHIP_IS_E3(bp)) {
  8757. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8758. MDIO_CTL_REG_84823_MEDIA_LINE_MASK);
  8759. } else {
  8760. val |= (MDIO_CTL_REG_84823_CTRL_MAC_XFI |
  8761. MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L);
  8762. }
  8763. actual_phy_selection = bnx2x_phy_selection(params);
  8764. switch (actual_phy_selection) {
  8765. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  8766. /* Do nothing. Essentially this is like the priority copper */
  8767. break;
  8768. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  8769. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
  8770. break;
  8771. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  8772. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
  8773. break;
  8774. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  8775. /* Do nothing here. The first PHY won't be initialized at all */
  8776. break;
  8777. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  8778. val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
  8779. initialize = 0;
  8780. break;
  8781. }
  8782. if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
  8783. val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
  8784. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8785. MDIO_CTL_REG_84823_MEDIA, val);
  8786. DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
  8787. params->multi_phy_config, val);
  8788. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8789. bnx2x_84833_pair_swap_cfg(phy, params, vars);
  8790. /* Keep AutogrEEEn disabled. */
  8791. cmd_args[0] = 0x0;
  8792. cmd_args[1] = 0x0;
  8793. cmd_args[2] = PHY84833_CONSTANT_LATENCY + 1;
  8794. cmd_args[3] = PHY84833_CONSTANT_LATENCY;
  8795. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8796. PHY84833_CMD_SET_EEE_MODE, cmd_args);
  8797. if (rc != 0)
  8798. DP(NETIF_MSG_LINK, "Cfg AutogrEEEn failed.\n");
  8799. }
  8800. if (initialize)
  8801. rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
  8802. else
  8803. bnx2x_save_848xx_spirom_version(phy, bp, params->port);
  8804. /* 84833 PHY has a better feature and doesn't need to support this. */
  8805. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8806. cms_enable = REG_RD(bp, params->shmem_base +
  8807. offsetof(struct shmem_region,
  8808. dev_info.port_hw_config[params->port].default_cfg)) &
  8809. PORT_HW_CFG_ENABLE_CMS_MASK;
  8810. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8811. MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
  8812. if (cms_enable)
  8813. val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8814. else
  8815. val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8816. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8817. MDIO_CTL_REG_84823_USER_CTRL_REG, val);
  8818. }
  8819. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8820. /* Bring PHY out of super isolate mode as the final step. */
  8821. bnx2x_cl45_read(bp, phy,
  8822. MDIO_CTL_DEVAD,
  8823. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
  8824. val &= ~MDIO_84833_SUPER_ISOLATE;
  8825. bnx2x_cl45_write(bp, phy,
  8826. MDIO_CTL_DEVAD,
  8827. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
  8828. }
  8829. return rc;
  8830. }
  8831. static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
  8832. struct link_params *params,
  8833. struct link_vars *vars)
  8834. {
  8835. struct bnx2x *bp = params->bp;
  8836. u16 val, val1, val2;
  8837. u8 link_up = 0;
  8838. /* Check 10G-BaseT link status */
  8839. /* Check PMD signal ok */
  8840. bnx2x_cl45_read(bp, phy,
  8841. MDIO_AN_DEVAD, 0xFFFA, &val1);
  8842. bnx2x_cl45_read(bp, phy,
  8843. MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
  8844. &val2);
  8845. DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
  8846. /* Check link 10G */
  8847. if (val2 & (1<<11)) {
  8848. vars->line_speed = SPEED_10000;
  8849. vars->duplex = DUPLEX_FULL;
  8850. link_up = 1;
  8851. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  8852. } else { /* Check Legacy speed link */
  8853. u16 legacy_status, legacy_speed;
  8854. /* Enable expansion register 0x42 (Operation mode status) */
  8855. bnx2x_cl45_write(bp, phy,
  8856. MDIO_AN_DEVAD,
  8857. MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
  8858. /* Get legacy speed operation status */
  8859. bnx2x_cl45_read(bp, phy,
  8860. MDIO_AN_DEVAD,
  8861. MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
  8862. &legacy_status);
  8863. DP(NETIF_MSG_LINK, "Legacy speed status = 0x%x\n",
  8864. legacy_status);
  8865. link_up = ((legacy_status & (1<<11)) == (1<<11));
  8866. if (link_up) {
  8867. legacy_speed = (legacy_status & (3<<9));
  8868. if (legacy_speed == (0<<9))
  8869. vars->line_speed = SPEED_10;
  8870. else if (legacy_speed == (1<<9))
  8871. vars->line_speed = SPEED_100;
  8872. else if (legacy_speed == (2<<9))
  8873. vars->line_speed = SPEED_1000;
  8874. else /* Should not happen */
  8875. vars->line_speed = 0;
  8876. if (legacy_status & (1<<8))
  8877. vars->duplex = DUPLEX_FULL;
  8878. else
  8879. vars->duplex = DUPLEX_HALF;
  8880. DP(NETIF_MSG_LINK,
  8881. "Link is up in %dMbps, is_duplex_full= %d\n",
  8882. vars->line_speed,
  8883. (vars->duplex == DUPLEX_FULL));
  8884. /* Check legacy speed AN resolution */
  8885. bnx2x_cl45_read(bp, phy,
  8886. MDIO_AN_DEVAD,
  8887. MDIO_AN_REG_8481_LEGACY_MII_STATUS,
  8888. &val);
  8889. if (val & (1<<5))
  8890. vars->link_status |=
  8891. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  8892. bnx2x_cl45_read(bp, phy,
  8893. MDIO_AN_DEVAD,
  8894. MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
  8895. &val);
  8896. if ((val & (1<<0)) == 0)
  8897. vars->link_status |=
  8898. LINK_STATUS_PARALLEL_DETECTION_USED;
  8899. }
  8900. }
  8901. if (link_up) {
  8902. DP(NETIF_MSG_LINK, "BCM84823: link speed is %d\n",
  8903. vars->line_speed);
  8904. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  8905. /* Read LP advertised speeds */
  8906. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  8907. MDIO_AN_REG_CL37_FC_LP, &val);
  8908. if (val & (1<<5))
  8909. vars->link_status |=
  8910. LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
  8911. if (val & (1<<6))
  8912. vars->link_status |=
  8913. LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
  8914. if (val & (1<<7))
  8915. vars->link_status |=
  8916. LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
  8917. if (val & (1<<8))
  8918. vars->link_status |=
  8919. LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
  8920. if (val & (1<<9))
  8921. vars->link_status |=
  8922. LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
  8923. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  8924. MDIO_AN_REG_1000T_STATUS, &val);
  8925. if (val & (1<<10))
  8926. vars->link_status |=
  8927. LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
  8928. if (val & (1<<11))
  8929. vars->link_status |=
  8930. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  8931. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
  8932. MDIO_AN_REG_MASTER_STATUS, &val);
  8933. if (val & (1<<11))
  8934. vars->link_status |=
  8935. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  8936. }
  8937. return link_up;
  8938. }
  8939. static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
  8940. {
  8941. int status = 0;
  8942. u32 spirom_ver;
  8943. spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
  8944. status = bnx2x_format_ver(spirom_ver, str, len);
  8945. return status;
  8946. }
  8947. static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
  8948. struct link_params *params)
  8949. {
  8950. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  8951. MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
  8952. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  8953. MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
  8954. }
  8955. static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
  8956. struct link_params *params)
  8957. {
  8958. bnx2x_cl45_write(params->bp, phy,
  8959. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  8960. bnx2x_cl45_write(params->bp, phy,
  8961. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
  8962. }
  8963. static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
  8964. struct link_params *params)
  8965. {
  8966. struct bnx2x *bp = params->bp;
  8967. u8 port;
  8968. u16 val16;
  8969. if (!(CHIP_IS_E1(bp)))
  8970. port = BP_PATH(bp);
  8971. else
  8972. port = params->port;
  8973. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8974. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  8975. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  8976. port);
  8977. } else {
  8978. bnx2x_cl45_read(bp, phy,
  8979. MDIO_CTL_DEVAD,
  8980. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val16);
  8981. val16 |= MDIO_84833_SUPER_ISOLATE;
  8982. bnx2x_cl45_write(bp, phy,
  8983. MDIO_CTL_DEVAD,
  8984. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val16);
  8985. }
  8986. }
  8987. static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
  8988. struct link_params *params, u8 mode)
  8989. {
  8990. struct bnx2x *bp = params->bp;
  8991. u16 val;
  8992. u8 port;
  8993. if (!(CHIP_IS_E1(bp)))
  8994. port = BP_PATH(bp);
  8995. else
  8996. port = params->port;
  8997. switch (mode) {
  8998. case LED_MODE_OFF:
  8999. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
  9000. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9001. SHARED_HW_CFG_LED_EXTPHY1) {
  9002. /* Set LED masks */
  9003. bnx2x_cl45_write(bp, phy,
  9004. MDIO_PMA_DEVAD,
  9005. MDIO_PMA_REG_8481_LED1_MASK,
  9006. 0x0);
  9007. bnx2x_cl45_write(bp, phy,
  9008. MDIO_PMA_DEVAD,
  9009. MDIO_PMA_REG_8481_LED2_MASK,
  9010. 0x0);
  9011. bnx2x_cl45_write(bp, phy,
  9012. MDIO_PMA_DEVAD,
  9013. MDIO_PMA_REG_8481_LED3_MASK,
  9014. 0x0);
  9015. bnx2x_cl45_write(bp, phy,
  9016. MDIO_PMA_DEVAD,
  9017. MDIO_PMA_REG_8481_LED5_MASK,
  9018. 0x0);
  9019. } else {
  9020. bnx2x_cl45_write(bp, phy,
  9021. MDIO_PMA_DEVAD,
  9022. MDIO_PMA_REG_8481_LED1_MASK,
  9023. 0x0);
  9024. }
  9025. break;
  9026. case LED_MODE_FRONT_PANEL_OFF:
  9027. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
  9028. port);
  9029. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9030. SHARED_HW_CFG_LED_EXTPHY1) {
  9031. /* Set LED masks */
  9032. bnx2x_cl45_write(bp, phy,
  9033. MDIO_PMA_DEVAD,
  9034. MDIO_PMA_REG_8481_LED1_MASK,
  9035. 0x0);
  9036. bnx2x_cl45_write(bp, phy,
  9037. MDIO_PMA_DEVAD,
  9038. MDIO_PMA_REG_8481_LED2_MASK,
  9039. 0x0);
  9040. bnx2x_cl45_write(bp, phy,
  9041. MDIO_PMA_DEVAD,
  9042. MDIO_PMA_REG_8481_LED3_MASK,
  9043. 0x0);
  9044. bnx2x_cl45_write(bp, phy,
  9045. MDIO_PMA_DEVAD,
  9046. MDIO_PMA_REG_8481_LED5_MASK,
  9047. 0x20);
  9048. } else {
  9049. bnx2x_cl45_write(bp, phy,
  9050. MDIO_PMA_DEVAD,
  9051. MDIO_PMA_REG_8481_LED1_MASK,
  9052. 0x0);
  9053. }
  9054. break;
  9055. case LED_MODE_ON:
  9056. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
  9057. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9058. SHARED_HW_CFG_LED_EXTPHY1) {
  9059. /* Set control reg */
  9060. bnx2x_cl45_read(bp, phy,
  9061. MDIO_PMA_DEVAD,
  9062. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9063. &val);
  9064. val &= 0x8000;
  9065. val |= 0x2492;
  9066. bnx2x_cl45_write(bp, phy,
  9067. MDIO_PMA_DEVAD,
  9068. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9069. val);
  9070. /* Set LED masks */
  9071. bnx2x_cl45_write(bp, phy,
  9072. MDIO_PMA_DEVAD,
  9073. MDIO_PMA_REG_8481_LED1_MASK,
  9074. 0x0);
  9075. bnx2x_cl45_write(bp, phy,
  9076. MDIO_PMA_DEVAD,
  9077. MDIO_PMA_REG_8481_LED2_MASK,
  9078. 0x20);
  9079. bnx2x_cl45_write(bp, phy,
  9080. MDIO_PMA_DEVAD,
  9081. MDIO_PMA_REG_8481_LED3_MASK,
  9082. 0x20);
  9083. bnx2x_cl45_write(bp, phy,
  9084. MDIO_PMA_DEVAD,
  9085. MDIO_PMA_REG_8481_LED5_MASK,
  9086. 0x0);
  9087. } else {
  9088. bnx2x_cl45_write(bp, phy,
  9089. MDIO_PMA_DEVAD,
  9090. MDIO_PMA_REG_8481_LED1_MASK,
  9091. 0x20);
  9092. }
  9093. break;
  9094. case LED_MODE_OPER:
  9095. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
  9096. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  9097. SHARED_HW_CFG_LED_EXTPHY1) {
  9098. /* Set control reg */
  9099. bnx2x_cl45_read(bp, phy,
  9100. MDIO_PMA_DEVAD,
  9101. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9102. &val);
  9103. if (!((val &
  9104. MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
  9105. >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
  9106. DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
  9107. bnx2x_cl45_write(bp, phy,
  9108. MDIO_PMA_DEVAD,
  9109. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9110. 0xa492);
  9111. }
  9112. /* Set LED masks */
  9113. bnx2x_cl45_write(bp, phy,
  9114. MDIO_PMA_DEVAD,
  9115. MDIO_PMA_REG_8481_LED1_MASK,
  9116. 0x10);
  9117. bnx2x_cl45_write(bp, phy,
  9118. MDIO_PMA_DEVAD,
  9119. MDIO_PMA_REG_8481_LED2_MASK,
  9120. 0x80);
  9121. bnx2x_cl45_write(bp, phy,
  9122. MDIO_PMA_DEVAD,
  9123. MDIO_PMA_REG_8481_LED3_MASK,
  9124. 0x98);
  9125. bnx2x_cl45_write(bp, phy,
  9126. MDIO_PMA_DEVAD,
  9127. MDIO_PMA_REG_8481_LED5_MASK,
  9128. 0x40);
  9129. } else {
  9130. bnx2x_cl45_write(bp, phy,
  9131. MDIO_PMA_DEVAD,
  9132. MDIO_PMA_REG_8481_LED1_MASK,
  9133. 0x80);
  9134. /* Tell LED3 to blink on source */
  9135. bnx2x_cl45_read(bp, phy,
  9136. MDIO_PMA_DEVAD,
  9137. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9138. &val);
  9139. val &= ~(7<<6);
  9140. val |= (1<<6); /* A83B[8:6]= 1 */
  9141. bnx2x_cl45_write(bp, phy,
  9142. MDIO_PMA_DEVAD,
  9143. MDIO_PMA_REG_8481_LINK_SIGNAL,
  9144. val);
  9145. }
  9146. break;
  9147. }
  9148. /*
  9149. * This is a workaround for E3+84833 until autoneg
  9150. * restart is fixed in f/w
  9151. */
  9152. if (CHIP_IS_E3(bp)) {
  9153. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  9154. MDIO_WC_REG_GP2_STATUS_GP_2_1, &val);
  9155. }
  9156. }
  9157. /******************************************************************/
  9158. /* 54618SE PHY SECTION */
  9159. /******************************************************************/
  9160. static int bnx2x_54618se_config_init(struct bnx2x_phy *phy,
  9161. struct link_params *params,
  9162. struct link_vars *vars)
  9163. {
  9164. struct bnx2x *bp = params->bp;
  9165. u8 port;
  9166. u16 autoneg_val, an_1000_val, an_10_100_val, fc_val, temp;
  9167. u32 cfg_pin;
  9168. DP(NETIF_MSG_LINK, "54618SE cfg init\n");
  9169. usleep_range(1000, 1000);
  9170. /*
  9171. * This works with E3 only, no need to check the chip
  9172. * before determining the port.
  9173. */
  9174. port = params->port;
  9175. cfg_pin = (REG_RD(bp, params->shmem_base +
  9176. offsetof(struct shmem_region,
  9177. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9178. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9179. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9180. /* Drive pin high to bring the GPHY out of reset. */
  9181. bnx2x_set_cfg_pin(bp, cfg_pin, 1);
  9182. /* wait for GPHY to reset */
  9183. msleep(50);
  9184. /* reset phy */
  9185. bnx2x_cl22_write(bp, phy,
  9186. MDIO_PMA_REG_CTRL, 0x8000);
  9187. bnx2x_wait_reset_complete(bp, phy, params);
  9188. /*wait for GPHY to reset */
  9189. msleep(50);
  9190. /* Configure LED4: set to INTR (0x6). */
  9191. /* Accessing shadow register 0xe. */
  9192. bnx2x_cl22_write(bp, phy,
  9193. MDIO_REG_GPHY_SHADOW,
  9194. MDIO_REG_GPHY_SHADOW_LED_SEL2);
  9195. bnx2x_cl22_read(bp, phy,
  9196. MDIO_REG_GPHY_SHADOW,
  9197. &temp);
  9198. temp &= ~(0xf << 4);
  9199. temp |= (0x6 << 4);
  9200. bnx2x_cl22_write(bp, phy,
  9201. MDIO_REG_GPHY_SHADOW,
  9202. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9203. /* Configure INTR based on link status change. */
  9204. bnx2x_cl22_write(bp, phy,
  9205. MDIO_REG_INTR_MASK,
  9206. ~MDIO_REG_INTR_MASK_LINK_STATUS);
  9207. /* Flip the signal detect polarity (set 0x1c.0x1e[8]). */
  9208. bnx2x_cl22_write(bp, phy,
  9209. MDIO_REG_GPHY_SHADOW,
  9210. MDIO_REG_GPHY_SHADOW_AUTO_DET_MED);
  9211. bnx2x_cl22_read(bp, phy,
  9212. MDIO_REG_GPHY_SHADOW,
  9213. &temp);
  9214. temp |= MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD;
  9215. bnx2x_cl22_write(bp, phy,
  9216. MDIO_REG_GPHY_SHADOW,
  9217. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9218. /* Set up fc */
  9219. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  9220. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  9221. fc_val = 0;
  9222. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  9223. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC)
  9224. fc_val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  9225. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  9226. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  9227. fc_val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  9228. /* read all advertisement */
  9229. bnx2x_cl22_read(bp, phy,
  9230. 0x09,
  9231. &an_1000_val);
  9232. bnx2x_cl22_read(bp, phy,
  9233. 0x04,
  9234. &an_10_100_val);
  9235. bnx2x_cl22_read(bp, phy,
  9236. MDIO_PMA_REG_CTRL,
  9237. &autoneg_val);
  9238. /* Disable forced speed */
  9239. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  9240. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8) | (1<<10) |
  9241. (1<<11));
  9242. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9243. (phy->speed_cap_mask &
  9244. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  9245. (phy->req_line_speed == SPEED_1000)) {
  9246. an_1000_val |= (1<<8);
  9247. autoneg_val |= (1<<9 | 1<<12);
  9248. if (phy->req_duplex == DUPLEX_FULL)
  9249. an_1000_val |= (1<<9);
  9250. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  9251. } else
  9252. an_1000_val &= ~((1<<8) | (1<<9));
  9253. bnx2x_cl22_write(bp, phy,
  9254. 0x09,
  9255. an_1000_val);
  9256. bnx2x_cl22_read(bp, phy,
  9257. 0x09,
  9258. &an_1000_val);
  9259. /* set 100 speed advertisement */
  9260. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9261. (phy->speed_cap_mask &
  9262. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  9263. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
  9264. an_10_100_val |= (1<<7);
  9265. /* Enable autoneg and restart autoneg for legacy speeds */
  9266. autoneg_val |= (1<<9 | 1<<12);
  9267. if (phy->req_duplex == DUPLEX_FULL)
  9268. an_10_100_val |= (1<<8);
  9269. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  9270. }
  9271. /* set 10 speed advertisement */
  9272. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9273. (phy->speed_cap_mask &
  9274. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  9275. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
  9276. an_10_100_val |= (1<<5);
  9277. autoneg_val |= (1<<9 | 1<<12);
  9278. if (phy->req_duplex == DUPLEX_FULL)
  9279. an_10_100_val |= (1<<6);
  9280. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  9281. }
  9282. /* Only 10/100 are allowed to work in FORCE mode */
  9283. if (phy->req_line_speed == SPEED_100) {
  9284. autoneg_val |= (1<<13);
  9285. /* Enabled AUTO-MDIX when autoneg is disabled */
  9286. bnx2x_cl22_write(bp, phy,
  9287. 0x18,
  9288. (1<<15 | 1<<9 | 7<<0));
  9289. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  9290. }
  9291. if (phy->req_line_speed == SPEED_10) {
  9292. /* Enabled AUTO-MDIX when autoneg is disabled */
  9293. bnx2x_cl22_write(bp, phy,
  9294. 0x18,
  9295. (1<<15 | 1<<9 | 7<<0));
  9296. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  9297. }
  9298. /* Check if we should turn on Auto-GrEEEn */
  9299. bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &temp);
  9300. if (temp == MDIO_REG_GPHY_ID_54618SE) {
  9301. if (params->feature_config_flags &
  9302. FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
  9303. temp = 6;
  9304. DP(NETIF_MSG_LINK, "Enabling Auto-GrEEEn\n");
  9305. } else {
  9306. temp = 0;
  9307. DP(NETIF_MSG_LINK, "Disabling Auto-GrEEEn\n");
  9308. }
  9309. bnx2x_cl22_write(bp, phy,
  9310. MDIO_REG_GPHY_CL45_ADDR_REG, MDIO_AN_DEVAD);
  9311. bnx2x_cl22_write(bp, phy,
  9312. MDIO_REG_GPHY_CL45_DATA_REG,
  9313. MDIO_REG_GPHY_EEE_ADV);
  9314. bnx2x_cl22_write(bp, phy,
  9315. MDIO_REG_GPHY_CL45_ADDR_REG,
  9316. (0x1 << 14) | MDIO_AN_DEVAD);
  9317. bnx2x_cl22_write(bp, phy,
  9318. MDIO_REG_GPHY_CL45_DATA_REG,
  9319. temp);
  9320. }
  9321. bnx2x_cl22_write(bp, phy,
  9322. 0x04,
  9323. an_10_100_val | fc_val);
  9324. if (phy->req_duplex == DUPLEX_FULL)
  9325. autoneg_val |= (1<<8);
  9326. bnx2x_cl22_write(bp, phy,
  9327. MDIO_PMA_REG_CTRL, autoneg_val);
  9328. return 0;
  9329. }
  9330. static void bnx2x_5461x_set_link_led(struct bnx2x_phy *phy,
  9331. struct link_params *params, u8 mode)
  9332. {
  9333. struct bnx2x *bp = params->bp;
  9334. u16 temp;
  9335. bnx2x_cl22_write(bp, phy,
  9336. MDIO_REG_GPHY_SHADOW,
  9337. MDIO_REG_GPHY_SHADOW_LED_SEL1);
  9338. bnx2x_cl22_read(bp, phy,
  9339. MDIO_REG_GPHY_SHADOW,
  9340. &temp);
  9341. temp &= 0xff00;
  9342. DP(NETIF_MSG_LINK, "54618x set link led (mode=%x)\n", mode);
  9343. switch (mode) {
  9344. case LED_MODE_FRONT_PANEL_OFF:
  9345. case LED_MODE_OFF:
  9346. temp |= 0x00ee;
  9347. break;
  9348. case LED_MODE_OPER:
  9349. temp |= 0x0001;
  9350. break;
  9351. case LED_MODE_ON:
  9352. temp |= 0x00ff;
  9353. break;
  9354. default:
  9355. break;
  9356. }
  9357. bnx2x_cl22_write(bp, phy,
  9358. MDIO_REG_GPHY_SHADOW,
  9359. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9360. return;
  9361. }
  9362. static void bnx2x_54618se_link_reset(struct bnx2x_phy *phy,
  9363. struct link_params *params)
  9364. {
  9365. struct bnx2x *bp = params->bp;
  9366. u32 cfg_pin;
  9367. u8 port;
  9368. /*
  9369. * In case of no EPIO routed to reset the GPHY, put it
  9370. * in low power mode.
  9371. */
  9372. bnx2x_cl22_write(bp, phy, MDIO_PMA_REG_CTRL, 0x800);
  9373. /*
  9374. * This works with E3 only, no need to check the chip
  9375. * before determining the port.
  9376. */
  9377. port = params->port;
  9378. cfg_pin = (REG_RD(bp, params->shmem_base +
  9379. offsetof(struct shmem_region,
  9380. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9381. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9382. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9383. /* Drive pin low to put GPHY in reset. */
  9384. bnx2x_set_cfg_pin(bp, cfg_pin, 0);
  9385. }
  9386. static u8 bnx2x_54618se_read_status(struct bnx2x_phy *phy,
  9387. struct link_params *params,
  9388. struct link_vars *vars)
  9389. {
  9390. struct bnx2x *bp = params->bp;
  9391. u16 val;
  9392. u8 link_up = 0;
  9393. u16 legacy_status, legacy_speed;
  9394. /* Get speed operation status */
  9395. bnx2x_cl22_read(bp, phy,
  9396. 0x19,
  9397. &legacy_status);
  9398. DP(NETIF_MSG_LINK, "54618SE read_status: 0x%x\n", legacy_status);
  9399. /* Read status to clear the PHY interrupt. */
  9400. bnx2x_cl22_read(bp, phy,
  9401. MDIO_REG_INTR_STATUS,
  9402. &val);
  9403. link_up = ((legacy_status & (1<<2)) == (1<<2));
  9404. if (link_up) {
  9405. legacy_speed = (legacy_status & (7<<8));
  9406. if (legacy_speed == (7<<8)) {
  9407. vars->line_speed = SPEED_1000;
  9408. vars->duplex = DUPLEX_FULL;
  9409. } else if (legacy_speed == (6<<8)) {
  9410. vars->line_speed = SPEED_1000;
  9411. vars->duplex = DUPLEX_HALF;
  9412. } else if (legacy_speed == (5<<8)) {
  9413. vars->line_speed = SPEED_100;
  9414. vars->duplex = DUPLEX_FULL;
  9415. }
  9416. /* Omitting 100Base-T4 for now */
  9417. else if (legacy_speed == (3<<8)) {
  9418. vars->line_speed = SPEED_100;
  9419. vars->duplex = DUPLEX_HALF;
  9420. } else if (legacy_speed == (2<<8)) {
  9421. vars->line_speed = SPEED_10;
  9422. vars->duplex = DUPLEX_FULL;
  9423. } else if (legacy_speed == (1<<8)) {
  9424. vars->line_speed = SPEED_10;
  9425. vars->duplex = DUPLEX_HALF;
  9426. } else /* Should not happen */
  9427. vars->line_speed = 0;
  9428. DP(NETIF_MSG_LINK,
  9429. "Link is up in %dMbps, is_duplex_full= %d\n",
  9430. vars->line_speed,
  9431. (vars->duplex == DUPLEX_FULL));
  9432. /* Check legacy speed AN resolution */
  9433. bnx2x_cl22_read(bp, phy,
  9434. 0x01,
  9435. &val);
  9436. if (val & (1<<5))
  9437. vars->link_status |=
  9438. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  9439. bnx2x_cl22_read(bp, phy,
  9440. 0x06,
  9441. &val);
  9442. if ((val & (1<<0)) == 0)
  9443. vars->link_status |=
  9444. LINK_STATUS_PARALLEL_DETECTION_USED;
  9445. DP(NETIF_MSG_LINK, "BCM54618SE: link speed is %d\n",
  9446. vars->line_speed);
  9447. /* Report whether EEE is resolved. */
  9448. bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &val);
  9449. if (val == MDIO_REG_GPHY_ID_54618SE) {
  9450. if (vars->link_status &
  9451. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
  9452. val = 0;
  9453. else {
  9454. bnx2x_cl22_write(bp, phy,
  9455. MDIO_REG_GPHY_CL45_ADDR_REG,
  9456. MDIO_AN_DEVAD);
  9457. bnx2x_cl22_write(bp, phy,
  9458. MDIO_REG_GPHY_CL45_DATA_REG,
  9459. MDIO_REG_GPHY_EEE_RESOLVED);
  9460. bnx2x_cl22_write(bp, phy,
  9461. MDIO_REG_GPHY_CL45_ADDR_REG,
  9462. (0x1 << 14) | MDIO_AN_DEVAD);
  9463. bnx2x_cl22_read(bp, phy,
  9464. MDIO_REG_GPHY_CL45_DATA_REG,
  9465. &val);
  9466. }
  9467. DP(NETIF_MSG_LINK, "EEE resolution: 0x%x\n", val);
  9468. }
  9469. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9470. if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  9471. /* report LP advertised speeds */
  9472. bnx2x_cl22_read(bp, phy, 0x5, &val);
  9473. if (val & (1<<5))
  9474. vars->link_status |=
  9475. LINK_STATUS_LINK_PARTNER_10THD_CAPABLE;
  9476. if (val & (1<<6))
  9477. vars->link_status |=
  9478. LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE;
  9479. if (val & (1<<7))
  9480. vars->link_status |=
  9481. LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE;
  9482. if (val & (1<<8))
  9483. vars->link_status |=
  9484. LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE;
  9485. if (val & (1<<9))
  9486. vars->link_status |=
  9487. LINK_STATUS_LINK_PARTNER_100T4_CAPABLE;
  9488. bnx2x_cl22_read(bp, phy, 0xa, &val);
  9489. if (val & (1<<10))
  9490. vars->link_status |=
  9491. LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE;
  9492. if (val & (1<<11))
  9493. vars->link_status |=
  9494. LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE;
  9495. }
  9496. }
  9497. return link_up;
  9498. }
  9499. static void bnx2x_54618se_config_loopback(struct bnx2x_phy *phy,
  9500. struct link_params *params)
  9501. {
  9502. struct bnx2x *bp = params->bp;
  9503. u16 val;
  9504. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  9505. DP(NETIF_MSG_LINK, "2PMA/PMD ext_phy_loopback: 54618se\n");
  9506. /* Enable master/slave manual mmode and set to master */
  9507. /* mii write 9 [bits set 11 12] */
  9508. bnx2x_cl22_write(bp, phy, 0x09, 3<<11);
  9509. /* forced 1G and disable autoneg */
  9510. /* set val [mii read 0] */
  9511. /* set val [expr $val & [bits clear 6 12 13]] */
  9512. /* set val [expr $val | [bits set 6 8]] */
  9513. /* mii write 0 $val */
  9514. bnx2x_cl22_read(bp, phy, 0x00, &val);
  9515. val &= ~((1<<6) | (1<<12) | (1<<13));
  9516. val |= (1<<6) | (1<<8);
  9517. bnx2x_cl22_write(bp, phy, 0x00, val);
  9518. /* Set external loopback and Tx using 6dB coding */
  9519. /* mii write 0x18 7 */
  9520. /* set val [mii read 0x18] */
  9521. /* mii write 0x18 [expr $val | [bits set 10 15]] */
  9522. bnx2x_cl22_write(bp, phy, 0x18, 7);
  9523. bnx2x_cl22_read(bp, phy, 0x18, &val);
  9524. bnx2x_cl22_write(bp, phy, 0x18, val | (1<<10) | (1<<15));
  9525. /* This register opens the gate for the UMAC despite its name */
  9526. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  9527. /*
  9528. * Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  9529. * length used by the MAC receive logic to check frames.
  9530. */
  9531. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  9532. }
  9533. /******************************************************************/
  9534. /* SFX7101 PHY SECTION */
  9535. /******************************************************************/
  9536. static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
  9537. struct link_params *params)
  9538. {
  9539. struct bnx2x *bp = params->bp;
  9540. /* SFX7101_XGXS_TEST1 */
  9541. bnx2x_cl45_write(bp, phy,
  9542. MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
  9543. }
  9544. static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
  9545. struct link_params *params,
  9546. struct link_vars *vars)
  9547. {
  9548. u16 fw_ver1, fw_ver2, val;
  9549. struct bnx2x *bp = params->bp;
  9550. DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
  9551. /* Restore normal power mode*/
  9552. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  9553. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  9554. /* HW reset */
  9555. bnx2x_ext_phy_hw_reset(bp, params->port);
  9556. bnx2x_wait_reset_complete(bp, phy, params);
  9557. bnx2x_cl45_write(bp, phy,
  9558. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x1);
  9559. DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
  9560. bnx2x_cl45_write(bp, phy,
  9561. MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
  9562. bnx2x_ext_phy_set_pause(params, phy, vars);
  9563. /* Restart autoneg */
  9564. bnx2x_cl45_read(bp, phy,
  9565. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
  9566. val |= 0x200;
  9567. bnx2x_cl45_write(bp, phy,
  9568. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
  9569. /* Save spirom version */
  9570. bnx2x_cl45_read(bp, phy,
  9571. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
  9572. bnx2x_cl45_read(bp, phy,
  9573. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
  9574. bnx2x_save_spirom_version(bp, params->port,
  9575. (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
  9576. return 0;
  9577. }
  9578. static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
  9579. struct link_params *params,
  9580. struct link_vars *vars)
  9581. {
  9582. struct bnx2x *bp = params->bp;
  9583. u8 link_up;
  9584. u16 val1, val2;
  9585. bnx2x_cl45_read(bp, phy,
  9586. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  9587. bnx2x_cl45_read(bp, phy,
  9588. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  9589. DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
  9590. val2, val1);
  9591. bnx2x_cl45_read(bp, phy,
  9592. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  9593. bnx2x_cl45_read(bp, phy,
  9594. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  9595. DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
  9596. val2, val1);
  9597. link_up = ((val1 & 4) == 4);
  9598. /* if link is up print the AN outcome of the SFX7101 PHY */
  9599. if (link_up) {
  9600. bnx2x_cl45_read(bp, phy,
  9601. MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
  9602. &val2);
  9603. vars->line_speed = SPEED_10000;
  9604. vars->duplex = DUPLEX_FULL;
  9605. DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
  9606. val2, (val2 & (1<<14)));
  9607. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  9608. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9609. /* read LP advertised speeds */
  9610. if (val2 & (1<<11))
  9611. vars->link_status |=
  9612. LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE;
  9613. }
  9614. return link_up;
  9615. }
  9616. static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  9617. {
  9618. if (*len < 5)
  9619. return -EINVAL;
  9620. str[0] = (spirom_ver & 0xFF);
  9621. str[1] = (spirom_ver & 0xFF00) >> 8;
  9622. str[2] = (spirom_ver & 0xFF0000) >> 16;
  9623. str[3] = (spirom_ver & 0xFF000000) >> 24;
  9624. str[4] = '\0';
  9625. *len -= 5;
  9626. return 0;
  9627. }
  9628. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
  9629. {
  9630. u16 val, cnt;
  9631. bnx2x_cl45_read(bp, phy,
  9632. MDIO_PMA_DEVAD,
  9633. MDIO_PMA_REG_7101_RESET, &val);
  9634. for (cnt = 0; cnt < 10; cnt++) {
  9635. msleep(50);
  9636. /* Writes a self-clearing reset */
  9637. bnx2x_cl45_write(bp, phy,
  9638. MDIO_PMA_DEVAD,
  9639. MDIO_PMA_REG_7101_RESET,
  9640. (val | (1<<15)));
  9641. /* Wait for clear */
  9642. bnx2x_cl45_read(bp, phy,
  9643. MDIO_PMA_DEVAD,
  9644. MDIO_PMA_REG_7101_RESET, &val);
  9645. if ((val & (1<<15)) == 0)
  9646. break;
  9647. }
  9648. }
  9649. static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
  9650. struct link_params *params) {
  9651. /* Low power mode is controlled by GPIO 2 */
  9652. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
  9653. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9654. /* The PHY reset is controlled by GPIO 1 */
  9655. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  9656. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9657. }
  9658. static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
  9659. struct link_params *params, u8 mode)
  9660. {
  9661. u16 val = 0;
  9662. struct bnx2x *bp = params->bp;
  9663. switch (mode) {
  9664. case LED_MODE_FRONT_PANEL_OFF:
  9665. case LED_MODE_OFF:
  9666. val = 2;
  9667. break;
  9668. case LED_MODE_ON:
  9669. val = 1;
  9670. break;
  9671. case LED_MODE_OPER:
  9672. val = 0;
  9673. break;
  9674. }
  9675. bnx2x_cl45_write(bp, phy,
  9676. MDIO_PMA_DEVAD,
  9677. MDIO_PMA_REG_7107_LINK_LED_CNTL,
  9678. val);
  9679. }
  9680. /******************************************************************/
  9681. /* STATIC PHY DECLARATION */
  9682. /******************************************************************/
  9683. static struct bnx2x_phy phy_null = {
  9684. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
  9685. .addr = 0,
  9686. .def_md_devad = 0,
  9687. .flags = FLAGS_INIT_XGXS_FIRST,
  9688. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9689. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9690. .mdio_ctrl = 0,
  9691. .supported = 0,
  9692. .media_type = ETH_PHY_NOT_PRESENT,
  9693. .ver_addr = 0,
  9694. .req_flow_ctrl = 0,
  9695. .req_line_speed = 0,
  9696. .speed_cap_mask = 0,
  9697. .req_duplex = 0,
  9698. .rsrv = 0,
  9699. .config_init = (config_init_t)NULL,
  9700. .read_status = (read_status_t)NULL,
  9701. .link_reset = (link_reset_t)NULL,
  9702. .config_loopback = (config_loopback_t)NULL,
  9703. .format_fw_ver = (format_fw_ver_t)NULL,
  9704. .hw_reset = (hw_reset_t)NULL,
  9705. .set_link_led = (set_link_led_t)NULL,
  9706. .phy_specific_func = (phy_specific_func_t)NULL
  9707. };
  9708. static struct bnx2x_phy phy_serdes = {
  9709. .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
  9710. .addr = 0xff,
  9711. .def_md_devad = 0,
  9712. .flags = 0,
  9713. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9714. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9715. .mdio_ctrl = 0,
  9716. .supported = (SUPPORTED_10baseT_Half |
  9717. SUPPORTED_10baseT_Full |
  9718. SUPPORTED_100baseT_Half |
  9719. SUPPORTED_100baseT_Full |
  9720. SUPPORTED_1000baseT_Full |
  9721. SUPPORTED_2500baseX_Full |
  9722. SUPPORTED_TP |
  9723. SUPPORTED_Autoneg |
  9724. SUPPORTED_Pause |
  9725. SUPPORTED_Asym_Pause),
  9726. .media_type = ETH_PHY_BASE_T,
  9727. .ver_addr = 0,
  9728. .req_flow_ctrl = 0,
  9729. .req_line_speed = 0,
  9730. .speed_cap_mask = 0,
  9731. .req_duplex = 0,
  9732. .rsrv = 0,
  9733. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  9734. .read_status = (read_status_t)bnx2x_link_settings_status,
  9735. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  9736. .config_loopback = (config_loopback_t)NULL,
  9737. .format_fw_ver = (format_fw_ver_t)NULL,
  9738. .hw_reset = (hw_reset_t)NULL,
  9739. .set_link_led = (set_link_led_t)NULL,
  9740. .phy_specific_func = (phy_specific_func_t)NULL
  9741. };
  9742. static struct bnx2x_phy phy_xgxs = {
  9743. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  9744. .addr = 0xff,
  9745. .def_md_devad = 0,
  9746. .flags = 0,
  9747. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9748. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9749. .mdio_ctrl = 0,
  9750. .supported = (SUPPORTED_10baseT_Half |
  9751. SUPPORTED_10baseT_Full |
  9752. SUPPORTED_100baseT_Half |
  9753. SUPPORTED_100baseT_Full |
  9754. SUPPORTED_1000baseT_Full |
  9755. SUPPORTED_2500baseX_Full |
  9756. SUPPORTED_10000baseT_Full |
  9757. SUPPORTED_FIBRE |
  9758. SUPPORTED_Autoneg |
  9759. SUPPORTED_Pause |
  9760. SUPPORTED_Asym_Pause),
  9761. .media_type = ETH_PHY_CX4,
  9762. .ver_addr = 0,
  9763. .req_flow_ctrl = 0,
  9764. .req_line_speed = 0,
  9765. .speed_cap_mask = 0,
  9766. .req_duplex = 0,
  9767. .rsrv = 0,
  9768. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  9769. .read_status = (read_status_t)bnx2x_link_settings_status,
  9770. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  9771. .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
  9772. .format_fw_ver = (format_fw_ver_t)NULL,
  9773. .hw_reset = (hw_reset_t)NULL,
  9774. .set_link_led = (set_link_led_t)NULL,
  9775. .phy_specific_func = (phy_specific_func_t)NULL
  9776. };
  9777. static struct bnx2x_phy phy_warpcore = {
  9778. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  9779. .addr = 0xff,
  9780. .def_md_devad = 0,
  9781. .flags = FLAGS_HW_LOCK_REQUIRED,
  9782. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9783. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9784. .mdio_ctrl = 0,
  9785. .supported = (SUPPORTED_10baseT_Half |
  9786. SUPPORTED_10baseT_Full |
  9787. SUPPORTED_100baseT_Half |
  9788. SUPPORTED_100baseT_Full |
  9789. SUPPORTED_1000baseT_Full |
  9790. SUPPORTED_10000baseT_Full |
  9791. SUPPORTED_20000baseKR2_Full |
  9792. SUPPORTED_20000baseMLD2_Full |
  9793. SUPPORTED_FIBRE |
  9794. SUPPORTED_Autoneg |
  9795. SUPPORTED_Pause |
  9796. SUPPORTED_Asym_Pause),
  9797. .media_type = ETH_PHY_UNSPECIFIED,
  9798. .ver_addr = 0,
  9799. .req_flow_ctrl = 0,
  9800. .req_line_speed = 0,
  9801. .speed_cap_mask = 0,
  9802. /* req_duplex = */0,
  9803. /* rsrv = */0,
  9804. .config_init = (config_init_t)bnx2x_warpcore_config_init,
  9805. .read_status = (read_status_t)bnx2x_warpcore_read_status,
  9806. .link_reset = (link_reset_t)bnx2x_warpcore_link_reset,
  9807. .config_loopback = (config_loopback_t)bnx2x_set_warpcore_loopback,
  9808. .format_fw_ver = (format_fw_ver_t)NULL,
  9809. .hw_reset = (hw_reset_t)bnx2x_warpcore_hw_reset,
  9810. .set_link_led = (set_link_led_t)NULL,
  9811. .phy_specific_func = (phy_specific_func_t)NULL
  9812. };
  9813. static struct bnx2x_phy phy_7101 = {
  9814. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
  9815. .addr = 0xff,
  9816. .def_md_devad = 0,
  9817. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  9818. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9819. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9820. .mdio_ctrl = 0,
  9821. .supported = (SUPPORTED_10000baseT_Full |
  9822. SUPPORTED_TP |
  9823. SUPPORTED_Autoneg |
  9824. SUPPORTED_Pause |
  9825. SUPPORTED_Asym_Pause),
  9826. .media_type = ETH_PHY_BASE_T,
  9827. .ver_addr = 0,
  9828. .req_flow_ctrl = 0,
  9829. .req_line_speed = 0,
  9830. .speed_cap_mask = 0,
  9831. .req_duplex = 0,
  9832. .rsrv = 0,
  9833. .config_init = (config_init_t)bnx2x_7101_config_init,
  9834. .read_status = (read_status_t)bnx2x_7101_read_status,
  9835. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9836. .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
  9837. .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
  9838. .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
  9839. .set_link_led = (set_link_led_t)bnx2x_7101_set_link_led,
  9840. .phy_specific_func = (phy_specific_func_t)NULL
  9841. };
  9842. static struct bnx2x_phy phy_8073 = {
  9843. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
  9844. .addr = 0xff,
  9845. .def_md_devad = 0,
  9846. .flags = FLAGS_HW_LOCK_REQUIRED,
  9847. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9848. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9849. .mdio_ctrl = 0,
  9850. .supported = (SUPPORTED_10000baseT_Full |
  9851. SUPPORTED_2500baseX_Full |
  9852. SUPPORTED_1000baseT_Full |
  9853. SUPPORTED_FIBRE |
  9854. SUPPORTED_Autoneg |
  9855. SUPPORTED_Pause |
  9856. SUPPORTED_Asym_Pause),
  9857. .media_type = ETH_PHY_KR,
  9858. .ver_addr = 0,
  9859. .req_flow_ctrl = 0,
  9860. .req_line_speed = 0,
  9861. .speed_cap_mask = 0,
  9862. .req_duplex = 0,
  9863. .rsrv = 0,
  9864. .config_init = (config_init_t)bnx2x_8073_config_init,
  9865. .read_status = (read_status_t)bnx2x_8073_read_status,
  9866. .link_reset = (link_reset_t)bnx2x_8073_link_reset,
  9867. .config_loopback = (config_loopback_t)NULL,
  9868. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9869. .hw_reset = (hw_reset_t)NULL,
  9870. .set_link_led = (set_link_led_t)NULL,
  9871. .phy_specific_func = (phy_specific_func_t)NULL
  9872. };
  9873. static struct bnx2x_phy phy_8705 = {
  9874. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
  9875. .addr = 0xff,
  9876. .def_md_devad = 0,
  9877. .flags = FLAGS_INIT_XGXS_FIRST,
  9878. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9879. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9880. .mdio_ctrl = 0,
  9881. .supported = (SUPPORTED_10000baseT_Full |
  9882. SUPPORTED_FIBRE |
  9883. SUPPORTED_Pause |
  9884. SUPPORTED_Asym_Pause),
  9885. .media_type = ETH_PHY_XFP_FIBER,
  9886. .ver_addr = 0,
  9887. .req_flow_ctrl = 0,
  9888. .req_line_speed = 0,
  9889. .speed_cap_mask = 0,
  9890. .req_duplex = 0,
  9891. .rsrv = 0,
  9892. .config_init = (config_init_t)bnx2x_8705_config_init,
  9893. .read_status = (read_status_t)bnx2x_8705_read_status,
  9894. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9895. .config_loopback = (config_loopback_t)NULL,
  9896. .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
  9897. .hw_reset = (hw_reset_t)NULL,
  9898. .set_link_led = (set_link_led_t)NULL,
  9899. .phy_specific_func = (phy_specific_func_t)NULL
  9900. };
  9901. static struct bnx2x_phy phy_8706 = {
  9902. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
  9903. .addr = 0xff,
  9904. .def_md_devad = 0,
  9905. .flags = FLAGS_INIT_XGXS_FIRST,
  9906. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9907. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9908. .mdio_ctrl = 0,
  9909. .supported = (SUPPORTED_10000baseT_Full |
  9910. SUPPORTED_1000baseT_Full |
  9911. SUPPORTED_FIBRE |
  9912. SUPPORTED_Pause |
  9913. SUPPORTED_Asym_Pause),
  9914. .media_type = ETH_PHY_SFP_FIBER,
  9915. .ver_addr = 0,
  9916. .req_flow_ctrl = 0,
  9917. .req_line_speed = 0,
  9918. .speed_cap_mask = 0,
  9919. .req_duplex = 0,
  9920. .rsrv = 0,
  9921. .config_init = (config_init_t)bnx2x_8706_config_init,
  9922. .read_status = (read_status_t)bnx2x_8706_read_status,
  9923. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9924. .config_loopback = (config_loopback_t)NULL,
  9925. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9926. .hw_reset = (hw_reset_t)NULL,
  9927. .set_link_led = (set_link_led_t)NULL,
  9928. .phy_specific_func = (phy_specific_func_t)NULL
  9929. };
  9930. static struct bnx2x_phy phy_8726 = {
  9931. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
  9932. .addr = 0xff,
  9933. .def_md_devad = 0,
  9934. .flags = (FLAGS_HW_LOCK_REQUIRED |
  9935. FLAGS_INIT_XGXS_FIRST),
  9936. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9937. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9938. .mdio_ctrl = 0,
  9939. .supported = (SUPPORTED_10000baseT_Full |
  9940. SUPPORTED_1000baseT_Full |
  9941. SUPPORTED_Autoneg |
  9942. SUPPORTED_FIBRE |
  9943. SUPPORTED_Pause |
  9944. SUPPORTED_Asym_Pause),
  9945. .media_type = ETH_PHY_NOT_PRESENT,
  9946. .ver_addr = 0,
  9947. .req_flow_ctrl = 0,
  9948. .req_line_speed = 0,
  9949. .speed_cap_mask = 0,
  9950. .req_duplex = 0,
  9951. .rsrv = 0,
  9952. .config_init = (config_init_t)bnx2x_8726_config_init,
  9953. .read_status = (read_status_t)bnx2x_8726_read_status,
  9954. .link_reset = (link_reset_t)bnx2x_8726_link_reset,
  9955. .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
  9956. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9957. .hw_reset = (hw_reset_t)NULL,
  9958. .set_link_led = (set_link_led_t)NULL,
  9959. .phy_specific_func = (phy_specific_func_t)NULL
  9960. };
  9961. static struct bnx2x_phy phy_8727 = {
  9962. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
  9963. .addr = 0xff,
  9964. .def_md_devad = 0,
  9965. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  9966. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9967. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9968. .mdio_ctrl = 0,
  9969. .supported = (SUPPORTED_10000baseT_Full |
  9970. SUPPORTED_1000baseT_Full |
  9971. SUPPORTED_FIBRE |
  9972. SUPPORTED_Pause |
  9973. SUPPORTED_Asym_Pause),
  9974. .media_type = ETH_PHY_NOT_PRESENT,
  9975. .ver_addr = 0,
  9976. .req_flow_ctrl = 0,
  9977. .req_line_speed = 0,
  9978. .speed_cap_mask = 0,
  9979. .req_duplex = 0,
  9980. .rsrv = 0,
  9981. .config_init = (config_init_t)bnx2x_8727_config_init,
  9982. .read_status = (read_status_t)bnx2x_8727_read_status,
  9983. .link_reset = (link_reset_t)bnx2x_8727_link_reset,
  9984. .config_loopback = (config_loopback_t)NULL,
  9985. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9986. .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
  9987. .set_link_led = (set_link_led_t)bnx2x_8727_set_link_led,
  9988. .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
  9989. };
  9990. static struct bnx2x_phy phy_8481 = {
  9991. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
  9992. .addr = 0xff,
  9993. .def_md_devad = 0,
  9994. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  9995. FLAGS_REARM_LATCH_SIGNAL,
  9996. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9997. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9998. .mdio_ctrl = 0,
  9999. .supported = (SUPPORTED_10baseT_Half |
  10000. SUPPORTED_10baseT_Full |
  10001. SUPPORTED_100baseT_Half |
  10002. SUPPORTED_100baseT_Full |
  10003. SUPPORTED_1000baseT_Full |
  10004. SUPPORTED_10000baseT_Full |
  10005. SUPPORTED_TP |
  10006. SUPPORTED_Autoneg |
  10007. SUPPORTED_Pause |
  10008. SUPPORTED_Asym_Pause),
  10009. .media_type = ETH_PHY_BASE_T,
  10010. .ver_addr = 0,
  10011. .req_flow_ctrl = 0,
  10012. .req_line_speed = 0,
  10013. .speed_cap_mask = 0,
  10014. .req_duplex = 0,
  10015. .rsrv = 0,
  10016. .config_init = (config_init_t)bnx2x_8481_config_init,
  10017. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10018. .link_reset = (link_reset_t)bnx2x_8481_link_reset,
  10019. .config_loopback = (config_loopback_t)NULL,
  10020. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10021. .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
  10022. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10023. .phy_specific_func = (phy_specific_func_t)NULL
  10024. };
  10025. static struct bnx2x_phy phy_84823 = {
  10026. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
  10027. .addr = 0xff,
  10028. .def_md_devad = 0,
  10029. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  10030. FLAGS_REARM_LATCH_SIGNAL,
  10031. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10032. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10033. .mdio_ctrl = 0,
  10034. .supported = (SUPPORTED_10baseT_Half |
  10035. SUPPORTED_10baseT_Full |
  10036. SUPPORTED_100baseT_Half |
  10037. SUPPORTED_100baseT_Full |
  10038. SUPPORTED_1000baseT_Full |
  10039. SUPPORTED_10000baseT_Full |
  10040. SUPPORTED_TP |
  10041. SUPPORTED_Autoneg |
  10042. SUPPORTED_Pause |
  10043. SUPPORTED_Asym_Pause),
  10044. .media_type = ETH_PHY_BASE_T,
  10045. .ver_addr = 0,
  10046. .req_flow_ctrl = 0,
  10047. .req_line_speed = 0,
  10048. .speed_cap_mask = 0,
  10049. .req_duplex = 0,
  10050. .rsrv = 0,
  10051. .config_init = (config_init_t)bnx2x_848x3_config_init,
  10052. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10053. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  10054. .config_loopback = (config_loopback_t)NULL,
  10055. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10056. .hw_reset = (hw_reset_t)NULL,
  10057. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10058. .phy_specific_func = (phy_specific_func_t)NULL
  10059. };
  10060. static struct bnx2x_phy phy_84833 = {
  10061. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
  10062. .addr = 0xff,
  10063. .def_md_devad = 0,
  10064. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  10065. FLAGS_REARM_LATCH_SIGNAL,
  10066. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10067. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10068. .mdio_ctrl = 0,
  10069. .supported = (SUPPORTED_100baseT_Half |
  10070. SUPPORTED_100baseT_Full |
  10071. SUPPORTED_1000baseT_Full |
  10072. SUPPORTED_10000baseT_Full |
  10073. SUPPORTED_TP |
  10074. SUPPORTED_Autoneg |
  10075. SUPPORTED_Pause |
  10076. SUPPORTED_Asym_Pause),
  10077. .media_type = ETH_PHY_BASE_T,
  10078. .ver_addr = 0,
  10079. .req_flow_ctrl = 0,
  10080. .req_line_speed = 0,
  10081. .speed_cap_mask = 0,
  10082. .req_duplex = 0,
  10083. .rsrv = 0,
  10084. .config_init = (config_init_t)bnx2x_848x3_config_init,
  10085. .read_status = (read_status_t)bnx2x_848xx_read_status,
  10086. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  10087. .config_loopback = (config_loopback_t)NULL,
  10088. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  10089. .hw_reset = (hw_reset_t)bnx2x_84833_hw_reset_phy,
  10090. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  10091. .phy_specific_func = (phy_specific_func_t)NULL
  10092. };
  10093. static struct bnx2x_phy phy_54618se = {
  10094. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE,
  10095. .addr = 0xff,
  10096. .def_md_devad = 0,
  10097. .flags = FLAGS_INIT_XGXS_FIRST,
  10098. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10099. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  10100. .mdio_ctrl = 0,
  10101. .supported = (SUPPORTED_10baseT_Half |
  10102. SUPPORTED_10baseT_Full |
  10103. SUPPORTED_100baseT_Half |
  10104. SUPPORTED_100baseT_Full |
  10105. SUPPORTED_1000baseT_Full |
  10106. SUPPORTED_TP |
  10107. SUPPORTED_Autoneg |
  10108. SUPPORTED_Pause |
  10109. SUPPORTED_Asym_Pause),
  10110. .media_type = ETH_PHY_BASE_T,
  10111. .ver_addr = 0,
  10112. .req_flow_ctrl = 0,
  10113. .req_line_speed = 0,
  10114. .speed_cap_mask = 0,
  10115. /* req_duplex = */0,
  10116. /* rsrv = */0,
  10117. .config_init = (config_init_t)bnx2x_54618se_config_init,
  10118. .read_status = (read_status_t)bnx2x_54618se_read_status,
  10119. .link_reset = (link_reset_t)bnx2x_54618se_link_reset,
  10120. .config_loopback = (config_loopback_t)bnx2x_54618se_config_loopback,
  10121. .format_fw_ver = (format_fw_ver_t)NULL,
  10122. .hw_reset = (hw_reset_t)NULL,
  10123. .set_link_led = (set_link_led_t)bnx2x_5461x_set_link_led,
  10124. .phy_specific_func = (phy_specific_func_t)NULL
  10125. };
  10126. /*****************************************************************/
  10127. /* */
  10128. /* Populate the phy according. Main function: bnx2x_populate_phy */
  10129. /* */
  10130. /*****************************************************************/
  10131. static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
  10132. struct bnx2x_phy *phy, u8 port,
  10133. u8 phy_index)
  10134. {
  10135. /* Get the 4 lanes xgxs config rx and tx */
  10136. u32 rx = 0, tx = 0, i;
  10137. for (i = 0; i < 2; i++) {
  10138. /*
  10139. * INT_PHY and EXT_PHY1 share the same value location in the
  10140. * shmem. When num_phys is greater than 1, than this value
  10141. * applies only to EXT_PHY1
  10142. */
  10143. if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
  10144. rx = REG_RD(bp, shmem_base +
  10145. offsetof(struct shmem_region,
  10146. dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
  10147. tx = REG_RD(bp, shmem_base +
  10148. offsetof(struct shmem_region,
  10149. dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
  10150. } else {
  10151. rx = REG_RD(bp, shmem_base +
  10152. offsetof(struct shmem_region,
  10153. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  10154. tx = REG_RD(bp, shmem_base +
  10155. offsetof(struct shmem_region,
  10156. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  10157. }
  10158. phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
  10159. phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
  10160. phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
  10161. phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
  10162. }
  10163. }
  10164. static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
  10165. u8 phy_index, u8 port)
  10166. {
  10167. u32 ext_phy_config = 0;
  10168. switch (phy_index) {
  10169. case EXT_PHY1:
  10170. ext_phy_config = REG_RD(bp, shmem_base +
  10171. offsetof(struct shmem_region,
  10172. dev_info.port_hw_config[port].external_phy_config));
  10173. break;
  10174. case EXT_PHY2:
  10175. ext_phy_config = REG_RD(bp, shmem_base +
  10176. offsetof(struct shmem_region,
  10177. dev_info.port_hw_config[port].external_phy_config2));
  10178. break;
  10179. default:
  10180. DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
  10181. return -EINVAL;
  10182. }
  10183. return ext_phy_config;
  10184. }
  10185. static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
  10186. struct bnx2x_phy *phy)
  10187. {
  10188. u32 phy_addr;
  10189. u32 chip_id;
  10190. u32 switch_cfg = (REG_RD(bp, shmem_base +
  10191. offsetof(struct shmem_region,
  10192. dev_info.port_feature_config[port].link_config)) &
  10193. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  10194. chip_id = (REG_RD(bp, MISC_REG_CHIP_NUM) << 16) |
  10195. ((REG_RD(bp, MISC_REG_CHIP_REV) & 0xf) << 12);
  10196. DP(NETIF_MSG_LINK, ":chip_id = 0x%x\n", chip_id);
  10197. if (USES_WARPCORE(bp)) {
  10198. u32 serdes_net_if;
  10199. phy_addr = REG_RD(bp,
  10200. MISC_REG_WC0_CTRL_PHY_ADDR);
  10201. *phy = phy_warpcore;
  10202. if (REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR) == 0x3)
  10203. phy->flags |= FLAGS_4_PORT_MODE;
  10204. else
  10205. phy->flags &= ~FLAGS_4_PORT_MODE;
  10206. /* Check Dual mode */
  10207. serdes_net_if = (REG_RD(bp, shmem_base +
  10208. offsetof(struct shmem_region, dev_info.
  10209. port_hw_config[port].default_cfg)) &
  10210. PORT_HW_CFG_NET_SERDES_IF_MASK);
  10211. /*
  10212. * Set the appropriate supported and flags indications per
  10213. * interface type of the chip
  10214. */
  10215. switch (serdes_net_if) {
  10216. case PORT_HW_CFG_NET_SERDES_IF_SGMII:
  10217. phy->supported &= (SUPPORTED_10baseT_Half |
  10218. SUPPORTED_10baseT_Full |
  10219. SUPPORTED_100baseT_Half |
  10220. SUPPORTED_100baseT_Full |
  10221. SUPPORTED_1000baseT_Full |
  10222. SUPPORTED_FIBRE |
  10223. SUPPORTED_Autoneg |
  10224. SUPPORTED_Pause |
  10225. SUPPORTED_Asym_Pause);
  10226. phy->media_type = ETH_PHY_BASE_T;
  10227. break;
  10228. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  10229. phy->media_type = ETH_PHY_XFP_FIBER;
  10230. break;
  10231. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  10232. phy->supported &= (SUPPORTED_1000baseT_Full |
  10233. SUPPORTED_10000baseT_Full |
  10234. SUPPORTED_FIBRE |
  10235. SUPPORTED_Pause |
  10236. SUPPORTED_Asym_Pause);
  10237. phy->media_type = ETH_PHY_SFP_FIBER;
  10238. break;
  10239. case PORT_HW_CFG_NET_SERDES_IF_KR:
  10240. phy->media_type = ETH_PHY_KR;
  10241. phy->supported &= (SUPPORTED_1000baseT_Full |
  10242. SUPPORTED_10000baseT_Full |
  10243. SUPPORTED_FIBRE |
  10244. SUPPORTED_Autoneg |
  10245. SUPPORTED_Pause |
  10246. SUPPORTED_Asym_Pause);
  10247. break;
  10248. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  10249. phy->media_type = ETH_PHY_KR;
  10250. phy->flags |= FLAGS_WC_DUAL_MODE;
  10251. phy->supported &= (SUPPORTED_20000baseMLD2_Full |
  10252. SUPPORTED_FIBRE |
  10253. SUPPORTED_Pause |
  10254. SUPPORTED_Asym_Pause);
  10255. break;
  10256. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  10257. phy->media_type = ETH_PHY_KR;
  10258. phy->flags |= FLAGS_WC_DUAL_MODE;
  10259. phy->supported &= (SUPPORTED_20000baseKR2_Full |
  10260. SUPPORTED_FIBRE |
  10261. SUPPORTED_Pause |
  10262. SUPPORTED_Asym_Pause);
  10263. break;
  10264. default:
  10265. DP(NETIF_MSG_LINK, "Unknown WC interface type 0x%x\n",
  10266. serdes_net_if);
  10267. break;
  10268. }
  10269. /*
  10270. * Enable MDC/MDIO work-around for E3 A0 since free running MDC
  10271. * was not set as expected. For B0, ECO will be enabled so there
  10272. * won't be an issue there
  10273. */
  10274. if (CHIP_REV(bp) == CHIP_REV_Ax)
  10275. phy->flags |= FLAGS_MDC_MDIO_WA;
  10276. else
  10277. phy->flags |= FLAGS_MDC_MDIO_WA_B0;
  10278. } else {
  10279. switch (switch_cfg) {
  10280. case SWITCH_CFG_1G:
  10281. phy_addr = REG_RD(bp,
  10282. NIG_REG_SERDES0_CTRL_PHY_ADDR +
  10283. port * 0x10);
  10284. *phy = phy_serdes;
  10285. break;
  10286. case SWITCH_CFG_10G:
  10287. phy_addr = REG_RD(bp,
  10288. NIG_REG_XGXS0_CTRL_PHY_ADDR +
  10289. port * 0x18);
  10290. *phy = phy_xgxs;
  10291. break;
  10292. default:
  10293. DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
  10294. return -EINVAL;
  10295. }
  10296. }
  10297. phy->addr = (u8)phy_addr;
  10298. phy->mdio_ctrl = bnx2x_get_emac_base(bp,
  10299. SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
  10300. port);
  10301. if (CHIP_IS_E2(bp))
  10302. phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
  10303. else
  10304. phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
  10305. DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
  10306. port, phy->addr, phy->mdio_ctrl);
  10307. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
  10308. return 0;
  10309. }
  10310. static int bnx2x_populate_ext_phy(struct bnx2x *bp,
  10311. u8 phy_index,
  10312. u32 shmem_base,
  10313. u32 shmem2_base,
  10314. u8 port,
  10315. struct bnx2x_phy *phy)
  10316. {
  10317. u32 ext_phy_config, phy_type, config2;
  10318. u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
  10319. ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
  10320. phy_index, port);
  10321. phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  10322. /* Select the phy type */
  10323. switch (phy_type) {
  10324. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  10325. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
  10326. *phy = phy_8073;
  10327. break;
  10328. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
  10329. *phy = phy_8705;
  10330. break;
  10331. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
  10332. *phy = phy_8706;
  10333. break;
  10334. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  10335. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10336. *phy = phy_8726;
  10337. break;
  10338. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  10339. /* BCM8727_NOC => BCM8727 no over current */
  10340. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10341. *phy = phy_8727;
  10342. phy->flags |= FLAGS_NOC;
  10343. break;
  10344. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  10345. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  10346. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10347. *phy = phy_8727;
  10348. break;
  10349. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
  10350. *phy = phy_8481;
  10351. break;
  10352. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
  10353. *phy = phy_84823;
  10354. break;
  10355. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  10356. *phy = phy_84833;
  10357. break;
  10358. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616:
  10359. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE:
  10360. *phy = phy_54618se;
  10361. break;
  10362. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
  10363. *phy = phy_7101;
  10364. break;
  10365. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  10366. *phy = phy_null;
  10367. return -EINVAL;
  10368. default:
  10369. *phy = phy_null;
  10370. /* In case external PHY wasn't found */
  10371. if ((phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  10372. (phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
  10373. return -EINVAL;
  10374. return 0;
  10375. }
  10376. phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
  10377. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
  10378. /*
  10379. * The shmem address of the phy version is located on different
  10380. * structures. In case this structure is too old, do not set
  10381. * the address
  10382. */
  10383. config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
  10384. dev_info.shared_hw_config.config2));
  10385. if (phy_index == EXT_PHY1) {
  10386. phy->ver_addr = shmem_base + offsetof(struct shmem_region,
  10387. port_mb[port].ext_phy_fw_version);
  10388. /* Check specific mdc mdio settings */
  10389. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
  10390. mdc_mdio_access = config2 &
  10391. SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
  10392. } else {
  10393. u32 size = REG_RD(bp, shmem2_base);
  10394. if (size >
  10395. offsetof(struct shmem2_region, ext_phy_fw_version2)) {
  10396. phy->ver_addr = shmem2_base +
  10397. offsetof(struct shmem2_region,
  10398. ext_phy_fw_version2[port]);
  10399. }
  10400. /* Check specific mdc mdio settings */
  10401. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
  10402. mdc_mdio_access = (config2 &
  10403. SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
  10404. (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
  10405. SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
  10406. }
  10407. phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
  10408. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) &&
  10409. (phy->ver_addr)) {
  10410. /*
  10411. * Remove 100Mb link supported for BCM84833 when phy fw
  10412. * version lower than or equal to 1.39
  10413. */
  10414. u32 raw_ver = REG_RD(bp, phy->ver_addr);
  10415. if (((raw_ver & 0x7F) <= 39) &&
  10416. (((raw_ver & 0xF80) >> 7) <= 1))
  10417. phy->supported &= ~(SUPPORTED_100baseT_Half |
  10418. SUPPORTED_100baseT_Full);
  10419. }
  10420. /*
  10421. * In case mdc/mdio_access of the external phy is different than the
  10422. * mdc/mdio access of the XGXS, a HW lock must be taken in each access
  10423. * to prevent one port interfere with another port's CL45 operations.
  10424. */
  10425. if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
  10426. phy->flags |= FLAGS_HW_LOCK_REQUIRED;
  10427. DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
  10428. phy_type, port, phy_index);
  10429. DP(NETIF_MSG_LINK, " addr=0x%x, mdio_ctl=0x%x\n",
  10430. phy->addr, phy->mdio_ctrl);
  10431. return 0;
  10432. }
  10433. static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
  10434. u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
  10435. {
  10436. int status = 0;
  10437. phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
  10438. if (phy_index == INT_PHY)
  10439. return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
  10440. status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
  10441. port, phy);
  10442. return status;
  10443. }
  10444. static void bnx2x_phy_def_cfg(struct link_params *params,
  10445. struct bnx2x_phy *phy,
  10446. u8 phy_index)
  10447. {
  10448. struct bnx2x *bp = params->bp;
  10449. u32 link_config;
  10450. /* Populate the default phy configuration for MF mode */
  10451. if (phy_index == EXT_PHY2) {
  10452. link_config = REG_RD(bp, params->shmem_base +
  10453. offsetof(struct shmem_region, dev_info.
  10454. port_feature_config[params->port].link_config2));
  10455. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10456. offsetof(struct shmem_region,
  10457. dev_info.
  10458. port_hw_config[params->port].speed_capability_mask2));
  10459. } else {
  10460. link_config = REG_RD(bp, params->shmem_base +
  10461. offsetof(struct shmem_region, dev_info.
  10462. port_feature_config[params->port].link_config));
  10463. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10464. offsetof(struct shmem_region,
  10465. dev_info.
  10466. port_hw_config[params->port].speed_capability_mask));
  10467. }
  10468. DP(NETIF_MSG_LINK,
  10469. "Default config phy idx %x cfg 0x%x speed_cap_mask 0x%x\n",
  10470. phy_index, link_config, phy->speed_cap_mask);
  10471. phy->req_duplex = DUPLEX_FULL;
  10472. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  10473. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  10474. phy->req_duplex = DUPLEX_HALF;
  10475. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  10476. phy->req_line_speed = SPEED_10;
  10477. break;
  10478. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  10479. phy->req_duplex = DUPLEX_HALF;
  10480. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  10481. phy->req_line_speed = SPEED_100;
  10482. break;
  10483. case PORT_FEATURE_LINK_SPEED_1G:
  10484. phy->req_line_speed = SPEED_1000;
  10485. break;
  10486. case PORT_FEATURE_LINK_SPEED_2_5G:
  10487. phy->req_line_speed = SPEED_2500;
  10488. break;
  10489. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  10490. phy->req_line_speed = SPEED_10000;
  10491. break;
  10492. default:
  10493. phy->req_line_speed = SPEED_AUTO_NEG;
  10494. break;
  10495. }
  10496. switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
  10497. case PORT_FEATURE_FLOW_CONTROL_AUTO:
  10498. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
  10499. break;
  10500. case PORT_FEATURE_FLOW_CONTROL_TX:
  10501. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
  10502. break;
  10503. case PORT_FEATURE_FLOW_CONTROL_RX:
  10504. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
  10505. break;
  10506. case PORT_FEATURE_FLOW_CONTROL_BOTH:
  10507. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  10508. break;
  10509. default:
  10510. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10511. break;
  10512. }
  10513. }
  10514. u32 bnx2x_phy_selection(struct link_params *params)
  10515. {
  10516. u32 phy_config_swapped, prio_cfg;
  10517. u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
  10518. phy_config_swapped = params->multi_phy_config &
  10519. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10520. prio_cfg = params->multi_phy_config &
  10521. PORT_HW_CFG_PHY_SELECTION_MASK;
  10522. if (phy_config_swapped) {
  10523. switch (prio_cfg) {
  10524. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  10525. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
  10526. break;
  10527. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  10528. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
  10529. break;
  10530. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  10531. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  10532. break;
  10533. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  10534. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  10535. break;
  10536. }
  10537. } else
  10538. return_cfg = prio_cfg;
  10539. return return_cfg;
  10540. }
  10541. int bnx2x_phy_probe(struct link_params *params)
  10542. {
  10543. u8 phy_index, actual_phy_idx;
  10544. u32 phy_config_swapped, sync_offset, media_types;
  10545. struct bnx2x *bp = params->bp;
  10546. struct bnx2x_phy *phy;
  10547. params->num_phys = 0;
  10548. DP(NETIF_MSG_LINK, "Begin phy probe\n");
  10549. phy_config_swapped = params->multi_phy_config &
  10550. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10551. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  10552. phy_index++) {
  10553. actual_phy_idx = phy_index;
  10554. if (phy_config_swapped) {
  10555. if (phy_index == EXT_PHY1)
  10556. actual_phy_idx = EXT_PHY2;
  10557. else if (phy_index == EXT_PHY2)
  10558. actual_phy_idx = EXT_PHY1;
  10559. }
  10560. DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
  10561. " actual_phy_idx %x\n", phy_config_swapped,
  10562. phy_index, actual_phy_idx);
  10563. phy = &params->phy[actual_phy_idx];
  10564. if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
  10565. params->shmem2_base, params->port,
  10566. phy) != 0) {
  10567. params->num_phys = 0;
  10568. DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
  10569. phy_index);
  10570. for (phy_index = INT_PHY;
  10571. phy_index < MAX_PHYS;
  10572. phy_index++)
  10573. *phy = phy_null;
  10574. return -EINVAL;
  10575. }
  10576. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
  10577. break;
  10578. sync_offset = params->shmem_base +
  10579. offsetof(struct shmem_region,
  10580. dev_info.port_hw_config[params->port].media_type);
  10581. media_types = REG_RD(bp, sync_offset);
  10582. /*
  10583. * Update media type for non-PMF sync only for the first time
  10584. * In case the media type changes afterwards, it will be updated
  10585. * using the update_status function
  10586. */
  10587. if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  10588. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10589. actual_phy_idx))) == 0) {
  10590. media_types |= ((phy->media_type &
  10591. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  10592. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10593. actual_phy_idx));
  10594. }
  10595. REG_WR(bp, sync_offset, media_types);
  10596. bnx2x_phy_def_cfg(params, phy, phy_index);
  10597. params->num_phys++;
  10598. }
  10599. DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
  10600. return 0;
  10601. }
  10602. void bnx2x_init_bmac_loopback(struct link_params *params,
  10603. struct link_vars *vars)
  10604. {
  10605. struct bnx2x *bp = params->bp;
  10606. vars->link_up = 1;
  10607. vars->line_speed = SPEED_10000;
  10608. vars->duplex = DUPLEX_FULL;
  10609. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10610. vars->mac_type = MAC_TYPE_BMAC;
  10611. vars->phy_flags = PHY_XGXS_FLAG;
  10612. bnx2x_xgxs_deassert(params);
  10613. /* set bmac loopback */
  10614. bnx2x_bmac_enable(params, vars, 1);
  10615. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10616. }
  10617. void bnx2x_init_emac_loopback(struct link_params *params,
  10618. struct link_vars *vars)
  10619. {
  10620. struct bnx2x *bp = params->bp;
  10621. vars->link_up = 1;
  10622. vars->line_speed = SPEED_1000;
  10623. vars->duplex = DUPLEX_FULL;
  10624. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10625. vars->mac_type = MAC_TYPE_EMAC;
  10626. vars->phy_flags = PHY_XGXS_FLAG;
  10627. bnx2x_xgxs_deassert(params);
  10628. /* set bmac loopback */
  10629. bnx2x_emac_enable(params, vars, 1);
  10630. bnx2x_emac_program(params, vars);
  10631. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10632. }
  10633. void bnx2x_init_xmac_loopback(struct link_params *params,
  10634. struct link_vars *vars)
  10635. {
  10636. struct bnx2x *bp = params->bp;
  10637. vars->link_up = 1;
  10638. if (!params->req_line_speed[0])
  10639. vars->line_speed = SPEED_10000;
  10640. else
  10641. vars->line_speed = params->req_line_speed[0];
  10642. vars->duplex = DUPLEX_FULL;
  10643. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10644. vars->mac_type = MAC_TYPE_XMAC;
  10645. vars->phy_flags = PHY_XGXS_FLAG;
  10646. /*
  10647. * Set WC to loopback mode since link is required to provide clock
  10648. * to the XMAC in 20G mode
  10649. */
  10650. bnx2x_set_aer_mmd(params, &params->phy[0]);
  10651. bnx2x_warpcore_reset_lane(bp, &params->phy[0], 0);
  10652. params->phy[INT_PHY].config_loopback(
  10653. &params->phy[INT_PHY],
  10654. params);
  10655. bnx2x_xmac_enable(params, vars, 1);
  10656. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10657. }
  10658. void bnx2x_init_umac_loopback(struct link_params *params,
  10659. struct link_vars *vars)
  10660. {
  10661. struct bnx2x *bp = params->bp;
  10662. vars->link_up = 1;
  10663. vars->line_speed = SPEED_1000;
  10664. vars->duplex = DUPLEX_FULL;
  10665. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10666. vars->mac_type = MAC_TYPE_UMAC;
  10667. vars->phy_flags = PHY_XGXS_FLAG;
  10668. bnx2x_umac_enable(params, vars, 1);
  10669. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10670. }
  10671. void bnx2x_init_xgxs_loopback(struct link_params *params,
  10672. struct link_vars *vars)
  10673. {
  10674. struct bnx2x *bp = params->bp;
  10675. vars->link_up = 1;
  10676. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10677. vars->duplex = DUPLEX_FULL;
  10678. if (params->req_line_speed[0] == SPEED_1000)
  10679. vars->line_speed = SPEED_1000;
  10680. else
  10681. vars->line_speed = SPEED_10000;
  10682. if (!USES_WARPCORE(bp))
  10683. bnx2x_xgxs_deassert(params);
  10684. bnx2x_link_initialize(params, vars);
  10685. if (params->req_line_speed[0] == SPEED_1000) {
  10686. if (USES_WARPCORE(bp))
  10687. bnx2x_umac_enable(params, vars, 0);
  10688. else {
  10689. bnx2x_emac_program(params, vars);
  10690. bnx2x_emac_enable(params, vars, 0);
  10691. }
  10692. } else {
  10693. if (USES_WARPCORE(bp))
  10694. bnx2x_xmac_enable(params, vars, 0);
  10695. else
  10696. bnx2x_bmac_enable(params, vars, 0);
  10697. }
  10698. if (params->loopback_mode == LOOPBACK_XGXS) {
  10699. /* set 10G XGXS loopback */
  10700. params->phy[INT_PHY].config_loopback(
  10701. &params->phy[INT_PHY],
  10702. params);
  10703. } else {
  10704. /* set external phy loopback */
  10705. u8 phy_index;
  10706. for (phy_index = EXT_PHY1;
  10707. phy_index < params->num_phys; phy_index++) {
  10708. if (params->phy[phy_index].config_loopback)
  10709. params->phy[phy_index].config_loopback(
  10710. &params->phy[phy_index],
  10711. params);
  10712. }
  10713. }
  10714. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10715. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  10716. }
  10717. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
  10718. {
  10719. struct bnx2x *bp = params->bp;
  10720. DP(NETIF_MSG_LINK, "Phy Initialization started\n");
  10721. DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
  10722. params->req_line_speed[0], params->req_flow_ctrl[0]);
  10723. DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
  10724. params->req_line_speed[1], params->req_flow_ctrl[1]);
  10725. vars->link_status = 0;
  10726. vars->phy_link_up = 0;
  10727. vars->link_up = 0;
  10728. vars->line_speed = 0;
  10729. vars->duplex = DUPLEX_FULL;
  10730. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10731. vars->mac_type = MAC_TYPE_NONE;
  10732. vars->phy_flags = 0;
  10733. /* disable attentions */
  10734. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  10735. (NIG_MASK_XGXS0_LINK_STATUS |
  10736. NIG_MASK_XGXS0_LINK10G |
  10737. NIG_MASK_SERDES0_LINK_STATUS |
  10738. NIG_MASK_MI_INT));
  10739. bnx2x_emac_init(params, vars);
  10740. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  10741. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  10742. if (params->num_phys == 0) {
  10743. DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
  10744. return -EINVAL;
  10745. }
  10746. set_phy_vars(params, vars);
  10747. DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
  10748. switch (params->loopback_mode) {
  10749. case LOOPBACK_BMAC:
  10750. bnx2x_init_bmac_loopback(params, vars);
  10751. break;
  10752. case LOOPBACK_EMAC:
  10753. bnx2x_init_emac_loopback(params, vars);
  10754. break;
  10755. case LOOPBACK_XMAC:
  10756. bnx2x_init_xmac_loopback(params, vars);
  10757. break;
  10758. case LOOPBACK_UMAC:
  10759. bnx2x_init_umac_loopback(params, vars);
  10760. break;
  10761. case LOOPBACK_XGXS:
  10762. case LOOPBACK_EXT_PHY:
  10763. bnx2x_init_xgxs_loopback(params, vars);
  10764. break;
  10765. default:
  10766. if (!CHIP_IS_E3(bp)) {
  10767. if (params->switch_cfg == SWITCH_CFG_10G)
  10768. bnx2x_xgxs_deassert(params);
  10769. else
  10770. bnx2x_serdes_deassert(bp, params->port);
  10771. }
  10772. bnx2x_link_initialize(params, vars);
  10773. msleep(30);
  10774. bnx2x_link_int_enable(params);
  10775. break;
  10776. }
  10777. return 0;
  10778. }
  10779. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  10780. u8 reset_ext_phy)
  10781. {
  10782. struct bnx2x *bp = params->bp;
  10783. u8 phy_index, port = params->port, clear_latch_ind = 0;
  10784. DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
  10785. /* disable attentions */
  10786. vars->link_status = 0;
  10787. bnx2x_update_mng(params, vars->link_status);
  10788. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  10789. (NIG_MASK_XGXS0_LINK_STATUS |
  10790. NIG_MASK_XGXS0_LINK10G |
  10791. NIG_MASK_SERDES0_LINK_STATUS |
  10792. NIG_MASK_MI_INT));
  10793. /* activate nig drain */
  10794. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  10795. /* disable nig egress interface */
  10796. if (!CHIP_IS_E3(bp)) {
  10797. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
  10798. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
  10799. }
  10800. /* Stop BigMac rx */
  10801. if (!CHIP_IS_E3(bp))
  10802. bnx2x_bmac_rx_disable(bp, port);
  10803. else {
  10804. bnx2x_xmac_disable(params);
  10805. bnx2x_umac_disable(params);
  10806. }
  10807. /* disable emac */
  10808. if (!CHIP_IS_E3(bp))
  10809. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  10810. msleep(10);
  10811. /* The PHY reset is controlled by GPIO 1
  10812. * Hold it as vars low
  10813. */
  10814. /* clear link led */
  10815. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  10816. if (reset_ext_phy) {
  10817. bnx2x_set_mdio_clk(bp, params->chip_id, port);
  10818. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  10819. phy_index++) {
  10820. if (params->phy[phy_index].link_reset) {
  10821. bnx2x_set_aer_mmd(params,
  10822. &params->phy[phy_index]);
  10823. params->phy[phy_index].link_reset(
  10824. &params->phy[phy_index],
  10825. params);
  10826. }
  10827. if (params->phy[phy_index].flags &
  10828. FLAGS_REARM_LATCH_SIGNAL)
  10829. clear_latch_ind = 1;
  10830. }
  10831. }
  10832. if (clear_latch_ind) {
  10833. /* Clear latching indication */
  10834. bnx2x_rearm_latch_signal(bp, port, 0);
  10835. bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
  10836. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  10837. }
  10838. if (params->phy[INT_PHY].link_reset)
  10839. params->phy[INT_PHY].link_reset(
  10840. &params->phy[INT_PHY], params);
  10841. /* disable nig ingress interface */
  10842. if (!CHIP_IS_E3(bp)) {
  10843. /* reset BigMac */
  10844. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  10845. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  10846. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
  10847. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
  10848. } else {
  10849. u32 xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  10850. bnx2x_set_xumac_nig(params, 0, 0);
  10851. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  10852. MISC_REGISTERS_RESET_REG_2_XMAC)
  10853. REG_WR(bp, xmac_base + XMAC_REG_CTRL,
  10854. XMAC_CTRL_REG_SOFT_RESET);
  10855. }
  10856. vars->link_up = 0;
  10857. vars->phy_flags = 0;
  10858. return 0;
  10859. }
  10860. /****************************************************************************/
  10861. /* Common function */
  10862. /****************************************************************************/
  10863. static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
  10864. u32 shmem_base_path[],
  10865. u32 shmem2_base_path[], u8 phy_index,
  10866. u32 chip_id)
  10867. {
  10868. struct bnx2x_phy phy[PORT_MAX];
  10869. struct bnx2x_phy *phy_blk[PORT_MAX];
  10870. u16 val;
  10871. s8 port = 0;
  10872. s8 port_of_path = 0;
  10873. u32 swap_val, swap_override;
  10874. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  10875. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  10876. port ^= (swap_val && swap_override);
  10877. bnx2x_ext_phy_hw_reset(bp, port);
  10878. /* PART1 - Reset both phys */
  10879. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10880. u32 shmem_base, shmem2_base;
  10881. /* In E2, same phy is using for port0 of the two paths */
  10882. if (CHIP_IS_E1x(bp)) {
  10883. shmem_base = shmem_base_path[0];
  10884. shmem2_base = shmem2_base_path[0];
  10885. port_of_path = port;
  10886. } else {
  10887. shmem_base = shmem_base_path[port];
  10888. shmem2_base = shmem2_base_path[port];
  10889. port_of_path = 0;
  10890. }
  10891. /* Extract the ext phy address for the port */
  10892. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  10893. port_of_path, &phy[port]) !=
  10894. 0) {
  10895. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  10896. return -EINVAL;
  10897. }
  10898. /* disable attentions */
  10899. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  10900. port_of_path*4,
  10901. (NIG_MASK_XGXS0_LINK_STATUS |
  10902. NIG_MASK_XGXS0_LINK10G |
  10903. NIG_MASK_SERDES0_LINK_STATUS |
  10904. NIG_MASK_MI_INT));
  10905. /* Need to take the phy out of low power mode in order
  10906. to write to access its registers */
  10907. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  10908. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  10909. port);
  10910. /* Reset the phy */
  10911. bnx2x_cl45_write(bp, &phy[port],
  10912. MDIO_PMA_DEVAD,
  10913. MDIO_PMA_REG_CTRL,
  10914. 1<<15);
  10915. }
  10916. /* Add delay of 150ms after reset */
  10917. msleep(150);
  10918. if (phy[PORT_0].addr & 0x1) {
  10919. phy_blk[PORT_0] = &(phy[PORT_1]);
  10920. phy_blk[PORT_1] = &(phy[PORT_0]);
  10921. } else {
  10922. phy_blk[PORT_0] = &(phy[PORT_0]);
  10923. phy_blk[PORT_1] = &(phy[PORT_1]);
  10924. }
  10925. /* PART2 - Download firmware to both phys */
  10926. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10927. if (CHIP_IS_E1x(bp))
  10928. port_of_path = port;
  10929. else
  10930. port_of_path = 0;
  10931. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  10932. phy_blk[port]->addr);
  10933. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  10934. port_of_path))
  10935. return -EINVAL;
  10936. /* Only set bit 10 = 1 (Tx power down) */
  10937. bnx2x_cl45_read(bp, phy_blk[port],
  10938. MDIO_PMA_DEVAD,
  10939. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  10940. /* Phase1 of TX_POWER_DOWN reset */
  10941. bnx2x_cl45_write(bp, phy_blk[port],
  10942. MDIO_PMA_DEVAD,
  10943. MDIO_PMA_REG_TX_POWER_DOWN,
  10944. (val | 1<<10));
  10945. }
  10946. /*
  10947. * Toggle Transmitter: Power down and then up with 600ms delay
  10948. * between
  10949. */
  10950. msleep(600);
  10951. /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
  10952. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10953. /* Phase2 of POWER_DOWN_RESET */
  10954. /* Release bit 10 (Release Tx power down) */
  10955. bnx2x_cl45_read(bp, phy_blk[port],
  10956. MDIO_PMA_DEVAD,
  10957. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  10958. bnx2x_cl45_write(bp, phy_blk[port],
  10959. MDIO_PMA_DEVAD,
  10960. MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
  10961. msleep(15);
  10962. /* Read modify write the SPI-ROM version select register */
  10963. bnx2x_cl45_read(bp, phy_blk[port],
  10964. MDIO_PMA_DEVAD,
  10965. MDIO_PMA_REG_EDC_FFE_MAIN, &val);
  10966. bnx2x_cl45_write(bp, phy_blk[port],
  10967. MDIO_PMA_DEVAD,
  10968. MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
  10969. /* set GPIO2 back to LOW */
  10970. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  10971. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  10972. }
  10973. return 0;
  10974. }
  10975. static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
  10976. u32 shmem_base_path[],
  10977. u32 shmem2_base_path[], u8 phy_index,
  10978. u32 chip_id)
  10979. {
  10980. u32 val;
  10981. s8 port;
  10982. struct bnx2x_phy phy;
  10983. /* Use port1 because of the static port-swap */
  10984. /* Enable the module detection interrupt */
  10985. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  10986. val |= ((1<<MISC_REGISTERS_GPIO_3)|
  10987. (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
  10988. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  10989. bnx2x_ext_phy_hw_reset(bp, 0);
  10990. msleep(5);
  10991. for (port = 0; port < PORT_MAX; port++) {
  10992. u32 shmem_base, shmem2_base;
  10993. /* In E2, same phy is using for port0 of the two paths */
  10994. if (CHIP_IS_E1x(bp)) {
  10995. shmem_base = shmem_base_path[0];
  10996. shmem2_base = shmem2_base_path[0];
  10997. } else {
  10998. shmem_base = shmem_base_path[port];
  10999. shmem2_base = shmem2_base_path[port];
  11000. }
  11001. /* Extract the ext phy address for the port */
  11002. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11003. port, &phy) !=
  11004. 0) {
  11005. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11006. return -EINVAL;
  11007. }
  11008. /* Reset phy*/
  11009. bnx2x_cl45_write(bp, &phy,
  11010. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
  11011. /* Set fault module detected LED on */
  11012. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  11013. MISC_REGISTERS_GPIO_HIGH,
  11014. port);
  11015. }
  11016. return 0;
  11017. }
  11018. static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
  11019. u8 *io_gpio, u8 *io_port)
  11020. {
  11021. u32 phy_gpio_reset = REG_RD(bp, shmem_base +
  11022. offsetof(struct shmem_region,
  11023. dev_info.port_hw_config[PORT_0].default_cfg));
  11024. switch (phy_gpio_reset) {
  11025. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
  11026. *io_gpio = 0;
  11027. *io_port = 0;
  11028. break;
  11029. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
  11030. *io_gpio = 1;
  11031. *io_port = 0;
  11032. break;
  11033. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
  11034. *io_gpio = 2;
  11035. *io_port = 0;
  11036. break;
  11037. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
  11038. *io_gpio = 3;
  11039. *io_port = 0;
  11040. break;
  11041. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
  11042. *io_gpio = 0;
  11043. *io_port = 1;
  11044. break;
  11045. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
  11046. *io_gpio = 1;
  11047. *io_port = 1;
  11048. break;
  11049. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
  11050. *io_gpio = 2;
  11051. *io_port = 1;
  11052. break;
  11053. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
  11054. *io_gpio = 3;
  11055. *io_port = 1;
  11056. break;
  11057. default:
  11058. /* Don't override the io_gpio and io_port */
  11059. break;
  11060. }
  11061. }
  11062. static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
  11063. u32 shmem_base_path[],
  11064. u32 shmem2_base_path[], u8 phy_index,
  11065. u32 chip_id)
  11066. {
  11067. s8 port, reset_gpio;
  11068. u32 swap_val, swap_override;
  11069. struct bnx2x_phy phy[PORT_MAX];
  11070. struct bnx2x_phy *phy_blk[PORT_MAX];
  11071. s8 port_of_path;
  11072. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  11073. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  11074. reset_gpio = MISC_REGISTERS_GPIO_1;
  11075. port = 1;
  11076. /*
  11077. * Retrieve the reset gpio/port which control the reset.
  11078. * Default is GPIO1, PORT1
  11079. */
  11080. bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
  11081. (u8 *)&reset_gpio, (u8 *)&port);
  11082. /* Calculate the port based on port swap */
  11083. port ^= (swap_val && swap_override);
  11084. /* Initiate PHY reset*/
  11085. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
  11086. port);
  11087. msleep(1);
  11088. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  11089. port);
  11090. msleep(5);
  11091. /* PART1 - Reset both phys */
  11092. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11093. u32 shmem_base, shmem2_base;
  11094. /* In E2, same phy is using for port0 of the two paths */
  11095. if (CHIP_IS_E1x(bp)) {
  11096. shmem_base = shmem_base_path[0];
  11097. shmem2_base = shmem2_base_path[0];
  11098. port_of_path = port;
  11099. } else {
  11100. shmem_base = shmem_base_path[port];
  11101. shmem2_base = shmem2_base_path[port];
  11102. port_of_path = 0;
  11103. }
  11104. /* Extract the ext phy address for the port */
  11105. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11106. port_of_path, &phy[port]) !=
  11107. 0) {
  11108. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11109. return -EINVAL;
  11110. }
  11111. /* disable attentions */
  11112. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  11113. port_of_path*4,
  11114. (NIG_MASK_XGXS0_LINK_STATUS |
  11115. NIG_MASK_XGXS0_LINK10G |
  11116. NIG_MASK_SERDES0_LINK_STATUS |
  11117. NIG_MASK_MI_INT));
  11118. /* Reset the phy */
  11119. bnx2x_cl45_write(bp, &phy[port],
  11120. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  11121. }
  11122. /* Add delay of 150ms after reset */
  11123. msleep(150);
  11124. if (phy[PORT_0].addr & 0x1) {
  11125. phy_blk[PORT_0] = &(phy[PORT_1]);
  11126. phy_blk[PORT_1] = &(phy[PORT_0]);
  11127. } else {
  11128. phy_blk[PORT_0] = &(phy[PORT_0]);
  11129. phy_blk[PORT_1] = &(phy[PORT_1]);
  11130. }
  11131. /* PART2 - Download firmware to both phys */
  11132. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  11133. if (CHIP_IS_E1x(bp))
  11134. port_of_path = port;
  11135. else
  11136. port_of_path = 0;
  11137. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  11138. phy_blk[port]->addr);
  11139. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  11140. port_of_path))
  11141. return -EINVAL;
  11142. /* Disable PHY transmitter output */
  11143. bnx2x_cl45_write(bp, phy_blk[port],
  11144. MDIO_PMA_DEVAD,
  11145. MDIO_PMA_REG_TX_DISABLE, 1);
  11146. }
  11147. return 0;
  11148. }
  11149. static int bnx2x_84833_common_init_phy(struct bnx2x *bp,
  11150. u32 shmem_base_path[],
  11151. u32 shmem2_base_path[],
  11152. u8 phy_index,
  11153. u32 chip_id)
  11154. {
  11155. u8 reset_gpios;
  11156. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path, chip_id);
  11157. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  11158. udelay(10);
  11159. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_HIGH);
  11160. DP(NETIF_MSG_LINK, "84833 reset pulse on pin values 0x%x\n",
  11161. reset_gpios);
  11162. return 0;
  11163. }
  11164. static int bnx2x_84833_pre_init_phy(struct bnx2x *bp,
  11165. struct bnx2x_phy *phy)
  11166. {
  11167. u16 val, cnt;
  11168. /* Wait for FW completing its initialization. */
  11169. for (cnt = 0; cnt < 1500; cnt++) {
  11170. bnx2x_cl45_read(bp, phy,
  11171. MDIO_PMA_DEVAD,
  11172. MDIO_PMA_REG_CTRL, &val);
  11173. if (!(val & (1<<15)))
  11174. break;
  11175. msleep(1);
  11176. }
  11177. if (cnt >= 1500) {
  11178. DP(NETIF_MSG_LINK, "84833 reset timeout\n");
  11179. return -EINVAL;
  11180. }
  11181. /* Put the port in super isolate mode. */
  11182. bnx2x_cl45_read(bp, phy,
  11183. MDIO_CTL_DEVAD,
  11184. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
  11185. val |= MDIO_84833_SUPER_ISOLATE;
  11186. bnx2x_cl45_write(bp, phy,
  11187. MDIO_CTL_DEVAD,
  11188. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
  11189. /* Save spirom version */
  11190. bnx2x_save_848xx_spirom_version(phy, bp, PORT_0);
  11191. return 0;
  11192. }
  11193. int bnx2x_pre_init_phy(struct bnx2x *bp,
  11194. u32 shmem_base,
  11195. u32 shmem2_base,
  11196. u32 chip_id)
  11197. {
  11198. int rc = 0;
  11199. struct bnx2x_phy phy;
  11200. bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
  11201. if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base, shmem2_base,
  11202. PORT_0, &phy)) {
  11203. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  11204. return -EINVAL;
  11205. }
  11206. switch (phy.type) {
  11207. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  11208. rc = bnx2x_84833_pre_init_phy(bp, &phy);
  11209. break;
  11210. default:
  11211. break;
  11212. }
  11213. return rc;
  11214. }
  11215. static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
  11216. u32 shmem2_base_path[], u8 phy_index,
  11217. u32 ext_phy_type, u32 chip_id)
  11218. {
  11219. int rc = 0;
  11220. switch (ext_phy_type) {
  11221. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  11222. rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
  11223. shmem2_base_path,
  11224. phy_index, chip_id);
  11225. break;
  11226. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  11227. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  11228. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  11229. rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
  11230. shmem2_base_path,
  11231. phy_index, chip_id);
  11232. break;
  11233. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  11234. /*
  11235. * GPIO1 affects both ports, so there's need to pull
  11236. * it for single port alone
  11237. */
  11238. rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
  11239. shmem2_base_path,
  11240. phy_index, chip_id);
  11241. break;
  11242. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  11243. /*
  11244. * GPIO3's are linked, and so both need to be toggled
  11245. * to obtain required 2us pulse.
  11246. */
  11247. rc = bnx2x_84833_common_init_phy(bp, shmem_base_path,
  11248. shmem2_base_path,
  11249. phy_index, chip_id);
  11250. break;
  11251. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  11252. rc = -EINVAL;
  11253. break;
  11254. default:
  11255. DP(NETIF_MSG_LINK,
  11256. "ext_phy 0x%x common init not required\n",
  11257. ext_phy_type);
  11258. break;
  11259. }
  11260. if (rc != 0)
  11261. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  11262. " Port %d\n",
  11263. 0);
  11264. return rc;
  11265. }
  11266. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  11267. u32 shmem2_base_path[], u32 chip_id)
  11268. {
  11269. int rc = 0;
  11270. u32 phy_ver, val;
  11271. u8 phy_index = 0;
  11272. u32 ext_phy_type, ext_phy_config;
  11273. bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
  11274. bnx2x_set_mdio_clk(bp, chip_id, PORT_1);
  11275. DP(NETIF_MSG_LINK, "Begin common phy init\n");
  11276. if (CHIP_IS_E3(bp)) {
  11277. /* Enable EPIO */
  11278. val = REG_RD(bp, MISC_REG_GEN_PURP_HWG);
  11279. REG_WR(bp, MISC_REG_GEN_PURP_HWG, val | 1);
  11280. }
  11281. /* Check if common init was already done */
  11282. phy_ver = REG_RD(bp, shmem_base_path[0] +
  11283. offsetof(struct shmem_region,
  11284. port_mb[PORT_0].ext_phy_fw_version));
  11285. if (phy_ver) {
  11286. DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
  11287. phy_ver);
  11288. return 0;
  11289. }
  11290. /* Read the ext_phy_type for arbitrary port(0) */
  11291. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11292. phy_index++) {
  11293. ext_phy_config = bnx2x_get_ext_phy_config(bp,
  11294. shmem_base_path[0],
  11295. phy_index, 0);
  11296. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  11297. rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
  11298. shmem2_base_path,
  11299. phy_index, ext_phy_type,
  11300. chip_id);
  11301. }
  11302. return rc;
  11303. }
  11304. static void bnx2x_check_over_curr(struct link_params *params,
  11305. struct link_vars *vars)
  11306. {
  11307. struct bnx2x *bp = params->bp;
  11308. u32 cfg_pin;
  11309. u8 port = params->port;
  11310. u32 pin_val;
  11311. cfg_pin = (REG_RD(bp, params->shmem_base +
  11312. offsetof(struct shmem_region,
  11313. dev_info.port_hw_config[port].e3_cmn_pin_cfg1)) &
  11314. PORT_HW_CFG_E3_OVER_CURRENT_MASK) >>
  11315. PORT_HW_CFG_E3_OVER_CURRENT_SHIFT;
  11316. /* Ignore check if no external input PIN available */
  11317. if (bnx2x_get_cfg_pin(bp, cfg_pin, &pin_val) != 0)
  11318. return;
  11319. if (!pin_val) {
  11320. if ((vars->phy_flags & PHY_OVER_CURRENT_FLAG) == 0) {
  11321. netdev_err(bp->dev, "Error: Power fault on Port %d has"
  11322. " been detected and the power to "
  11323. "that SFP+ module has been removed"
  11324. " to prevent failure of the card."
  11325. " Please remove the SFP+ module and"
  11326. " restart the system to clear this"
  11327. " error.\n",
  11328. params->port);
  11329. vars->phy_flags |= PHY_OVER_CURRENT_FLAG;
  11330. }
  11331. } else
  11332. vars->phy_flags &= ~PHY_OVER_CURRENT_FLAG;
  11333. }
  11334. static void bnx2x_analyze_link_error(struct link_params *params,
  11335. struct link_vars *vars, u32 lss_status)
  11336. {
  11337. struct bnx2x *bp = params->bp;
  11338. /* Compare new value with previous value */
  11339. u8 led_mode;
  11340. u32 half_open_conn = (vars->phy_flags & PHY_HALF_OPEN_CONN_FLAG) > 0;
  11341. if ((lss_status ^ half_open_conn) == 0)
  11342. return;
  11343. /* If values differ */
  11344. DP(NETIF_MSG_LINK, "Link changed:%x %x->%x\n", vars->link_up,
  11345. half_open_conn, lss_status);
  11346. /*
  11347. * a. Update shmem->link_status accordingly
  11348. * b. Update link_vars->link_up
  11349. */
  11350. if (lss_status) {
  11351. DP(NETIF_MSG_LINK, "Remote Fault detected !!!\n");
  11352. vars->link_status &= ~LINK_STATUS_LINK_UP;
  11353. vars->link_up = 0;
  11354. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  11355. /*
  11356. * Set LED mode to off since the PHY doesn't know about these
  11357. * errors
  11358. */
  11359. led_mode = LED_MODE_OFF;
  11360. } else {
  11361. DP(NETIF_MSG_LINK, "Remote Fault cleared\n");
  11362. vars->link_status |= LINK_STATUS_LINK_UP;
  11363. vars->link_up = 1;
  11364. vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
  11365. led_mode = LED_MODE_OPER;
  11366. }
  11367. /* Update the LED according to the link state */
  11368. bnx2x_set_led(params, vars, led_mode, SPEED_10000);
  11369. /* Update link status in the shared memory */
  11370. bnx2x_update_mng(params, vars->link_status);
  11371. /* C. Trigger General Attention */
  11372. vars->periodic_flags |= PERIODIC_FLAGS_LINK_EVENT;
  11373. bnx2x_notify_link_changed(bp);
  11374. }
  11375. /******************************************************************************
  11376. * Description:
  11377. * This function checks for half opened connection change indication.
  11378. * When such change occurs, it calls the bnx2x_analyze_link_error
  11379. * to check if Remote Fault is set or cleared. Reception of remote fault
  11380. * status message in the MAC indicates that the peer's MAC has detected
  11381. * a fault, for example, due to break in the TX side of fiber.
  11382. *
  11383. ******************************************************************************/
  11384. static void bnx2x_check_half_open_conn(struct link_params *params,
  11385. struct link_vars *vars)
  11386. {
  11387. struct bnx2x *bp = params->bp;
  11388. u32 lss_status = 0;
  11389. u32 mac_base;
  11390. /* In case link status is physically up @ 10G do */
  11391. if ((vars->phy_flags & PHY_PHYSICAL_LINK_FLAG) == 0)
  11392. return;
  11393. if (CHIP_IS_E3(bp) &&
  11394. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11395. (MISC_REGISTERS_RESET_REG_2_XMAC))) {
  11396. /* Check E3 XMAC */
  11397. /*
  11398. * Note that link speed cannot be queried here, since it may be
  11399. * zero while link is down. In case UMAC is active, LSS will
  11400. * simply not be set
  11401. */
  11402. mac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  11403. /* Clear stick bits (Requires rising edge) */
  11404. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
  11405. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
  11406. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
  11407. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
  11408. if (REG_RD(bp, mac_base + XMAC_REG_RX_LSS_STATUS))
  11409. lss_status = 1;
  11410. bnx2x_analyze_link_error(params, vars, lss_status);
  11411. } else if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11412. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port)) {
  11413. /* Check E1X / E2 BMAC */
  11414. u32 lss_status_reg;
  11415. u32 wb_data[2];
  11416. mac_base = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  11417. NIG_REG_INGRESS_BMAC0_MEM;
  11418. /* Read BIGMAC_REGISTER_RX_LSS_STATUS */
  11419. if (CHIP_IS_E2(bp))
  11420. lss_status_reg = BIGMAC2_REGISTER_RX_LSS_STAT;
  11421. else
  11422. lss_status_reg = BIGMAC_REGISTER_RX_LSS_STATUS;
  11423. REG_RD_DMAE(bp, mac_base + lss_status_reg, wb_data, 2);
  11424. lss_status = (wb_data[0] > 0);
  11425. bnx2x_analyze_link_error(params, vars, lss_status);
  11426. }
  11427. }
  11428. void bnx2x_period_func(struct link_params *params, struct link_vars *vars)
  11429. {
  11430. struct bnx2x *bp = params->bp;
  11431. u16 phy_idx;
  11432. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  11433. if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
  11434. bnx2x_set_aer_mmd(params, &params->phy[phy_idx]);
  11435. bnx2x_check_half_open_conn(params, vars);
  11436. break;
  11437. }
  11438. }
  11439. if (CHIP_IS_E3(bp)) {
  11440. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  11441. bnx2x_set_aer_mmd(params, phy);
  11442. bnx2x_check_over_curr(params, vars);
  11443. bnx2x_warpcore_config_runtime(phy, params, vars);
  11444. }
  11445. }
  11446. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
  11447. {
  11448. u8 phy_index;
  11449. struct bnx2x_phy phy;
  11450. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  11451. phy_index++) {
  11452. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11453. 0, &phy) != 0) {
  11454. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11455. return 0;
  11456. }
  11457. if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
  11458. return 1;
  11459. }
  11460. return 0;
  11461. }
  11462. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
  11463. u32 shmem_base,
  11464. u32 shmem2_base,
  11465. u8 port)
  11466. {
  11467. u8 phy_index, fan_failure_det_req = 0;
  11468. struct bnx2x_phy phy;
  11469. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11470. phy_index++) {
  11471. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11472. port, &phy)
  11473. != 0) {
  11474. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11475. return 0;
  11476. }
  11477. fan_failure_det_req |= (phy.flags &
  11478. FLAGS_FAN_FAILURE_DET_REQ);
  11479. }
  11480. return fan_failure_det_req;
  11481. }
  11482. void bnx2x_hw_reset_phy(struct link_params *params)
  11483. {
  11484. u8 phy_index;
  11485. struct bnx2x *bp = params->bp;
  11486. bnx2x_update_mng(params, 0);
  11487. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  11488. (NIG_MASK_XGXS0_LINK_STATUS |
  11489. NIG_MASK_XGXS0_LINK10G |
  11490. NIG_MASK_SERDES0_LINK_STATUS |
  11491. NIG_MASK_MI_INT));
  11492. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  11493. phy_index++) {
  11494. if (params->phy[phy_index].hw_reset) {
  11495. params->phy[phy_index].hw_reset(
  11496. &params->phy[phy_index],
  11497. params);
  11498. params->phy[phy_index] = phy_null;
  11499. }
  11500. }
  11501. }
  11502. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  11503. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  11504. u8 port)
  11505. {
  11506. u8 gpio_num = 0xff, gpio_port = 0xff, phy_index;
  11507. u32 val;
  11508. u32 offset, aeu_mask, swap_val, swap_override, sync_offset;
  11509. if (CHIP_IS_E3(bp)) {
  11510. if (bnx2x_get_mod_abs_int_cfg(bp, chip_id,
  11511. shmem_base,
  11512. port,
  11513. &gpio_num,
  11514. &gpio_port) != 0)
  11515. return;
  11516. } else {
  11517. struct bnx2x_phy phy;
  11518. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11519. phy_index++) {
  11520. if (bnx2x_populate_phy(bp, phy_index, shmem_base,
  11521. shmem2_base, port, &phy)
  11522. != 0) {
  11523. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11524. return;
  11525. }
  11526. if (phy.type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
  11527. gpio_num = MISC_REGISTERS_GPIO_3;
  11528. gpio_port = port;
  11529. break;
  11530. }
  11531. }
  11532. }
  11533. if (gpio_num == 0xff)
  11534. return;
  11535. /* Set GPIO3 to trigger SFP+ module insertion/removal */
  11536. bnx2x_set_gpio(bp, gpio_num, MISC_REGISTERS_GPIO_INPUT_HI_Z, gpio_port);
  11537. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  11538. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  11539. gpio_port ^= (swap_val && swap_override);
  11540. vars->aeu_int_mask = AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 <<
  11541. (gpio_num + (gpio_port << 2));
  11542. sync_offset = shmem_base +
  11543. offsetof(struct shmem_region,
  11544. dev_info.port_hw_config[port].aeu_int_mask);
  11545. REG_WR(bp, sync_offset, vars->aeu_int_mask);
  11546. DP(NETIF_MSG_LINK, "Setting MOD_ABS (GPIO%d_P%d) AEU to 0x%x\n",
  11547. gpio_num, gpio_port, vars->aeu_int_mask);
  11548. if (port == 0)
  11549. offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
  11550. else
  11551. offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
  11552. /* Open appropriate AEU for interrupts */
  11553. aeu_mask = REG_RD(bp, offset);
  11554. aeu_mask |= vars->aeu_int_mask;
  11555. REG_WR(bp, offset, aeu_mask);
  11556. /* Enable the GPIO to trigger interrupt */
  11557. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  11558. val |= 1 << (gpio_num + (gpio_port << 2));
  11559. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  11560. }