gpmc.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543
  1. /*
  2. * GPMC support functions
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * Author: Juha Yrjola
  7. *
  8. * Copyright (C) 2009 Texas Instruments
  9. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/irq.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <linux/ioport.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/of.h>
  28. #include <linux/of_mtd.h>
  29. #include <linux/of_device.h>
  30. #include <linux/mtd/nand.h>
  31. #include <linux/platform_data/mtd-nand-omap2.h>
  32. #include <asm/mach-types.h>
  33. #include "soc.h"
  34. #include "common.h"
  35. #include "omap_device.h"
  36. #include "gpmc.h"
  37. #include "gpmc-nand.h"
  38. #include "gpmc-onenand.h"
  39. #define DEVICE_NAME "omap-gpmc"
  40. /* GPMC register offsets */
  41. #define GPMC_REVISION 0x00
  42. #define GPMC_SYSCONFIG 0x10
  43. #define GPMC_SYSSTATUS 0x14
  44. #define GPMC_IRQSTATUS 0x18
  45. #define GPMC_IRQENABLE 0x1c
  46. #define GPMC_TIMEOUT_CONTROL 0x40
  47. #define GPMC_ERR_ADDRESS 0x44
  48. #define GPMC_ERR_TYPE 0x48
  49. #define GPMC_CONFIG 0x50
  50. #define GPMC_STATUS 0x54
  51. #define GPMC_PREFETCH_CONFIG1 0x1e0
  52. #define GPMC_PREFETCH_CONFIG2 0x1e4
  53. #define GPMC_PREFETCH_CONTROL 0x1ec
  54. #define GPMC_PREFETCH_STATUS 0x1f0
  55. #define GPMC_ECC_CONFIG 0x1f4
  56. #define GPMC_ECC_CONTROL 0x1f8
  57. #define GPMC_ECC_SIZE_CONFIG 0x1fc
  58. #define GPMC_ECC1_RESULT 0x200
  59. #define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
  60. #define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
  61. #define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
  62. #define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
  63. /* GPMC ECC control settings */
  64. #define GPMC_ECC_CTRL_ECCCLEAR 0x100
  65. #define GPMC_ECC_CTRL_ECCDISABLE 0x000
  66. #define GPMC_ECC_CTRL_ECCREG1 0x001
  67. #define GPMC_ECC_CTRL_ECCREG2 0x002
  68. #define GPMC_ECC_CTRL_ECCREG3 0x003
  69. #define GPMC_ECC_CTRL_ECCREG4 0x004
  70. #define GPMC_ECC_CTRL_ECCREG5 0x005
  71. #define GPMC_ECC_CTRL_ECCREG6 0x006
  72. #define GPMC_ECC_CTRL_ECCREG7 0x007
  73. #define GPMC_ECC_CTRL_ECCREG8 0x008
  74. #define GPMC_ECC_CTRL_ECCREG9 0x009
  75. #define GPMC_CONFIG2_CSEXTRADELAY BIT(7)
  76. #define GPMC_CONFIG3_ADVEXTRADELAY BIT(7)
  77. #define GPMC_CONFIG4_OEEXTRADELAY BIT(7)
  78. #define GPMC_CONFIG4_WEEXTRADELAY BIT(23)
  79. #define GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN BIT(6)
  80. #define GPMC_CONFIG6_CYCLE2CYCLESAMECSEN BIT(7)
  81. #define GPMC_CS0_OFFSET 0x60
  82. #define GPMC_CS_SIZE 0x30
  83. #define GPMC_BCH_SIZE 0x10
  84. #define GPMC_MEM_START 0x00000000
  85. #define GPMC_MEM_END 0x3FFFFFFF
  86. #define BOOT_ROM_SPACE 0x100000 /* 1MB */
  87. #define GPMC_CHUNK_SHIFT 24 /* 16 MB */
  88. #define GPMC_SECTION_SHIFT 28 /* 128 MB */
  89. #define CS_NUM_SHIFT 24
  90. #define ENABLE_PREFETCH (0x1 << 7)
  91. #define DMA_MPU_MODE 2
  92. #define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
  93. #define GPMC_REVISION_MINOR(l) (l & 0xf)
  94. #define GPMC_HAS_WR_ACCESS 0x1
  95. #define GPMC_HAS_WR_DATA_MUX_BUS 0x2
  96. /* XXX: Only NAND irq has been considered,currently these are the only ones used
  97. */
  98. #define GPMC_NR_IRQ 2
  99. struct gpmc_client_irq {
  100. unsigned irq;
  101. u32 bitmask;
  102. };
  103. /* Structure to save gpmc cs context */
  104. struct gpmc_cs_config {
  105. u32 config1;
  106. u32 config2;
  107. u32 config3;
  108. u32 config4;
  109. u32 config5;
  110. u32 config6;
  111. u32 config7;
  112. int is_valid;
  113. };
  114. /*
  115. * Structure to save/restore gpmc context
  116. * to support core off on OMAP3
  117. */
  118. struct omap3_gpmc_regs {
  119. u32 sysconfig;
  120. u32 irqenable;
  121. u32 timeout_ctrl;
  122. u32 config;
  123. u32 prefetch_config1;
  124. u32 prefetch_config2;
  125. u32 prefetch_control;
  126. struct gpmc_cs_config cs_context[GPMC_CS_NUM];
  127. };
  128. static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
  129. static struct irq_chip gpmc_irq_chip;
  130. static unsigned gpmc_irq_start;
  131. static struct resource gpmc_mem_root;
  132. static struct resource gpmc_cs_mem[GPMC_CS_NUM];
  133. static DEFINE_SPINLOCK(gpmc_mem_lock);
  134. /* Define chip-selects as reserved by default until probe completes */
  135. static unsigned int gpmc_cs_map = ((1 << GPMC_CS_NUM) - 1);
  136. static struct device *gpmc_dev;
  137. static int gpmc_irq;
  138. static resource_size_t phys_base, mem_size;
  139. static unsigned gpmc_capability;
  140. static void __iomem *gpmc_base;
  141. static struct clk *gpmc_l3_clk;
  142. static irqreturn_t gpmc_handle_irq(int irq, void *dev);
  143. static void gpmc_write_reg(int idx, u32 val)
  144. {
  145. __raw_writel(val, gpmc_base + idx);
  146. }
  147. static u32 gpmc_read_reg(int idx)
  148. {
  149. return __raw_readl(gpmc_base + idx);
  150. }
  151. void gpmc_cs_write_reg(int cs, int idx, u32 val)
  152. {
  153. void __iomem *reg_addr;
  154. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  155. __raw_writel(val, reg_addr);
  156. }
  157. u32 gpmc_cs_read_reg(int cs, int idx)
  158. {
  159. void __iomem *reg_addr;
  160. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  161. return __raw_readl(reg_addr);
  162. }
  163. /* TODO: Add support for gpmc_fck to clock framework and use it */
  164. unsigned long gpmc_get_fclk_period(void)
  165. {
  166. unsigned long rate = clk_get_rate(gpmc_l3_clk);
  167. if (rate == 0) {
  168. printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
  169. return 0;
  170. }
  171. rate /= 1000;
  172. rate = 1000000000 / rate; /* In picoseconds */
  173. return rate;
  174. }
  175. unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
  176. {
  177. unsigned long tick_ps;
  178. /* Calculate in picosecs to yield more exact results */
  179. tick_ps = gpmc_get_fclk_period();
  180. return (time_ns * 1000 + tick_ps - 1) / tick_ps;
  181. }
  182. unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
  183. {
  184. unsigned long tick_ps;
  185. /* Calculate in picosecs to yield more exact results */
  186. tick_ps = gpmc_get_fclk_period();
  187. return (time_ps + tick_ps - 1) / tick_ps;
  188. }
  189. unsigned int gpmc_ticks_to_ns(unsigned int ticks)
  190. {
  191. return ticks * gpmc_get_fclk_period() / 1000;
  192. }
  193. unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
  194. {
  195. unsigned long ticks = gpmc_ns_to_ticks(time_ns);
  196. return ticks * gpmc_get_fclk_period() / 1000;
  197. }
  198. static unsigned int gpmc_ticks_to_ps(unsigned int ticks)
  199. {
  200. return ticks * gpmc_get_fclk_period();
  201. }
  202. static unsigned int gpmc_round_ps_to_ticks(unsigned int time_ps)
  203. {
  204. unsigned long ticks = gpmc_ps_to_ticks(time_ps);
  205. return ticks * gpmc_get_fclk_period();
  206. }
  207. static inline void gpmc_cs_modify_reg(int cs, int reg, u32 mask, bool value)
  208. {
  209. u32 l;
  210. l = gpmc_cs_read_reg(cs, reg);
  211. if (value)
  212. l |= mask;
  213. else
  214. l &= ~mask;
  215. gpmc_cs_write_reg(cs, reg, l);
  216. }
  217. static void gpmc_cs_bool_timings(int cs, const struct gpmc_bool_timings *p)
  218. {
  219. gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG1,
  220. GPMC_CONFIG1_TIME_PARA_GRAN,
  221. p->time_para_granularity);
  222. gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG2,
  223. GPMC_CONFIG2_CSEXTRADELAY, p->cs_extra_delay);
  224. gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG3,
  225. GPMC_CONFIG3_ADVEXTRADELAY, p->adv_extra_delay);
  226. gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
  227. GPMC_CONFIG4_OEEXTRADELAY, p->oe_extra_delay);
  228. gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
  229. GPMC_CONFIG4_OEEXTRADELAY, p->we_extra_delay);
  230. gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
  231. GPMC_CONFIG6_CYCLE2CYCLESAMECSEN,
  232. p->cycle2cyclesamecsen);
  233. gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
  234. GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN,
  235. p->cycle2cyclediffcsen);
  236. }
  237. #ifdef DEBUG
  238. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  239. int time, const char *name)
  240. #else
  241. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  242. int time)
  243. #endif
  244. {
  245. u32 l;
  246. int ticks, mask, nr_bits;
  247. if (time == 0)
  248. ticks = 0;
  249. else
  250. ticks = gpmc_ns_to_ticks(time);
  251. nr_bits = end_bit - st_bit + 1;
  252. if (ticks >= 1 << nr_bits) {
  253. #ifdef DEBUG
  254. printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
  255. cs, name, time, ticks, 1 << nr_bits);
  256. #endif
  257. return -1;
  258. }
  259. mask = (1 << nr_bits) - 1;
  260. l = gpmc_cs_read_reg(cs, reg);
  261. #ifdef DEBUG
  262. printk(KERN_INFO
  263. "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
  264. cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
  265. (l >> st_bit) & mask, time);
  266. #endif
  267. l &= ~(mask << st_bit);
  268. l |= ticks << st_bit;
  269. gpmc_cs_write_reg(cs, reg, l);
  270. return 0;
  271. }
  272. #ifdef DEBUG
  273. #define GPMC_SET_ONE(reg, st, end, field) \
  274. if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
  275. t->field, #field) < 0) \
  276. return -1
  277. #else
  278. #define GPMC_SET_ONE(reg, st, end, field) \
  279. if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
  280. return -1
  281. #endif
  282. int gpmc_calc_divider(unsigned int sync_clk)
  283. {
  284. int div;
  285. u32 l;
  286. l = sync_clk + (gpmc_get_fclk_period() - 1);
  287. div = l / gpmc_get_fclk_period();
  288. if (div > 4)
  289. return -1;
  290. if (div <= 0)
  291. div = 1;
  292. return div;
  293. }
  294. int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
  295. {
  296. int div;
  297. u32 l;
  298. div = gpmc_calc_divider(t->sync_clk);
  299. if (div < 0)
  300. return div;
  301. GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
  302. GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
  303. GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
  304. GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
  305. GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
  306. GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
  307. GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
  308. GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
  309. GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
  310. GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
  311. GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
  312. GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
  313. GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
  314. GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
  315. GPMC_SET_ONE(GPMC_CS_CONFIG6, 0, 3, bus_turnaround);
  316. GPMC_SET_ONE(GPMC_CS_CONFIG6, 8, 11, cycle2cycle_delay);
  317. GPMC_SET_ONE(GPMC_CS_CONFIG1, 18, 19, wait_monitoring);
  318. GPMC_SET_ONE(GPMC_CS_CONFIG1, 25, 26, clk_activation);
  319. if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
  320. GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
  321. if (gpmc_capability & GPMC_HAS_WR_ACCESS)
  322. GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
  323. /* caller is expected to have initialized CONFIG1 to cover
  324. * at least sync vs async
  325. */
  326. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  327. if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
  328. #ifdef DEBUG
  329. printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
  330. cs, (div * gpmc_get_fclk_period()) / 1000, div);
  331. #endif
  332. l &= ~0x03;
  333. l |= (div - 1);
  334. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
  335. }
  336. gpmc_cs_bool_timings(cs, &t->bool_timings);
  337. return 0;
  338. }
  339. static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
  340. {
  341. u32 l;
  342. u32 mask;
  343. mask = (1 << GPMC_SECTION_SHIFT) - size;
  344. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  345. l &= ~0x3f;
  346. l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
  347. l &= ~(0x0f << 8);
  348. l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
  349. l |= GPMC_CONFIG7_CSVALID;
  350. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  351. }
  352. static void gpmc_cs_disable_mem(int cs)
  353. {
  354. u32 l;
  355. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  356. l &= ~GPMC_CONFIG7_CSVALID;
  357. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  358. }
  359. static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
  360. {
  361. u32 l;
  362. u32 mask;
  363. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  364. *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
  365. mask = (l >> 8) & 0x0f;
  366. *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
  367. }
  368. static int gpmc_cs_mem_enabled(int cs)
  369. {
  370. u32 l;
  371. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  372. return l & GPMC_CONFIG7_CSVALID;
  373. }
  374. int gpmc_cs_set_reserved(int cs, int reserved)
  375. {
  376. if (cs > GPMC_CS_NUM)
  377. return -ENODEV;
  378. gpmc_cs_map &= ~(1 << cs);
  379. gpmc_cs_map |= (reserved ? 1 : 0) << cs;
  380. return 0;
  381. }
  382. int gpmc_cs_reserved(int cs)
  383. {
  384. if (cs > GPMC_CS_NUM)
  385. return -ENODEV;
  386. return gpmc_cs_map & (1 << cs);
  387. }
  388. static unsigned long gpmc_mem_align(unsigned long size)
  389. {
  390. int order;
  391. size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
  392. order = GPMC_CHUNK_SHIFT - 1;
  393. do {
  394. size >>= 1;
  395. order++;
  396. } while (size);
  397. size = 1 << order;
  398. return size;
  399. }
  400. static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
  401. {
  402. struct resource *res = &gpmc_cs_mem[cs];
  403. int r;
  404. size = gpmc_mem_align(size);
  405. spin_lock(&gpmc_mem_lock);
  406. res->start = base;
  407. res->end = base + size - 1;
  408. r = request_resource(&gpmc_mem_root, res);
  409. spin_unlock(&gpmc_mem_lock);
  410. return r;
  411. }
  412. static int gpmc_cs_delete_mem(int cs)
  413. {
  414. struct resource *res = &gpmc_cs_mem[cs];
  415. int r;
  416. spin_lock(&gpmc_mem_lock);
  417. r = release_resource(&gpmc_cs_mem[cs]);
  418. res->start = 0;
  419. res->end = 0;
  420. spin_unlock(&gpmc_mem_lock);
  421. return r;
  422. }
  423. int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
  424. {
  425. struct resource *res = &gpmc_cs_mem[cs];
  426. int r = -1;
  427. if (cs > GPMC_CS_NUM)
  428. return -ENODEV;
  429. size = gpmc_mem_align(size);
  430. if (size > (1 << GPMC_SECTION_SHIFT))
  431. return -ENOMEM;
  432. spin_lock(&gpmc_mem_lock);
  433. if (gpmc_cs_reserved(cs)) {
  434. r = -EBUSY;
  435. goto out;
  436. }
  437. if (gpmc_cs_mem_enabled(cs))
  438. r = adjust_resource(res, res->start & ~(size - 1), size);
  439. if (r < 0)
  440. r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
  441. size, NULL, NULL);
  442. if (r < 0)
  443. goto out;
  444. gpmc_cs_enable_mem(cs, res->start, resource_size(res));
  445. *base = res->start;
  446. gpmc_cs_set_reserved(cs, 1);
  447. out:
  448. spin_unlock(&gpmc_mem_lock);
  449. return r;
  450. }
  451. EXPORT_SYMBOL(gpmc_cs_request);
  452. void gpmc_cs_free(int cs)
  453. {
  454. spin_lock(&gpmc_mem_lock);
  455. if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
  456. printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
  457. BUG();
  458. spin_unlock(&gpmc_mem_lock);
  459. return;
  460. }
  461. gpmc_cs_disable_mem(cs);
  462. release_resource(&gpmc_cs_mem[cs]);
  463. gpmc_cs_set_reserved(cs, 0);
  464. spin_unlock(&gpmc_mem_lock);
  465. }
  466. EXPORT_SYMBOL(gpmc_cs_free);
  467. /**
  468. * gpmc_cs_configure - write request to configure gpmc
  469. * @cs: chip select number
  470. * @cmd: command type
  471. * @wval: value to write
  472. * @return status of the operation
  473. */
  474. int gpmc_cs_configure(int cs, int cmd, int wval)
  475. {
  476. int err = 0;
  477. u32 regval = 0;
  478. switch (cmd) {
  479. case GPMC_ENABLE_IRQ:
  480. gpmc_write_reg(GPMC_IRQENABLE, wval);
  481. break;
  482. case GPMC_SET_IRQ_STATUS:
  483. gpmc_write_reg(GPMC_IRQSTATUS, wval);
  484. break;
  485. case GPMC_CONFIG_WP:
  486. regval = gpmc_read_reg(GPMC_CONFIG);
  487. if (wval)
  488. regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
  489. else
  490. regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
  491. gpmc_write_reg(GPMC_CONFIG, regval);
  492. break;
  493. case GPMC_CONFIG_RDY_BSY:
  494. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  495. if (wval)
  496. regval |= WR_RD_PIN_MONITORING;
  497. else
  498. regval &= ~WR_RD_PIN_MONITORING;
  499. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  500. break;
  501. case GPMC_CONFIG_DEV_SIZE:
  502. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  503. /* clear 2 target bits */
  504. regval &= ~GPMC_CONFIG1_DEVICESIZE(3);
  505. /* set the proper value */
  506. regval |= GPMC_CONFIG1_DEVICESIZE(wval);
  507. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  508. break;
  509. case GPMC_CONFIG_DEV_TYPE:
  510. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  511. /* clear 4 target bits */
  512. regval &= ~(GPMC_CONFIG1_DEVICETYPE(3) |
  513. GPMC_CONFIG1_MUXTYPE(3));
  514. /* set the proper value */
  515. regval |= GPMC_CONFIG1_DEVICETYPE(wval);
  516. if (wval == GPMC_DEVICETYPE_NOR)
  517. regval |= GPMC_CONFIG1_MUXADDDATA;
  518. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  519. break;
  520. default:
  521. printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
  522. err = -EINVAL;
  523. }
  524. return err;
  525. }
  526. EXPORT_SYMBOL(gpmc_cs_configure);
  527. void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
  528. {
  529. int i;
  530. reg->gpmc_status = gpmc_base + GPMC_STATUS;
  531. reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
  532. GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
  533. reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
  534. GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
  535. reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
  536. GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
  537. reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
  538. reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
  539. reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
  540. reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
  541. reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
  542. reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
  543. reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
  544. reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
  545. for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
  546. reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
  547. GPMC_BCH_SIZE * i;
  548. reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
  549. GPMC_BCH_SIZE * i;
  550. reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
  551. GPMC_BCH_SIZE * i;
  552. reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
  553. GPMC_BCH_SIZE * i;
  554. }
  555. }
  556. int gpmc_get_client_irq(unsigned irq_config)
  557. {
  558. int i;
  559. if (hweight32(irq_config) > 1)
  560. return 0;
  561. for (i = 0; i < GPMC_NR_IRQ; i++)
  562. if (gpmc_client_irq[i].bitmask & irq_config)
  563. return gpmc_client_irq[i].irq;
  564. return 0;
  565. }
  566. static int gpmc_irq_endis(unsigned irq, bool endis)
  567. {
  568. int i;
  569. u32 regval;
  570. for (i = 0; i < GPMC_NR_IRQ; i++)
  571. if (irq == gpmc_client_irq[i].irq) {
  572. regval = gpmc_read_reg(GPMC_IRQENABLE);
  573. if (endis)
  574. regval |= gpmc_client_irq[i].bitmask;
  575. else
  576. regval &= ~gpmc_client_irq[i].bitmask;
  577. gpmc_write_reg(GPMC_IRQENABLE, regval);
  578. break;
  579. }
  580. return 0;
  581. }
  582. static void gpmc_irq_disable(struct irq_data *p)
  583. {
  584. gpmc_irq_endis(p->irq, false);
  585. }
  586. static void gpmc_irq_enable(struct irq_data *p)
  587. {
  588. gpmc_irq_endis(p->irq, true);
  589. }
  590. static void gpmc_irq_noop(struct irq_data *data) { }
  591. static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
  592. static int gpmc_setup_irq(void)
  593. {
  594. int i;
  595. u32 regval;
  596. if (!gpmc_irq)
  597. return -EINVAL;
  598. gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
  599. if (gpmc_irq_start < 0) {
  600. pr_err("irq_alloc_descs failed\n");
  601. return gpmc_irq_start;
  602. }
  603. gpmc_irq_chip.name = "gpmc";
  604. gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
  605. gpmc_irq_chip.irq_enable = gpmc_irq_enable;
  606. gpmc_irq_chip.irq_disable = gpmc_irq_disable;
  607. gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
  608. gpmc_irq_chip.irq_ack = gpmc_irq_noop;
  609. gpmc_irq_chip.irq_mask = gpmc_irq_noop;
  610. gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
  611. gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
  612. gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
  613. for (i = 0; i < GPMC_NR_IRQ; i++) {
  614. gpmc_client_irq[i].irq = gpmc_irq_start + i;
  615. irq_set_chip_and_handler(gpmc_client_irq[i].irq,
  616. &gpmc_irq_chip, handle_simple_irq);
  617. set_irq_flags(gpmc_client_irq[i].irq,
  618. IRQF_VALID | IRQF_NOAUTOEN);
  619. }
  620. /* Disable interrupts */
  621. gpmc_write_reg(GPMC_IRQENABLE, 0);
  622. /* clear interrupts */
  623. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  624. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  625. return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
  626. }
  627. static int gpmc_free_irq(void)
  628. {
  629. int i;
  630. if (gpmc_irq)
  631. free_irq(gpmc_irq, NULL);
  632. for (i = 0; i < GPMC_NR_IRQ; i++) {
  633. irq_set_handler(gpmc_client_irq[i].irq, NULL);
  634. irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
  635. irq_modify_status(gpmc_client_irq[i].irq, 0, 0);
  636. }
  637. irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
  638. return 0;
  639. }
  640. static void gpmc_mem_exit(void)
  641. {
  642. int cs;
  643. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  644. if (!gpmc_cs_mem_enabled(cs))
  645. continue;
  646. gpmc_cs_delete_mem(cs);
  647. }
  648. }
  649. static int gpmc_mem_init(void)
  650. {
  651. int cs, rc;
  652. unsigned long boot_rom_space = 0;
  653. /* never allocate the first page, to facilitate bug detection;
  654. * even if we didn't boot from ROM.
  655. */
  656. boot_rom_space = BOOT_ROM_SPACE;
  657. gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
  658. gpmc_mem_root.end = GPMC_MEM_END;
  659. /* Reserve all regions that has been set up by bootloader */
  660. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  661. u32 base, size;
  662. if (!gpmc_cs_mem_enabled(cs))
  663. continue;
  664. gpmc_cs_get_memconf(cs, &base, &size);
  665. rc = gpmc_cs_insert_mem(cs, base, size);
  666. if (rc < 0) {
  667. while (--cs >= 0)
  668. if (gpmc_cs_mem_enabled(cs))
  669. gpmc_cs_delete_mem(cs);
  670. return rc;
  671. }
  672. }
  673. return 0;
  674. }
  675. static u32 gpmc_round_ps_to_sync_clk(u32 time_ps, u32 sync_clk)
  676. {
  677. u32 temp;
  678. int div;
  679. div = gpmc_calc_divider(sync_clk);
  680. temp = gpmc_ps_to_ticks(time_ps);
  681. temp = (temp + div - 1) / div;
  682. return gpmc_ticks_to_ps(temp * div);
  683. }
  684. /* XXX: can the cycles be avoided ? */
  685. static int gpmc_calc_sync_read_timings(struct gpmc_timings *gpmc_t,
  686. struct gpmc_device_timings *dev_t)
  687. {
  688. bool mux = dev_t->mux;
  689. u32 temp;
  690. /* adv_rd_off */
  691. temp = dev_t->t_avdp_r;
  692. /* XXX: mux check required ? */
  693. if (mux) {
  694. /* XXX: t_avdp not to be required for sync, only added for tusb
  695. * this indirectly necessitates requirement of t_avdp_r and
  696. * t_avdp_w instead of having a single t_avdp
  697. */
  698. temp = max_t(u32, temp, gpmc_t->clk_activation + dev_t->t_avdh);
  699. temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
  700. }
  701. gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
  702. /* oe_on */
  703. temp = dev_t->t_oeasu; /* XXX: remove this ? */
  704. if (mux) {
  705. temp = max_t(u32, temp, gpmc_t->clk_activation + dev_t->t_ach);
  706. temp = max_t(u32, temp, gpmc_t->adv_rd_off +
  707. gpmc_ticks_to_ps(dev_t->cyc_aavdh_oe));
  708. }
  709. gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
  710. /* access */
  711. /* XXX: any scope for improvement ?, by combining oe_on
  712. * and clk_activation, need to check whether
  713. * access = clk_activation + round to sync clk ?
  714. */
  715. temp = max_t(u32, dev_t->t_iaa, dev_t->cyc_iaa * gpmc_t->sync_clk);
  716. temp += gpmc_t->clk_activation;
  717. if (dev_t->cyc_oe)
  718. temp = max_t(u32, temp, gpmc_t->oe_on +
  719. gpmc_ticks_to_ps(dev_t->cyc_oe));
  720. gpmc_t->access = gpmc_round_ps_to_ticks(temp);
  721. gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
  722. gpmc_t->cs_rd_off = gpmc_t->oe_off;
  723. /* rd_cycle */
  724. temp = max_t(u32, dev_t->t_cez_r, dev_t->t_oez);
  725. temp = gpmc_round_ps_to_sync_clk(temp, gpmc_t->sync_clk) +
  726. gpmc_t->access;
  727. /* XXX: barter t_ce_rdyz with t_cez_r ? */
  728. if (dev_t->t_ce_rdyz)
  729. temp = max_t(u32, temp, gpmc_t->cs_rd_off + dev_t->t_ce_rdyz);
  730. gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
  731. return 0;
  732. }
  733. static int gpmc_calc_sync_write_timings(struct gpmc_timings *gpmc_t,
  734. struct gpmc_device_timings *dev_t)
  735. {
  736. bool mux = dev_t->mux;
  737. u32 temp;
  738. /* adv_wr_off */
  739. temp = dev_t->t_avdp_w;
  740. if (mux) {
  741. temp = max_t(u32, temp,
  742. gpmc_t->clk_activation + dev_t->t_avdh);
  743. temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
  744. }
  745. gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
  746. /* wr_data_mux_bus */
  747. temp = max_t(u32, dev_t->t_weasu,
  748. gpmc_t->clk_activation + dev_t->t_rdyo);
  749. /* XXX: shouldn't mux be kept as a whole for wr_data_mux_bus ?,
  750. * and in that case remember to handle we_on properly
  751. */
  752. if (mux) {
  753. temp = max_t(u32, temp,
  754. gpmc_t->adv_wr_off + dev_t->t_aavdh);
  755. temp = max_t(u32, temp, gpmc_t->adv_wr_off +
  756. gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
  757. }
  758. gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
  759. /* we_on */
  760. if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
  761. gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
  762. else
  763. gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
  764. /* wr_access */
  765. /* XXX: gpmc_capability check reqd ? , even if not, will not harm */
  766. gpmc_t->wr_access = gpmc_t->access;
  767. /* we_off */
  768. temp = gpmc_t->we_on + dev_t->t_wpl;
  769. temp = max_t(u32, temp,
  770. gpmc_t->wr_access + gpmc_ticks_to_ps(1));
  771. temp = max_t(u32, temp,
  772. gpmc_t->we_on + gpmc_ticks_to_ps(dev_t->cyc_wpl));
  773. gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
  774. gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
  775. dev_t->t_wph);
  776. /* wr_cycle */
  777. temp = gpmc_round_ps_to_sync_clk(dev_t->t_cez_w, gpmc_t->sync_clk);
  778. temp += gpmc_t->wr_access;
  779. /* XXX: barter t_ce_rdyz with t_cez_w ? */
  780. if (dev_t->t_ce_rdyz)
  781. temp = max_t(u32, temp,
  782. gpmc_t->cs_wr_off + dev_t->t_ce_rdyz);
  783. gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
  784. return 0;
  785. }
  786. static int gpmc_calc_async_read_timings(struct gpmc_timings *gpmc_t,
  787. struct gpmc_device_timings *dev_t)
  788. {
  789. bool mux = dev_t->mux;
  790. u32 temp;
  791. /* adv_rd_off */
  792. temp = dev_t->t_avdp_r;
  793. if (mux)
  794. temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
  795. gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
  796. /* oe_on */
  797. temp = dev_t->t_oeasu;
  798. if (mux)
  799. temp = max_t(u32, temp,
  800. gpmc_t->adv_rd_off + dev_t->t_aavdh);
  801. gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
  802. /* access */
  803. temp = max_t(u32, dev_t->t_iaa, /* XXX: remove t_iaa in async ? */
  804. gpmc_t->oe_on + dev_t->t_oe);
  805. temp = max_t(u32, temp,
  806. gpmc_t->cs_on + dev_t->t_ce);
  807. temp = max_t(u32, temp,
  808. gpmc_t->adv_on + dev_t->t_aa);
  809. gpmc_t->access = gpmc_round_ps_to_ticks(temp);
  810. gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
  811. gpmc_t->cs_rd_off = gpmc_t->oe_off;
  812. /* rd_cycle */
  813. temp = max_t(u32, dev_t->t_rd_cycle,
  814. gpmc_t->cs_rd_off + dev_t->t_cez_r);
  815. temp = max_t(u32, temp, gpmc_t->oe_off + dev_t->t_oez);
  816. gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
  817. return 0;
  818. }
  819. static int gpmc_calc_async_write_timings(struct gpmc_timings *gpmc_t,
  820. struct gpmc_device_timings *dev_t)
  821. {
  822. bool mux = dev_t->mux;
  823. u32 temp;
  824. /* adv_wr_off */
  825. temp = dev_t->t_avdp_w;
  826. if (mux)
  827. temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
  828. gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
  829. /* wr_data_mux_bus */
  830. temp = dev_t->t_weasu;
  831. if (mux) {
  832. temp = max_t(u32, temp, gpmc_t->adv_wr_off + dev_t->t_aavdh);
  833. temp = max_t(u32, temp, gpmc_t->adv_wr_off +
  834. gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
  835. }
  836. gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
  837. /* we_on */
  838. if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
  839. gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
  840. else
  841. gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
  842. /* we_off */
  843. temp = gpmc_t->we_on + dev_t->t_wpl;
  844. gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
  845. gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
  846. dev_t->t_wph);
  847. /* wr_cycle */
  848. temp = max_t(u32, dev_t->t_wr_cycle,
  849. gpmc_t->cs_wr_off + dev_t->t_cez_w);
  850. gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
  851. return 0;
  852. }
  853. static int gpmc_calc_sync_common_timings(struct gpmc_timings *gpmc_t,
  854. struct gpmc_device_timings *dev_t)
  855. {
  856. u32 temp;
  857. gpmc_t->sync_clk = gpmc_calc_divider(dev_t->clk) *
  858. gpmc_get_fclk_period();
  859. gpmc_t->page_burst_access = gpmc_round_ps_to_sync_clk(
  860. dev_t->t_bacc,
  861. gpmc_t->sync_clk);
  862. temp = max_t(u32, dev_t->t_ces, dev_t->t_avds);
  863. gpmc_t->clk_activation = gpmc_round_ps_to_ticks(temp);
  864. if (gpmc_calc_divider(gpmc_t->sync_clk) != 1)
  865. return 0;
  866. if (dev_t->ce_xdelay)
  867. gpmc_t->bool_timings.cs_extra_delay = true;
  868. if (dev_t->avd_xdelay)
  869. gpmc_t->bool_timings.adv_extra_delay = true;
  870. if (dev_t->oe_xdelay)
  871. gpmc_t->bool_timings.oe_extra_delay = true;
  872. if (dev_t->we_xdelay)
  873. gpmc_t->bool_timings.we_extra_delay = true;
  874. return 0;
  875. }
  876. static int gpmc_calc_common_timings(struct gpmc_timings *gpmc_t,
  877. struct gpmc_device_timings *dev_t)
  878. {
  879. u32 temp;
  880. /* cs_on */
  881. gpmc_t->cs_on = gpmc_round_ps_to_ticks(dev_t->t_ceasu);
  882. /* adv_on */
  883. temp = dev_t->t_avdasu;
  884. if (dev_t->t_ce_avd)
  885. temp = max_t(u32, temp,
  886. gpmc_t->cs_on + dev_t->t_ce_avd);
  887. gpmc_t->adv_on = gpmc_round_ps_to_ticks(temp);
  888. if (dev_t->sync_write || dev_t->sync_read)
  889. gpmc_calc_sync_common_timings(gpmc_t, dev_t);
  890. return 0;
  891. }
  892. /* TODO: remove this function once all peripherals are confirmed to
  893. * work with generic timing. Simultaneously gpmc_cs_set_timings()
  894. * has to be modified to handle timings in ps instead of ns
  895. */
  896. static void gpmc_convert_ps_to_ns(struct gpmc_timings *t)
  897. {
  898. t->cs_on /= 1000;
  899. t->cs_rd_off /= 1000;
  900. t->cs_wr_off /= 1000;
  901. t->adv_on /= 1000;
  902. t->adv_rd_off /= 1000;
  903. t->adv_wr_off /= 1000;
  904. t->we_on /= 1000;
  905. t->we_off /= 1000;
  906. t->oe_on /= 1000;
  907. t->oe_off /= 1000;
  908. t->page_burst_access /= 1000;
  909. t->access /= 1000;
  910. t->rd_cycle /= 1000;
  911. t->wr_cycle /= 1000;
  912. t->bus_turnaround /= 1000;
  913. t->cycle2cycle_delay /= 1000;
  914. t->wait_monitoring /= 1000;
  915. t->clk_activation /= 1000;
  916. t->wr_access /= 1000;
  917. t->wr_data_mux_bus /= 1000;
  918. }
  919. int gpmc_calc_timings(struct gpmc_timings *gpmc_t,
  920. struct gpmc_device_timings *dev_t)
  921. {
  922. memset(gpmc_t, 0, sizeof(*gpmc_t));
  923. gpmc_calc_common_timings(gpmc_t, dev_t);
  924. if (dev_t->sync_read)
  925. gpmc_calc_sync_read_timings(gpmc_t, dev_t);
  926. else
  927. gpmc_calc_async_read_timings(gpmc_t, dev_t);
  928. if (dev_t->sync_write)
  929. gpmc_calc_sync_write_timings(gpmc_t, dev_t);
  930. else
  931. gpmc_calc_async_write_timings(gpmc_t, dev_t);
  932. /* TODO: remove, see function definition */
  933. gpmc_convert_ps_to_ns(gpmc_t);
  934. return 0;
  935. }
  936. #ifdef CONFIG_OF
  937. static struct of_device_id gpmc_dt_ids[] = {
  938. { .compatible = "ti,omap2420-gpmc" },
  939. { .compatible = "ti,omap2430-gpmc" },
  940. { .compatible = "ti,omap3430-gpmc" }, /* omap3430 & omap3630 */
  941. { .compatible = "ti,omap4430-gpmc" }, /* omap4430 & omap4460 & omap543x */
  942. { .compatible = "ti,am3352-gpmc" }, /* am335x devices */
  943. { }
  944. };
  945. MODULE_DEVICE_TABLE(of, gpmc_dt_ids);
  946. static void __maybe_unused gpmc_read_timings_dt(struct device_node *np,
  947. struct gpmc_timings *gpmc_t)
  948. {
  949. u32 val;
  950. memset(gpmc_t, 0, sizeof(*gpmc_t));
  951. /* minimum clock period for syncronous mode */
  952. if (!of_property_read_u32(np, "gpmc,sync-clk", &val))
  953. gpmc_t->sync_clk = val;
  954. /* chip select timtings */
  955. if (!of_property_read_u32(np, "gpmc,cs-on", &val))
  956. gpmc_t->cs_on = val;
  957. if (!of_property_read_u32(np, "gpmc,cs-rd-off", &val))
  958. gpmc_t->cs_rd_off = val;
  959. if (!of_property_read_u32(np, "gpmc,cs-wr-off", &val))
  960. gpmc_t->cs_wr_off = val;
  961. /* ADV signal timings */
  962. if (!of_property_read_u32(np, "gpmc,adv-on", &val))
  963. gpmc_t->adv_on = val;
  964. if (!of_property_read_u32(np, "gpmc,adv-rd-off", &val))
  965. gpmc_t->adv_rd_off = val;
  966. if (!of_property_read_u32(np, "gpmc,adv-wr-off", &val))
  967. gpmc_t->adv_wr_off = val;
  968. /* WE signal timings */
  969. if (!of_property_read_u32(np, "gpmc,we-on", &val))
  970. gpmc_t->we_on = val;
  971. if (!of_property_read_u32(np, "gpmc,we-off", &val))
  972. gpmc_t->we_off = val;
  973. /* OE signal timings */
  974. if (!of_property_read_u32(np, "gpmc,oe-on", &val))
  975. gpmc_t->oe_on = val;
  976. if (!of_property_read_u32(np, "gpmc,oe-off", &val))
  977. gpmc_t->oe_off = val;
  978. /* access and cycle timings */
  979. if (!of_property_read_u32(np, "gpmc,page-burst-access", &val))
  980. gpmc_t->page_burst_access = val;
  981. if (!of_property_read_u32(np, "gpmc,access", &val))
  982. gpmc_t->access = val;
  983. if (!of_property_read_u32(np, "gpmc,rd-cycle", &val))
  984. gpmc_t->rd_cycle = val;
  985. if (!of_property_read_u32(np, "gpmc,wr-cycle", &val))
  986. gpmc_t->wr_cycle = val;
  987. /* only for OMAP3430 */
  988. if (!of_property_read_u32(np, "gpmc,wr-access", &val))
  989. gpmc_t->wr_access = val;
  990. if (!of_property_read_u32(np, "gpmc,wr-data-mux-bus", &val))
  991. gpmc_t->wr_data_mux_bus = val;
  992. }
  993. #ifdef CONFIG_MTD_NAND
  994. static const char * const nand_ecc_opts[] = {
  995. [OMAP_ECC_HAMMING_CODE_DEFAULT] = "sw",
  996. [OMAP_ECC_HAMMING_CODE_HW] = "hw",
  997. [OMAP_ECC_HAMMING_CODE_HW_ROMCODE] = "hw-romcode",
  998. [OMAP_ECC_BCH4_CODE_HW] = "bch4",
  999. [OMAP_ECC_BCH8_CODE_HW] = "bch8",
  1000. };
  1001. static int gpmc_probe_nand_child(struct platform_device *pdev,
  1002. struct device_node *child)
  1003. {
  1004. u32 val;
  1005. const char *s;
  1006. struct gpmc_timings gpmc_t;
  1007. struct omap_nand_platform_data *gpmc_nand_data;
  1008. if (of_property_read_u32(child, "reg", &val) < 0) {
  1009. dev_err(&pdev->dev, "%s has no 'reg' property\n",
  1010. child->full_name);
  1011. return -ENODEV;
  1012. }
  1013. gpmc_nand_data = devm_kzalloc(&pdev->dev, sizeof(*gpmc_nand_data),
  1014. GFP_KERNEL);
  1015. if (!gpmc_nand_data)
  1016. return -ENOMEM;
  1017. gpmc_nand_data->cs = val;
  1018. gpmc_nand_data->of_node = child;
  1019. if (!of_property_read_string(child, "ti,nand-ecc-opt", &s))
  1020. for (val = 0; val < ARRAY_SIZE(nand_ecc_opts); val++)
  1021. if (!strcasecmp(s, nand_ecc_opts[val])) {
  1022. gpmc_nand_data->ecc_opt = val;
  1023. break;
  1024. }
  1025. val = of_get_nand_bus_width(child);
  1026. if (val == 16)
  1027. gpmc_nand_data->devsize = NAND_BUSWIDTH_16;
  1028. gpmc_read_timings_dt(child, &gpmc_t);
  1029. gpmc_nand_init(gpmc_nand_data, &gpmc_t);
  1030. return 0;
  1031. }
  1032. #else
  1033. static int gpmc_probe_nand_child(struct platform_device *pdev,
  1034. struct device_node *child)
  1035. {
  1036. return 0;
  1037. }
  1038. #endif
  1039. #ifdef CONFIG_MTD_ONENAND
  1040. static int gpmc_probe_onenand_child(struct platform_device *pdev,
  1041. struct device_node *child)
  1042. {
  1043. u32 val;
  1044. struct omap_onenand_platform_data *gpmc_onenand_data;
  1045. if (of_property_read_u32(child, "reg", &val) < 0) {
  1046. dev_err(&pdev->dev, "%s has no 'reg' property\n",
  1047. child->full_name);
  1048. return -ENODEV;
  1049. }
  1050. gpmc_onenand_data = devm_kzalloc(&pdev->dev, sizeof(*gpmc_onenand_data),
  1051. GFP_KERNEL);
  1052. if (!gpmc_onenand_data)
  1053. return -ENOMEM;
  1054. gpmc_onenand_data->cs = val;
  1055. gpmc_onenand_data->of_node = child;
  1056. gpmc_onenand_data->dma_channel = -1;
  1057. if (!of_property_read_u32(child, "dma-channel", &val))
  1058. gpmc_onenand_data->dma_channel = val;
  1059. gpmc_onenand_init(gpmc_onenand_data);
  1060. return 0;
  1061. }
  1062. #else
  1063. static int gpmc_probe_onenand_child(struct platform_device *pdev,
  1064. struct device_node *child)
  1065. {
  1066. return 0;
  1067. }
  1068. #endif
  1069. static int gpmc_probe_dt(struct platform_device *pdev)
  1070. {
  1071. int ret;
  1072. struct device_node *child;
  1073. const struct of_device_id *of_id =
  1074. of_match_device(gpmc_dt_ids, &pdev->dev);
  1075. if (!of_id)
  1076. return 0;
  1077. for_each_node_by_name(child, "nand") {
  1078. ret = gpmc_probe_nand_child(pdev, child);
  1079. if (ret < 0) {
  1080. of_node_put(child);
  1081. return ret;
  1082. }
  1083. }
  1084. for_each_node_by_name(child, "onenand") {
  1085. ret = gpmc_probe_onenand_child(pdev, child);
  1086. if (ret < 0) {
  1087. of_node_put(child);
  1088. return ret;
  1089. }
  1090. }
  1091. return 0;
  1092. }
  1093. #else
  1094. static int gpmc_probe_dt(struct platform_device *pdev)
  1095. {
  1096. return 0;
  1097. }
  1098. #endif
  1099. static int gpmc_probe(struct platform_device *pdev)
  1100. {
  1101. int rc;
  1102. u32 l;
  1103. struct resource *res;
  1104. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1105. if (res == NULL)
  1106. return -ENOENT;
  1107. phys_base = res->start;
  1108. mem_size = resource_size(res);
  1109. gpmc_base = devm_ioremap_resource(&pdev->dev, res);
  1110. if (IS_ERR(gpmc_base))
  1111. return PTR_ERR(gpmc_base);
  1112. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1113. if (res == NULL)
  1114. dev_warn(&pdev->dev, "Failed to get resource: irq\n");
  1115. else
  1116. gpmc_irq = res->start;
  1117. gpmc_l3_clk = clk_get(&pdev->dev, "fck");
  1118. if (IS_ERR(gpmc_l3_clk)) {
  1119. dev_err(&pdev->dev, "error: clk_get\n");
  1120. gpmc_irq = 0;
  1121. return PTR_ERR(gpmc_l3_clk);
  1122. }
  1123. clk_prepare_enable(gpmc_l3_clk);
  1124. gpmc_dev = &pdev->dev;
  1125. l = gpmc_read_reg(GPMC_REVISION);
  1126. if (GPMC_REVISION_MAJOR(l) > 0x4)
  1127. gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
  1128. dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
  1129. GPMC_REVISION_MINOR(l));
  1130. rc = gpmc_mem_init();
  1131. if (rc < 0) {
  1132. clk_disable_unprepare(gpmc_l3_clk);
  1133. clk_put(gpmc_l3_clk);
  1134. dev_err(gpmc_dev, "failed to reserve memory\n");
  1135. return rc;
  1136. }
  1137. if (gpmc_setup_irq() < 0)
  1138. dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
  1139. /* Now the GPMC is initialised, unreserve the chip-selects */
  1140. gpmc_cs_map = 0;
  1141. rc = gpmc_probe_dt(pdev);
  1142. if (rc < 0) {
  1143. clk_disable_unprepare(gpmc_l3_clk);
  1144. clk_put(gpmc_l3_clk);
  1145. dev_err(gpmc_dev, "failed to probe DT parameters\n");
  1146. return rc;
  1147. }
  1148. return 0;
  1149. }
  1150. static int gpmc_remove(struct platform_device *pdev)
  1151. {
  1152. gpmc_free_irq();
  1153. gpmc_mem_exit();
  1154. gpmc_dev = NULL;
  1155. return 0;
  1156. }
  1157. static struct platform_driver gpmc_driver = {
  1158. .probe = gpmc_probe,
  1159. .remove = gpmc_remove,
  1160. .driver = {
  1161. .name = DEVICE_NAME,
  1162. .owner = THIS_MODULE,
  1163. .of_match_table = of_match_ptr(gpmc_dt_ids),
  1164. },
  1165. };
  1166. static __init int gpmc_init(void)
  1167. {
  1168. return platform_driver_register(&gpmc_driver);
  1169. }
  1170. static __exit void gpmc_exit(void)
  1171. {
  1172. platform_driver_unregister(&gpmc_driver);
  1173. }
  1174. omap_postcore_initcall(gpmc_init);
  1175. module_exit(gpmc_exit);
  1176. static int __init omap_gpmc_init(void)
  1177. {
  1178. struct omap_hwmod *oh;
  1179. struct platform_device *pdev;
  1180. char *oh_name = "gpmc";
  1181. /*
  1182. * if the board boots up with a populated DT, do not
  1183. * manually add the device from this initcall
  1184. */
  1185. if (of_have_populated_dt())
  1186. return -ENODEV;
  1187. oh = omap_hwmod_lookup(oh_name);
  1188. if (!oh) {
  1189. pr_err("Could not look up %s\n", oh_name);
  1190. return -ENODEV;
  1191. }
  1192. pdev = omap_device_build(DEVICE_NAME, -1, oh, NULL, 0);
  1193. WARN(IS_ERR(pdev), "could not build omap_device for %s\n", oh_name);
  1194. return IS_ERR(pdev) ? PTR_ERR(pdev) : 0;
  1195. }
  1196. omap_postcore_initcall(omap_gpmc_init);
  1197. static irqreturn_t gpmc_handle_irq(int irq, void *dev)
  1198. {
  1199. int i;
  1200. u32 regval;
  1201. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  1202. if (!regval)
  1203. return IRQ_NONE;
  1204. for (i = 0; i < GPMC_NR_IRQ; i++)
  1205. if (regval & gpmc_client_irq[i].bitmask)
  1206. generic_handle_irq(gpmc_client_irq[i].irq);
  1207. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  1208. return IRQ_HANDLED;
  1209. }
  1210. #ifdef CONFIG_ARCH_OMAP3
  1211. static struct omap3_gpmc_regs gpmc_context;
  1212. void omap3_gpmc_save_context(void)
  1213. {
  1214. int i;
  1215. gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
  1216. gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
  1217. gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
  1218. gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
  1219. gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
  1220. gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
  1221. gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
  1222. for (i = 0; i < GPMC_CS_NUM; i++) {
  1223. gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
  1224. if (gpmc_context.cs_context[i].is_valid) {
  1225. gpmc_context.cs_context[i].config1 =
  1226. gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
  1227. gpmc_context.cs_context[i].config2 =
  1228. gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
  1229. gpmc_context.cs_context[i].config3 =
  1230. gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
  1231. gpmc_context.cs_context[i].config4 =
  1232. gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
  1233. gpmc_context.cs_context[i].config5 =
  1234. gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
  1235. gpmc_context.cs_context[i].config6 =
  1236. gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
  1237. gpmc_context.cs_context[i].config7 =
  1238. gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
  1239. }
  1240. }
  1241. }
  1242. void omap3_gpmc_restore_context(void)
  1243. {
  1244. int i;
  1245. gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
  1246. gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
  1247. gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
  1248. gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
  1249. gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
  1250. gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
  1251. gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
  1252. for (i = 0; i < GPMC_CS_NUM; i++) {
  1253. if (gpmc_context.cs_context[i].is_valid) {
  1254. gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
  1255. gpmc_context.cs_context[i].config1);
  1256. gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
  1257. gpmc_context.cs_context[i].config2);
  1258. gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
  1259. gpmc_context.cs_context[i].config3);
  1260. gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
  1261. gpmc_context.cs_context[i].config4);
  1262. gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
  1263. gpmc_context.cs_context[i].config5);
  1264. gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
  1265. gpmc_context.cs_context[i].config6);
  1266. gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
  1267. gpmc_context.cs_context[i].config7);
  1268. }
  1269. }
  1270. }
  1271. #endif /* CONFIG_ARCH_OMAP3 */