clock-mx51.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk lp_apm_clk;
  31. static struct clk periph_apm_clk;
  32. static struct clk ahb_clk;
  33. static struct clk ipg_clk;
  34. static struct clk usboh3_clk;
  35. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  36. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  37. {
  38. u32 reg = __raw_readl(clk->enable_reg);
  39. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  40. reg |= mode << clk->enable_shift;
  41. __raw_writel(reg, clk->enable_reg);
  42. }
  43. static int _clk_ccgr_enable(struct clk *clk)
  44. {
  45. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  46. return 0;
  47. }
  48. static void _clk_ccgr_disable(struct clk *clk)
  49. {
  50. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  51. }
  52. static int _clk_ccgr_enable_inrun(struct clk *clk)
  53. {
  54. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  55. return 0;
  56. }
  57. static void _clk_ccgr_disable_inwait(struct clk *clk)
  58. {
  59. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  60. }
  61. /*
  62. * For the 4-to-1 muxed input clock
  63. */
  64. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  65. struct clk *m1, struct clk *m2, struct clk *m3)
  66. {
  67. if (parent == m0)
  68. return 0;
  69. else if (parent == m1)
  70. return 1;
  71. else if (parent == m2)
  72. return 2;
  73. else if (parent == m3)
  74. return 3;
  75. else
  76. BUG();
  77. return -EINVAL;
  78. }
  79. static inline void __iomem *_get_pll_base(struct clk *pll)
  80. {
  81. if (pll == &pll1_main_clk)
  82. return MX51_DPLL1_BASE;
  83. else if (pll == &pll2_sw_clk)
  84. return MX51_DPLL2_BASE;
  85. else if (pll == &pll3_sw_clk)
  86. return MX51_DPLL3_BASE;
  87. else
  88. BUG();
  89. return NULL;
  90. }
  91. static unsigned long clk_pll_get_rate(struct clk *clk)
  92. {
  93. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  94. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  95. void __iomem *pllbase;
  96. s64 temp;
  97. unsigned long parent_rate;
  98. parent_rate = clk_get_rate(clk->parent);
  99. pllbase = _get_pll_base(clk);
  100. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  101. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  102. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  103. if (pll_hfsm == 0) {
  104. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  105. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  106. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  107. } else {
  108. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  109. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  110. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  111. }
  112. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  113. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  114. mfi = (mfi <= 5) ? 5 : mfi;
  115. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  116. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  117. /* Sign extend to 32-bits */
  118. if (mfn >= 0x04000000) {
  119. mfn |= 0xFC000000;
  120. mfn_abs = -mfn;
  121. }
  122. ref_clk = 2 * parent_rate;
  123. if (dbl != 0)
  124. ref_clk *= 2;
  125. ref_clk /= (pdf + 1);
  126. temp = (u64) ref_clk * mfn_abs;
  127. do_div(temp, mfd + 1);
  128. if (mfn < 0)
  129. temp = -temp;
  130. temp = (ref_clk * mfi) + temp;
  131. return temp;
  132. }
  133. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  134. {
  135. u32 reg;
  136. void __iomem *pllbase;
  137. long mfi, pdf, mfn, mfd = 999999;
  138. s64 temp64;
  139. unsigned long quad_parent_rate;
  140. unsigned long pll_hfsm, dp_ctl;
  141. unsigned long parent_rate;
  142. parent_rate = clk_get_rate(clk->parent);
  143. pllbase = _get_pll_base(clk);
  144. quad_parent_rate = 4 * parent_rate;
  145. pdf = mfi = -1;
  146. while (++pdf < 16 && mfi < 5)
  147. mfi = rate * (pdf+1) / quad_parent_rate;
  148. if (mfi > 15)
  149. return -EINVAL;
  150. pdf--;
  151. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  152. do_div(temp64, quad_parent_rate/1000000);
  153. mfn = (long)temp64;
  154. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  155. /* use dpdck0_2 */
  156. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  157. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  158. if (pll_hfsm == 0) {
  159. reg = mfi << 4 | pdf;
  160. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  161. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  162. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  163. } else {
  164. reg = mfi << 4 | pdf;
  165. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  166. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  167. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  168. }
  169. return 0;
  170. }
  171. static int _clk_pll_enable(struct clk *clk)
  172. {
  173. u32 reg;
  174. void __iomem *pllbase;
  175. int i = 0;
  176. pllbase = _get_pll_base(clk);
  177. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  178. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  179. /* Wait for lock */
  180. do {
  181. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  182. if (reg & MXC_PLL_DP_CTL_LRF)
  183. break;
  184. udelay(1);
  185. } while (++i < MAX_DPLL_WAIT_TRIES);
  186. if (i == MAX_DPLL_WAIT_TRIES) {
  187. pr_err("MX5: pll locking failed\n");
  188. return -EINVAL;
  189. }
  190. return 0;
  191. }
  192. static void _clk_pll_disable(struct clk *clk)
  193. {
  194. u32 reg;
  195. void __iomem *pllbase;
  196. pllbase = _get_pll_base(clk);
  197. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  198. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  199. }
  200. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  201. {
  202. u32 reg, step;
  203. reg = __raw_readl(MXC_CCM_CCSR);
  204. /* When switching from pll_main_clk to a bypass clock, first select a
  205. * multiplexed clock in 'step_sel', then shift the glitchless mux
  206. * 'pll1_sw_clk_sel'.
  207. *
  208. * When switching back, do it in reverse order
  209. */
  210. if (parent == &pll1_main_clk) {
  211. /* Switch to pll1_main_clk */
  212. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  213. __raw_writel(reg, MXC_CCM_CCSR);
  214. /* step_clk mux switched to lp_apm, to save power. */
  215. reg = __raw_readl(MXC_CCM_CCSR);
  216. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  217. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  218. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  219. } else {
  220. if (parent == &lp_apm_clk) {
  221. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  222. } else if (parent == &pll2_sw_clk) {
  223. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  224. } else if (parent == &pll3_sw_clk) {
  225. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  226. } else
  227. return -EINVAL;
  228. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  229. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  230. __raw_writel(reg, MXC_CCM_CCSR);
  231. /* Switch to step_clk */
  232. reg = __raw_readl(MXC_CCM_CCSR);
  233. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  234. }
  235. __raw_writel(reg, MXC_CCM_CCSR);
  236. return 0;
  237. }
  238. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  239. {
  240. u32 reg, div;
  241. unsigned long parent_rate;
  242. parent_rate = clk_get_rate(clk->parent);
  243. reg = __raw_readl(MXC_CCM_CCSR);
  244. if (clk->parent == &pll2_sw_clk) {
  245. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  246. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  247. } else if (clk->parent == &pll3_sw_clk) {
  248. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  249. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  250. } else
  251. div = 1;
  252. return parent_rate / div;
  253. }
  254. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  255. {
  256. u32 reg;
  257. reg = __raw_readl(MXC_CCM_CCSR);
  258. if (parent == &pll2_sw_clk)
  259. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  260. else
  261. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  262. __raw_writel(reg, MXC_CCM_CCSR);
  263. return 0;
  264. }
  265. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  266. {
  267. u32 reg;
  268. if (parent == &osc_clk)
  269. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  270. else
  271. return -EINVAL;
  272. __raw_writel(reg, MXC_CCM_CCSR);
  273. return 0;
  274. }
  275. static unsigned long clk_arm_get_rate(struct clk *clk)
  276. {
  277. u32 cacrr, div;
  278. unsigned long parent_rate;
  279. parent_rate = clk_get_rate(clk->parent);
  280. cacrr = __raw_readl(MXC_CCM_CACRR);
  281. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  282. return parent_rate / div;
  283. }
  284. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  285. {
  286. u32 reg, mux;
  287. int i = 0;
  288. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  289. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  290. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  291. __raw_writel(reg, MXC_CCM_CBCMR);
  292. /* Wait for lock */
  293. do {
  294. reg = __raw_readl(MXC_CCM_CDHIPR);
  295. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  296. break;
  297. udelay(1);
  298. } while (++i < MAX_DPLL_WAIT_TRIES);
  299. if (i == MAX_DPLL_WAIT_TRIES) {
  300. pr_err("MX5: Set parent for periph_apm clock failed\n");
  301. return -EINVAL;
  302. }
  303. return 0;
  304. }
  305. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  306. {
  307. u32 reg;
  308. reg = __raw_readl(MXC_CCM_CBCDR);
  309. if (parent == &pll2_sw_clk)
  310. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  311. else if (parent == &periph_apm_clk)
  312. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  313. else
  314. return -EINVAL;
  315. __raw_writel(reg, MXC_CCM_CBCDR);
  316. return 0;
  317. }
  318. static struct clk main_bus_clk = {
  319. .parent = &pll2_sw_clk,
  320. .set_parent = _clk_main_bus_set_parent,
  321. };
  322. static unsigned long clk_ahb_get_rate(struct clk *clk)
  323. {
  324. u32 reg, div;
  325. unsigned long parent_rate;
  326. parent_rate = clk_get_rate(clk->parent);
  327. reg = __raw_readl(MXC_CCM_CBCDR);
  328. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  329. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  330. return parent_rate / div;
  331. }
  332. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  333. {
  334. u32 reg, div;
  335. unsigned long parent_rate;
  336. int i = 0;
  337. parent_rate = clk_get_rate(clk->parent);
  338. div = parent_rate / rate;
  339. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  340. return -EINVAL;
  341. reg = __raw_readl(MXC_CCM_CBCDR);
  342. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  343. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  344. __raw_writel(reg, MXC_CCM_CBCDR);
  345. /* Wait for lock */
  346. do {
  347. reg = __raw_readl(MXC_CCM_CDHIPR);
  348. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  349. break;
  350. udelay(1);
  351. } while (++i < MAX_DPLL_WAIT_TRIES);
  352. if (i == MAX_DPLL_WAIT_TRIES) {
  353. pr_err("MX5: clk_ahb_set_rate failed\n");
  354. return -EINVAL;
  355. }
  356. return 0;
  357. }
  358. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  359. unsigned long rate)
  360. {
  361. u32 div;
  362. unsigned long parent_rate;
  363. parent_rate = clk_get_rate(clk->parent);
  364. div = parent_rate / rate;
  365. if (div > 8)
  366. div = 8;
  367. else if (div == 0)
  368. div++;
  369. return parent_rate / div;
  370. }
  371. static int _clk_max_enable(struct clk *clk)
  372. {
  373. u32 reg;
  374. _clk_ccgr_enable(clk);
  375. /* Handshake with MAX when LPM is entered. */
  376. reg = __raw_readl(MXC_CCM_CLPCR);
  377. reg &= ~MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  378. __raw_writel(reg, MXC_CCM_CLPCR);
  379. return 0;
  380. }
  381. static void _clk_max_disable(struct clk *clk)
  382. {
  383. u32 reg;
  384. _clk_ccgr_disable_inwait(clk);
  385. /* No Handshake with MAX when LPM is entered as its disabled. */
  386. reg = __raw_readl(MXC_CCM_CLPCR);
  387. reg |= MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  388. __raw_writel(reg, MXC_CCM_CLPCR);
  389. }
  390. static unsigned long clk_ipg_get_rate(struct clk *clk)
  391. {
  392. u32 reg, div;
  393. unsigned long parent_rate;
  394. parent_rate = clk_get_rate(clk->parent);
  395. reg = __raw_readl(MXC_CCM_CBCDR);
  396. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  397. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  398. return parent_rate / div;
  399. }
  400. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  401. {
  402. u32 reg, prediv1, prediv2, podf;
  403. unsigned long parent_rate;
  404. parent_rate = clk_get_rate(clk->parent);
  405. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  406. /* the main_bus_clk is the one before the DVFS engine */
  407. reg = __raw_readl(MXC_CCM_CBCDR);
  408. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  409. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  410. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  411. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  412. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  413. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  414. return parent_rate / (prediv1 * prediv2 * podf);
  415. } else if (clk->parent == &ipg_clk)
  416. return parent_rate;
  417. else
  418. BUG();
  419. }
  420. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  421. {
  422. u32 reg;
  423. reg = __raw_readl(MXC_CCM_CBCMR);
  424. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  425. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  426. if (parent == &ipg_clk)
  427. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  428. else if (parent == &lp_apm_clk)
  429. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  430. else if (parent != &main_bus_clk)
  431. return -EINVAL;
  432. __raw_writel(reg, MXC_CCM_CBCMR);
  433. return 0;
  434. }
  435. static unsigned long clk_uart_get_rate(struct clk *clk)
  436. {
  437. u32 reg, prediv, podf;
  438. unsigned long parent_rate;
  439. parent_rate = clk_get_rate(clk->parent);
  440. reg = __raw_readl(MXC_CCM_CSCDR1);
  441. prediv = ((reg & MXC_CCM_CSCDR1_UART_CLK_PRED_MASK) >>
  442. MXC_CCM_CSCDR1_UART_CLK_PRED_OFFSET) + 1;
  443. podf = ((reg & MXC_CCM_CSCDR1_UART_CLK_PODF_MASK) >>
  444. MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET) + 1;
  445. return parent_rate / (prediv * podf);
  446. }
  447. static int _clk_uart_set_parent(struct clk *clk, struct clk *parent)
  448. {
  449. u32 reg, mux;
  450. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  451. &lp_apm_clk);
  452. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_UART_CLK_SEL_MASK;
  453. reg |= mux << MXC_CCM_CSCMR1_UART_CLK_SEL_OFFSET;
  454. __raw_writel(reg, MXC_CCM_CSCMR1);
  455. return 0;
  456. }
  457. #define clk_nfc_set_parent NULL
  458. static unsigned long clk_nfc_get_rate(struct clk *clk)
  459. {
  460. unsigned long rate;
  461. u32 reg, div;
  462. reg = __raw_readl(MXC_CCM_CBCDR);
  463. div = ((reg & MXC_CCM_CBCDR_NFC_PODF_MASK) >>
  464. MXC_CCM_CBCDR_NFC_PODF_OFFSET) + 1;
  465. rate = clk_get_rate(clk->parent) / div;
  466. WARN_ON(rate == 0);
  467. return rate;
  468. }
  469. static unsigned long clk_nfc_round_rate(struct clk *clk,
  470. unsigned long rate)
  471. {
  472. u32 div;
  473. unsigned long parent_rate = clk_get_rate(clk->parent);
  474. if (!rate)
  475. return -EINVAL;
  476. div = parent_rate / rate;
  477. if (parent_rate % rate)
  478. div++;
  479. if (div > 8)
  480. return -EINVAL;
  481. return parent_rate / div;
  482. }
  483. static int clk_nfc_set_rate(struct clk *clk, unsigned long rate)
  484. {
  485. u32 reg, div;
  486. div = clk_get_rate(clk->parent) / rate;
  487. if (div == 0)
  488. div++;
  489. if (((clk_get_rate(clk->parent) / div) != rate) || (div > 8))
  490. return -EINVAL;
  491. reg = __raw_readl(MXC_CCM_CBCDR);
  492. reg &= ~MXC_CCM_CBCDR_NFC_PODF_MASK;
  493. reg |= (div - 1) << MXC_CCM_CBCDR_NFC_PODF_OFFSET;
  494. __raw_writel(reg, MXC_CCM_CBCDR);
  495. while (__raw_readl(MXC_CCM_CDHIPR) &
  496. MXC_CCM_CDHIPR_NFC_IPG_INT_MEM_PODF_BUSY){
  497. }
  498. return 0;
  499. }
  500. static unsigned long clk_usboh3_get_rate(struct clk *clk)
  501. {
  502. u32 reg, prediv, podf;
  503. unsigned long parent_rate;
  504. parent_rate = clk_get_rate(clk->parent);
  505. reg = __raw_readl(MXC_CCM_CSCDR1);
  506. prediv = ((reg & MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK) >>
  507. MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET) + 1;
  508. podf = ((reg & MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK) >>
  509. MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET) + 1;
  510. return parent_rate / (prediv * podf);
  511. }
  512. static int _clk_usboh3_set_parent(struct clk *clk, struct clk *parent)
  513. {
  514. u32 reg, mux;
  515. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  516. &lp_apm_clk);
  517. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_USBOH3_CLK_SEL_MASK;
  518. reg |= mux << MXC_CCM_CSCMR1_USBOH3_CLK_SEL_OFFSET;
  519. __raw_writel(reg, MXC_CCM_CSCMR1);
  520. return 0;
  521. }
  522. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  523. {
  524. return external_high_reference;
  525. }
  526. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  527. {
  528. return external_low_reference;
  529. }
  530. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  531. {
  532. return oscillator_reference;
  533. }
  534. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  535. {
  536. return ckih2_reference;
  537. }
  538. static unsigned long clk_emi_slow_get_rate(struct clk *clk)
  539. {
  540. u32 reg, div;
  541. reg = __raw_readl(MXC_CCM_CBCDR);
  542. div = ((reg & MXC_CCM_CBCDR_EMI_PODF_MASK) >>
  543. MXC_CCM_CBCDR_EMI_PODF_OFFSET) + 1;
  544. return clk_get_rate(clk->parent) / div;
  545. }
  546. /* External high frequency clock */
  547. static struct clk ckih_clk = {
  548. .get_rate = get_high_reference_clock_rate,
  549. };
  550. static struct clk ckih2_clk = {
  551. .get_rate = get_ckih2_reference_clock_rate,
  552. };
  553. static struct clk osc_clk = {
  554. .get_rate = get_oscillator_reference_clock_rate,
  555. };
  556. /* External low frequency (32kHz) clock */
  557. static struct clk ckil_clk = {
  558. .get_rate = get_low_reference_clock_rate,
  559. };
  560. static struct clk pll1_main_clk = {
  561. .parent = &osc_clk,
  562. .get_rate = clk_pll_get_rate,
  563. .enable = _clk_pll_enable,
  564. .disable = _clk_pll_disable,
  565. };
  566. /* Clock tree block diagram (WIP):
  567. * CCM: Clock Controller Module
  568. *
  569. * PLL output -> |
  570. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  571. * PLL bypass -> |
  572. *
  573. */
  574. /* PLL1 SW supplies to ARM core */
  575. static struct clk pll1_sw_clk = {
  576. .parent = &pll1_main_clk,
  577. .set_parent = _clk_pll1_sw_set_parent,
  578. .get_rate = clk_pll1_sw_get_rate,
  579. };
  580. /* PLL2 SW supplies to AXI/AHB/IP buses */
  581. static struct clk pll2_sw_clk = {
  582. .parent = &osc_clk,
  583. .get_rate = clk_pll_get_rate,
  584. .set_rate = _clk_pll_set_rate,
  585. .set_parent = _clk_pll2_sw_set_parent,
  586. .enable = _clk_pll_enable,
  587. .disable = _clk_pll_disable,
  588. };
  589. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  590. static struct clk pll3_sw_clk = {
  591. .parent = &osc_clk,
  592. .set_rate = _clk_pll_set_rate,
  593. .get_rate = clk_pll_get_rate,
  594. .enable = _clk_pll_enable,
  595. .disable = _clk_pll_disable,
  596. };
  597. /* Low-power Audio Playback Mode clock */
  598. static struct clk lp_apm_clk = {
  599. .parent = &osc_clk,
  600. .set_parent = _clk_lp_apm_set_parent,
  601. };
  602. static struct clk periph_apm_clk = {
  603. .parent = &pll1_sw_clk,
  604. .set_parent = _clk_periph_apm_set_parent,
  605. };
  606. static struct clk cpu_clk = {
  607. .parent = &pll1_sw_clk,
  608. .get_rate = clk_arm_get_rate,
  609. };
  610. static struct clk ahb_clk = {
  611. .parent = &main_bus_clk,
  612. .get_rate = clk_ahb_get_rate,
  613. .set_rate = _clk_ahb_set_rate,
  614. .round_rate = _clk_ahb_round_rate,
  615. };
  616. /* Main IP interface clock for access to registers */
  617. static struct clk ipg_clk = {
  618. .parent = &ahb_clk,
  619. .get_rate = clk_ipg_get_rate,
  620. };
  621. static struct clk ipg_perclk = {
  622. .parent = &lp_apm_clk,
  623. .get_rate = clk_ipg_per_get_rate,
  624. .set_parent = _clk_ipg_per_set_parent,
  625. };
  626. static struct clk uart_root_clk = {
  627. .parent = &pll2_sw_clk,
  628. .get_rate = clk_uart_get_rate,
  629. .set_parent = _clk_uart_set_parent,
  630. };
  631. static struct clk usboh3_clk = {
  632. .parent = &pll2_sw_clk,
  633. .get_rate = clk_usboh3_get_rate,
  634. .set_parent = _clk_usboh3_set_parent,
  635. };
  636. static struct clk ahb_max_clk = {
  637. .parent = &ahb_clk,
  638. .enable_reg = MXC_CCM_CCGR0,
  639. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  640. .enable = _clk_max_enable,
  641. .disable = _clk_max_disable,
  642. };
  643. static struct clk aips_tz1_clk = {
  644. .parent = &ahb_clk,
  645. .secondary = &ahb_max_clk,
  646. .enable_reg = MXC_CCM_CCGR0,
  647. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  648. .enable = _clk_ccgr_enable,
  649. .disable = _clk_ccgr_disable_inwait,
  650. };
  651. static struct clk aips_tz2_clk = {
  652. .parent = &ahb_clk,
  653. .secondary = &ahb_max_clk,
  654. .enable_reg = MXC_CCM_CCGR0,
  655. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  656. .enable = _clk_ccgr_enable,
  657. .disable = _clk_ccgr_disable_inwait,
  658. };
  659. static struct clk gpt_32k_clk = {
  660. .id = 0,
  661. .parent = &ckil_clk,
  662. };
  663. static struct clk kpp_clk = {
  664. .id = 0,
  665. };
  666. static struct clk emi_slow_clk = {
  667. .parent = &pll2_sw_clk,
  668. .enable_reg = MXC_CCM_CCGR5,
  669. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  670. .enable = _clk_ccgr_enable,
  671. .disable = _clk_ccgr_disable_inwait,
  672. .get_rate = clk_emi_slow_get_rate,
  673. };
  674. #define DEFINE_CLOCK1(name, i, er, es, pfx, p, s) \
  675. static struct clk name = { \
  676. .id = i, \
  677. .enable_reg = er, \
  678. .enable_shift = es, \
  679. .get_rate = pfx##_get_rate, \
  680. .set_rate = pfx##_set_rate, \
  681. .round_rate = pfx##_round_rate, \
  682. .set_parent = pfx##_set_parent, \
  683. .enable = _clk_ccgr_enable, \
  684. .disable = _clk_ccgr_disable, \
  685. .parent = p, \
  686. .secondary = s, \
  687. }
  688. /* eCSPI */
  689. static unsigned long clk_ecspi_get_rate(struct clk *clk)
  690. {
  691. u32 reg, pred, podf;
  692. reg = __raw_readl(MXC_CCM_CSCDR2);
  693. pred = (reg & MXC_CCM_CSCDR2_CSPI_CLK_PRED_MASK) >>
  694. MXC_CCM_CSCDR2_CSPI_CLK_PRED_OFFSET;
  695. podf = (reg & MXC_CCM_CSCDR2_CSPI_CLK_PODF_MASK) >>
  696. MXC_CCM_CSCDR2_CSPI_CLK_PODF_OFFSET;
  697. return DIV_ROUND_CLOSEST(clk_get_rate(clk->parent),
  698. (pred + 1) * (podf + 1));
  699. }
  700. static int clk_ecspi_set_parent(struct clk *clk, struct clk *parent)
  701. {
  702. u32 reg, mux;
  703. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  704. &lp_apm_clk);
  705. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_CSPI_CLK_SEL_MASK;
  706. reg |= mux << MXC_CCM_CSCMR1_CSPI_CLK_SEL_OFFSET;
  707. __raw_writel(reg, MXC_CCM_CSCMR1);
  708. return 0;
  709. }
  710. static struct clk ecspi_main_clk = {
  711. .parent = &pll3_sw_clk,
  712. .get_rate = clk_ecspi_get_rate,
  713. .set_parent = clk_ecspi_set_parent,
  714. };
  715. #define DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, e, d, p, s) \
  716. static struct clk name = { \
  717. .id = i, \
  718. .enable_reg = er, \
  719. .enable_shift = es, \
  720. .get_rate = gr, \
  721. .set_rate = sr, \
  722. .enable = e, \
  723. .disable = d, \
  724. .parent = p, \
  725. .secondary = s, \
  726. }
  727. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  728. DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, _clk_ccgr_enable, _clk_ccgr_disable, p, s)
  729. /* Shared peripheral bus arbiter */
  730. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  731. NULL, NULL, &ipg_clk, NULL);
  732. /* UART */
  733. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  734. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  735. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  736. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  737. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  738. NULL, NULL, &ipg_clk, &spba_clk);
  739. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  740. NULL, NULL, &uart_root_clk, &uart1_ipg_clk);
  741. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  742. NULL, NULL, &uart_root_clk, &uart2_ipg_clk);
  743. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  744. NULL, NULL, &uart_root_clk, &uart3_ipg_clk);
  745. /* GPT */
  746. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  747. NULL, NULL, &ipg_clk, NULL);
  748. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  749. NULL, NULL, &ipg_clk, &gpt_ipg_clk);
  750. /* I2C */
  751. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  752. NULL, NULL, &ipg_clk, NULL);
  753. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  754. NULL, NULL, &ipg_clk, NULL);
  755. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  756. NULL, NULL, &ipg_clk, NULL);
  757. /* FEC */
  758. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  759. NULL, NULL, &ipg_clk, NULL);
  760. /* NFC */
  761. DEFINE_CLOCK1(nfc_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG10_OFFSET,
  762. clk_nfc, &emi_slow_clk, NULL);
  763. /* SSI */
  764. DEFINE_CLOCK(ssi1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG8_OFFSET,
  765. NULL, NULL, &ipg_clk, NULL);
  766. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG9_OFFSET,
  767. NULL, NULL, &pll3_sw_clk, &ssi1_ipg_clk);
  768. DEFINE_CLOCK(ssi2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG10_OFFSET,
  769. NULL, NULL, &ipg_clk, NULL);
  770. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG11_OFFSET,
  771. NULL, NULL, &pll3_sw_clk, &ssi2_ipg_clk);
  772. /* eCSPI */
  773. DEFINE_CLOCK_FULL(ecspi1_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  774. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  775. &ipg_clk, &spba_clk);
  776. DEFINE_CLOCK(ecspi1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG10_OFFSET,
  777. NULL, NULL, &ecspi_main_clk, &ecspi1_ipg_clk);
  778. DEFINE_CLOCK_FULL(ecspi2_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG11_OFFSET,
  779. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  780. &ipg_clk, &aips_tz2_clk);
  781. DEFINE_CLOCK(ecspi2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG12_OFFSET,
  782. NULL, NULL, &ecspi_main_clk, &ecspi2_ipg_clk);
  783. /* CSPI */
  784. DEFINE_CLOCK(cspi_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  785. NULL, NULL, &ipg_clk, &aips_tz2_clk);
  786. DEFINE_CLOCK(cspi_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG13_OFFSET,
  787. NULL, NULL, &ipg_clk, &cspi_ipg_clk);
  788. /* SDMA */
  789. DEFINE_CLOCK(sdma_clk, 1, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG15_OFFSET,
  790. NULL, NULL, &ahb_clk, NULL);
  791. #define _REGISTER_CLOCK(d, n, c) \
  792. { \
  793. .dev_id = d, \
  794. .con_id = n, \
  795. .clk = &c, \
  796. },
  797. static struct clk_lookup lookups[] = {
  798. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  799. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  800. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  801. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  802. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  803. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  804. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  805. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  806. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  807. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", ahb_clk)
  808. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  809. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", ahb_clk)
  810. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  811. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  812. _REGISTER_CLOCK("imx-keypad.0", NULL, kpp_clk)
  813. _REGISTER_CLOCK("mxc_nand", NULL, nfc_clk)
  814. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  815. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  816. _REGISTER_CLOCK("imx-sdma", NULL, sdma_clk)
  817. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  818. _REGISTER_CLOCK(NULL, "ckih2", ckih2_clk)
  819. _REGISTER_CLOCK(NULL, "gpt_32k", gpt_32k_clk)
  820. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  821. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  822. _REGISTER_CLOCK("imx51-cspi.0", NULL, cspi_clk)
  823. };
  824. static void clk_tree_init(void)
  825. {
  826. u32 reg;
  827. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  828. /*
  829. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  830. * 8MHz, its derived from lp_apm.
  831. *
  832. * FIXME: Verify if true for all boards
  833. */
  834. reg = __raw_readl(MXC_CCM_CBCDR);
  835. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  836. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  837. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  838. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  839. __raw_writel(reg, MXC_CCM_CBCDR);
  840. }
  841. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  842. unsigned long ckih1, unsigned long ckih2)
  843. {
  844. int i;
  845. external_low_reference = ckil;
  846. external_high_reference = ckih1;
  847. ckih2_reference = ckih2;
  848. oscillator_reference = osc;
  849. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  850. clkdev_add(&lookups[i]);
  851. clk_tree_init();
  852. clk_enable(&cpu_clk);
  853. clk_enable(&main_bus_clk);
  854. /* set the usboh3_clk parent to pll2_sw_clk */
  855. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  856. /* System timer */
  857. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  858. MX51_MXC_INT_GPT);
  859. return 0;
  860. }