radeon_pm.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #ifdef CONFIG_ACPI
  27. #include <linux/acpi.h>
  28. #endif
  29. #include <linux/power_supply.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. #define RADEON_WAIT_IDLE_TIMEOUT 200
  34. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  35. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  36. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  37. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  38. static void radeon_pm_update_profile(struct radeon_device *rdev);
  39. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  40. #define ACPI_AC_CLASS "ac_adapter"
  41. #ifdef CONFIG_ACPI
  42. static int radeon_acpi_event(struct notifier_block *nb,
  43. unsigned long val,
  44. void *data)
  45. {
  46. struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
  47. struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
  48. if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
  49. if (power_supply_is_system_supplied() > 0)
  50. DRM_DEBUG("pm: AC\n");
  51. else
  52. DRM_DEBUG("pm: DC\n");
  53. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  54. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  55. mutex_lock(&rdev->pm.mutex);
  56. radeon_pm_update_profile(rdev);
  57. radeon_pm_set_clocks(rdev);
  58. mutex_unlock(&rdev->pm.mutex);
  59. }
  60. }
  61. }
  62. return NOTIFY_OK;
  63. }
  64. #endif
  65. static void radeon_pm_update_profile(struct radeon_device *rdev)
  66. {
  67. switch (rdev->pm.profile) {
  68. case PM_PROFILE_DEFAULT:
  69. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  70. break;
  71. case PM_PROFILE_AUTO:
  72. if (power_supply_is_system_supplied() > 0) {
  73. if (rdev->pm.active_crtc_count > 1)
  74. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  75. else
  76. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  77. } else {
  78. if (rdev->pm.active_crtc_count > 1)
  79. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  80. else
  81. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  82. }
  83. break;
  84. case PM_PROFILE_LOW:
  85. if (rdev->pm.active_crtc_count > 1)
  86. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  87. else
  88. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  89. break;
  90. case PM_PROFILE_MID:
  91. if (rdev->pm.active_crtc_count > 1)
  92. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  93. else
  94. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  95. break;
  96. case PM_PROFILE_HIGH:
  97. if (rdev->pm.active_crtc_count > 1)
  98. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  99. else
  100. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  101. break;
  102. }
  103. if (rdev->pm.active_crtc_count == 0) {
  104. rdev->pm.requested_power_state_index =
  105. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  106. rdev->pm.requested_clock_mode_index =
  107. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  108. } else {
  109. rdev->pm.requested_power_state_index =
  110. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  111. rdev->pm.requested_clock_mode_index =
  112. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  113. }
  114. }
  115. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  116. {
  117. struct radeon_bo *bo, *n;
  118. if (list_empty(&rdev->gem.objects))
  119. return;
  120. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  121. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  122. ttm_bo_unmap_virtual(&bo->tbo);
  123. }
  124. }
  125. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  126. {
  127. if (rdev->pm.active_crtcs) {
  128. rdev->pm.vblank_sync = false;
  129. wait_event_timeout(
  130. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  131. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  132. }
  133. }
  134. static void radeon_set_power_state(struct radeon_device *rdev)
  135. {
  136. u32 sclk, mclk;
  137. bool misc_after = false;
  138. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  139. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  140. return;
  141. if (radeon_gui_idle(rdev)) {
  142. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  143. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  144. if (sclk > rdev->clock.default_sclk)
  145. sclk = rdev->clock.default_sclk;
  146. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  147. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  148. if (mclk > rdev->clock.default_mclk)
  149. mclk = rdev->clock.default_mclk;
  150. /* upvolt before raising clocks, downvolt after lowering clocks */
  151. if (sclk < rdev->pm.current_sclk)
  152. misc_after = true;
  153. radeon_sync_with_vblank(rdev);
  154. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  155. if (!radeon_pm_in_vbl(rdev))
  156. return;
  157. }
  158. radeon_pm_prepare(rdev);
  159. if (!misc_after)
  160. /* voltage, pcie lanes, etc.*/
  161. radeon_pm_misc(rdev);
  162. /* set engine clock */
  163. if (sclk != rdev->pm.current_sclk) {
  164. radeon_pm_debug_check_in_vbl(rdev, false);
  165. radeon_set_engine_clock(rdev, sclk);
  166. radeon_pm_debug_check_in_vbl(rdev, true);
  167. rdev->pm.current_sclk = sclk;
  168. DRM_DEBUG("Setting: e: %d\n", sclk);
  169. }
  170. /* set memory clock */
  171. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  172. radeon_pm_debug_check_in_vbl(rdev, false);
  173. radeon_set_memory_clock(rdev, mclk);
  174. radeon_pm_debug_check_in_vbl(rdev, true);
  175. rdev->pm.current_mclk = mclk;
  176. DRM_DEBUG("Setting: m: %d\n", mclk);
  177. }
  178. if (misc_after)
  179. /* voltage, pcie lanes, etc.*/
  180. radeon_pm_misc(rdev);
  181. radeon_pm_finish(rdev);
  182. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  183. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  184. } else
  185. DRM_DEBUG("pm: GUI not idle!!!\n");
  186. }
  187. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  188. {
  189. int i;
  190. mutex_lock(&rdev->ddev->struct_mutex);
  191. mutex_lock(&rdev->vram_mutex);
  192. mutex_lock(&rdev->cp.mutex);
  193. /* gui idle int has issues on older chips it seems */
  194. if (rdev->family >= CHIP_R600) {
  195. if (rdev->irq.installed) {
  196. /* wait for GPU idle */
  197. rdev->pm.gui_idle = false;
  198. rdev->irq.gui_idle = true;
  199. radeon_irq_set(rdev);
  200. wait_event_interruptible_timeout(
  201. rdev->irq.idle_queue, rdev->pm.gui_idle,
  202. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  203. rdev->irq.gui_idle = false;
  204. radeon_irq_set(rdev);
  205. }
  206. } else {
  207. if (rdev->cp.ready) {
  208. struct radeon_fence *fence;
  209. radeon_ring_alloc(rdev, 64);
  210. radeon_fence_create(rdev, &fence);
  211. radeon_fence_emit(rdev, fence);
  212. radeon_ring_commit(rdev);
  213. radeon_fence_wait(fence, false);
  214. radeon_fence_unref(&fence);
  215. }
  216. }
  217. radeon_unmap_vram_bos(rdev);
  218. if (rdev->irq.installed) {
  219. for (i = 0; i < rdev->num_crtc; i++) {
  220. if (rdev->pm.active_crtcs & (1 << i)) {
  221. rdev->pm.req_vblank |= (1 << i);
  222. drm_vblank_get(rdev->ddev, i);
  223. }
  224. }
  225. }
  226. radeon_set_power_state(rdev);
  227. if (rdev->irq.installed) {
  228. for (i = 0; i < rdev->num_crtc; i++) {
  229. if (rdev->pm.req_vblank & (1 << i)) {
  230. rdev->pm.req_vblank &= ~(1 << i);
  231. drm_vblank_put(rdev->ddev, i);
  232. }
  233. }
  234. }
  235. /* update display watermarks based on new power state */
  236. radeon_update_bandwidth_info(rdev);
  237. if (rdev->pm.active_crtc_count)
  238. radeon_bandwidth_update(rdev);
  239. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  240. mutex_unlock(&rdev->cp.mutex);
  241. mutex_unlock(&rdev->vram_mutex);
  242. mutex_unlock(&rdev->ddev->struct_mutex);
  243. }
  244. static ssize_t radeon_get_pm_profile(struct device *dev,
  245. struct device_attribute *attr,
  246. char *buf)
  247. {
  248. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  249. struct radeon_device *rdev = ddev->dev_private;
  250. int cp = rdev->pm.profile;
  251. return snprintf(buf, PAGE_SIZE, "%s\n",
  252. (cp == PM_PROFILE_AUTO) ? "auto" :
  253. (cp == PM_PROFILE_LOW) ? "low" :
  254. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  255. }
  256. static ssize_t radeon_set_pm_profile(struct device *dev,
  257. struct device_attribute *attr,
  258. const char *buf,
  259. size_t count)
  260. {
  261. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  262. struct radeon_device *rdev = ddev->dev_private;
  263. mutex_lock(&rdev->pm.mutex);
  264. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  265. if (strncmp("default", buf, strlen("default")) == 0)
  266. rdev->pm.profile = PM_PROFILE_DEFAULT;
  267. else if (strncmp("auto", buf, strlen("auto")) == 0)
  268. rdev->pm.profile = PM_PROFILE_AUTO;
  269. else if (strncmp("low", buf, strlen("low")) == 0)
  270. rdev->pm.profile = PM_PROFILE_LOW;
  271. else if (strncmp("mid", buf, strlen("mid")) == 0)
  272. rdev->pm.profile = PM_PROFILE_MID;
  273. else if (strncmp("high", buf, strlen("high")) == 0)
  274. rdev->pm.profile = PM_PROFILE_HIGH;
  275. else {
  276. DRM_ERROR("invalid power profile!\n");
  277. goto fail;
  278. }
  279. radeon_pm_update_profile(rdev);
  280. radeon_pm_set_clocks(rdev);
  281. }
  282. fail:
  283. mutex_unlock(&rdev->pm.mutex);
  284. return count;
  285. }
  286. static ssize_t radeon_get_pm_method(struct device *dev,
  287. struct device_attribute *attr,
  288. char *buf)
  289. {
  290. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  291. struct radeon_device *rdev = ddev->dev_private;
  292. int pm = rdev->pm.pm_method;
  293. return snprintf(buf, PAGE_SIZE, "%s\n",
  294. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  295. }
  296. static ssize_t radeon_set_pm_method(struct device *dev,
  297. struct device_attribute *attr,
  298. const char *buf,
  299. size_t count)
  300. {
  301. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  302. struct radeon_device *rdev = ddev->dev_private;
  303. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  304. mutex_lock(&rdev->pm.mutex);
  305. rdev->pm.pm_method = PM_METHOD_DYNPM;
  306. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  307. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  308. mutex_unlock(&rdev->pm.mutex);
  309. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  310. mutex_lock(&rdev->pm.mutex);
  311. rdev->pm.pm_method = PM_METHOD_PROFILE;
  312. /* disable dynpm */
  313. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  314. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  315. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  316. mutex_unlock(&rdev->pm.mutex);
  317. } else {
  318. DRM_ERROR("invalid power method!\n");
  319. goto fail;
  320. }
  321. radeon_pm_compute_clocks(rdev);
  322. fail:
  323. return count;
  324. }
  325. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  326. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  327. void radeon_pm_suspend(struct radeon_device *rdev)
  328. {
  329. mutex_lock(&rdev->pm.mutex);
  330. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  331. mutex_unlock(&rdev->pm.mutex);
  332. }
  333. void radeon_pm_resume(struct radeon_device *rdev)
  334. {
  335. /* asic init will reset the default power state */
  336. mutex_lock(&rdev->pm.mutex);
  337. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  338. rdev->pm.current_clock_mode_index = 0;
  339. rdev->pm.current_sclk = rdev->clock.default_sclk;
  340. rdev->pm.current_mclk = rdev->clock.default_mclk;
  341. mutex_unlock(&rdev->pm.mutex);
  342. radeon_pm_compute_clocks(rdev);
  343. }
  344. int radeon_pm_init(struct radeon_device *rdev)
  345. {
  346. int ret;
  347. /* default to profile method */
  348. rdev->pm.pm_method = PM_METHOD_PROFILE;
  349. rdev->pm.profile = PM_PROFILE_DEFAULT;
  350. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  351. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  352. rdev->pm.dynpm_can_upclock = true;
  353. rdev->pm.dynpm_can_downclock = true;
  354. rdev->pm.current_sclk = rdev->clock.default_sclk;
  355. rdev->pm.current_mclk = rdev->clock.default_mclk;
  356. if (rdev->bios) {
  357. if (rdev->is_atom_bios)
  358. radeon_atombios_get_power_modes(rdev);
  359. else
  360. radeon_combios_get_power_modes(rdev);
  361. radeon_pm_init_profile(rdev);
  362. }
  363. if (rdev->pm.num_power_states > 1) {
  364. /* where's the best place to put these? */
  365. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  366. if (ret)
  367. DRM_ERROR("failed to create device file for power profile\n");
  368. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  369. if (ret)
  370. DRM_ERROR("failed to create device file for power method\n");
  371. #ifdef CONFIG_ACPI
  372. rdev->acpi_nb.notifier_call = radeon_acpi_event;
  373. register_acpi_notifier(&rdev->acpi_nb);
  374. #endif
  375. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  376. if (radeon_debugfs_pm_init(rdev)) {
  377. DRM_ERROR("Failed to register debugfs file for PM!\n");
  378. }
  379. DRM_INFO("radeon: power management initialized\n");
  380. }
  381. return 0;
  382. }
  383. void radeon_pm_fini(struct radeon_device *rdev)
  384. {
  385. if (rdev->pm.num_power_states > 1) {
  386. mutex_lock(&rdev->pm.mutex);
  387. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  388. rdev->pm.profile = PM_PROFILE_DEFAULT;
  389. radeon_pm_update_profile(rdev);
  390. radeon_pm_set_clocks(rdev);
  391. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  392. /* cancel work */
  393. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  394. /* reset default clocks */
  395. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  396. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  397. radeon_pm_set_clocks(rdev);
  398. }
  399. mutex_unlock(&rdev->pm.mutex);
  400. device_remove_file(rdev->dev, &dev_attr_power_profile);
  401. device_remove_file(rdev->dev, &dev_attr_power_method);
  402. #ifdef CONFIG_ACPI
  403. unregister_acpi_notifier(&rdev->acpi_nb);
  404. #endif
  405. }
  406. if (rdev->pm.i2c_bus)
  407. radeon_i2c_destroy(rdev->pm.i2c_bus);
  408. }
  409. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  410. {
  411. struct drm_device *ddev = rdev->ddev;
  412. struct drm_crtc *crtc;
  413. struct radeon_crtc *radeon_crtc;
  414. if (rdev->pm.num_power_states < 2)
  415. return;
  416. mutex_lock(&rdev->pm.mutex);
  417. rdev->pm.active_crtcs = 0;
  418. rdev->pm.active_crtc_count = 0;
  419. list_for_each_entry(crtc,
  420. &ddev->mode_config.crtc_list, head) {
  421. radeon_crtc = to_radeon_crtc(crtc);
  422. if (radeon_crtc->enabled) {
  423. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  424. rdev->pm.active_crtc_count++;
  425. }
  426. }
  427. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  428. radeon_pm_update_profile(rdev);
  429. radeon_pm_set_clocks(rdev);
  430. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  431. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  432. if (rdev->pm.active_crtc_count > 1) {
  433. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  434. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  435. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  436. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  437. radeon_pm_get_dynpm_state(rdev);
  438. radeon_pm_set_clocks(rdev);
  439. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  440. }
  441. } else if (rdev->pm.active_crtc_count == 1) {
  442. /* TODO: Increase clocks if needed for current mode */
  443. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  444. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  445. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  446. radeon_pm_get_dynpm_state(rdev);
  447. radeon_pm_set_clocks(rdev);
  448. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  449. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  450. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  451. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  452. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  453. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  454. DRM_DEBUG("radeon: dynamic power management activated\n");
  455. }
  456. } else { /* count == 0 */
  457. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  458. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  459. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  460. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  461. radeon_pm_get_dynpm_state(rdev);
  462. radeon_pm_set_clocks(rdev);
  463. }
  464. }
  465. }
  466. }
  467. mutex_unlock(&rdev->pm.mutex);
  468. }
  469. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  470. {
  471. u32 stat_crtc = 0, vbl = 0, position = 0;
  472. bool in_vbl = true;
  473. if (ASIC_IS_DCE4(rdev)) {
  474. if (rdev->pm.active_crtcs & (1 << 0)) {
  475. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  476. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  477. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  478. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  479. }
  480. if (rdev->pm.active_crtcs & (1 << 1)) {
  481. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  482. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  483. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  484. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  485. }
  486. if (rdev->pm.active_crtcs & (1 << 2)) {
  487. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  488. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  489. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  490. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  491. }
  492. if (rdev->pm.active_crtcs & (1 << 3)) {
  493. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  494. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  495. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  496. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  497. }
  498. if (rdev->pm.active_crtcs & (1 << 4)) {
  499. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  500. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  501. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  502. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  503. }
  504. if (rdev->pm.active_crtcs & (1 << 5)) {
  505. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  506. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  507. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  508. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  509. }
  510. } else if (ASIC_IS_AVIVO(rdev)) {
  511. if (rdev->pm.active_crtcs & (1 << 0)) {
  512. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  513. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  514. }
  515. if (rdev->pm.active_crtcs & (1 << 1)) {
  516. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  517. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  518. }
  519. if (position < vbl && position > 1)
  520. in_vbl = false;
  521. } else {
  522. if (rdev->pm.active_crtcs & (1 << 0)) {
  523. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  524. if (!(stat_crtc & 1))
  525. in_vbl = false;
  526. }
  527. if (rdev->pm.active_crtcs & (1 << 1)) {
  528. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  529. if (!(stat_crtc & 1))
  530. in_vbl = false;
  531. }
  532. }
  533. if (position < vbl && position > 1)
  534. in_vbl = false;
  535. return in_vbl;
  536. }
  537. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  538. {
  539. u32 stat_crtc = 0;
  540. bool in_vbl = radeon_pm_in_vbl(rdev);
  541. if (in_vbl == false)
  542. DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
  543. finish ? "exit" : "entry");
  544. return in_vbl;
  545. }
  546. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  547. {
  548. struct radeon_device *rdev;
  549. int resched;
  550. rdev = container_of(work, struct radeon_device,
  551. pm.dynpm_idle_work.work);
  552. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  553. mutex_lock(&rdev->pm.mutex);
  554. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  555. unsigned long irq_flags;
  556. int not_processed = 0;
  557. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  558. if (!list_empty(&rdev->fence_drv.emited)) {
  559. struct list_head *ptr;
  560. list_for_each(ptr, &rdev->fence_drv.emited) {
  561. /* count up to 3, that's enought info */
  562. if (++not_processed >= 3)
  563. break;
  564. }
  565. }
  566. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  567. if (not_processed >= 3) { /* should upclock */
  568. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  569. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  570. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  571. rdev->pm.dynpm_can_upclock) {
  572. rdev->pm.dynpm_planned_action =
  573. DYNPM_ACTION_UPCLOCK;
  574. rdev->pm.dynpm_action_timeout = jiffies +
  575. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  576. }
  577. } else if (not_processed == 0) { /* should downclock */
  578. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  579. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  580. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  581. rdev->pm.dynpm_can_downclock) {
  582. rdev->pm.dynpm_planned_action =
  583. DYNPM_ACTION_DOWNCLOCK;
  584. rdev->pm.dynpm_action_timeout = jiffies +
  585. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  586. }
  587. }
  588. /* Note, radeon_pm_set_clocks is called with static_switch set
  589. * to false since we want to wait for vbl to avoid flicker.
  590. */
  591. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  592. jiffies > rdev->pm.dynpm_action_timeout) {
  593. radeon_pm_get_dynpm_state(rdev);
  594. radeon_pm_set_clocks(rdev);
  595. }
  596. }
  597. mutex_unlock(&rdev->pm.mutex);
  598. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  599. queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
  600. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  601. }
  602. /*
  603. * Debugfs info
  604. */
  605. #if defined(CONFIG_DEBUG_FS)
  606. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  607. {
  608. struct drm_info_node *node = (struct drm_info_node *) m->private;
  609. struct drm_device *dev = node->minor->dev;
  610. struct radeon_device *rdev = dev->dev_private;
  611. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  612. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  613. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  614. if (rdev->asic->get_memory_clock)
  615. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  616. if (rdev->asic->get_pcie_lanes)
  617. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  618. return 0;
  619. }
  620. static struct drm_info_list radeon_pm_info_list[] = {
  621. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  622. };
  623. #endif
  624. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  625. {
  626. #if defined(CONFIG_DEBUG_FS)
  627. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  628. #else
  629. return 0;
  630. #endif
  631. }