sama5d3.dtsi 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047
  1. /*
  2. * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
  3. * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
  4. *
  5. * Copyright (C) 2013 Atmel,
  6. * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
  7. *
  8. * Licensed under GPLv2 or later.
  9. */
  10. #include "skeleton.dtsi"
  11. #include <dt-bindings/pinctrl/at91.h>
  12. #include <dt-bindings/gpio/gpio.h>
  13. / {
  14. model = "Atmel SAMA5D3 family SoC";
  15. compatible = "atmel,sama5d3", "atmel,sama5";
  16. interrupt-parent = <&aic>;
  17. aliases {
  18. serial0 = &dbgu;
  19. serial1 = &usart0;
  20. serial2 = &usart1;
  21. serial3 = &usart2;
  22. serial4 = &usart3;
  23. gpio0 = &pioA;
  24. gpio1 = &pioB;
  25. gpio2 = &pioC;
  26. gpio3 = &pioD;
  27. gpio4 = &pioE;
  28. tcb0 = &tcb0;
  29. tcb1 = &tcb1;
  30. i2c0 = &i2c0;
  31. i2c1 = &i2c1;
  32. i2c2 = &i2c2;
  33. ssc0 = &ssc0;
  34. ssc1 = &ssc1;
  35. };
  36. cpus {
  37. cpu@0 {
  38. compatible = "arm,cortex-a5";
  39. };
  40. };
  41. memory {
  42. reg = <0x20000000 0x8000000>;
  43. };
  44. ahb {
  45. compatible = "simple-bus";
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. ranges;
  49. apb {
  50. compatible = "simple-bus";
  51. #address-cells = <1>;
  52. #size-cells = <1>;
  53. ranges;
  54. mmc0: mmc@f0000000 {
  55. compatible = "atmel,hsmci";
  56. reg = <0xf0000000 0x600>;
  57. interrupts = <21 4 0>;
  58. dmas = <&dma0 2 0>;
  59. dma-names = "rxtx";
  60. pinctrl-names = "default";
  61. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
  62. status = "disabled";
  63. #address-cells = <1>;
  64. #size-cells = <0>;
  65. };
  66. spi0: spi@f0004000 {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. compatible = "atmel,at91sam9x5-spi";
  70. reg = <0xf0004000 0x100>;
  71. interrupts = <24 4 3>;
  72. cs-gpios = <&pioD 13 0
  73. &pioD 14 0 /* conflicts with SCK0 and CANRX0 */
  74. &pioD 15 0 /* conflicts with CTS0 and CANTX0 */
  75. &pioD 16 0 /* conflicts with RTS0 and PWMFI3 */
  76. >;
  77. pinctrl-names = "default";
  78. pinctrl-0 = <&pinctrl_spi0>;
  79. status = "disabled";
  80. };
  81. ssc0: ssc@f0008000 {
  82. compatible = "atmel,at91sam9g45-ssc";
  83. reg = <0xf0008000 0x4000>;
  84. interrupts = <38 4 4>;
  85. pinctrl-names = "default";
  86. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  87. status = "disabled";
  88. };
  89. can0: can@f000c000 {
  90. compatible = "atmel,at91sam9x5-can";
  91. reg = <0xf000c000 0x300>;
  92. interrupts = <40 4 3>;
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_can0_rx_tx>;
  95. status = "disabled";
  96. };
  97. tcb0: timer@f0010000 {
  98. compatible = "atmel,at91sam9x5-tcb";
  99. reg = <0xf0010000 0x100>;
  100. interrupts = <26 4 0>;
  101. };
  102. i2c0: i2c@f0014000 {
  103. compatible = "atmel,at91sam9x5-i2c";
  104. reg = <0xf0014000 0x4000>;
  105. interrupts = <18 4 6>;
  106. dmas = <&dma0 2 7>,
  107. <&dma0 2 8>;
  108. dma-names = "tx", "rx";
  109. pinctrl-names = "default";
  110. pinctrl-0 = <&pinctrl_i2c0>;
  111. #address-cells = <1>;
  112. #size-cells = <0>;
  113. status = "disabled";
  114. };
  115. i2c1: i2c@f0018000 {
  116. compatible = "atmel,at91sam9x5-i2c";
  117. reg = <0xf0018000 0x4000>;
  118. interrupts = <19 4 6>;
  119. dmas = <&dma0 2 9>,
  120. <&dma0 2 10>;
  121. dma-names = "tx", "rx";
  122. pinctrl-names = "default";
  123. pinctrl-0 = <&pinctrl_i2c1>;
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. status = "disabled";
  127. };
  128. usart0: serial@f001c000 {
  129. compatible = "atmel,at91sam9260-usart";
  130. reg = <0xf001c000 0x100>;
  131. interrupts = <12 4 5>;
  132. pinctrl-names = "default";
  133. pinctrl-0 = <&pinctrl_usart0>;
  134. status = "disabled";
  135. };
  136. usart1: serial@f0020000 {
  137. compatible = "atmel,at91sam9260-usart";
  138. reg = <0xf0020000 0x100>;
  139. interrupts = <13 4 5>;
  140. pinctrl-names = "default";
  141. pinctrl-0 = <&pinctrl_usart1>;
  142. status = "disabled";
  143. };
  144. macb0: ethernet@f0028000 {
  145. compatible = "cnds,pc302-gem", "cdns,gem";
  146. reg = <0xf0028000 0x100>;
  147. interrupts = <34 4 3>;
  148. pinctrl-names = "default";
  149. pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
  150. status = "disabled";
  151. };
  152. isi: isi@f0034000 {
  153. compatible = "atmel,at91sam9g45-isi";
  154. reg = <0xf0034000 0x4000>;
  155. interrupts = <37 4 5>;
  156. status = "disabled";
  157. };
  158. mmc1: mmc@f8000000 {
  159. compatible = "atmel,hsmci";
  160. reg = <0xf8000000 0x600>;
  161. interrupts = <22 4 0>;
  162. dmas = <&dma1 2 0>;
  163. dma-names = "rxtx";
  164. pinctrl-names = "default";
  165. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  166. status = "disabled";
  167. #address-cells = <1>;
  168. #size-cells = <0>;
  169. };
  170. mmc2: mmc@f8004000 {
  171. compatible = "atmel,hsmci";
  172. reg = <0xf8004000 0x600>;
  173. interrupts = <23 4 0>;
  174. dmas = <&dma1 2 1>;
  175. dma-names = "rxtx";
  176. pinctrl-names = "default";
  177. pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
  178. status = "disabled";
  179. #address-cells = <1>;
  180. #size-cells = <0>;
  181. };
  182. spi1: spi@f8008000 {
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. compatible = "atmel,at91sam9x5-spi";
  186. reg = <0xf8008000 0x100>;
  187. interrupts = <25 4 3>;
  188. cs-gpios = <&pioC 25 0
  189. &pioC 26 0 /* conflitcs with TWD1 and ISI_D11 */
  190. &pioC 27 0 /* conflitcs with TWCK1 and ISI_D10 */
  191. &pioC 28 0 /* conflitcs with PWMFI0 and ISI_D9 */
  192. >;
  193. pinctrl-names = "default";
  194. pinctrl-0 = <&pinctrl_spi1>;
  195. status = "disabled";
  196. };
  197. ssc1: ssc@f800c000 {
  198. compatible = "atmel,at91sam9g45-ssc";
  199. reg = <0xf800c000 0x4000>;
  200. interrupts = <39 4 4>;
  201. pinctrl-names = "default";
  202. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  203. status = "disabled";
  204. };
  205. can1: can@f8010000 {
  206. compatible = "atmel,at91sam9x5-can";
  207. reg = <0xf8010000 0x300>;
  208. interrupts = <41 4 3>;
  209. pinctrl-names = "default";
  210. pinctrl-0 = <&pinctrl_can1_rx_tx>;
  211. };
  212. tcb1: timer@f8014000 {
  213. compatible = "atmel,at91sam9x5-tcb";
  214. reg = <0xf8014000 0x100>;
  215. interrupts = <27 4 0>;
  216. };
  217. adc0: adc@f8018000 {
  218. compatible = "atmel,at91sam9260-adc";
  219. reg = <0xf8018000 0x100>;
  220. interrupts = <29 4 5>;
  221. pinctrl-names = "default";
  222. pinctrl-0 = <
  223. &pinctrl_adc0_adtrg
  224. &pinctrl_adc0_ad0
  225. &pinctrl_adc0_ad1
  226. &pinctrl_adc0_ad2
  227. &pinctrl_adc0_ad3
  228. &pinctrl_adc0_ad4
  229. &pinctrl_adc0_ad5
  230. &pinctrl_adc0_ad6
  231. &pinctrl_adc0_ad7
  232. &pinctrl_adc0_ad8
  233. &pinctrl_adc0_ad9
  234. &pinctrl_adc0_ad10
  235. &pinctrl_adc0_ad11
  236. >;
  237. atmel,adc-channel-base = <0x50>;
  238. atmel,adc-channels-used = <0xfff>;
  239. atmel,adc-drdy-mask = <0x1000000>;
  240. atmel,adc-num-channels = <12>;
  241. atmel,adc-startup-time = <40>;
  242. atmel,adc-status-register = <0x30>;
  243. atmel,adc-trigger-register = <0xc0>;
  244. atmel,adc-use-external;
  245. atmel,adc-vref = <3000>;
  246. atmel,adc-res = <10 12>;
  247. atmel,adc-res-names = "lowres", "highres";
  248. status = "disabled";
  249. trigger@0 {
  250. trigger-name = "external-rising";
  251. trigger-value = <0x1>;
  252. trigger-external;
  253. };
  254. trigger@1 {
  255. trigger-name = "external-falling";
  256. trigger-value = <0x2>;
  257. trigger-external;
  258. };
  259. trigger@2 {
  260. trigger-name = "external-any";
  261. trigger-value = <0x3>;
  262. trigger-external;
  263. };
  264. trigger@3 {
  265. trigger-name = "continuous";
  266. trigger-value = <0x6>;
  267. };
  268. };
  269. tsadcc: tsadcc@f8018000 {
  270. compatible = "atmel,at91sam9x5-tsadcc";
  271. reg = <0xf8018000 0x4000>;
  272. interrupts = <29 4 5>;
  273. atmel,tsadcc_clock = <300000>;
  274. atmel,filtering_average = <0x03>;
  275. atmel,pendet_debounce = <0x08>;
  276. atmel,pendet_sensitivity = <0x02>;
  277. atmel,ts_sample_hold_time = <0x0a>;
  278. status = "disabled";
  279. };
  280. i2c2: i2c@f801c000 {
  281. compatible = "atmel,at91sam9x5-i2c";
  282. reg = <0xf801c000 0x4000>;
  283. interrupts = <20 4 6>;
  284. dmas = <&dma1 2 11>,
  285. <&dma1 2 12>;
  286. dma-names = "tx", "rx";
  287. #address-cells = <1>;
  288. #size-cells = <0>;
  289. status = "disabled";
  290. };
  291. usart2: serial@f8020000 {
  292. compatible = "atmel,at91sam9260-usart";
  293. reg = <0xf8020000 0x100>;
  294. interrupts = <14 4 5>;
  295. pinctrl-names = "default";
  296. pinctrl-0 = <&pinctrl_usart2>;
  297. status = "disabled";
  298. };
  299. usart3: serial@f8024000 {
  300. compatible = "atmel,at91sam9260-usart";
  301. reg = <0xf8024000 0x100>;
  302. interrupts = <15 4 5>;
  303. pinctrl-names = "default";
  304. pinctrl-0 = <&pinctrl_usart3>;
  305. status = "disabled";
  306. };
  307. macb1: ethernet@f802c000 {
  308. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  309. reg = <0xf802c000 0x100>;
  310. interrupts = <35 4 3>;
  311. pinctrl-names = "default";
  312. pinctrl-0 = <&pinctrl_macb1_rmii>;
  313. status = "disabled";
  314. };
  315. sha@f8034000 {
  316. compatible = "atmel,sam9g46-sha";
  317. reg = <0xf8034000 0x100>;
  318. interrupts = <42 4 0>;
  319. };
  320. aes@f8038000 {
  321. compatible = "atmel,sam9g46-aes";
  322. reg = <0xf8038000 0x100>;
  323. interrupts = <43 4 0>;
  324. };
  325. tdes@f803c000 {
  326. compatible = "atmel,sam9g46-tdes";
  327. reg = <0xf803c000 0x100>;
  328. interrupts = <44 4 0>;
  329. };
  330. dma0: dma-controller@ffffe600 {
  331. compatible = "atmel,at91sam9g45-dma";
  332. reg = <0xffffe600 0x200>;
  333. interrupts = <30 4 0>;
  334. #dma-cells = <2>;
  335. };
  336. dma1: dma-controller@ffffe800 {
  337. compatible = "atmel,at91sam9g45-dma";
  338. reg = <0xffffe800 0x200>;
  339. interrupts = <31 4 0>;
  340. #dma-cells = <2>;
  341. };
  342. ramc0: ramc@ffffea00 {
  343. compatible = "atmel,at91sam9g45-ddramc";
  344. reg = <0xffffea00 0x200>;
  345. };
  346. dbgu: serial@ffffee00 {
  347. compatible = "atmel,at91sam9260-usart";
  348. reg = <0xffffee00 0x200>;
  349. interrupts = <2 4 7>;
  350. pinctrl-names = "default";
  351. pinctrl-0 = <&pinctrl_dbgu>;
  352. status = "disabled";
  353. };
  354. aic: interrupt-controller@fffff000 {
  355. #interrupt-cells = <3>;
  356. compatible = "atmel,sama5d3-aic";
  357. interrupt-controller;
  358. reg = <0xfffff000 0x200>;
  359. atmel,external-irqs = <47>;
  360. };
  361. pinctrl@fffff200 {
  362. #address-cells = <1>;
  363. #size-cells = <1>;
  364. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  365. ranges = <0xfffff200 0xfffff200 0xa00>;
  366. atmel,mux-mask = <
  367. /* A B C */
  368. 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
  369. 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
  370. 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
  371. 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
  372. 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
  373. >;
  374. /* shared pinctrl settings */
  375. adc0 {
  376. pinctrl_adc0_adtrg: adc0_adtrg {
  377. atmel,pins =
  378. <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
  379. };
  380. pinctrl_adc0_ad0: adc0_ad0 {
  381. atmel,pins =
  382. <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
  383. };
  384. pinctrl_adc0_ad1: adc0_ad1 {
  385. atmel,pins =
  386. <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
  387. };
  388. pinctrl_adc0_ad2: adc0_ad2 {
  389. atmel,pins =
  390. <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
  391. };
  392. pinctrl_adc0_ad3: adc0_ad3 {
  393. atmel,pins =
  394. <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
  395. };
  396. pinctrl_adc0_ad4: adc0_ad4 {
  397. atmel,pins =
  398. <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
  399. };
  400. pinctrl_adc0_ad5: adc0_ad5 {
  401. atmel,pins =
  402. <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
  403. };
  404. pinctrl_adc0_ad6: adc0_ad6 {
  405. atmel,pins =
  406. <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
  407. };
  408. pinctrl_adc0_ad7: adc0_ad7 {
  409. atmel,pins =
  410. <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
  411. };
  412. pinctrl_adc0_ad8: adc0_ad8 {
  413. atmel,pins =
  414. <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
  415. };
  416. pinctrl_adc0_ad9: adc0_ad9 {
  417. atmel,pins =
  418. <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
  419. };
  420. pinctrl_adc0_ad10: adc0_ad10 {
  421. atmel,pins =
  422. <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
  423. };
  424. pinctrl_adc0_ad11: adc0_ad11 {
  425. atmel,pins =
  426. <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
  427. };
  428. };
  429. can0 {
  430. pinctrl_can0_rx_tx: can0_rx_tx {
  431. atmel,pins =
  432. <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
  433. AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
  434. };
  435. };
  436. can1 {
  437. pinctrl_can1_rx_tx: can1_rx_tx {
  438. atmel,pins =
  439. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
  440. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
  441. };
  442. };
  443. dbgu {
  444. pinctrl_dbgu: dbgu-0 {
  445. atmel,pins =
  446. <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
  447. AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
  448. };
  449. };
  450. i2c0 {
  451. pinctrl_i2c0: i2c0-0 {
  452. atmel,pins =
  453. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
  454. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
  455. };
  456. };
  457. i2c1 {
  458. pinctrl_i2c1: i2c1-0 {
  459. atmel,pins =
  460. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
  461. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
  462. };
  463. };
  464. isi {
  465. pinctrl_isi: isi-0 {
  466. atmel,pins =
  467. <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
  468. AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
  469. AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
  470. AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
  471. AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
  472. AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
  473. AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
  474. AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
  475. AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
  476. AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
  477. AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
  478. AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
  479. AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
  480. };
  481. pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
  482. atmel,pins =
  483. <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
  484. };
  485. };
  486. lcd {
  487. pinctrl_lcd: lcd-0 {
  488. atmel,pins =
  489. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
  490. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
  491. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
  492. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
  493. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
  494. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
  495. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
  496. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
  497. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
  498. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
  499. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
  500. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
  501. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
  502. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
  503. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
  504. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
  505. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
  506. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
  507. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
  508. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
  509. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
  510. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
  511. AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
  512. AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
  513. AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
  514. AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
  515. AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
  516. AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
  517. AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
  518. AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
  519. };
  520. };
  521. macb0 {
  522. pinctrl_macb0_data_rgmii: macb0_data_rgmii {
  523. atmel,pins =
  524. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
  525. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
  526. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
  527. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
  528. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
  529. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
  530. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
  531. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
  532. };
  533. pinctrl_macb0_data_gmii: macb0_data_gmii {
  534. atmel,pins =
  535. <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
  536. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
  537. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
  538. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
  539. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
  540. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
  541. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
  542. AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
  543. };
  544. pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
  545. atmel,pins =
  546. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
  547. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  548. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  549. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  550. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  551. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  552. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
  553. };
  554. pinctrl_macb0_signal_gmii: macb0_signal_gmii {
  555. atmel,pins =
  556. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  557. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
  558. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  559. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
  560. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  561. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
  562. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
  563. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  564. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  565. AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
  566. };
  567. };
  568. macb1 {
  569. pinctrl_macb1_rmii: macb1_rmii-0 {
  570. atmel,pins =
  571. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
  572. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
  573. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
  574. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
  575. AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
  576. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
  577. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
  578. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
  579. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
  580. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
  581. };
  582. };
  583. mmc0 {
  584. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  585. atmel,pins =
  586. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
  587. AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
  588. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
  589. };
  590. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  591. atmel,pins =
  592. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
  593. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
  594. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
  595. };
  596. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  597. atmel,pins =
  598. <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
  599. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
  600. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
  601. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
  602. };
  603. };
  604. mmc1 {
  605. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  606. atmel,pins =
  607. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
  608. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
  609. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
  610. };
  611. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  612. atmel,pins =
  613. <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
  614. AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
  615. AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
  616. };
  617. };
  618. mmc2 {
  619. pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
  620. atmel,pins =
  621. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
  622. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
  623. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
  624. };
  625. pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
  626. atmel,pins =
  627. <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
  628. AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
  629. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
  630. };
  631. };
  632. nand0 {
  633. pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
  634. atmel,pins =
  635. <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
  636. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
  637. };
  638. };
  639. spi0 {
  640. pinctrl_spi0: spi0-0 {
  641. atmel,pins =
  642. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
  643. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
  644. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
  645. };
  646. };
  647. spi1 {
  648. pinctrl_spi1: spi1-0 {
  649. atmel,pins =
  650. <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
  651. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
  652. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
  653. };
  654. };
  655. ssc0 {
  656. pinctrl_ssc0_tx: ssc0_tx {
  657. atmel,pins =
  658. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
  659. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
  660. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
  661. };
  662. pinctrl_ssc0_rx: ssc0_rx {
  663. atmel,pins =
  664. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
  665. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
  666. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
  667. };
  668. };
  669. ssc1 {
  670. pinctrl_ssc1_tx: ssc1_tx {
  671. atmel,pins =
  672. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
  673. AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
  674. AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
  675. };
  676. pinctrl_ssc1_rx: ssc1_rx {
  677. atmel,pins =
  678. <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
  679. AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
  680. AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
  681. };
  682. };
  683. uart0 {
  684. pinctrl_uart0: uart0-0 {
  685. atmel,pins =
  686. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
  687. AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
  688. };
  689. };
  690. uart1 {
  691. pinctrl_uart1: uart1-0 {
  692. atmel,pins =
  693. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
  694. AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
  695. };
  696. };
  697. usart0 {
  698. pinctrl_usart0: usart0-0 {
  699. atmel,pins =
  700. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
  701. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
  702. };
  703. pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
  704. atmel,pins =
  705. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
  706. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
  707. };
  708. };
  709. usart1 {
  710. pinctrl_usart1: usart1-0 {
  711. atmel,pins =
  712. <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
  713. AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
  714. };
  715. pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
  716. atmel,pins =
  717. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
  718. AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
  719. };
  720. };
  721. usart2 {
  722. pinctrl_usart2: usart2-0 {
  723. atmel,pins =
  724. <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
  725. AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
  726. };
  727. pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
  728. atmel,pins =
  729. <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
  730. AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
  731. };
  732. };
  733. usart3 {
  734. pinctrl_usart3: usart3-0 {
  735. atmel,pins =
  736. <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
  737. AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
  738. };
  739. pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
  740. atmel,pins =
  741. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
  742. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
  743. };
  744. };
  745. pioA: gpio@fffff200 {
  746. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  747. reg = <0xfffff200 0x100>;
  748. interrupts = <6 4 1>;
  749. #gpio-cells = <2>;
  750. gpio-controller;
  751. interrupt-controller;
  752. #interrupt-cells = <2>;
  753. };
  754. pioB: gpio@fffff400 {
  755. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  756. reg = <0xfffff400 0x100>;
  757. interrupts = <7 4 1>;
  758. #gpio-cells = <2>;
  759. gpio-controller;
  760. interrupt-controller;
  761. #interrupt-cells = <2>;
  762. };
  763. pioC: gpio@fffff600 {
  764. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  765. reg = <0xfffff600 0x100>;
  766. interrupts = <8 4 1>;
  767. #gpio-cells = <2>;
  768. gpio-controller;
  769. interrupt-controller;
  770. #interrupt-cells = <2>;
  771. };
  772. pioD: gpio@fffff800 {
  773. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  774. reg = <0xfffff800 0x100>;
  775. interrupts = <9 4 1>;
  776. #gpio-cells = <2>;
  777. gpio-controller;
  778. interrupt-controller;
  779. #interrupt-cells = <2>;
  780. };
  781. pioE: gpio@fffffa00 {
  782. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  783. reg = <0xfffffa00 0x100>;
  784. interrupts = <10 4 1>;
  785. #gpio-cells = <2>;
  786. gpio-controller;
  787. interrupt-controller;
  788. #interrupt-cells = <2>;
  789. };
  790. };
  791. pmc: pmc@fffffc00 {
  792. compatible = "atmel,at91rm9200-pmc";
  793. reg = <0xfffffc00 0x120>;
  794. };
  795. rstc@fffffe00 {
  796. compatible = "atmel,at91sam9g45-rstc";
  797. reg = <0xfffffe00 0x10>;
  798. };
  799. pit: timer@fffffe30 {
  800. compatible = "atmel,at91sam9260-pit";
  801. reg = <0xfffffe30 0xf>;
  802. interrupts = <3 4 5>;
  803. };
  804. watchdog@fffffe40 {
  805. compatible = "atmel,at91sam9260-wdt";
  806. reg = <0xfffffe40 0x10>;
  807. status = "disabled";
  808. };
  809. rtc@fffffeb0 {
  810. compatible = "atmel,at91rm9200-rtc";
  811. reg = <0xfffffeb0 0x30>;
  812. interrupts = <1 4 7>;
  813. };
  814. };
  815. usb0: gadget@00500000 {
  816. #address-cells = <1>;
  817. #size-cells = <0>;
  818. compatible = "atmel,at91sam9rl-udc";
  819. reg = <0x00500000 0x100000
  820. 0xf8030000 0x4000>;
  821. interrupts = <33 4 2>;
  822. status = "disabled";
  823. ep0 {
  824. reg = <0>;
  825. atmel,fifo-size = <64>;
  826. atmel,nb-banks = <1>;
  827. };
  828. ep1 {
  829. reg = <1>;
  830. atmel,fifo-size = <1024>;
  831. atmel,nb-banks = <3>;
  832. atmel,can-dma;
  833. atmel,can-isoc;
  834. };
  835. ep2 {
  836. reg = <2>;
  837. atmel,fifo-size = <1024>;
  838. atmel,nb-banks = <3>;
  839. atmel,can-dma;
  840. atmel,can-isoc;
  841. };
  842. ep3 {
  843. reg = <3>;
  844. atmel,fifo-size = <1024>;
  845. atmel,nb-banks = <2>;
  846. atmel,can-dma;
  847. };
  848. ep4 {
  849. reg = <4>;
  850. atmel,fifo-size = <1024>;
  851. atmel,nb-banks = <2>;
  852. atmel,can-dma;
  853. };
  854. ep5 {
  855. reg = <5>;
  856. atmel,fifo-size = <1024>;
  857. atmel,nb-banks = <2>;
  858. atmel,can-dma;
  859. };
  860. ep6 {
  861. reg = <6>;
  862. atmel,fifo-size = <1024>;
  863. atmel,nb-banks = <2>;
  864. atmel,can-dma;
  865. };
  866. ep7 {
  867. reg = <7>;
  868. atmel,fifo-size = <1024>;
  869. atmel,nb-banks = <2>;
  870. atmel,can-dma;
  871. };
  872. ep8 {
  873. reg = <8>;
  874. atmel,fifo-size = <1024>;
  875. atmel,nb-banks = <2>;
  876. };
  877. ep9 {
  878. reg = <9>;
  879. atmel,fifo-size = <1024>;
  880. atmel,nb-banks = <2>;
  881. };
  882. ep10 {
  883. reg = <10>;
  884. atmel,fifo-size = <1024>;
  885. atmel,nb-banks = <2>;
  886. };
  887. ep11 {
  888. reg = <11>;
  889. atmel,fifo-size = <1024>;
  890. atmel,nb-banks = <2>;
  891. };
  892. ep12 {
  893. reg = <12>;
  894. atmel,fifo-size = <1024>;
  895. atmel,nb-banks = <2>;
  896. };
  897. ep13 {
  898. reg = <13>;
  899. atmel,fifo-size = <1024>;
  900. atmel,nb-banks = <2>;
  901. };
  902. ep14 {
  903. reg = <14>;
  904. atmel,fifo-size = <1024>;
  905. atmel,nb-banks = <2>;
  906. };
  907. ep15 {
  908. reg = <15>;
  909. atmel,fifo-size = <1024>;
  910. atmel,nb-banks = <2>;
  911. };
  912. };
  913. usb1: ohci@00600000 {
  914. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  915. reg = <0x00600000 0x100000>;
  916. interrupts = <32 4 2>;
  917. status = "disabled";
  918. };
  919. usb2: ehci@00700000 {
  920. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  921. reg = <0x00700000 0x100000>;
  922. interrupts = <32 4 2>;
  923. status = "disabled";
  924. };
  925. nand0: nand@60000000 {
  926. compatible = "atmel,at91rm9200-nand";
  927. #address-cells = <1>;
  928. #size-cells = <1>;
  929. reg = < 0x60000000 0x01000000 /* EBI CS3 */
  930. 0xffffc070 0x00000490 /* SMC PMECC regs */
  931. 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
  932. 0x00100000 0x00100000 /* ROM code */
  933. 0x70000000 0x10000000 /* NFC Command Registers */
  934. 0xffffc000 0x00000070 /* NFC HSMC regs */
  935. 0x00200000 0x00100000 /* NFC SRAM banks */
  936. >;
  937. interrupts = <5 4 6>;
  938. atmel,nand-addr-offset = <21>;
  939. atmel,nand-cmd-offset = <22>;
  940. pinctrl-names = "default";
  941. pinctrl-0 = <&pinctrl_nand0_ale_cle>;
  942. atmel,pmecc-lookup-table-offset = <0x10000 0x18000>;
  943. status = "disabled";
  944. };
  945. };
  946. };