at91sam9x5.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
  3. * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
  4. * AT91SAM9X25, AT91SAM9X35 SoC
  5. *
  6. * Copyright (C) 2012 Atmel,
  7. * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. #include "skeleton.dtsi"
  12. #include <dt-bindings/pinctrl/at91.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. / {
  15. model = "Atmel AT91SAM9x5 family SoC";
  16. compatible = "atmel,at91sam9x5";
  17. interrupt-parent = <&aic>;
  18. aliases {
  19. serial0 = &dbgu;
  20. serial1 = &usart0;
  21. serial2 = &usart1;
  22. serial3 = &usart2;
  23. gpio0 = &pioA;
  24. gpio1 = &pioB;
  25. gpio2 = &pioC;
  26. gpio3 = &pioD;
  27. tcb0 = &tcb0;
  28. tcb1 = &tcb1;
  29. i2c0 = &i2c0;
  30. i2c1 = &i2c1;
  31. i2c2 = &i2c2;
  32. ssc0 = &ssc0;
  33. };
  34. cpus {
  35. cpu@0 {
  36. compatible = "arm,arm926ejs";
  37. };
  38. };
  39. memory {
  40. reg = <0x20000000 0x10000000>;
  41. };
  42. ahb {
  43. compatible = "simple-bus";
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. ranges;
  47. apb {
  48. compatible = "simple-bus";
  49. #address-cells = <1>;
  50. #size-cells = <1>;
  51. ranges;
  52. aic: interrupt-controller@fffff000 {
  53. #interrupt-cells = <3>;
  54. compatible = "atmel,at91rm9200-aic";
  55. interrupt-controller;
  56. reg = <0xfffff000 0x200>;
  57. atmel,external-irqs = <31>;
  58. };
  59. ramc0: ramc@ffffe800 {
  60. compatible = "atmel,at91sam9g45-ddramc";
  61. reg = <0xffffe800 0x200>;
  62. };
  63. pmc: pmc@fffffc00 {
  64. compatible = "atmel,at91rm9200-pmc";
  65. reg = <0xfffffc00 0x100>;
  66. };
  67. rstc@fffffe00 {
  68. compatible = "atmel,at91sam9g45-rstc";
  69. reg = <0xfffffe00 0x10>;
  70. };
  71. shdwc@fffffe10 {
  72. compatible = "atmel,at91sam9x5-shdwc";
  73. reg = <0xfffffe10 0x10>;
  74. };
  75. pit: timer@fffffe30 {
  76. compatible = "atmel,at91sam9260-pit";
  77. reg = <0xfffffe30 0xf>;
  78. interrupts = <1 4 7>;
  79. };
  80. tcb0: timer@f8008000 {
  81. compatible = "atmel,at91sam9x5-tcb";
  82. reg = <0xf8008000 0x100>;
  83. interrupts = <17 4 0>;
  84. };
  85. tcb1: timer@f800c000 {
  86. compatible = "atmel,at91sam9x5-tcb";
  87. reg = <0xf800c000 0x100>;
  88. interrupts = <17 4 0>;
  89. };
  90. dma0: dma-controller@ffffec00 {
  91. compatible = "atmel,at91sam9g45-dma";
  92. reg = <0xffffec00 0x200>;
  93. interrupts = <20 4 0>;
  94. #dma-cells = <2>;
  95. };
  96. dma1: dma-controller@ffffee00 {
  97. compatible = "atmel,at91sam9g45-dma";
  98. reg = <0xffffee00 0x200>;
  99. interrupts = <21 4 0>;
  100. #dma-cells = <2>;
  101. };
  102. pinctrl@fffff400 {
  103. #address-cells = <1>;
  104. #size-cells = <1>;
  105. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  106. ranges = <0xfffff400 0xfffff400 0x800>;
  107. /* shared pinctrl settings */
  108. dbgu {
  109. pinctrl_dbgu: dbgu-0 {
  110. atmel,pins =
  111. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  112. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph A with pullup */
  113. };
  114. };
  115. usart0 {
  116. pinctrl_usart0: usart0-0 {
  117. atmel,pins =
  118. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA0 periph A with pullup */
  119. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA1 periph A */
  120. };
  121. pinctrl_usart0_rts: usart0_rts-0 {
  122. atmel,pins =
  123. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
  124. };
  125. pinctrl_usart0_cts: usart0_cts-0 {
  126. atmel,pins =
  127. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
  128. };
  129. pinctrl_usart0_sck: usart0_sck-0 {
  130. atmel,pins =
  131. <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
  132. };
  133. };
  134. usart1 {
  135. pinctrl_usart1: usart1-0 {
  136. atmel,pins =
  137. <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA5 periph A with pullup */
  138. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  139. };
  140. pinctrl_usart1_rts: usart1_rts-0 {
  141. atmel,pins =
  142. <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
  143. };
  144. pinctrl_usart1_cts: usart1_cts-0 {
  145. atmel,pins =
  146. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
  147. };
  148. pinctrl_usart1_sck: usart1_sck-0 {
  149. atmel,pins =
  150. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
  151. };
  152. };
  153. usart2 {
  154. pinctrl_usart2: usart2-0 {
  155. atmel,pins =
  156. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  157. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
  158. };
  159. pinctrl_uart2_rts: uart2_rts-0 {
  160. atmel,pins =
  161. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  162. };
  163. pinctrl_uart2_cts: uart2_cts-0 {
  164. atmel,pins =
  165. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  166. };
  167. pinctrl_usart2_sck: usart2_sck-0 {
  168. atmel,pins =
  169. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  170. };
  171. };
  172. usart3 {
  173. pinctrl_usart3: usart3-0 {
  174. atmel,pins =
  175. <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC22 periph B with pullup */
  176. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC23 periph B */
  177. };
  178. pinctrl_usart3_rts: usart3_rts-0 {
  179. atmel,pins =
  180. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
  181. };
  182. pinctrl_usart3_cts: usart3_cts-0 {
  183. atmel,pins =
  184. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
  185. };
  186. pinctrl_usart3_sck: usart3_sck-0 {
  187. atmel,pins =
  188. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC26 periph B */
  189. };
  190. };
  191. uart0 {
  192. pinctrl_uart0: uart0-0 {
  193. atmel,pins =
  194. <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
  195. AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
  196. };
  197. };
  198. uart1 {
  199. pinctrl_uart1: uart1-0 {
  200. atmel,pins =
  201. <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
  202. AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
  203. };
  204. };
  205. nand {
  206. pinctrl_nand: nand-0 {
  207. atmel,pins =
  208. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A Read Enable */
  209. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A Write Enable */
  210. AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD2 periph A Address Latch Enable */
  211. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A Command Latch Enable */
  212. AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD4 gpio Chip Enable pin pull_up */
  213. AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY/BUSY pin pull_up */
  214. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD6 periph A Data bit 0 */
  215. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD7 periph A Data bit 1 */
  216. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD8 periph A Data bit 2 */
  217. AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A Data bit 3 */
  218. AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A Data bit 4 */
  219. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A Data bit 5 */
  220. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD12 periph A Data bit 6 */
  221. AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD13 periph A Data bit 7 */
  222. };
  223. pinctrl_nand_16bits: nand_16bits-0 {
  224. atmel,pins =
  225. <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A Data bit 8 */
  226. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A Data bit 9 */
  227. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD16 periph A Data bit 10 */
  228. AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A Data bit 11 */
  229. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD18 periph A Data bit 12 */
  230. AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD19 periph A Data bit 13 */
  231. AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD20 periph A Data bit 14 */
  232. AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A Data bit 15 */
  233. };
  234. };
  235. macb0 {
  236. pinctrl_macb0_rmii: macb0_rmii-0 {
  237. atmel,pins =
  238. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  239. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  240. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A */
  241. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  242. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  243. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A */
  244. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  245. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  246. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  247. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A */
  248. };
  249. pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
  250. atmel,pins =
  251. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A */
  252. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A */
  253. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  254. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  255. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A */
  256. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  257. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  258. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  259. };
  260. };
  261. mmc0 {
  262. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  263. atmel,pins =
  264. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  265. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  266. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
  267. };
  268. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  269. atmel,pins =
  270. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  271. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  272. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  273. };
  274. };
  275. mmc1 {
  276. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  277. atmel,pins =
  278. <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
  279. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
  280. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
  281. };
  282. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  283. atmel,pins =
  284. <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
  285. AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
  286. AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
  287. };
  288. };
  289. ssc0 {
  290. pinctrl_ssc0_tx: ssc0_tx-0 {
  291. atmel,pins =
  292. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
  293. AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
  294. AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
  295. };
  296. pinctrl_ssc0_rx: ssc0_rx-0 {
  297. atmel,pins =
  298. <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  299. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  300. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
  301. };
  302. };
  303. spi0 {
  304. pinctrl_spi0: spi0-0 {
  305. atmel,pins =
  306. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
  307. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
  308. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
  309. };
  310. };
  311. spi1 {
  312. pinctrl_spi1: spi1-0 {
  313. atmel,pins =
  314. <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
  315. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
  316. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
  317. };
  318. };
  319. i2c0 {
  320. pinctrl_i2c0: i2c0-0 {
  321. atmel,pins =
  322. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
  323. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
  324. };
  325. };
  326. i2c1 {
  327. pinctrl_i2c1: i2c1-0 {
  328. atmel,pins =
  329. <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
  330. AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
  331. };
  332. };
  333. i2c2 {
  334. pinctrl_i2c2: i2c2-0 {
  335. atmel,pins =
  336. <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
  337. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
  338. };
  339. };
  340. i2c_gpio0 {
  341. pinctrl_i2c_gpio0: i2c_gpio0-0 {
  342. atmel,pins =
  343. <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
  344. AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
  345. };
  346. };
  347. i2c_gpio1 {
  348. pinctrl_i2c_gpio1: i2c_gpio1-0 {
  349. atmel,pins =
  350. <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
  351. AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
  352. };
  353. };
  354. i2c_gpio2 {
  355. pinctrl_i2c_gpio2: i2c_gpio2-0 {
  356. atmel,pins =
  357. <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
  358. AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
  359. };
  360. };
  361. pioA: gpio@fffff400 {
  362. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  363. reg = <0xfffff400 0x200>;
  364. interrupts = <2 4 1>;
  365. #gpio-cells = <2>;
  366. gpio-controller;
  367. interrupt-controller;
  368. #interrupt-cells = <2>;
  369. };
  370. pioB: gpio@fffff600 {
  371. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  372. reg = <0xfffff600 0x200>;
  373. interrupts = <2 4 1>;
  374. #gpio-cells = <2>;
  375. gpio-controller;
  376. #gpio-lines = <19>;
  377. interrupt-controller;
  378. #interrupt-cells = <2>;
  379. };
  380. pioC: gpio@fffff800 {
  381. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  382. reg = <0xfffff800 0x200>;
  383. interrupts = <3 4 1>;
  384. #gpio-cells = <2>;
  385. gpio-controller;
  386. interrupt-controller;
  387. #interrupt-cells = <2>;
  388. };
  389. pioD: gpio@fffffa00 {
  390. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  391. reg = <0xfffffa00 0x200>;
  392. interrupts = <3 4 1>;
  393. #gpio-cells = <2>;
  394. gpio-controller;
  395. #gpio-lines = <22>;
  396. interrupt-controller;
  397. #interrupt-cells = <2>;
  398. };
  399. };
  400. ssc0: ssc@f0010000 {
  401. compatible = "atmel,at91sam9g45-ssc";
  402. reg = <0xf0010000 0x4000>;
  403. interrupts = <28 4 5>;
  404. pinctrl-names = "default";
  405. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  406. status = "disabled";
  407. };
  408. mmc0: mmc@f0008000 {
  409. compatible = "atmel,hsmci";
  410. reg = <0xf0008000 0x600>;
  411. interrupts = <12 4 0>;
  412. dmas = <&dma0 1 0>;
  413. dma-names = "rxtx";
  414. #address-cells = <1>;
  415. #size-cells = <0>;
  416. status = "disabled";
  417. };
  418. mmc1: mmc@f000c000 {
  419. compatible = "atmel,hsmci";
  420. reg = <0xf000c000 0x600>;
  421. interrupts = <26 4 0>;
  422. dmas = <&dma1 1 0>;
  423. dma-names = "rxtx";
  424. #address-cells = <1>;
  425. #size-cells = <0>;
  426. status = "disabled";
  427. };
  428. dbgu: serial@fffff200 {
  429. compatible = "atmel,at91sam9260-usart";
  430. reg = <0xfffff200 0x200>;
  431. interrupts = <1 4 7>;
  432. pinctrl-names = "default";
  433. pinctrl-0 = <&pinctrl_dbgu>;
  434. status = "disabled";
  435. };
  436. usart0: serial@f801c000 {
  437. compatible = "atmel,at91sam9260-usart";
  438. reg = <0xf801c000 0x200>;
  439. interrupts = <5 4 5>;
  440. pinctrl-names = "default";
  441. pinctrl-0 = <&pinctrl_usart0>;
  442. status = "disabled";
  443. };
  444. usart1: serial@f8020000 {
  445. compatible = "atmel,at91sam9260-usart";
  446. reg = <0xf8020000 0x200>;
  447. interrupts = <6 4 5>;
  448. pinctrl-names = "default";
  449. pinctrl-0 = <&pinctrl_usart1>;
  450. status = "disabled";
  451. };
  452. usart2: serial@f8024000 {
  453. compatible = "atmel,at91sam9260-usart";
  454. reg = <0xf8024000 0x200>;
  455. interrupts = <7 4 5>;
  456. pinctrl-names = "default";
  457. pinctrl-0 = <&pinctrl_usart2>;
  458. status = "disabled";
  459. };
  460. macb0: ethernet@f802c000 {
  461. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  462. reg = <0xf802c000 0x100>;
  463. interrupts = <24 4 3>;
  464. pinctrl-names = "default";
  465. pinctrl-0 = <&pinctrl_macb0_rmii>;
  466. status = "disabled";
  467. };
  468. macb1: ethernet@f8030000 {
  469. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  470. reg = <0xf8030000 0x100>;
  471. interrupts = <27 4 3>;
  472. status = "disabled";
  473. };
  474. i2c0: i2c@f8010000 {
  475. compatible = "atmel,at91sam9x5-i2c";
  476. reg = <0xf8010000 0x100>;
  477. interrupts = <9 4 6>;
  478. dmas = <&dma0 1 7>,
  479. <&dma0 1 8>;
  480. dma-names = "tx", "rx";
  481. #address-cells = <1>;
  482. #size-cells = <0>;
  483. pinctrl-names = "default";
  484. pinctrl-0 = <&pinctrl_i2c0>;
  485. status = "disabled";
  486. };
  487. i2c1: i2c@f8014000 {
  488. compatible = "atmel,at91sam9x5-i2c";
  489. reg = <0xf8014000 0x100>;
  490. interrupts = <10 4 6>;
  491. dmas = <&dma1 1 5>,
  492. <&dma1 1 6>;
  493. dma-names = "tx", "rx";
  494. #address-cells = <1>;
  495. #size-cells = <0>;
  496. pinctrl-names = "default";
  497. pinctrl-0 = <&pinctrl_i2c1>;
  498. status = "disabled";
  499. };
  500. i2c2: i2c@f8018000 {
  501. compatible = "atmel,at91sam9x5-i2c";
  502. reg = <0xf8018000 0x100>;
  503. interrupts = <11 4 6>;
  504. dmas = <&dma0 1 9>,
  505. <&dma0 1 10>;
  506. dma-names = "tx", "rx";
  507. #address-cells = <1>;
  508. #size-cells = <0>;
  509. pinctrl-names = "default";
  510. pinctrl-0 = <&pinctrl_i2c2>;
  511. status = "disabled";
  512. };
  513. adc0: adc@f804c000 {
  514. compatible = "atmel,at91sam9260-adc";
  515. reg = <0xf804c000 0x100>;
  516. interrupts = <19 4 0>;
  517. atmel,adc-use-external;
  518. atmel,adc-channels-used = <0xffff>;
  519. atmel,adc-vref = <3300>;
  520. atmel,adc-num-channels = <12>;
  521. atmel,adc-startup-time = <40>;
  522. atmel,adc-channel-base = <0x50>;
  523. atmel,adc-drdy-mask = <0x1000000>;
  524. atmel,adc-status-register = <0x30>;
  525. atmel,adc-trigger-register = <0xc0>;
  526. atmel,adc-res = <8 10>;
  527. atmel,adc-res-names = "lowres", "highres";
  528. atmel,adc-use-res = "highres";
  529. trigger@0 {
  530. trigger-name = "external-rising";
  531. trigger-value = <0x1>;
  532. trigger-external;
  533. };
  534. trigger@1 {
  535. trigger-name = "external-falling";
  536. trigger-value = <0x2>;
  537. trigger-external;
  538. };
  539. trigger@2 {
  540. trigger-name = "external-any";
  541. trigger-value = <0x3>;
  542. trigger-external;
  543. };
  544. trigger@3 {
  545. trigger-name = "continuous";
  546. trigger-value = <0x6>;
  547. };
  548. };
  549. spi0: spi@f0000000 {
  550. #address-cells = <1>;
  551. #size-cells = <0>;
  552. compatible = "atmel,at91rm9200-spi";
  553. reg = <0xf0000000 0x100>;
  554. interrupts = <13 4 3>;
  555. pinctrl-names = "default";
  556. pinctrl-0 = <&pinctrl_spi0>;
  557. status = "disabled";
  558. };
  559. spi1: spi@f0004000 {
  560. #address-cells = <1>;
  561. #size-cells = <0>;
  562. compatible = "atmel,at91rm9200-spi";
  563. reg = <0xf0004000 0x100>;
  564. interrupts = <14 4 3>;
  565. pinctrl-names = "default";
  566. pinctrl-0 = <&pinctrl_spi1>;
  567. status = "disabled";
  568. };
  569. rtc@fffffeb0 {
  570. compatible = "atmel,at91rm9200-rtc";
  571. reg = <0xfffffeb0 0x40>;
  572. interrupts = <1 4 7>;
  573. status = "disabled";
  574. };
  575. };
  576. nand0: nand@40000000 {
  577. compatible = "atmel,at91rm9200-nand";
  578. #address-cells = <1>;
  579. #size-cells = <1>;
  580. reg = <0x40000000 0x10000000
  581. 0xffffe000 0x600 /* PMECC Registers */
  582. 0xffffe600 0x200 /* PMECC Error Location Registers */
  583. 0x00108000 0x18000 /* PMECC looup table in ROM code */
  584. >;
  585. atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
  586. atmel,nand-addr-offset = <21>;
  587. atmel,nand-cmd-offset = <22>;
  588. pinctrl-names = "default";
  589. pinctrl-0 = <&pinctrl_nand>;
  590. gpios = <&pioD 5 GPIO_ACTIVE_HIGH
  591. &pioD 4 GPIO_ACTIVE_HIGH
  592. 0
  593. >;
  594. status = "disabled";
  595. };
  596. usb0: ohci@00600000 {
  597. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  598. reg = <0x00600000 0x100000>;
  599. interrupts = <22 4 2>;
  600. status = "disabled";
  601. };
  602. usb1: ehci@00700000 {
  603. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  604. reg = <0x00700000 0x100000>;
  605. interrupts = <22 4 2>;
  606. status = "disabled";
  607. };
  608. };
  609. i2c@0 {
  610. compatible = "i2c-gpio";
  611. gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
  612. &pioA 31 GPIO_ACTIVE_HIGH /* scl */
  613. >;
  614. i2c-gpio,sda-open-drain;
  615. i2c-gpio,scl-open-drain;
  616. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  617. #address-cells = <1>;
  618. #size-cells = <0>;
  619. pinctrl-names = "default";
  620. pinctrl-0 = <&pinctrl_i2c_gpio0>;
  621. status = "disabled";
  622. };
  623. i2c@1 {
  624. compatible = "i2c-gpio";
  625. gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
  626. &pioC 1 GPIO_ACTIVE_HIGH /* scl */
  627. >;
  628. i2c-gpio,sda-open-drain;
  629. i2c-gpio,scl-open-drain;
  630. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  631. #address-cells = <1>;
  632. #size-cells = <0>;
  633. pinctrl-names = "default";
  634. pinctrl-0 = <&pinctrl_i2c_gpio1>;
  635. status = "disabled";
  636. };
  637. i2c@2 {
  638. compatible = "i2c-gpio";
  639. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  640. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  641. >;
  642. i2c-gpio,sda-open-drain;
  643. i2c-gpio,scl-open-drain;
  644. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  645. #address-cells = <1>;
  646. #size-cells = <0>;
  647. pinctrl-names = "default";
  648. pinctrl-0 = <&pinctrl_i2c_gpio2>;
  649. status = "disabled";
  650. };
  651. };