at91sam9263.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC
  3. *
  4. * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  5. *
  6. * Licensed under GPLv2 only.
  7. */
  8. #include "skeleton.dtsi"
  9. #include <dt-bindings/pinctrl/at91.h>
  10. #include <dt-bindings/gpio/gpio.h>
  11. / {
  12. model = "Atmel AT91SAM9263 family SoC";
  13. compatible = "atmel,at91sam9263";
  14. interrupt-parent = <&aic>;
  15. aliases {
  16. serial0 = &dbgu;
  17. serial1 = &usart0;
  18. serial2 = &usart1;
  19. serial3 = &usart2;
  20. gpio0 = &pioA;
  21. gpio1 = &pioB;
  22. gpio2 = &pioC;
  23. gpio3 = &pioD;
  24. gpio4 = &pioE;
  25. tcb0 = &tcb0;
  26. i2c0 = &i2c0;
  27. ssc0 = &ssc0;
  28. ssc1 = &ssc1;
  29. };
  30. cpus {
  31. cpu@0 {
  32. compatible = "arm,arm926ejs";
  33. };
  34. };
  35. memory {
  36. reg = <0x20000000 0x08000000>;
  37. };
  38. ahb {
  39. compatible = "simple-bus";
  40. #address-cells = <1>;
  41. #size-cells = <1>;
  42. ranges;
  43. apb {
  44. compatible = "simple-bus";
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. ranges;
  48. aic: interrupt-controller@fffff000 {
  49. #interrupt-cells = <3>;
  50. compatible = "atmel,at91rm9200-aic";
  51. interrupt-controller;
  52. reg = <0xfffff000 0x200>;
  53. atmel,external-irqs = <30 31>;
  54. };
  55. pmc: pmc@fffffc00 {
  56. compatible = "atmel,at91rm9200-pmc";
  57. reg = <0xfffffc00 0x100>;
  58. };
  59. ramc: ramc@ffffe200 {
  60. compatible = "atmel,at91sam9260-sdramc";
  61. reg = <0xffffe200 0x200
  62. 0xffffe800 0x200>;
  63. };
  64. pit: timer@fffffd30 {
  65. compatible = "atmel,at91sam9260-pit";
  66. reg = <0xfffffd30 0xf>;
  67. interrupts = <1 4 7>;
  68. };
  69. tcb0: timer@fff7c000 {
  70. compatible = "atmel,at91rm9200-tcb";
  71. reg = <0xfff7c000 0x100>;
  72. interrupts = <19 4 0>;
  73. };
  74. rstc@fffffd00 {
  75. compatible = "atmel,at91sam9260-rstc";
  76. reg = <0xfffffd00 0x10>;
  77. };
  78. shdwc@fffffd10 {
  79. compatible = "atmel,at91sam9260-shdwc";
  80. reg = <0xfffffd10 0x10>;
  81. };
  82. pinctrl@fffff200 {
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  86. ranges = <0xfffff200 0xfffff200 0xa00>;
  87. atmel,mux-mask = <
  88. /* A B */
  89. 0xfffffffb 0xffffe07f /* pioA */
  90. 0x0007ffff 0x39072fff /* pioB */
  91. 0xffffffff 0x3ffffff8 /* pioC */
  92. 0xfffffbff 0xffffffff /* pioD */
  93. 0xffe00fff 0xfbfcff00 /* pioE */
  94. >;
  95. /* shared pinctrl settings */
  96. dbgu {
  97. pinctrl_dbgu: dbgu-0 {
  98. atmel,pins =
  99. <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC30 periph A */
  100. AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC31 periph with pullup */
  101. };
  102. };
  103. usart0 {
  104. pinctrl_usart0: usart0-0 {
  105. atmel,pins =
  106. <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA26 periph A with pullup */
  107. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
  108. };
  109. pinctrl_usart0_rts: usart0_rts-0 {
  110. atmel,pins =
  111. <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA28 periph A */
  112. };
  113. pinctrl_usart0_cts: usart0_cts-0 {
  114. atmel,pins =
  115. <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA29 periph A */
  116. };
  117. };
  118. usart1 {
  119. pinctrl_usart1: usart1-0 {
  120. atmel,pins =
  121. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A with pullup */
  122. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD1 periph A */
  123. };
  124. pinctrl_usart1_rts: usart1_rts-0 {
  125. atmel,pins =
  126. <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD7 periph B */
  127. };
  128. pinctrl_usart1_cts: usart1_cts-0 {
  129. atmel,pins =
  130. <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD8 periph B */
  131. };
  132. };
  133. usart2 {
  134. pinctrl_usart2: usart2-0 {
  135. atmel,pins =
  136. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A with pullup */
  137. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD3 periph A */
  138. };
  139. pinctrl_usart2_rts: usart2_rts-0 {
  140. atmel,pins =
  141. <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD5 periph B */
  142. };
  143. pinctrl_usart2_cts: usart2_cts-0 {
  144. atmel,pins =
  145. <AT91_PIOD 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD6 periph B */
  146. };
  147. };
  148. nand {
  149. pinctrl_nand: nand-0 {
  150. atmel,pins =
  151. <AT91_PIOA 22 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PA22 gpio RDY pin pull_up*/
  152. AT91_PIOD 15 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD15 gpio enable pin pull_up */
  153. };
  154. };
  155. macb {
  156. pinctrl_macb_rmii: macb_rmii-0 {
  157. atmel,pins =
  158. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  159. AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
  160. AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
  161. AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
  162. AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
  163. AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
  164. AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
  165. AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
  166. AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
  167. AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
  168. };
  169. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  170. atmel,pins =
  171. <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC20 periph B */
  172. AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC21 periph B */
  173. AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC22 periph B */
  174. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC23 periph B */
  175. AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC24 periph B */
  176. AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  177. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC27 periph B */
  178. AT91_PIOE 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE22 periph B */
  179. };
  180. };
  181. mmc0 {
  182. pinctrl_mmc0_clk: mmc0_clk-0 {
  183. atmel,pins =
  184. <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA12 periph A */
  185. };
  186. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  187. atmel,pins =
  188. <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
  189. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA0 periph A with pullup */
  190. };
  191. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  192. atmel,pins =
  193. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
  194. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
  195. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
  196. };
  197. pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
  198. atmel,pins =
  199. <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  200. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA17 periph A with pullup */
  201. };
  202. pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
  203. atmel,pins =
  204. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  205. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  206. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  207. };
  208. };
  209. mmc1 {
  210. pinctrl_mmc1_clk: mmc1_clk-0 {
  211. atmel,pins =
  212. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  213. };
  214. pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 {
  215. atmel,pins =
  216. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  217. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA8 periph A with pullup */
  218. };
  219. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  220. atmel,pins =
  221. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */
  222. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */
  223. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */
  224. };
  225. pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 {
  226. atmel,pins =
  227. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA21 periph A with pullup */
  228. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA22 periph A with pullup */
  229. };
  230. pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 {
  231. atmel,pins =
  232. <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA23 periph A with pullup */
  233. AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
  234. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA25 periph A with pullup */
  235. };
  236. };
  237. ssc0 {
  238. pinctrl_ssc0_tx: ssc0_tx-0 {
  239. atmel,pins =
  240. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB0 periph B */
  241. AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB1 periph B */
  242. AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  243. };
  244. pinctrl_ssc0_rx: ssc0_rx-0 {
  245. atmel,pins =
  246. <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B */
  247. AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B */
  248. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B */
  249. };
  250. };
  251. ssc1 {
  252. pinctrl_ssc1_tx: ssc1_tx-0 {
  253. atmel,pins =
  254. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  255. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  256. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  257. };
  258. pinctrl_ssc1_rx: ssc1_rx-0 {
  259. atmel,pins =
  260. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  261. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
  262. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
  263. };
  264. };
  265. spi0 {
  266. pinctrl_spi0: spi0-0 {
  267. atmel,pins =
  268. <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA0 periph B SPI0_MISO pin */
  269. AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA1 periph B SPI0_MOSI pin */
  270. AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA2 periph B SPI0_SPCK pin */
  271. };
  272. };
  273. spi1 {
  274. pinctrl_spi1: spi1-0 {
  275. atmel,pins =
  276. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A SPI1_MISO pin */
  277. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A SPI1_MOSI pin */
  278. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A SPI1_SPCK pin */
  279. };
  280. };
  281. pioA: gpio@fffff200 {
  282. compatible = "atmel,at91rm9200-gpio";
  283. reg = <0xfffff200 0x200>;
  284. interrupts = <2 4 1>;
  285. #gpio-cells = <2>;
  286. gpio-controller;
  287. interrupt-controller;
  288. #interrupt-cells = <2>;
  289. };
  290. pioB: gpio@fffff400 {
  291. compatible = "atmel,at91rm9200-gpio";
  292. reg = <0xfffff400 0x200>;
  293. interrupts = <3 4 1>;
  294. #gpio-cells = <2>;
  295. gpio-controller;
  296. interrupt-controller;
  297. #interrupt-cells = <2>;
  298. };
  299. pioC: gpio@fffff600 {
  300. compatible = "atmel,at91rm9200-gpio";
  301. reg = <0xfffff600 0x200>;
  302. interrupts = <4 4 1>;
  303. #gpio-cells = <2>;
  304. gpio-controller;
  305. interrupt-controller;
  306. #interrupt-cells = <2>;
  307. };
  308. pioD: gpio@fffff800 {
  309. compatible = "atmel,at91rm9200-gpio";
  310. reg = <0xfffff800 0x200>;
  311. interrupts = <4 4 1>;
  312. #gpio-cells = <2>;
  313. gpio-controller;
  314. interrupt-controller;
  315. #interrupt-cells = <2>;
  316. };
  317. pioE: gpio@fffffa00 {
  318. compatible = "atmel,at91rm9200-gpio";
  319. reg = <0xfffffa00 0x200>;
  320. interrupts = <4 4 1>;
  321. #gpio-cells = <2>;
  322. gpio-controller;
  323. interrupt-controller;
  324. #interrupt-cells = <2>;
  325. };
  326. };
  327. dbgu: serial@ffffee00 {
  328. compatible = "atmel,at91sam9260-usart";
  329. reg = <0xffffee00 0x200>;
  330. interrupts = <1 4 7>;
  331. pinctrl-names = "default";
  332. pinctrl-0 = <&pinctrl_dbgu>;
  333. status = "disabled";
  334. };
  335. usart0: serial@fff8c000 {
  336. compatible = "atmel,at91sam9260-usart";
  337. reg = <0xfff8c000 0x200>;
  338. interrupts = <7 4 5>;
  339. atmel,use-dma-rx;
  340. atmel,use-dma-tx;
  341. pinctrl-names = "default";
  342. pinctrl-0 = <&pinctrl_usart0>;
  343. status = "disabled";
  344. };
  345. usart1: serial@fff90000 {
  346. compatible = "atmel,at91sam9260-usart";
  347. reg = <0xfff90000 0x200>;
  348. interrupts = <8 4 5>;
  349. atmel,use-dma-rx;
  350. atmel,use-dma-tx;
  351. pinctrl-names = "default";
  352. pinctrl-0 = <&pinctrl_usart1>;
  353. status = "disabled";
  354. };
  355. usart2: serial@fff94000 {
  356. compatible = "atmel,at91sam9260-usart";
  357. reg = <0xfff94000 0x200>;
  358. interrupts = <9 4 5>;
  359. atmel,use-dma-rx;
  360. atmel,use-dma-tx;
  361. pinctrl-names = "default";
  362. pinctrl-0 = <&pinctrl_usart2>;
  363. status = "disabled";
  364. };
  365. ssc0: ssc@fff98000 {
  366. compatible = "atmel,at91rm9200-ssc";
  367. reg = <0xfff98000 0x4000>;
  368. interrupts = <16 4 5>;
  369. pinctrl-names = "default";
  370. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  371. status = "disabled";
  372. };
  373. ssc1: ssc@fff9c000 {
  374. compatible = "atmel,at91rm9200-ssc";
  375. reg = <0xfff9c000 0x4000>;
  376. interrupts = <17 4 5>;
  377. pinctrl-names = "default";
  378. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  379. status = "disabled";
  380. };
  381. macb0: ethernet@fffbc000 {
  382. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  383. reg = <0xfffbc000 0x100>;
  384. interrupts = <21 4 3>;
  385. pinctrl-names = "default";
  386. pinctrl-0 = <&pinctrl_macb_rmii>;
  387. status = "disabled";
  388. };
  389. usb1: gadget@fff78000 {
  390. compatible = "atmel,at91rm9200-udc";
  391. reg = <0xfff78000 0x4000>;
  392. interrupts = <24 4 2>;
  393. status = "disabled";
  394. };
  395. i2c0: i2c@fff88000 {
  396. compatible = "atmel,at91sam9263-i2c";
  397. reg = <0xfff88000 0x100>;
  398. interrupts = <13 4 6>;
  399. #address-cells = <1>;
  400. #size-cells = <0>;
  401. status = "disabled";
  402. };
  403. mmc0: mmc@fff80000 {
  404. compatible = "atmel,hsmci";
  405. reg = <0xfff80000 0x600>;
  406. interrupts = <10 4 0>;
  407. #address-cells = <1>;
  408. #size-cells = <0>;
  409. status = "disabled";
  410. };
  411. mmc1: mmc@fff84000 {
  412. compatible = "atmel,hsmci";
  413. reg = <0xfff84000 0x600>;
  414. interrupts = <11 4 0>;
  415. #address-cells = <1>;
  416. #size-cells = <0>;
  417. status = "disabled";
  418. };
  419. watchdog@fffffd40 {
  420. compatible = "atmel,at91sam9260-wdt";
  421. reg = <0xfffffd40 0x10>;
  422. status = "disabled";
  423. };
  424. spi0: spi@fffa4000 {
  425. #address-cells = <1>;
  426. #size-cells = <0>;
  427. compatible = "atmel,at91rm9200-spi";
  428. reg = <0xfffa4000 0x200>;
  429. interrupts = <14 4 3>;
  430. pinctrl-names = "default";
  431. pinctrl-0 = <&pinctrl_spi0>;
  432. status = "disabled";
  433. };
  434. spi1: spi@fffa8000 {
  435. #address-cells = <1>;
  436. #size-cells = <0>;
  437. compatible = "atmel,at91rm9200-spi";
  438. reg = <0xfffa8000 0x200>;
  439. interrupts = <15 4 3>;
  440. pinctrl-names = "default";
  441. pinctrl-0 = <&pinctrl_spi1>;
  442. status = "disabled";
  443. };
  444. };
  445. nand0: nand@40000000 {
  446. compatible = "atmel,at91rm9200-nand";
  447. #address-cells = <1>;
  448. #size-cells = <1>;
  449. reg = <0x40000000 0x10000000
  450. 0xffffe000 0x200
  451. >;
  452. atmel,nand-addr-offset = <21>;
  453. atmel,nand-cmd-offset = <22>;
  454. pinctrl-names = "default";
  455. pinctrl-0 = <&pinctrl_nand>;
  456. gpios = <&pioA 22 GPIO_ACTIVE_HIGH
  457. &pioD 15 GPIO_ACTIVE_HIGH
  458. 0
  459. >;
  460. status = "disabled";
  461. };
  462. usb0: ohci@00a00000 {
  463. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  464. reg = <0x00a00000 0x100000>;
  465. interrupts = <29 4 2>;
  466. status = "disabled";
  467. };
  468. };
  469. i2c@0 {
  470. compatible = "i2c-gpio";
  471. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  472. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  473. >;
  474. i2c-gpio,sda-open-drain;
  475. i2c-gpio,scl-open-drain;
  476. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  477. #address-cells = <1>;
  478. #size-cells = <0>;
  479. status = "disabled";
  480. };
  481. };