intel.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/sched.h>
  7. #include <linux/thread_info.h>
  8. #include <linux/module.h>
  9. #include <asm/processor.h>
  10. #include <asm/pgtable.h>
  11. #include <asm/msr.h>
  12. #include <asm/uaccess.h>
  13. #include <asm/ds.h>
  14. #include <asm/bugs.h>
  15. #ifdef CONFIG_X86_64
  16. #include <asm/topology.h>
  17. #include <asm/numa_64.h>
  18. #endif
  19. #include "cpu.h"
  20. #ifdef CONFIG_X86_LOCAL_APIC
  21. #include <asm/mpspec.h>
  22. #include <asm/apic.h>
  23. #endif
  24. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  25. {
  26. /* Unmask CPUID levels if masked: */
  27. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  28. u64 misc_enable;
  29. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  30. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  31. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  32. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  33. c->cpuid_level = cpuid_eax(0);
  34. }
  35. }
  36. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  37. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  38. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  39. #ifdef CONFIG_X86_64
  40. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  41. #else
  42. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  43. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  44. c->x86_cache_alignment = 128;
  45. #endif
  46. /*
  47. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  48. * with P/T states and does not stop in deep C-states.
  49. *
  50. * It is also reliable across cores and sockets. (but not across
  51. * cabinets - we turn it off in that case explicitly.)
  52. */
  53. if (c->x86_power & (1 << 8)) {
  54. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  55. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  56. set_cpu_cap(c, X86_FEATURE_TSC_RELIABLE);
  57. sched_clock_stable = 1;
  58. }
  59. /*
  60. * There is a known erratum on Pentium III and Core Solo
  61. * and Core Duo CPUs.
  62. * " Page with PAT set to WC while associated MTRR is UC
  63. * may consolidate to UC "
  64. * Because of this erratum, it is better to stick with
  65. * setting WC in MTRR rather than using PAT on these CPUs.
  66. *
  67. * Enable PAT WC only on P4, Core 2 or later CPUs.
  68. */
  69. if (c->x86 == 6 && c->x86_model < 15)
  70. clear_cpu_cap(c, X86_FEATURE_PAT);
  71. }
  72. #ifdef CONFIG_X86_32
  73. /*
  74. * Early probe support logic for ppro memory erratum #50
  75. *
  76. * This is called before we do cpu ident work
  77. */
  78. int __cpuinit ppro_with_ram_bug(void)
  79. {
  80. /* Uses data from early_cpu_detect now */
  81. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  82. boot_cpu_data.x86 == 6 &&
  83. boot_cpu_data.x86_model == 1 &&
  84. boot_cpu_data.x86_mask < 8) {
  85. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  86. return 1;
  87. }
  88. return 0;
  89. }
  90. #ifdef CONFIG_X86_F00F_BUG
  91. static void __cpuinit trap_init_f00f_bug(void)
  92. {
  93. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  94. /*
  95. * Update the IDT descriptor and reload the IDT so that
  96. * it uses the read-only mapped virtual address.
  97. */
  98. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  99. load_idt(&idt_descr);
  100. }
  101. #endif
  102. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  103. {
  104. unsigned long lo, hi;
  105. #ifdef CONFIG_X86_F00F_BUG
  106. /*
  107. * All current models of Pentium and Pentium with MMX technology CPUs
  108. * have the F0 0F bug, which lets nonprivileged users lock up the system.
  109. * Note that the workaround only should be initialized once...
  110. */
  111. c->f00f_bug = 0;
  112. if (!paravirt_enabled() && c->x86 == 5) {
  113. static int f00f_workaround_enabled;
  114. c->f00f_bug = 1;
  115. if (!f00f_workaround_enabled) {
  116. trap_init_f00f_bug();
  117. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  118. f00f_workaround_enabled = 1;
  119. }
  120. }
  121. #endif
  122. /*
  123. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  124. * model 3 mask 3
  125. */
  126. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  127. clear_cpu_cap(c, X86_FEATURE_SEP);
  128. /*
  129. * P4 Xeon errata 037 workaround.
  130. * Hardware prefetcher may cause stale data to be loaded into the cache.
  131. */
  132. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  133. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  134. if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
  135. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  136. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  137. lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
  138. wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  139. }
  140. }
  141. /*
  142. * See if we have a good local APIC by checking for buggy Pentia,
  143. * i.e. all B steppings and the C2 stepping of P54C when using their
  144. * integrated APIC (see 11AP erratum in "Pentium Processor
  145. * Specification Update").
  146. */
  147. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  148. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  149. set_cpu_cap(c, X86_FEATURE_11AP);
  150. #ifdef CONFIG_X86_INTEL_USERCOPY
  151. /*
  152. * Set up the preferred alignment for movsl bulk memory moves
  153. */
  154. switch (c->x86) {
  155. case 4: /* 486: untested */
  156. break;
  157. case 5: /* Old Pentia: untested */
  158. break;
  159. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  160. movsl_mask.mask = 7;
  161. break;
  162. case 15: /* P4 is OK down to 8-byte alignment */
  163. movsl_mask.mask = 7;
  164. break;
  165. }
  166. #endif
  167. #ifdef CONFIG_X86_NUMAQ
  168. numaq_tsc_disable();
  169. #endif
  170. }
  171. #else
  172. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  173. {
  174. }
  175. #endif
  176. static void __cpuinit srat_detect_node(void)
  177. {
  178. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  179. unsigned node;
  180. int cpu = smp_processor_id();
  181. int apicid = hard_smp_processor_id();
  182. /* Don't do the funky fallback heuristics the AMD version employs
  183. for now. */
  184. node = apicid_to_node[apicid];
  185. if (node == NUMA_NO_NODE || !node_online(node))
  186. node = first_node(node_online_map);
  187. numa_set_node(cpu, node);
  188. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  189. #endif
  190. }
  191. /*
  192. * find out the number of processor cores on the die
  193. */
  194. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  195. {
  196. unsigned int eax, ebx, ecx, edx;
  197. if (c->cpuid_level < 4)
  198. return 1;
  199. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  200. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  201. if (eax & 0x1f)
  202. return ((eax >> 26) + 1);
  203. else
  204. return 1;
  205. }
  206. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  207. {
  208. /* Intel VMX MSR indicated features */
  209. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  210. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  211. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  212. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  213. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  214. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  215. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  216. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  217. clear_cpu_cap(c, X86_FEATURE_VNMI);
  218. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  219. clear_cpu_cap(c, X86_FEATURE_EPT);
  220. clear_cpu_cap(c, X86_FEATURE_VPID);
  221. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  222. msr_ctl = vmx_msr_high | vmx_msr_low;
  223. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  224. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  225. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  226. set_cpu_cap(c, X86_FEATURE_VNMI);
  227. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  228. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  229. vmx_msr_low, vmx_msr_high);
  230. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  231. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  232. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  233. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  234. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  235. set_cpu_cap(c, X86_FEATURE_EPT);
  236. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  237. set_cpu_cap(c, X86_FEATURE_VPID);
  238. }
  239. }
  240. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  241. {
  242. unsigned int l2 = 0;
  243. early_init_intel(c);
  244. intel_workarounds(c);
  245. /*
  246. * Detect the extended topology information if available. This
  247. * will reinitialise the initial_apicid which will be used
  248. * in init_intel_cacheinfo()
  249. */
  250. detect_extended_topology(c);
  251. l2 = init_intel_cacheinfo(c);
  252. if (c->cpuid_level > 9) {
  253. unsigned eax = cpuid_eax(10);
  254. /* Check for version and the number of counters */
  255. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  256. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  257. }
  258. if (cpu_has_xmm2)
  259. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  260. if (cpu_has_ds) {
  261. unsigned int l1;
  262. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  263. if (!(l1 & (1<<11)))
  264. set_cpu_cap(c, X86_FEATURE_BTS);
  265. if (!(l1 & (1<<12)))
  266. set_cpu_cap(c, X86_FEATURE_PEBS);
  267. ds_init_intel(c);
  268. }
  269. if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
  270. set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
  271. #ifdef CONFIG_X86_64
  272. if (c->x86 == 15)
  273. c->x86_cache_alignment = c->x86_clflush_size * 2;
  274. if (c->x86 == 6)
  275. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  276. #else
  277. /*
  278. * Names for the Pentium II/Celeron processors
  279. * detectable only by also checking the cache size.
  280. * Dixon is NOT a Celeron.
  281. */
  282. if (c->x86 == 6) {
  283. char *p = NULL;
  284. switch (c->x86_model) {
  285. case 5:
  286. if (c->x86_mask == 0) {
  287. if (l2 == 0)
  288. p = "Celeron (Covington)";
  289. else if (l2 == 256)
  290. p = "Mobile Pentium II (Dixon)";
  291. }
  292. break;
  293. case 6:
  294. if (l2 == 128)
  295. p = "Celeron (Mendocino)";
  296. else if (c->x86_mask == 0 || c->x86_mask == 5)
  297. p = "Celeron-A";
  298. break;
  299. case 8:
  300. if (l2 == 128)
  301. p = "Celeron (Coppermine)";
  302. break;
  303. }
  304. if (p)
  305. strcpy(c->x86_model_id, p);
  306. }
  307. if (c->x86 == 15)
  308. set_cpu_cap(c, X86_FEATURE_P4);
  309. if (c->x86 == 6)
  310. set_cpu_cap(c, X86_FEATURE_P3);
  311. #endif
  312. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  313. /*
  314. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  315. * detection.
  316. */
  317. c->x86_max_cores = intel_num_cpu_cores(c);
  318. #ifdef CONFIG_X86_32
  319. detect_ht(c);
  320. #endif
  321. }
  322. /* Work around errata */
  323. srat_detect_node();
  324. if (cpu_has(c, X86_FEATURE_VMX))
  325. detect_vmx_virtcap(c);
  326. }
  327. #ifdef CONFIG_X86_32
  328. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  329. {
  330. /*
  331. * Intel PIII Tualatin. This comes in two flavours.
  332. * One has 256kb of cache, the other 512. We have no way
  333. * to determine which, so we use a boottime override
  334. * for the 512kb model, and assume 256 otherwise.
  335. */
  336. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  337. size = 256;
  338. return size;
  339. }
  340. #endif
  341. static struct cpu_dev intel_cpu_dev __cpuinitdata = {
  342. .c_vendor = "Intel",
  343. .c_ident = { "GenuineIntel" },
  344. #ifdef CONFIG_X86_32
  345. .c_models = {
  346. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  347. {
  348. [0] = "486 DX-25/33",
  349. [1] = "486 DX-50",
  350. [2] = "486 SX",
  351. [3] = "486 DX/2",
  352. [4] = "486 SL",
  353. [5] = "486 SX/2",
  354. [7] = "486 DX/2-WB",
  355. [8] = "486 DX/4",
  356. [9] = "486 DX/4-WB"
  357. }
  358. },
  359. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  360. {
  361. [0] = "Pentium 60/66 A-step",
  362. [1] = "Pentium 60/66",
  363. [2] = "Pentium 75 - 200",
  364. [3] = "OverDrive PODP5V83",
  365. [4] = "Pentium MMX",
  366. [7] = "Mobile Pentium 75 - 200",
  367. [8] = "Mobile Pentium MMX"
  368. }
  369. },
  370. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  371. {
  372. [0] = "Pentium Pro A-step",
  373. [1] = "Pentium Pro",
  374. [3] = "Pentium II (Klamath)",
  375. [4] = "Pentium II (Deschutes)",
  376. [5] = "Pentium II (Deschutes)",
  377. [6] = "Mobile Pentium II",
  378. [7] = "Pentium III (Katmai)",
  379. [8] = "Pentium III (Coppermine)",
  380. [10] = "Pentium III (Cascades)",
  381. [11] = "Pentium III (Tualatin)",
  382. }
  383. },
  384. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  385. {
  386. [0] = "Pentium 4 (Unknown)",
  387. [1] = "Pentium 4 (Willamette)",
  388. [2] = "Pentium 4 (Northwood)",
  389. [4] = "Pentium 4 (Foster)",
  390. [5] = "Pentium 4 (Foster)",
  391. }
  392. },
  393. },
  394. .c_size_cache = intel_size_cache,
  395. #endif
  396. .c_early_init = early_init_intel,
  397. .c_init = init_intel,
  398. .c_x86_vendor = X86_VENDOR_INTEL,
  399. };
  400. cpu_dev_register(intel_cpu_dev);