x2apic_uv_x.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <asm/uv/uv_mmrs.h>
  23. #include <asm/uv/uv_hub.h>
  24. #include <asm/current.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/uv/bios.h>
  27. #include <asm/uv/uv.h>
  28. #include <asm/apic.h>
  29. #include <asm/ipi.h>
  30. #include <asm/smp.h>
  31. DEFINE_PER_CPU(int, x2apic_extra_bits);
  32. static enum uv_system_type uv_system_type;
  33. static int uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  34. {
  35. if (!strcmp(oem_id, "SGI")) {
  36. if (!strcmp(oem_table_id, "UVL"))
  37. uv_system_type = UV_LEGACY_APIC;
  38. else if (!strcmp(oem_table_id, "UVX"))
  39. uv_system_type = UV_X2APIC;
  40. else if (!strcmp(oem_table_id, "UVH")) {
  41. uv_system_type = UV_NON_UNIQUE_APIC;
  42. return 1;
  43. }
  44. }
  45. return 0;
  46. }
  47. enum uv_system_type get_uv_system_type(void)
  48. {
  49. return uv_system_type;
  50. }
  51. int is_uv_system(void)
  52. {
  53. return uv_system_type != UV_NONE;
  54. }
  55. EXPORT_SYMBOL_GPL(is_uv_system);
  56. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  57. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  58. struct uv_blade_info *uv_blade_info;
  59. EXPORT_SYMBOL_GPL(uv_blade_info);
  60. short *uv_node_to_blade;
  61. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  62. short *uv_cpu_to_blade;
  63. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  64. short uv_possible_blades;
  65. EXPORT_SYMBOL_GPL(uv_possible_blades);
  66. unsigned long sn_rtc_cycles_per_second;
  67. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  68. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  69. static const struct cpumask *uv_target_cpus(void)
  70. {
  71. return cpumask_of(0);
  72. }
  73. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  74. {
  75. cpumask_clear(retmask);
  76. cpumask_set_cpu(cpu, retmask);
  77. }
  78. static int uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  79. {
  80. #ifdef CONFIG_SMP
  81. unsigned long val;
  82. int pnode;
  83. pnode = uv_apicid_to_pnode(phys_apicid);
  84. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  85. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  86. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  87. APIC_DM_INIT;
  88. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  89. mdelay(10);
  90. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  91. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  92. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  93. APIC_DM_STARTUP;
  94. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  95. atomic_set(&init_deasserted, 1);
  96. #endif
  97. return 0;
  98. }
  99. static void uv_send_IPI_one(int cpu, int vector)
  100. {
  101. unsigned long val, apicid;
  102. int pnode;
  103. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  104. pnode = uv_apicid_to_pnode(apicid);
  105. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  106. (apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  107. (vector << UVH_IPI_INT_VECTOR_SHFT);
  108. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  109. }
  110. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  111. {
  112. unsigned int cpu;
  113. for_each_cpu(cpu, mask)
  114. uv_send_IPI_one(cpu, vector);
  115. }
  116. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  117. {
  118. unsigned int this_cpu = smp_processor_id();
  119. unsigned int cpu;
  120. for_each_cpu(cpu, mask) {
  121. if (cpu != this_cpu)
  122. uv_send_IPI_one(cpu, vector);
  123. }
  124. }
  125. static void uv_send_IPI_allbutself(int vector)
  126. {
  127. unsigned int this_cpu = smp_processor_id();
  128. unsigned int cpu;
  129. for_each_online_cpu(cpu) {
  130. if (cpu != this_cpu)
  131. uv_send_IPI_one(cpu, vector);
  132. }
  133. }
  134. static void uv_send_IPI_all(int vector)
  135. {
  136. uv_send_IPI_mask(cpu_online_mask, vector);
  137. }
  138. static int uv_apic_id_registered(void)
  139. {
  140. return 1;
  141. }
  142. static void uv_init_apic_ldr(void)
  143. {
  144. }
  145. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  146. {
  147. /*
  148. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  149. * May as well be the first.
  150. */
  151. int cpu = cpumask_first(cpumask);
  152. if ((unsigned)cpu < nr_cpu_ids)
  153. return per_cpu(x86_cpu_to_apicid, cpu);
  154. else
  155. return BAD_APICID;
  156. }
  157. static unsigned int
  158. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  159. const struct cpumask *andmask)
  160. {
  161. int cpu;
  162. /*
  163. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  164. * May as well be the first.
  165. */
  166. for_each_cpu_and(cpu, cpumask, andmask) {
  167. if (cpumask_test_cpu(cpu, cpu_online_mask))
  168. break;
  169. }
  170. if (cpu < nr_cpu_ids)
  171. return per_cpu(x86_cpu_to_apicid, cpu);
  172. return BAD_APICID;
  173. }
  174. static unsigned int x2apic_get_apic_id(unsigned long x)
  175. {
  176. unsigned int id;
  177. WARN_ON(preemptible() && num_online_cpus() > 1);
  178. id = x | __get_cpu_var(x2apic_extra_bits);
  179. return id;
  180. }
  181. static unsigned long set_apic_id(unsigned int id)
  182. {
  183. unsigned long x;
  184. /* maskout x2apic_extra_bits ? */
  185. x = id;
  186. return x;
  187. }
  188. static unsigned int uv_read_apic_id(void)
  189. {
  190. return x2apic_get_apic_id(apic_read(APIC_ID));
  191. }
  192. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  193. {
  194. return uv_read_apic_id() >> index_msb;
  195. }
  196. static void uv_send_IPI_self(int vector)
  197. {
  198. apic_write(APIC_SELF_IPI, vector);
  199. }
  200. struct apic apic_x2apic_uv_x = {
  201. .name = "UV large system",
  202. .probe = NULL,
  203. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  204. .apic_id_registered = uv_apic_id_registered,
  205. .irq_delivery_mode = dest_Fixed,
  206. .irq_dest_mode = 1, /* logical */
  207. .target_cpus = uv_target_cpus,
  208. .disable_esr = 0,
  209. .dest_logical = APIC_DEST_LOGICAL,
  210. .check_apicid_used = NULL,
  211. .check_apicid_present = NULL,
  212. .vector_allocation_domain = uv_vector_allocation_domain,
  213. .init_apic_ldr = uv_init_apic_ldr,
  214. .ioapic_phys_id_map = NULL,
  215. .setup_apic_routing = NULL,
  216. .multi_timer_check = NULL,
  217. .apicid_to_node = NULL,
  218. .cpu_to_logical_apicid = NULL,
  219. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  220. .apicid_to_cpu_present = NULL,
  221. .setup_portio_remap = NULL,
  222. .check_phys_apicid_present = default_check_phys_apicid_present,
  223. .enable_apic_mode = NULL,
  224. .phys_pkg_id = uv_phys_pkg_id,
  225. .mps_oem_check = NULL,
  226. .get_apic_id = x2apic_get_apic_id,
  227. .set_apic_id = set_apic_id,
  228. .apic_id_mask = 0xFFFFFFFFu,
  229. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  230. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  231. .send_IPI_mask = uv_send_IPI_mask,
  232. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  233. .send_IPI_allbutself = uv_send_IPI_allbutself,
  234. .send_IPI_all = uv_send_IPI_all,
  235. .send_IPI_self = uv_send_IPI_self,
  236. .wakeup_secondary_cpu = uv_wakeup_secondary,
  237. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  238. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  239. .wait_for_init_deassert = NULL,
  240. .smp_callin_clear_local_apic = NULL,
  241. .inquire_remote_apic = NULL,
  242. .read = native_apic_msr_read,
  243. .write = native_apic_msr_write,
  244. .icr_read = native_x2apic_icr_read,
  245. .icr_write = native_x2apic_icr_write,
  246. .wait_icr_idle = native_x2apic_wait_icr_idle,
  247. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  248. };
  249. static __cpuinit void set_x2apic_extra_bits(int pnode)
  250. {
  251. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  252. }
  253. /*
  254. * Called on boot cpu.
  255. */
  256. static __init int boot_pnode_to_blade(int pnode)
  257. {
  258. int blade;
  259. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  260. if (pnode == uv_blade_info[blade].pnode)
  261. return blade;
  262. BUG();
  263. }
  264. struct redir_addr {
  265. unsigned long redirect;
  266. unsigned long alias;
  267. };
  268. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  269. static __initdata struct redir_addr redir_addrs[] = {
  270. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  271. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  272. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  273. };
  274. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  275. {
  276. union uvh_si_alias0_overlay_config_u alias;
  277. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  278. int i;
  279. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  280. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  281. if (alias.s.base == 0) {
  282. *size = (1UL << alias.s.m_alias);
  283. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  284. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  285. return;
  286. }
  287. }
  288. BUG();
  289. }
  290. static __init void map_low_mmrs(void)
  291. {
  292. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  293. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  294. }
  295. enum map_type {map_wb, map_uc};
  296. static __init void map_high(char *id, unsigned long base, int shift,
  297. int max_pnode, enum map_type map_type)
  298. {
  299. unsigned long bytes, paddr;
  300. paddr = base << shift;
  301. bytes = (1UL << shift) * (max_pnode + 1);
  302. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  303. paddr + bytes);
  304. if (map_type == map_uc)
  305. init_extra_mapping_uc(paddr, bytes);
  306. else
  307. init_extra_mapping_wb(paddr, bytes);
  308. }
  309. static __init void map_gru_high(int max_pnode)
  310. {
  311. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  312. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  313. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  314. if (gru.s.enable)
  315. map_high("GRU", gru.s.base, shift, max_pnode, map_wb);
  316. }
  317. static __init void map_config_high(int max_pnode)
  318. {
  319. union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
  320. int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
  321. cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
  322. if (cfg.s.enable)
  323. map_high("CONFIG", cfg.s.base, shift, max_pnode, map_uc);
  324. }
  325. static __init void map_mmr_high(int max_pnode)
  326. {
  327. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  328. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  329. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  330. if (mmr.s.enable)
  331. map_high("MMR", mmr.s.base, shift, max_pnode, map_uc);
  332. }
  333. static __init void map_mmioh_high(int max_pnode)
  334. {
  335. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  336. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  337. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  338. if (mmioh.s.enable)
  339. map_high("MMIOH", mmioh.s.base, shift, max_pnode, map_uc);
  340. }
  341. static __init void uv_rtc_init(void)
  342. {
  343. long status;
  344. u64 ticks_per_sec;
  345. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  346. &ticks_per_sec);
  347. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  348. printk(KERN_WARNING
  349. "unable to determine platform RTC clock frequency, "
  350. "guessing.\n");
  351. /* BIOS gives wrong value for clock freq. so guess */
  352. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  353. } else
  354. sn_rtc_cycles_per_second = ticks_per_sec;
  355. }
  356. /*
  357. * percpu heartbeat timer
  358. */
  359. static void uv_heartbeat(unsigned long ignored)
  360. {
  361. struct timer_list *timer = &uv_hub_info->scir.timer;
  362. unsigned char bits = uv_hub_info->scir.state;
  363. /* flip heartbeat bit */
  364. bits ^= SCIR_CPU_HEARTBEAT;
  365. /* is this cpu idle? */
  366. if (idle_cpu(raw_smp_processor_id()))
  367. bits &= ~SCIR_CPU_ACTIVITY;
  368. else
  369. bits |= SCIR_CPU_ACTIVITY;
  370. /* update system controller interface reg */
  371. uv_set_scir_bits(bits);
  372. /* enable next timer period */
  373. mod_timer(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  374. }
  375. static void __cpuinit uv_heartbeat_enable(int cpu)
  376. {
  377. if (!uv_cpu_hub_info(cpu)->scir.enabled) {
  378. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  379. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  380. setup_timer(timer, uv_heartbeat, cpu);
  381. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  382. add_timer_on(timer, cpu);
  383. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  384. }
  385. /* check boot cpu */
  386. if (!uv_cpu_hub_info(0)->scir.enabled)
  387. uv_heartbeat_enable(0);
  388. }
  389. #ifdef CONFIG_HOTPLUG_CPU
  390. static void __cpuinit uv_heartbeat_disable(int cpu)
  391. {
  392. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  393. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  394. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  395. }
  396. uv_set_cpu_scir_bits(cpu, 0xff);
  397. }
  398. /*
  399. * cpu hotplug notifier
  400. */
  401. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  402. unsigned long action, void *hcpu)
  403. {
  404. long cpu = (long)hcpu;
  405. switch (action) {
  406. case CPU_ONLINE:
  407. uv_heartbeat_enable(cpu);
  408. break;
  409. case CPU_DOWN_PREPARE:
  410. uv_heartbeat_disable(cpu);
  411. break;
  412. default:
  413. break;
  414. }
  415. return NOTIFY_OK;
  416. }
  417. static __init void uv_scir_register_cpu_notifier(void)
  418. {
  419. hotcpu_notifier(uv_scir_cpu_notify, 0);
  420. }
  421. #else /* !CONFIG_HOTPLUG_CPU */
  422. static __init void uv_scir_register_cpu_notifier(void)
  423. {
  424. }
  425. static __init int uv_init_heartbeat(void)
  426. {
  427. int cpu;
  428. if (is_uv_system())
  429. for_each_online_cpu(cpu)
  430. uv_heartbeat_enable(cpu);
  431. return 0;
  432. }
  433. late_initcall(uv_init_heartbeat);
  434. #endif /* !CONFIG_HOTPLUG_CPU */
  435. /*
  436. * Called on each cpu to initialize the per_cpu UV data area.
  437. * FIXME: hotplug not supported yet
  438. */
  439. void __cpuinit uv_cpu_init(void)
  440. {
  441. /* CPU 0 initilization will be done via uv_system_init. */
  442. if (!uv_blade_info)
  443. return;
  444. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  445. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  446. set_x2apic_extra_bits(uv_hub_info->pnode);
  447. }
  448. void __init uv_system_init(void)
  449. {
  450. union uvh_si_addr_map_config_u m_n_config;
  451. union uvh_node_id_u node_id;
  452. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  453. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  454. int max_pnode = 0;
  455. unsigned long mmr_base, present;
  456. map_low_mmrs();
  457. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  458. m_val = m_n_config.s.m_skt;
  459. n_val = m_n_config.s.n_skt;
  460. mmr_base =
  461. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  462. ~UV_MMR_ENABLE;
  463. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  464. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  465. uv_possible_blades +=
  466. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  467. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  468. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  469. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  470. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  471. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  472. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  473. memset(uv_node_to_blade, 255, bytes);
  474. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  475. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  476. memset(uv_cpu_to_blade, 255, bytes);
  477. blade = 0;
  478. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  479. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  480. for (j = 0; j < 64; j++) {
  481. if (!test_bit(j, &present))
  482. continue;
  483. uv_blade_info[blade].pnode = (i * 64 + j);
  484. uv_blade_info[blade].nr_possible_cpus = 0;
  485. uv_blade_info[blade].nr_online_cpus = 0;
  486. blade++;
  487. }
  488. }
  489. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  490. gnode_upper = (((unsigned long)node_id.s.node_id) &
  491. ~((1 << n_val) - 1)) << m_val;
  492. uv_bios_init();
  493. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  494. &sn_coherency_id, &sn_region_size);
  495. uv_rtc_init();
  496. for_each_present_cpu(cpu) {
  497. nid = cpu_to_node(cpu);
  498. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  499. blade = boot_pnode_to_blade(pnode);
  500. lcpu = uv_blade_info[blade].nr_possible_cpus;
  501. uv_blade_info[blade].nr_possible_cpus++;
  502. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  503. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  504. uv_cpu_hub_info(cpu)->m_val = m_val;
  505. uv_cpu_hub_info(cpu)->n_val = m_val;
  506. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  507. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  508. uv_cpu_hub_info(cpu)->pnode = pnode;
  509. uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
  510. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  511. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  512. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  513. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  514. uv_cpu_hub_info(cpu)->scir.offset = SCIR_LOCAL_MMR_BASE + lcpu;
  515. uv_node_to_blade[nid] = blade;
  516. uv_cpu_to_blade[cpu] = blade;
  517. max_pnode = max(pnode, max_pnode);
  518. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  519. "lcpu %d, blade %d\n",
  520. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  521. lcpu, blade);
  522. }
  523. map_gru_high(max_pnode);
  524. map_mmr_high(max_pnode);
  525. map_config_high(max_pnode);
  526. map_mmioh_high(max_pnode);
  527. uv_cpu_init();
  528. uv_scir_register_cpu_notifier();
  529. proc_mkdir("sgi_uv", NULL);
  530. }