canyonlands.dts 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * Device Tree Source for AMCC Canyonlands (460EX)
  3. *
  4. * Copyright 2008 DENX Software Engineering, Stefan Roese <sr@denx.de>
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without
  8. * any warranty of any kind, whether express or implied.
  9. */
  10. /dts-v1/;
  11. / {
  12. #address-cells = <2>;
  13. #size-cells = <1>;
  14. model = "amcc,canyonlands";
  15. compatible = "amcc,canyonlands";
  16. dcr-parent = <&{/cpus/cpu@0}>;
  17. aliases {
  18. ethernet0 = &EMAC0;
  19. ethernet1 = &EMAC1;
  20. serial0 = &UART0;
  21. serial1 = &UART1;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. cpu@0 {
  27. device_type = "cpu";
  28. model = "PowerPC,460EX";
  29. reg = <0x00000000>;
  30. clock-frequency = <0>; /* Filled in by U-Boot */
  31. timebase-frequency = <0>; /* Filled in by U-Boot */
  32. i-cache-line-size = <32>;
  33. d-cache-line-size = <32>;
  34. i-cache-size = <32768>;
  35. d-cache-size = <32768>;
  36. dcr-controller;
  37. dcr-access-method = "native";
  38. next-level-cache = <&L2C0>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
  44. };
  45. UIC0: interrupt-controller0 {
  46. compatible = "ibm,uic-460ex","ibm,uic";
  47. interrupt-controller;
  48. cell-index = <0>;
  49. dcr-reg = <0x0c0 0x009>;
  50. #address-cells = <0>;
  51. #size-cells = <0>;
  52. #interrupt-cells = <2>;
  53. };
  54. UIC1: interrupt-controller1 {
  55. compatible = "ibm,uic-460ex","ibm,uic";
  56. interrupt-controller;
  57. cell-index = <1>;
  58. dcr-reg = <0x0d0 0x009>;
  59. #address-cells = <0>;
  60. #size-cells = <0>;
  61. #interrupt-cells = <2>;
  62. interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
  63. interrupt-parent = <&UIC0>;
  64. };
  65. UIC2: interrupt-controller2 {
  66. compatible = "ibm,uic-460ex","ibm,uic";
  67. interrupt-controller;
  68. cell-index = <2>;
  69. dcr-reg = <0x0e0 0x009>;
  70. #address-cells = <0>;
  71. #size-cells = <0>;
  72. #interrupt-cells = <2>;
  73. interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
  74. interrupt-parent = <&UIC0>;
  75. };
  76. UIC3: interrupt-controller3 {
  77. compatible = "ibm,uic-460ex","ibm,uic";
  78. interrupt-controller;
  79. cell-index = <3>;
  80. dcr-reg = <0x0f0 0x009>;
  81. #address-cells = <0>;
  82. #size-cells = <0>;
  83. #interrupt-cells = <2>;
  84. interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
  85. interrupt-parent = <&UIC0>;
  86. };
  87. SDR0: sdr {
  88. compatible = "ibm,sdr-460ex";
  89. dcr-reg = <0x00e 0x002>;
  90. };
  91. CPR0: cpr {
  92. compatible = "ibm,cpr-460ex";
  93. dcr-reg = <0x00c 0x002>;
  94. };
  95. L2C0: l2c {
  96. compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
  97. dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */
  98. 0x030 0x008>; /* L2 cache DCR's */
  99. cache-line-size = <32>; /* 32 bytes */
  100. cache-size = <262144>; /* L2, 256K */
  101. interrupt-parent = <&UIC1>;
  102. interrupts = <11 1>;
  103. };
  104. plb {
  105. compatible = "ibm,plb-460ex", "ibm,plb4";
  106. #address-cells = <2>;
  107. #size-cells = <1>;
  108. ranges;
  109. clock-frequency = <0>; /* Filled in by U-Boot */
  110. SDRAM0: sdram {
  111. compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
  112. dcr-reg = <0x010 0x002>;
  113. };
  114. CRYPTO: crypto@180000 {
  115. compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
  116. reg = <4 0x00180000 0x80400>;
  117. interrupt-parent = <&UIC0>;
  118. interrupts = <0x1d 0x4>;
  119. };
  120. MAL0: mcmal {
  121. compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
  122. dcr-reg = <0x180 0x062>;
  123. num-tx-chans = <2>;
  124. num-rx-chans = <16>;
  125. #address-cells = <0>;
  126. #size-cells = <0>;
  127. interrupt-parent = <&UIC2>;
  128. interrupts = < /*TXEOB*/ 0x6 0x4
  129. /*RXEOB*/ 0x7 0x4
  130. /*SERR*/ 0x3 0x4
  131. /*TXDE*/ 0x4 0x4
  132. /*RXDE*/ 0x5 0x4>;
  133. };
  134. POB0: opb {
  135. compatible = "ibm,opb-460ex", "ibm,opb";
  136. #address-cells = <1>;
  137. #size-cells = <1>;
  138. ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
  139. clock-frequency = <0>; /* Filled in by U-Boot */
  140. EBC0: ebc {
  141. compatible = "ibm,ebc-460ex", "ibm,ebc";
  142. dcr-reg = <0x012 0x002>;
  143. #address-cells = <2>;
  144. #size-cells = <1>;
  145. clock-frequency = <0>; /* Filled in by U-Boot */
  146. /* ranges property is supplied by U-Boot */
  147. interrupts = <0x6 0x4>;
  148. interrupt-parent = <&UIC1>;
  149. nor_flash@0,0 {
  150. compatible = "amd,s29gl512n", "cfi-flash";
  151. bank-width = <2>;
  152. reg = <0x00000000 0x00000000 0x04000000>;
  153. #address-cells = <1>;
  154. #size-cells = <1>;
  155. partition@0 {
  156. label = "kernel";
  157. reg = <0x00000000 0x001e0000>;
  158. };
  159. partition@1e0000 {
  160. label = "dtb";
  161. reg = <0x001e0000 0x00020000>;
  162. };
  163. partition@200000 {
  164. label = "ramdisk";
  165. reg = <0x00200000 0x01400000>;
  166. };
  167. partition@1600000 {
  168. label = "jffs2";
  169. reg = <0x01600000 0x00400000>;
  170. };
  171. partition@1a00000 {
  172. label = "user";
  173. reg = <0x01a00000 0x02560000>;
  174. };
  175. partition@3f60000 {
  176. label = "env";
  177. reg = <0x03f60000 0x00040000>;
  178. };
  179. partition@3fa0000 {
  180. label = "u-boot";
  181. reg = <0x03fa0000 0x00060000>;
  182. };
  183. };
  184. };
  185. UART0: serial@ef600300 {
  186. device_type = "serial";
  187. compatible = "ns16550";
  188. reg = <0xef600300 0x00000008>;
  189. virtual-reg = <0xef600300>;
  190. clock-frequency = <0>; /* Filled in by U-Boot */
  191. current-speed = <0>; /* Filled in by U-Boot */
  192. interrupt-parent = <&UIC1>;
  193. interrupts = <0x1 0x4>;
  194. };
  195. UART1: serial@ef600400 {
  196. device_type = "serial";
  197. compatible = "ns16550";
  198. reg = <0xef600400 0x00000008>;
  199. virtual-reg = <0xef600400>;
  200. clock-frequency = <0>; /* Filled in by U-Boot */
  201. current-speed = <0>; /* Filled in by U-Boot */
  202. interrupt-parent = <&UIC0>;
  203. interrupts = <0x1 0x4>;
  204. };
  205. UART2: serial@ef600500 {
  206. device_type = "serial";
  207. compatible = "ns16550";
  208. reg = <0xef600500 0x00000008>;
  209. virtual-reg = <0xef600500>;
  210. clock-frequency = <0>; /* Filled in by U-Boot */
  211. current-speed = <0>; /* Filled in by U-Boot */
  212. interrupt-parent = <&UIC1>;
  213. interrupts = <0x1d 0x4>;
  214. };
  215. UART3: serial@ef600600 {
  216. device_type = "serial";
  217. compatible = "ns16550";
  218. reg = <0xef600600 0x00000008>;
  219. virtual-reg = <0xef600600>;
  220. clock-frequency = <0>; /* Filled in by U-Boot */
  221. current-speed = <0>; /* Filled in by U-Boot */
  222. interrupt-parent = <&UIC1>;
  223. interrupts = <0x1e 0x4>;
  224. };
  225. IIC0: i2c@ef600700 {
  226. compatible = "ibm,iic-460ex", "ibm,iic";
  227. reg = <0xef600700 0x00000014>;
  228. interrupt-parent = <&UIC0>;
  229. interrupts = <0x2 0x4>;
  230. };
  231. IIC1: i2c@ef600800 {
  232. compatible = "ibm,iic-460ex", "ibm,iic";
  233. reg = <0xef600800 0x00000014>;
  234. interrupt-parent = <&UIC0>;
  235. interrupts = <0x3 0x4>;
  236. };
  237. ZMII0: emac-zmii@ef600d00 {
  238. compatible = "ibm,zmii-460ex", "ibm,zmii";
  239. reg = <0xef600d00 0x0000000c>;
  240. };
  241. RGMII0: emac-rgmii@ef601500 {
  242. compatible = "ibm,rgmii-460ex", "ibm,rgmii";
  243. reg = <0xef601500 0x00000008>;
  244. has-mdio;
  245. };
  246. TAH0: emac-tah@ef601350 {
  247. compatible = "ibm,tah-460ex", "ibm,tah";
  248. reg = <0xef601350 0x00000030>;
  249. };
  250. TAH1: emac-tah@ef601450 {
  251. compatible = "ibm,tah-460ex", "ibm,tah";
  252. reg = <0xef601450 0x00000030>;
  253. };
  254. EMAC0: ethernet@ef600e00 {
  255. device_type = "network";
  256. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  257. interrupt-parent = <&EMAC0>;
  258. interrupts = <0x0 0x1>;
  259. #interrupt-cells = <1>;
  260. #address-cells = <0>;
  261. #size-cells = <0>;
  262. interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
  263. /*Wake*/ 0x1 &UIC2 0x14 0x4>;
  264. reg = <0xef600e00 0x000000c4>;
  265. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  266. mal-device = <&MAL0>;
  267. mal-tx-channel = <0>;
  268. mal-rx-channel = <0>;
  269. cell-index = <0>;
  270. max-frame-size = <9000>;
  271. rx-fifo-size = <4096>;
  272. tx-fifo-size = <2048>;
  273. phy-mode = "rgmii";
  274. phy-map = <0x00000000>;
  275. rgmii-device = <&RGMII0>;
  276. rgmii-channel = <0>;
  277. tah-device = <&TAH0>;
  278. tah-channel = <0>;
  279. has-inverted-stacr-oc;
  280. has-new-stacr-staopc;
  281. };
  282. EMAC1: ethernet@ef600f00 {
  283. device_type = "network";
  284. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  285. interrupt-parent = <&EMAC1>;
  286. interrupts = <0x0 0x1>;
  287. #interrupt-cells = <1>;
  288. #address-cells = <0>;
  289. #size-cells = <0>;
  290. interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
  291. /*Wake*/ 0x1 &UIC2 0x15 0x4>;
  292. reg = <0xef600f00 0x000000c4>;
  293. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  294. mal-device = <&MAL0>;
  295. mal-tx-channel = <1>;
  296. mal-rx-channel = <8>;
  297. cell-index = <1>;
  298. max-frame-size = <9000>;
  299. rx-fifo-size = <4096>;
  300. tx-fifo-size = <2048>;
  301. phy-mode = "rgmii";
  302. phy-map = <0x00000000>;
  303. rgmii-device = <&RGMII0>;
  304. rgmii-channel = <1>;
  305. tah-device = <&TAH1>;
  306. tah-channel = <1>;
  307. has-inverted-stacr-oc;
  308. has-new-stacr-staopc;
  309. mdio-device = <&EMAC0>;
  310. };
  311. };
  312. PCIX0: pci@c0ec00000 {
  313. device_type = "pci";
  314. #interrupt-cells = <1>;
  315. #size-cells = <2>;
  316. #address-cells = <3>;
  317. compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
  318. primary;
  319. large-inbound-windows;
  320. enable-msi-hole;
  321. reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
  322. 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
  323. 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
  324. 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
  325. 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
  326. /* Outbound ranges, one memory and one IO,
  327. * later cannot be changed
  328. */
  329. ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
  330. 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
  331. 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
  332. /* Inbound 2GB range starting at 0 */
  333. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  334. /* This drives busses 0 to 0x3f */
  335. bus-range = <0x0 0x3f>;
  336. /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
  337. interrupt-map-mask = <0x0 0x0 0x0 0x0>;
  338. interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
  339. };
  340. PCIE0: pciex@d00000000 {
  341. device_type = "pci";
  342. #interrupt-cells = <1>;
  343. #size-cells = <2>;
  344. #address-cells = <3>;
  345. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  346. primary;
  347. port = <0x0>; /* port number */
  348. reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
  349. 0x0000000c 0x08010000 0x00001000>; /* Registers */
  350. dcr-reg = <0x100 0x020>;
  351. sdr-base = <0x300>;
  352. /* Outbound ranges, one memory and one IO,
  353. * later cannot be changed
  354. */
  355. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
  356. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
  357. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
  358. /* Inbound 2GB range starting at 0 */
  359. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  360. /* This drives busses 40 to 0x7f */
  361. bus-range = <0x40 0x7f>;
  362. /* Legacy interrupts (note the weird polarity, the bridge seems
  363. * to invert PCIe legacy interrupts).
  364. * We are de-swizzling here because the numbers are actually for
  365. * port of the root complex virtual P2P bridge. But I want
  366. * to avoid putting a node for it in the tree, so the numbers
  367. * below are basically de-swizzled numbers.
  368. * The real slot is on idsel 0, so the swizzling is 1:1
  369. */
  370. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  371. interrupt-map = <
  372. 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
  373. 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
  374. 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
  375. 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
  376. };
  377. PCIE1: pciex@d20000000 {
  378. device_type = "pci";
  379. #interrupt-cells = <1>;
  380. #size-cells = <2>;
  381. #address-cells = <3>;
  382. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  383. primary;
  384. port = <0x1>; /* port number */
  385. reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
  386. 0x0000000c 0x08011000 0x00001000>; /* Registers */
  387. dcr-reg = <0x120 0x020>;
  388. sdr-base = <0x340>;
  389. /* Outbound ranges, one memory and one IO,
  390. * later cannot be changed
  391. */
  392. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
  393. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
  394. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
  395. /* Inbound 2GB range starting at 0 */
  396. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  397. /* This drives busses 80 to 0xbf */
  398. bus-range = <0x80 0xbf>;
  399. /* Legacy interrupts (note the weird polarity, the bridge seems
  400. * to invert PCIe legacy interrupts).
  401. * We are de-swizzling here because the numbers are actually for
  402. * port of the root complex virtual P2P bridge. But I want
  403. * to avoid putting a node for it in the tree, so the numbers
  404. * below are basically de-swizzled numbers.
  405. * The real slot is on idsel 0, so the swizzling is 1:1
  406. */
  407. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  408. interrupt-map = <
  409. 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
  410. 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
  411. 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
  412. 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
  413. };
  414. };
  415. };