phy_n.c 120 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  119. const struct b43_nphy_channeltab_entry_rev3 *e)
  120. {
  121. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  122. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  123. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  124. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  125. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  126. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  127. e->radio_syn_pll_loopfilter1);
  128. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  129. e->radio_syn_pll_loopfilter2);
  130. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  131. e->radio_syn_pll_loopfilter3);
  132. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  133. e->radio_syn_pll_loopfilter4);
  134. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  135. e->radio_syn_pll_loopfilter5);
  136. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  137. e->radio_syn_reserved_addr27);
  138. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  139. e->radio_syn_reserved_addr28);
  140. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  141. e->radio_syn_reserved_addr29);
  142. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  143. e->radio_syn_logen_vcobuf1);
  144. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  145. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  146. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  147. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  148. e->radio_rx0_lnaa_tune);
  149. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  150. e->radio_rx0_lnag_tune);
  151. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  152. e->radio_tx0_intpaa_boost_tune);
  153. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  154. e->radio_tx0_intpag_boost_tune);
  155. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  156. e->radio_tx0_pada_boost_tune);
  157. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  158. e->radio_tx0_padg_boost_tune);
  159. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  160. e->radio_tx0_pgaa_boost_tune);
  161. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  162. e->radio_tx0_pgag_boost_tune);
  163. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  164. e->radio_tx0_mixa_boost_tune);
  165. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  166. e->radio_tx0_mixg_boost_tune);
  167. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  168. e->radio_rx1_lnaa_tune);
  169. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  170. e->radio_rx1_lnag_tune);
  171. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  172. e->radio_tx1_intpaa_boost_tune);
  173. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  174. e->radio_tx1_intpag_boost_tune);
  175. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  176. e->radio_tx1_pada_boost_tune);
  177. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  178. e->radio_tx1_padg_boost_tune);
  179. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  180. e->radio_tx1_pgaa_boost_tune);
  181. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  182. e->radio_tx1_pgag_boost_tune);
  183. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  184. e->radio_tx1_mixa_boost_tune);
  185. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  186. e->radio_tx1_mixg_boost_tune);
  187. }
  188. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  189. static void b43_radio_2056_setup(struct b43_wldev *dev,
  190. const struct b43_nphy_channeltab_entry_rev3 *e)
  191. {
  192. B43_WARN_ON(dev->phy.rev < 3);
  193. b43_chantab_radio_2056_upload(dev, e);
  194. /* TODO */
  195. udelay(50);
  196. /* VCO calibration */
  197. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  198. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  199. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  200. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  201. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  202. udelay(300);
  203. }
  204. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  205. const struct b43_phy_n_sfo_cfg *e)
  206. {
  207. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  208. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  209. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  210. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  211. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  212. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  213. }
  214. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  215. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  216. {
  217. struct b43_phy_n *nphy = dev->phy.n;
  218. u8 i;
  219. u16 bmask, val, tmp;
  220. enum ieee80211_band band = b43_current_band(dev->wl);
  221. if (nphy->hang_avoid)
  222. b43_nphy_stay_in_carrier_search(dev, 1);
  223. nphy->txpwrctrl = enable;
  224. if (!enable) {
  225. if (dev->phy.rev >= 3 &&
  226. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  227. (B43_NPHY_TXPCTL_CMD_COEFF |
  228. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  229. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  230. /* We disable enabled TX pwr ctl, save it's state */
  231. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  232. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  233. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  234. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  235. }
  236. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  237. for (i = 0; i < 84; i++)
  238. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  239. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  240. for (i = 0; i < 84; i++)
  241. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  242. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  243. if (dev->phy.rev >= 3)
  244. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  245. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  246. if (dev->phy.rev >= 3) {
  247. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  248. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  249. } else {
  250. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  251. }
  252. if (dev->phy.rev == 2)
  253. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  254. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  255. else if (dev->phy.rev < 2)
  256. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  257. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  258. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  259. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  260. } else {
  261. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  262. nphy->adj_pwr_tbl);
  263. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  264. nphy->adj_pwr_tbl);
  265. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  266. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  267. /* wl does useless check for "enable" param here */
  268. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  269. if (dev->phy.rev >= 3) {
  270. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  271. if (val)
  272. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  273. }
  274. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  275. if (band == IEEE80211_BAND_5GHZ) {
  276. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  277. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  278. if (dev->phy.rev > 1)
  279. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  280. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  281. 0x64);
  282. }
  283. if (dev->phy.rev >= 3) {
  284. if (nphy->tx_pwr_idx[0] != 128 &&
  285. nphy->tx_pwr_idx[1] != 128) {
  286. /* Recover TX pwr ctl state */
  287. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  288. ~B43_NPHY_TXPCTL_CMD_INIT,
  289. nphy->tx_pwr_idx[0]);
  290. if (dev->phy.rev > 1)
  291. b43_phy_maskset(dev,
  292. B43_NPHY_TXPCTL_INIT,
  293. ~0xff, nphy->tx_pwr_idx[1]);
  294. }
  295. }
  296. if (dev->phy.rev >= 3) {
  297. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  298. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  299. } else {
  300. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  301. }
  302. if (dev->phy.rev == 2)
  303. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  304. else if (dev->phy.rev < 2)
  305. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  306. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  307. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  308. if ((nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  309. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ)) {
  310. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  311. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  312. }
  313. }
  314. if (nphy->hang_avoid)
  315. b43_nphy_stay_in_carrier_search(dev, 0);
  316. }
  317. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  318. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  319. {
  320. struct b43_phy_n *nphy = dev->phy.n;
  321. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  322. u8 txpi[2], bbmult, i;
  323. u16 tmp, radio_gain, dac_gain;
  324. u16 freq = dev->phy.channel_freq;
  325. u32 txgain;
  326. /* u32 gaintbl; rev3+ */
  327. if (nphy->hang_avoid)
  328. b43_nphy_stay_in_carrier_search(dev, 1);
  329. if (dev->phy.rev >= 3) {
  330. txpi[0] = 40;
  331. txpi[1] = 40;
  332. } else if (sprom->revision < 4) {
  333. txpi[0] = 72;
  334. txpi[1] = 72;
  335. } else {
  336. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  337. txpi[0] = sprom->txpid2g[0];
  338. txpi[1] = sprom->txpid2g[1];
  339. } else if (freq >= 4900 && freq < 5100) {
  340. txpi[0] = sprom->txpid5gl[0];
  341. txpi[1] = sprom->txpid5gl[1];
  342. } else if (freq >= 5100 && freq < 5500) {
  343. txpi[0] = sprom->txpid5g[0];
  344. txpi[1] = sprom->txpid5g[1];
  345. } else if (freq >= 5500) {
  346. txpi[0] = sprom->txpid5gh[0];
  347. txpi[1] = sprom->txpid5gh[1];
  348. } else {
  349. txpi[0] = 91;
  350. txpi[1] = 91;
  351. }
  352. }
  353. /*
  354. for (i = 0; i < 2; i++) {
  355. nphy->txpwrindex[i].index_internal = txpi[i];
  356. nphy->txpwrindex[i].index_internal_save = txpi[i];
  357. }
  358. */
  359. for (i = 0; i < 2; i++) {
  360. if (dev->phy.rev >= 3) {
  361. /* FIXME: support 5GHz */
  362. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  363. radio_gain = (txgain >> 16) & 0x1FFFF;
  364. } else {
  365. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  366. radio_gain = (txgain >> 16) & 0x1FFF;
  367. }
  368. dac_gain = (txgain >> 8) & 0x3F;
  369. bbmult = txgain & 0xFF;
  370. if (dev->phy.rev >= 3) {
  371. if (i == 0)
  372. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  373. else
  374. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  375. } else {
  376. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  377. }
  378. if (i == 0)
  379. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  380. else
  381. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  382. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  383. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  384. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  385. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  386. if (i == 0)
  387. tmp = (tmp & 0x00FF) | (bbmult << 8);
  388. else
  389. tmp = (tmp & 0xFF00) | bbmult;
  390. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  391. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  392. if (0)
  393. ; /* TODO */
  394. }
  395. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  396. if (nphy->hang_avoid)
  397. b43_nphy_stay_in_carrier_search(dev, 0);
  398. }
  399. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  400. static void b43_radio_2055_setup(struct b43_wldev *dev,
  401. const struct b43_nphy_channeltab_entry_rev2 *e)
  402. {
  403. B43_WARN_ON(dev->phy.rev >= 3);
  404. b43_chantab_radio_upload(dev, e);
  405. udelay(50);
  406. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  407. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  408. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  409. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  410. udelay(300);
  411. }
  412. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  413. {
  414. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  415. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  416. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  417. B43_NPHY_RFCTL_CMD_CHIP0PU |
  418. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  419. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  420. B43_NPHY_RFCTL_CMD_PORFORCE);
  421. }
  422. static void b43_radio_init2055_post(struct b43_wldev *dev)
  423. {
  424. struct b43_phy_n *nphy = dev->phy.n;
  425. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  426. int i;
  427. u16 val;
  428. bool workaround = false;
  429. if (sprom->revision < 4)
  430. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  431. && dev->dev->board_type == 0x46D
  432. && dev->dev->board_rev >= 0x41);
  433. else
  434. workaround =
  435. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  436. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  437. if (workaround) {
  438. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  439. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  440. }
  441. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  442. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  443. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  444. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  445. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  446. msleep(1);
  447. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  448. for (i = 0; i < 200; i++) {
  449. val = b43_radio_read(dev, B2055_CAL_COUT2);
  450. if (val & 0x80) {
  451. i = 0;
  452. break;
  453. }
  454. udelay(10);
  455. }
  456. if (i)
  457. b43err(dev->wl, "radio post init timeout\n");
  458. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  459. b43_switch_channel(dev, dev->phy.channel);
  460. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  461. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  462. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  463. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  464. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  465. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  466. if (!nphy->gain_boost) {
  467. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  468. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  469. } else {
  470. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  471. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  472. }
  473. udelay(2);
  474. }
  475. /*
  476. * Initialize a Broadcom 2055 N-radio
  477. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  478. */
  479. static void b43_radio_init2055(struct b43_wldev *dev)
  480. {
  481. b43_radio_init2055_pre(dev);
  482. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  483. /* Follow wl, not specs. Do not force uploading all regs */
  484. b2055_upload_inittab(dev, 0, 0);
  485. } else {
  486. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  487. b2055_upload_inittab(dev, ghz5, 0);
  488. }
  489. b43_radio_init2055_post(dev);
  490. }
  491. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  492. {
  493. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  494. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  495. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  496. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  497. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  498. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  499. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  500. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  501. B43_NPHY_RFCTL_CMD_CHIP0PU);
  502. }
  503. static void b43_radio_init2056_post(struct b43_wldev *dev)
  504. {
  505. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  506. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  507. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  508. msleep(1);
  509. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  510. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  511. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  512. /*
  513. if (nphy->init_por)
  514. Call Radio 2056 Recalibrate
  515. */
  516. }
  517. /*
  518. * Initialize a Broadcom 2056 N-radio
  519. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  520. */
  521. static void b43_radio_init2056(struct b43_wldev *dev)
  522. {
  523. b43_radio_init2056_pre(dev);
  524. b2056_upload_inittabs(dev, 0, 0);
  525. b43_radio_init2056_post(dev);
  526. }
  527. /*
  528. * Upload the N-PHY tables.
  529. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  530. */
  531. static void b43_nphy_tables_init(struct b43_wldev *dev)
  532. {
  533. if (dev->phy.rev < 3)
  534. b43_nphy_rev0_1_2_tables_init(dev);
  535. else
  536. b43_nphy_rev3plus_tables_init(dev);
  537. }
  538. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  539. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  540. {
  541. struct b43_phy_n *nphy = dev->phy.n;
  542. enum ieee80211_band band;
  543. u16 tmp;
  544. if (!enable) {
  545. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  546. B43_NPHY_RFCTL_INTC1);
  547. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  548. B43_NPHY_RFCTL_INTC2);
  549. band = b43_current_band(dev->wl);
  550. if (dev->phy.rev >= 3) {
  551. if (band == IEEE80211_BAND_5GHZ)
  552. tmp = 0x600;
  553. else
  554. tmp = 0x480;
  555. } else {
  556. if (band == IEEE80211_BAND_5GHZ)
  557. tmp = 0x180;
  558. else
  559. tmp = 0x120;
  560. }
  561. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  562. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  563. } else {
  564. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  565. nphy->rfctrl_intc1_save);
  566. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  567. nphy->rfctrl_intc2_save);
  568. }
  569. }
  570. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  571. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  572. {
  573. struct b43_phy_n *nphy = dev->phy.n;
  574. u16 tmp;
  575. enum ieee80211_band band = b43_current_band(dev->wl);
  576. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  577. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  578. if (dev->phy.rev >= 3) {
  579. if (ipa) {
  580. tmp = 4;
  581. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  582. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  583. }
  584. tmp = 1;
  585. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  586. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  587. }
  588. }
  589. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  590. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  591. {
  592. u16 bbcfg;
  593. b43_phy_force_clock(dev, 1);
  594. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  595. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  596. udelay(1);
  597. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  598. b43_phy_force_clock(dev, 0);
  599. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  600. }
  601. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  602. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  603. {
  604. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  605. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  606. if (preamble == 1)
  607. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  608. else
  609. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  610. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  611. }
  612. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  613. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  614. {
  615. struct b43_phy_n *nphy = dev->phy.n;
  616. bool override = false;
  617. u16 chain = 0x33;
  618. if (nphy->txrx_chain == 0) {
  619. chain = 0x11;
  620. override = true;
  621. } else if (nphy->txrx_chain == 1) {
  622. chain = 0x22;
  623. override = true;
  624. }
  625. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  626. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  627. chain);
  628. if (override)
  629. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  630. B43_NPHY_RFSEQMODE_CAOVER);
  631. else
  632. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  633. ~B43_NPHY_RFSEQMODE_CAOVER);
  634. }
  635. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  636. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  637. u16 samps, u8 time, bool wait)
  638. {
  639. int i;
  640. u16 tmp;
  641. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  642. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  643. if (wait)
  644. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  645. else
  646. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  647. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  648. for (i = 1000; i; i--) {
  649. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  650. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  651. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  652. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  653. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  654. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  655. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  656. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  657. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  658. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  659. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  660. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  661. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  662. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  663. return;
  664. }
  665. udelay(10);
  666. }
  667. memset(est, 0, sizeof(*est));
  668. }
  669. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  670. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  671. struct b43_phy_n_iq_comp *pcomp)
  672. {
  673. if (write) {
  674. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  675. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  676. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  677. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  678. } else {
  679. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  680. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  681. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  682. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  683. }
  684. }
  685. #if 0
  686. /* Ready but not used anywhere */
  687. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  688. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  689. {
  690. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  691. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  692. if (core == 0) {
  693. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  694. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  695. } else {
  696. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  697. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  698. }
  699. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  700. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  701. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  702. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  703. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  704. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  705. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  706. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  707. }
  708. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  709. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  710. {
  711. u8 rxval, txval;
  712. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  713. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  714. if (core == 0) {
  715. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  716. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  717. } else {
  718. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  719. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  720. }
  721. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  722. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  723. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  724. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  725. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  726. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  727. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  728. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  729. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  730. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  731. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  732. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  733. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  734. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  735. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  736. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  737. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  738. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  739. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  740. if (core == 0) {
  741. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  742. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  743. } else {
  744. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  745. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  746. }
  747. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  748. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  749. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  750. if (core == 0) {
  751. rxval = 1;
  752. txval = 8;
  753. } else {
  754. rxval = 4;
  755. txval = 2;
  756. }
  757. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  758. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  759. }
  760. #endif
  761. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  762. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  763. {
  764. int i;
  765. s32 iq;
  766. u32 ii;
  767. u32 qq;
  768. int iq_nbits, qq_nbits;
  769. int arsh, brsh;
  770. u16 tmp, a, b;
  771. struct nphy_iq_est est;
  772. struct b43_phy_n_iq_comp old;
  773. struct b43_phy_n_iq_comp new = { };
  774. bool error = false;
  775. if (mask == 0)
  776. return;
  777. b43_nphy_rx_iq_coeffs(dev, false, &old);
  778. b43_nphy_rx_iq_coeffs(dev, true, &new);
  779. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  780. new = old;
  781. for (i = 0; i < 2; i++) {
  782. if (i == 0 && (mask & 1)) {
  783. iq = est.iq0_prod;
  784. ii = est.i0_pwr;
  785. qq = est.q0_pwr;
  786. } else if (i == 1 && (mask & 2)) {
  787. iq = est.iq1_prod;
  788. ii = est.i1_pwr;
  789. qq = est.q1_pwr;
  790. } else {
  791. continue;
  792. }
  793. if (ii + qq < 2) {
  794. error = true;
  795. break;
  796. }
  797. iq_nbits = fls(abs(iq));
  798. qq_nbits = fls(qq);
  799. arsh = iq_nbits - 20;
  800. if (arsh >= 0) {
  801. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  802. tmp = ii >> arsh;
  803. } else {
  804. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  805. tmp = ii << -arsh;
  806. }
  807. if (tmp == 0) {
  808. error = true;
  809. break;
  810. }
  811. a /= tmp;
  812. brsh = qq_nbits - 11;
  813. if (brsh >= 0) {
  814. b = (qq << (31 - qq_nbits));
  815. tmp = ii >> brsh;
  816. } else {
  817. b = (qq << (31 - qq_nbits));
  818. tmp = ii << -brsh;
  819. }
  820. if (tmp == 0) {
  821. error = true;
  822. break;
  823. }
  824. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  825. if (i == 0 && (mask & 0x1)) {
  826. if (dev->phy.rev >= 3) {
  827. new.a0 = a & 0x3FF;
  828. new.b0 = b & 0x3FF;
  829. } else {
  830. new.a0 = b & 0x3FF;
  831. new.b0 = a & 0x3FF;
  832. }
  833. } else if (i == 1 && (mask & 0x2)) {
  834. if (dev->phy.rev >= 3) {
  835. new.a1 = a & 0x3FF;
  836. new.b1 = b & 0x3FF;
  837. } else {
  838. new.a1 = b & 0x3FF;
  839. new.b1 = a & 0x3FF;
  840. }
  841. }
  842. }
  843. if (error)
  844. new = old;
  845. b43_nphy_rx_iq_coeffs(dev, true, &new);
  846. }
  847. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  848. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  849. {
  850. u16 array[4];
  851. int i;
  852. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  853. for (i = 0; i < 4; i++)
  854. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  855. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  856. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  857. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  858. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  859. }
  860. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  861. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  862. const u16 *clip_st)
  863. {
  864. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  865. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  866. }
  867. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  868. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  869. {
  870. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  871. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  872. }
  873. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  874. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  875. {
  876. if (dev->phy.rev >= 3) {
  877. if (!init)
  878. return;
  879. if (0 /* FIXME */) {
  880. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  881. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  882. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  883. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  884. }
  885. } else {
  886. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  887. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  888. switch (dev->dev->bus_type) {
  889. #ifdef CONFIG_B43_BCMA
  890. case B43_BUS_BCMA:
  891. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  892. 0xFC00, 0xFC00);
  893. break;
  894. #endif
  895. #ifdef CONFIG_B43_SSB
  896. case B43_BUS_SSB:
  897. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  898. 0xFC00, 0xFC00);
  899. break;
  900. #endif
  901. }
  902. b43_write32(dev, B43_MMIO_MACCTL,
  903. b43_read32(dev, B43_MMIO_MACCTL) &
  904. ~B43_MACCTL_GPOUTSMSK);
  905. b43_write16(dev, B43_MMIO_GPIO_MASK,
  906. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  907. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  908. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  909. if (init) {
  910. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  911. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  912. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  913. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  914. }
  915. }
  916. }
  917. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  918. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  919. {
  920. u16 tmp;
  921. if (dev->dev->core_rev == 16)
  922. b43_mac_suspend(dev);
  923. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  924. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  925. B43_NPHY_CLASSCTL_WAITEDEN);
  926. tmp &= ~mask;
  927. tmp |= (val & mask);
  928. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  929. if (dev->dev->core_rev == 16)
  930. b43_mac_enable(dev);
  931. return tmp;
  932. }
  933. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  934. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  935. {
  936. struct b43_phy *phy = &dev->phy;
  937. struct b43_phy_n *nphy = phy->n;
  938. if (enable) {
  939. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  940. if (nphy->deaf_count++ == 0) {
  941. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  942. b43_nphy_classifier(dev, 0x7, 0);
  943. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  944. b43_nphy_write_clip_detection(dev, clip);
  945. }
  946. b43_nphy_reset_cca(dev);
  947. } else {
  948. if (--nphy->deaf_count == 0) {
  949. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  950. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  951. }
  952. }
  953. }
  954. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  955. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  956. {
  957. struct b43_phy_n *nphy = dev->phy.n;
  958. u16 tmp;
  959. if (nphy->hang_avoid)
  960. b43_nphy_stay_in_carrier_search(dev, 1);
  961. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  962. if (tmp & 0x1)
  963. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  964. else if (tmp & 0x2)
  965. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  966. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  967. if (nphy->bb_mult_save & 0x80000000) {
  968. tmp = nphy->bb_mult_save & 0xFFFF;
  969. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  970. nphy->bb_mult_save = 0;
  971. }
  972. if (nphy->hang_avoid)
  973. b43_nphy_stay_in_carrier_search(dev, 0);
  974. }
  975. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  976. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  977. {
  978. struct b43_phy_n *nphy = dev->phy.n;
  979. u8 channel = dev->phy.channel;
  980. int tone[2] = { 57, 58 };
  981. u32 noise[2] = { 0x3FF, 0x3FF };
  982. B43_WARN_ON(dev->phy.rev < 3);
  983. if (nphy->hang_avoid)
  984. b43_nphy_stay_in_carrier_search(dev, 1);
  985. if (nphy->gband_spurwar_en) {
  986. /* TODO: N PHY Adjust Analog Pfbw (7) */
  987. if (channel == 11 && dev->phy.is_40mhz)
  988. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  989. else
  990. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  991. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  992. }
  993. if (nphy->aband_spurwar_en) {
  994. if (channel == 54) {
  995. tone[0] = 0x20;
  996. noise[0] = 0x25F;
  997. } else if (channel == 38 || channel == 102 || channel == 118) {
  998. if (0 /* FIXME */) {
  999. tone[0] = 0x20;
  1000. noise[0] = 0x21F;
  1001. } else {
  1002. tone[0] = 0;
  1003. noise[0] = 0;
  1004. }
  1005. } else if (channel == 134) {
  1006. tone[0] = 0x20;
  1007. noise[0] = 0x21F;
  1008. } else if (channel == 151) {
  1009. tone[0] = 0x10;
  1010. noise[0] = 0x23F;
  1011. } else if (channel == 153 || channel == 161) {
  1012. tone[0] = 0x30;
  1013. noise[0] = 0x23F;
  1014. } else {
  1015. tone[0] = 0;
  1016. noise[0] = 0;
  1017. }
  1018. if (!tone[0] && !noise[0])
  1019. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  1020. else
  1021. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  1022. }
  1023. if (nphy->hang_avoid)
  1024. b43_nphy_stay_in_carrier_search(dev, 0);
  1025. }
  1026. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  1027. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  1028. {
  1029. struct b43_phy_n *nphy = dev->phy.n;
  1030. u8 i;
  1031. s16 tmp;
  1032. u16 data[4];
  1033. s16 gain[2];
  1034. u16 minmax[2];
  1035. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  1036. if (nphy->hang_avoid)
  1037. b43_nphy_stay_in_carrier_search(dev, 1);
  1038. if (nphy->gain_boost) {
  1039. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1040. gain[0] = 6;
  1041. gain[1] = 6;
  1042. } else {
  1043. tmp = 40370 - 315 * dev->phy.channel;
  1044. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1045. tmp = 23242 - 224 * dev->phy.channel;
  1046. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  1047. }
  1048. } else {
  1049. gain[0] = 0;
  1050. gain[1] = 0;
  1051. }
  1052. for (i = 0; i < 2; i++) {
  1053. if (nphy->elna_gain_config) {
  1054. data[0] = 19 + gain[i];
  1055. data[1] = 25 + gain[i];
  1056. data[2] = 25 + gain[i];
  1057. data[3] = 25 + gain[i];
  1058. } else {
  1059. data[0] = lna_gain[0] + gain[i];
  1060. data[1] = lna_gain[1] + gain[i];
  1061. data[2] = lna_gain[2] + gain[i];
  1062. data[3] = lna_gain[3] + gain[i];
  1063. }
  1064. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  1065. minmax[i] = 23 + gain[i];
  1066. }
  1067. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  1068. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  1069. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  1070. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  1071. if (nphy->hang_avoid)
  1072. b43_nphy_stay_in_carrier_search(dev, 0);
  1073. }
  1074. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1075. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  1076. {
  1077. struct b43_phy_n *nphy = dev->phy.n;
  1078. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1079. /* PHY rev 0, 1, 2 */
  1080. u8 i, j;
  1081. u8 code;
  1082. u16 tmp;
  1083. u8 rfseq_events[3] = { 6, 8, 7 };
  1084. u8 rfseq_delays[3] = { 10, 30, 1 };
  1085. /* PHY rev >= 3 */
  1086. bool ghz5;
  1087. bool ext_lna;
  1088. u16 rssi_gain;
  1089. struct nphy_gain_ctl_workaround_entry *e;
  1090. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1091. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1092. if (dev->phy.rev >= 3) {
  1093. /* Prepare values */
  1094. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1095. & B43_NPHY_BANDCTL_5GHZ;
  1096. ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
  1097. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1098. if (ghz5 && dev->phy.rev >= 5)
  1099. rssi_gain = 0x90;
  1100. else
  1101. rssi_gain = 0x50;
  1102. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1103. /* Set Clip 2 detect */
  1104. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1105. B43_NPHY_C1_CGAINI_CL2DETECT);
  1106. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1107. B43_NPHY_C2_CGAINI_CL2DETECT);
  1108. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1109. 0x17);
  1110. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1111. 0x17);
  1112. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1113. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1114. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1115. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1116. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1117. rssi_gain);
  1118. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1119. rssi_gain);
  1120. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1121. 0x17);
  1122. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1123. 0x17);
  1124. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1125. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1126. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1127. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1128. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1129. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1130. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1131. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1132. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1133. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1134. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1135. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1136. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1137. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1138. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1139. b43_phy_write(dev, 0x2A7, e->init_gain);
  1140. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1141. e->rfseq_init);
  1142. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1143. /* TODO: check defines. Do not match variables names */
  1144. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1145. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1146. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1147. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1148. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1149. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1150. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1151. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1152. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1153. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1154. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1155. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1156. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1157. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1158. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1159. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1160. } else {
  1161. /* Set Clip 2 detect */
  1162. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1163. B43_NPHY_C1_CGAINI_CL2DETECT);
  1164. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1165. B43_NPHY_C2_CGAINI_CL2DETECT);
  1166. /* Set narrowband clip threshold */
  1167. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1168. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1169. if (!dev->phy.is_40mhz) {
  1170. /* Set dwell lengths */
  1171. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1172. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1173. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1174. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1175. }
  1176. /* Set wideband clip 2 threshold */
  1177. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1178. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  1179. 21);
  1180. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1181. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  1182. 21);
  1183. if (!dev->phy.is_40mhz) {
  1184. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1185. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1186. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1187. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1188. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1189. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1190. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1191. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1192. }
  1193. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1194. if (nphy->gain_boost) {
  1195. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1196. dev->phy.is_40mhz)
  1197. code = 4;
  1198. else
  1199. code = 5;
  1200. } else {
  1201. code = dev->phy.is_40mhz ? 6 : 7;
  1202. }
  1203. /* Set HPVGA2 index */
  1204. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  1205. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1206. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1207. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  1208. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1209. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1210. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1211. /* specs say about 2 loops, but wl does 4 */
  1212. for (i = 0; i < 4; i++)
  1213. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1214. (code << 8 | 0x7C));
  1215. b43_nphy_adjust_lna_gain_table(dev);
  1216. if (nphy->elna_gain_config) {
  1217. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1218. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1219. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1220. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1221. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1222. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1223. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1224. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1225. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1226. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1227. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1228. /* specs say about 2 loops, but wl does 4 */
  1229. for (i = 0; i < 4; i++)
  1230. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1231. (code << 8 | 0x74));
  1232. }
  1233. if (dev->phy.rev == 2) {
  1234. for (i = 0; i < 4; i++) {
  1235. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1236. (0x0400 * i) + 0x0020);
  1237. for (j = 0; j < 21; j++) {
  1238. tmp = j * (i < 2 ? 3 : 1);
  1239. b43_phy_write(dev,
  1240. B43_NPHY_TABLE_DATALO, tmp);
  1241. }
  1242. }
  1243. }
  1244. b43_nphy_set_rf_sequence(dev, 5,
  1245. rfseq_events, rfseq_delays, 3);
  1246. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1247. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1248. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1249. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1250. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1251. 0xFF80, 4);
  1252. }
  1253. }
  1254. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1255. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1256. {
  1257. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1258. struct b43_phy *phy = &dev->phy;
  1259. struct b43_phy_n *nphy = phy->n;
  1260. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1261. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1262. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1263. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1264. u16 tmp16;
  1265. u32 tmp32;
  1266. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1267. b43_nphy_classifier(dev, 1, 0);
  1268. else
  1269. b43_nphy_classifier(dev, 1, 1);
  1270. if (nphy->hang_avoid)
  1271. b43_nphy_stay_in_carrier_search(dev, 1);
  1272. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1273. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1274. if (dev->phy.rev >= 3) {
  1275. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1276. tmp32 &= 0xffffff;
  1277. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1278. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1279. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1280. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1281. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1282. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1283. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1284. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1285. b43_phy_write(dev, 0x2AE, 0x000C);
  1286. /* TODO */
  1287. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1288. 0x2 : 0x9C40;
  1289. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1290. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1291. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1292. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1293. b43_nphy_gain_ctrl_workarounds(dev);
  1294. b43_ntab_write(dev, B43_NTAB32(8, 0), 2);
  1295. b43_ntab_write(dev, B43_NTAB32(8, 16), 2);
  1296. /* TODO */
  1297. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1298. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1299. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1300. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1301. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1302. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1303. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1304. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1305. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1306. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1307. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1308. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1309. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1310. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1311. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1312. tmp32 = 0x00088888;
  1313. else
  1314. tmp32 = 0x88888888;
  1315. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1316. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1317. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1318. if (dev->phy.rev == 4 &&
  1319. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1320. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1321. 0x70);
  1322. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1323. 0x70);
  1324. }
  1325. b43_phy_write(dev, 0x224, 0x039C);
  1326. b43_phy_write(dev, 0x225, 0x0357);
  1327. b43_phy_write(dev, 0x226, 0x0317);
  1328. b43_phy_write(dev, 0x227, 0x02D7);
  1329. b43_phy_write(dev, 0x228, 0x039C);
  1330. b43_phy_write(dev, 0x229, 0x0357);
  1331. b43_phy_write(dev, 0x22A, 0x0317);
  1332. b43_phy_write(dev, 0x22B, 0x02D7);
  1333. b43_phy_write(dev, 0x22C, 0x039C);
  1334. b43_phy_write(dev, 0x22D, 0x0357);
  1335. b43_phy_write(dev, 0x22E, 0x0317);
  1336. b43_phy_write(dev, 0x22F, 0x02D7);
  1337. } else {
  1338. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1339. nphy->band5g_pwrgain) {
  1340. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1341. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1342. } else {
  1343. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1344. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1345. }
  1346. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1347. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1348. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1349. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1350. if (dev->phy.rev < 2) {
  1351. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1352. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1353. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1354. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1355. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1356. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1357. }
  1358. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1359. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1360. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1361. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1362. if (sprom->boardflags2_lo & 0x100 &&
  1363. dev->dev->board_type == 0x8B) {
  1364. delays1[0] = 0x1;
  1365. delays1[5] = 0x14;
  1366. }
  1367. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1368. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1369. b43_nphy_gain_ctrl_workarounds(dev);
  1370. if (dev->phy.rev < 2) {
  1371. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1372. b43_hf_write(dev, b43_hf_read(dev) |
  1373. B43_HF_MLADVW);
  1374. } else if (dev->phy.rev == 2) {
  1375. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1376. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1377. }
  1378. if (dev->phy.rev < 2)
  1379. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1380. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1381. /* Set phase track alpha and beta */
  1382. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1383. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1384. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1385. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1386. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1387. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1388. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1389. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1390. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1391. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1392. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1393. if (dev->phy.rev == 2)
  1394. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1395. B43_NPHY_FINERX2_CGC_DECGC);
  1396. }
  1397. if (nphy->hang_avoid)
  1398. b43_nphy_stay_in_carrier_search(dev, 0);
  1399. }
  1400. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1401. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1402. struct b43_c32 *samples, u16 len) {
  1403. struct b43_phy_n *nphy = dev->phy.n;
  1404. u16 i;
  1405. u32 *data;
  1406. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1407. if (!data) {
  1408. b43err(dev->wl, "allocation for samples loading failed\n");
  1409. return -ENOMEM;
  1410. }
  1411. if (nphy->hang_avoid)
  1412. b43_nphy_stay_in_carrier_search(dev, 1);
  1413. for (i = 0; i < len; i++) {
  1414. data[i] = (samples[i].i & 0x3FF << 10);
  1415. data[i] |= samples[i].q & 0x3FF;
  1416. }
  1417. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1418. kfree(data);
  1419. if (nphy->hang_avoid)
  1420. b43_nphy_stay_in_carrier_search(dev, 0);
  1421. return 0;
  1422. }
  1423. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1424. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1425. bool test)
  1426. {
  1427. int i;
  1428. u16 bw, len, rot, angle;
  1429. struct b43_c32 *samples;
  1430. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1431. len = bw << 3;
  1432. if (test) {
  1433. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1434. bw = 82;
  1435. else
  1436. bw = 80;
  1437. if (dev->phy.is_40mhz)
  1438. bw <<= 1;
  1439. len = bw << 1;
  1440. }
  1441. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1442. if (!samples) {
  1443. b43err(dev->wl, "allocation for samples generation failed\n");
  1444. return 0;
  1445. }
  1446. rot = (((freq * 36) / bw) << 16) / 100;
  1447. angle = 0;
  1448. for (i = 0; i < len; i++) {
  1449. samples[i] = b43_cordic(angle);
  1450. angle += rot;
  1451. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1452. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1453. }
  1454. i = b43_nphy_load_samples(dev, samples, len);
  1455. kfree(samples);
  1456. return (i < 0) ? 0 : len;
  1457. }
  1458. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1459. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1460. u16 wait, bool iqmode, bool dac_test)
  1461. {
  1462. struct b43_phy_n *nphy = dev->phy.n;
  1463. int i;
  1464. u16 seq_mode;
  1465. u32 tmp;
  1466. if (nphy->hang_avoid)
  1467. b43_nphy_stay_in_carrier_search(dev, true);
  1468. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1469. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1470. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1471. }
  1472. if (!dev->phy.is_40mhz)
  1473. tmp = 0x6464;
  1474. else
  1475. tmp = 0x4747;
  1476. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1477. if (nphy->hang_avoid)
  1478. b43_nphy_stay_in_carrier_search(dev, false);
  1479. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1480. if (loops != 0xFFFF)
  1481. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1482. else
  1483. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1484. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1485. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1486. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1487. if (iqmode) {
  1488. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1489. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1490. } else {
  1491. if (dac_test)
  1492. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1493. else
  1494. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1495. }
  1496. for (i = 0; i < 100; i++) {
  1497. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1498. i = 0;
  1499. break;
  1500. }
  1501. udelay(10);
  1502. }
  1503. if (i)
  1504. b43err(dev->wl, "run samples timeout\n");
  1505. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1506. }
  1507. /*
  1508. * Transmits a known value for LO calibration
  1509. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1510. */
  1511. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1512. bool iqmode, bool dac_test)
  1513. {
  1514. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1515. if (samp == 0)
  1516. return -1;
  1517. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1518. return 0;
  1519. }
  1520. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1521. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1522. {
  1523. struct b43_phy_n *nphy = dev->phy.n;
  1524. int i, j;
  1525. u32 tmp;
  1526. u32 cur_real, cur_imag, real_part, imag_part;
  1527. u16 buffer[7];
  1528. if (nphy->hang_avoid)
  1529. b43_nphy_stay_in_carrier_search(dev, true);
  1530. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1531. for (i = 0; i < 2; i++) {
  1532. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1533. (buffer[i * 2 + 1] & 0x3FF);
  1534. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1535. (((i + 26) << 10) | 320));
  1536. for (j = 0; j < 128; j++) {
  1537. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1538. ((tmp >> 16) & 0xFFFF));
  1539. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1540. (tmp & 0xFFFF));
  1541. }
  1542. }
  1543. for (i = 0; i < 2; i++) {
  1544. tmp = buffer[5 + i];
  1545. real_part = (tmp >> 8) & 0xFF;
  1546. imag_part = (tmp & 0xFF);
  1547. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1548. (((i + 26) << 10) | 448));
  1549. if (dev->phy.rev >= 3) {
  1550. cur_real = real_part;
  1551. cur_imag = imag_part;
  1552. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1553. }
  1554. for (j = 0; j < 128; j++) {
  1555. if (dev->phy.rev < 3) {
  1556. cur_real = (real_part * loscale[j] + 128) >> 8;
  1557. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1558. tmp = ((cur_real & 0xFF) << 8) |
  1559. (cur_imag & 0xFF);
  1560. }
  1561. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1562. ((tmp >> 16) & 0xFFFF));
  1563. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1564. (tmp & 0xFFFF));
  1565. }
  1566. }
  1567. if (dev->phy.rev >= 3) {
  1568. b43_shm_write16(dev, B43_SHM_SHARED,
  1569. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1570. b43_shm_write16(dev, B43_SHM_SHARED,
  1571. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1572. }
  1573. if (nphy->hang_avoid)
  1574. b43_nphy_stay_in_carrier_search(dev, false);
  1575. }
  1576. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1577. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1578. u8 *events, u8 *delays, u8 length)
  1579. {
  1580. struct b43_phy_n *nphy = dev->phy.n;
  1581. u8 i;
  1582. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1583. u16 offset1 = cmd << 4;
  1584. u16 offset2 = offset1 + 0x80;
  1585. if (nphy->hang_avoid)
  1586. b43_nphy_stay_in_carrier_search(dev, true);
  1587. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1588. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1589. for (i = length; i < 16; i++) {
  1590. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1591. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1592. }
  1593. if (nphy->hang_avoid)
  1594. b43_nphy_stay_in_carrier_search(dev, false);
  1595. }
  1596. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1597. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1598. enum b43_nphy_rf_sequence seq)
  1599. {
  1600. static const u16 trigger[] = {
  1601. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1602. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1603. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1604. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1605. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1606. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1607. };
  1608. int i;
  1609. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1610. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1611. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1612. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1613. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1614. for (i = 0; i < 200; i++) {
  1615. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1616. goto ok;
  1617. msleep(1);
  1618. }
  1619. b43err(dev->wl, "RF sequence status timeout\n");
  1620. ok:
  1621. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1622. }
  1623. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1624. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1625. u16 value, u8 core, bool off)
  1626. {
  1627. int i;
  1628. u8 index = fls(field);
  1629. u8 addr, en_addr, val_addr;
  1630. /* we expect only one bit set */
  1631. B43_WARN_ON(field & (~(1 << (index - 1))));
  1632. if (dev->phy.rev >= 3) {
  1633. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1634. for (i = 0; i < 2; i++) {
  1635. if (index == 0 || index == 16) {
  1636. b43err(dev->wl,
  1637. "Unsupported RF Ctrl Override call\n");
  1638. return;
  1639. }
  1640. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1641. en_addr = B43_PHY_N((i == 0) ?
  1642. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1643. val_addr = B43_PHY_N((i == 0) ?
  1644. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1645. if (off) {
  1646. b43_phy_mask(dev, en_addr, ~(field));
  1647. b43_phy_mask(dev, val_addr,
  1648. ~(rf_ctrl->val_mask));
  1649. } else {
  1650. if (core == 0 || ((1 << core) & i) != 0) {
  1651. b43_phy_set(dev, en_addr, field);
  1652. b43_phy_maskset(dev, val_addr,
  1653. ~(rf_ctrl->val_mask),
  1654. (value << rf_ctrl->val_shift));
  1655. }
  1656. }
  1657. }
  1658. } else {
  1659. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1660. if (off) {
  1661. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1662. value = 0;
  1663. } else {
  1664. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1665. }
  1666. for (i = 0; i < 2; i++) {
  1667. if (index <= 1 || index == 16) {
  1668. b43err(dev->wl,
  1669. "Unsupported RF Ctrl Override call\n");
  1670. return;
  1671. }
  1672. if (index == 2 || index == 10 ||
  1673. (index >= 13 && index <= 15)) {
  1674. core = 1;
  1675. }
  1676. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1677. addr = B43_PHY_N((i == 0) ?
  1678. rf_ctrl->addr0 : rf_ctrl->addr1);
  1679. if ((core & (1 << i)) != 0)
  1680. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1681. (value << rf_ctrl->shift));
  1682. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1683. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1684. B43_NPHY_RFCTL_CMD_START);
  1685. udelay(1);
  1686. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1687. }
  1688. }
  1689. }
  1690. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1691. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1692. u16 value, u8 core)
  1693. {
  1694. u8 i, j;
  1695. u16 reg, tmp, val;
  1696. B43_WARN_ON(dev->phy.rev < 3);
  1697. B43_WARN_ON(field > 4);
  1698. for (i = 0; i < 2; i++) {
  1699. if ((core == 1 && i == 1) || (core == 2 && !i))
  1700. continue;
  1701. reg = (i == 0) ?
  1702. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1703. b43_phy_mask(dev, reg, 0xFBFF);
  1704. switch (field) {
  1705. case 0:
  1706. b43_phy_write(dev, reg, 0);
  1707. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1708. break;
  1709. case 1:
  1710. if (!i) {
  1711. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1712. 0xFC3F, (value << 6));
  1713. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1714. 0xFFFE, 1);
  1715. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1716. B43_NPHY_RFCTL_CMD_START);
  1717. for (j = 0; j < 100; j++) {
  1718. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1719. j = 0;
  1720. break;
  1721. }
  1722. udelay(10);
  1723. }
  1724. if (j)
  1725. b43err(dev->wl,
  1726. "intc override timeout\n");
  1727. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1728. 0xFFFE);
  1729. } else {
  1730. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1731. 0xFC3F, (value << 6));
  1732. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1733. 0xFFFE, 1);
  1734. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1735. B43_NPHY_RFCTL_CMD_RXTX);
  1736. for (j = 0; j < 100; j++) {
  1737. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1738. j = 0;
  1739. break;
  1740. }
  1741. udelay(10);
  1742. }
  1743. if (j)
  1744. b43err(dev->wl,
  1745. "intc override timeout\n");
  1746. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1747. 0xFFFE);
  1748. }
  1749. break;
  1750. case 2:
  1751. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1752. tmp = 0x0020;
  1753. val = value << 5;
  1754. } else {
  1755. tmp = 0x0010;
  1756. val = value << 4;
  1757. }
  1758. b43_phy_maskset(dev, reg, ~tmp, val);
  1759. break;
  1760. case 3:
  1761. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1762. tmp = 0x0001;
  1763. val = value;
  1764. } else {
  1765. tmp = 0x0004;
  1766. val = value << 2;
  1767. }
  1768. b43_phy_maskset(dev, reg, ~tmp, val);
  1769. break;
  1770. case 4:
  1771. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1772. tmp = 0x0002;
  1773. val = value << 1;
  1774. } else {
  1775. tmp = 0x0008;
  1776. val = value << 3;
  1777. }
  1778. b43_phy_maskset(dev, reg, ~tmp, val);
  1779. break;
  1780. }
  1781. }
  1782. }
  1783. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1784. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1785. {
  1786. unsigned int i;
  1787. u16 val;
  1788. val = 0x1E1F;
  1789. for (i = 0; i < 16; i++) {
  1790. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1791. val -= 0x202;
  1792. }
  1793. val = 0x3E3F;
  1794. for (i = 0; i < 16; i++) {
  1795. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1796. val -= 0x202;
  1797. }
  1798. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1799. }
  1800. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1801. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1802. s8 offset, u8 core, u8 rail,
  1803. enum b43_nphy_rssi_type type)
  1804. {
  1805. u16 tmp;
  1806. bool core1or5 = (core == 1) || (core == 5);
  1807. bool core2or5 = (core == 2) || (core == 5);
  1808. offset = clamp_val(offset, -32, 31);
  1809. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1810. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1811. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1812. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1813. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1814. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1815. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1816. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1817. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1818. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1819. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1820. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1821. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1822. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1823. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1824. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1825. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1826. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1827. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1828. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1829. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1830. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1831. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1832. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1833. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1834. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1835. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1836. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1837. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1838. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1839. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1840. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1841. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1842. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1843. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1844. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1845. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1846. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1847. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1848. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1849. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1850. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1851. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1852. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1853. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1854. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1855. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1856. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1857. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1858. }
  1859. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1860. {
  1861. u16 val;
  1862. if (type < 3)
  1863. val = 0;
  1864. else if (type == 6)
  1865. val = 1;
  1866. else if (type == 3)
  1867. val = 2;
  1868. else
  1869. val = 3;
  1870. val = (val << 12) | (val << 14);
  1871. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1872. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1873. if (type < 3) {
  1874. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1875. (type + 1) << 4);
  1876. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1877. (type + 1) << 4);
  1878. }
  1879. if (code == 0) {
  1880. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1881. if (type < 3) {
  1882. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1883. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1884. B43_NPHY_RFCTL_CMD_CORESEL));
  1885. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1886. ~(0x1 << 12 |
  1887. 0x1 << 5 |
  1888. 0x1 << 1 |
  1889. 0x1));
  1890. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1891. ~B43_NPHY_RFCTL_CMD_START);
  1892. udelay(20);
  1893. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1894. }
  1895. } else {
  1896. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1897. if (type < 3) {
  1898. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1899. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1900. B43_NPHY_RFCTL_CMD_CORESEL),
  1901. (B43_NPHY_RFCTL_CMD_RXEN |
  1902. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1903. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1904. (0x1 << 12 |
  1905. 0x1 << 5 |
  1906. 0x1 << 1 |
  1907. 0x1));
  1908. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1909. B43_NPHY_RFCTL_CMD_START);
  1910. udelay(20);
  1911. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1912. }
  1913. }
  1914. }
  1915. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1916. {
  1917. struct b43_phy_n *nphy = dev->phy.n;
  1918. u8 i;
  1919. u16 reg, val;
  1920. if (code == 0) {
  1921. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1922. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1923. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1924. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1925. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1926. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1927. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1928. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1929. } else {
  1930. for (i = 0; i < 2; i++) {
  1931. if ((code == 1 && i == 1) || (code == 2 && !i))
  1932. continue;
  1933. reg = (i == 0) ?
  1934. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1935. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1936. if (type < 3) {
  1937. reg = (i == 0) ?
  1938. B43_NPHY_AFECTL_C1 :
  1939. B43_NPHY_AFECTL_C2;
  1940. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1941. reg = (i == 0) ?
  1942. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1943. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1944. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1945. if (type == 0)
  1946. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1947. else if (type == 1)
  1948. val = 16;
  1949. else
  1950. val = 32;
  1951. b43_phy_set(dev, reg, val);
  1952. reg = (i == 0) ?
  1953. B43_NPHY_TXF_40CO_B1S0 :
  1954. B43_NPHY_TXF_40CO_B32S1;
  1955. b43_phy_set(dev, reg, 0x0020);
  1956. } else {
  1957. if (type == 6)
  1958. val = 0x0100;
  1959. else if (type == 3)
  1960. val = 0x0200;
  1961. else
  1962. val = 0x0300;
  1963. reg = (i == 0) ?
  1964. B43_NPHY_AFECTL_C1 :
  1965. B43_NPHY_AFECTL_C2;
  1966. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1967. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1968. if (type != 3 && type != 6) {
  1969. enum ieee80211_band band =
  1970. b43_current_band(dev->wl);
  1971. if ((nphy->ipa2g_on &&
  1972. band == IEEE80211_BAND_2GHZ) ||
  1973. (nphy->ipa5g_on &&
  1974. band == IEEE80211_BAND_5GHZ))
  1975. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1976. else
  1977. val = 0x11;
  1978. reg = (i == 0) ? 0x2000 : 0x3000;
  1979. reg |= B2055_PADDRV;
  1980. b43_radio_write16(dev, reg, val);
  1981. reg = (i == 0) ?
  1982. B43_NPHY_AFECTL_OVER1 :
  1983. B43_NPHY_AFECTL_OVER;
  1984. b43_phy_set(dev, reg, 0x0200);
  1985. }
  1986. }
  1987. }
  1988. }
  1989. }
  1990. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1991. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1992. {
  1993. if (dev->phy.rev >= 3)
  1994. b43_nphy_rev3_rssi_select(dev, code, type);
  1995. else
  1996. b43_nphy_rev2_rssi_select(dev, code, type);
  1997. }
  1998. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1999. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  2000. {
  2001. int i;
  2002. for (i = 0; i < 2; i++) {
  2003. if (type == 2) {
  2004. if (i == 0) {
  2005. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  2006. 0xFC, buf[0]);
  2007. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2008. 0xFC, buf[1]);
  2009. } else {
  2010. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  2011. 0xFC, buf[2 * i]);
  2012. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2013. 0xFC, buf[2 * i + 1]);
  2014. }
  2015. } else {
  2016. if (i == 0)
  2017. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  2018. 0xF3, buf[0] << 2);
  2019. else
  2020. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  2021. 0xF3, buf[2 * i + 1] << 2);
  2022. }
  2023. }
  2024. }
  2025. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  2026. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  2027. u8 nsamp)
  2028. {
  2029. int i;
  2030. int out;
  2031. u16 save_regs_phy[9];
  2032. u16 s[2];
  2033. if (dev->phy.rev >= 3) {
  2034. save_regs_phy[0] = b43_phy_read(dev,
  2035. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  2036. save_regs_phy[1] = b43_phy_read(dev,
  2037. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  2038. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2039. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2040. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2041. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2042. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  2043. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  2044. save_regs_phy[8] = 0;
  2045. } else {
  2046. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2047. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2048. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2049. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  2050. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2051. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2052. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2053. save_regs_phy[7] = 0;
  2054. save_regs_phy[8] = 0;
  2055. }
  2056. b43_nphy_rssi_select(dev, 5, type);
  2057. if (dev->phy.rev < 2) {
  2058. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  2059. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  2060. }
  2061. for (i = 0; i < 4; i++)
  2062. buf[i] = 0;
  2063. for (i = 0; i < nsamp; i++) {
  2064. if (dev->phy.rev < 2) {
  2065. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  2066. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  2067. } else {
  2068. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  2069. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  2070. }
  2071. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  2072. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  2073. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  2074. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  2075. }
  2076. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  2077. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  2078. if (dev->phy.rev < 2)
  2079. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  2080. if (dev->phy.rev >= 3) {
  2081. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  2082. save_regs_phy[0]);
  2083. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  2084. save_regs_phy[1]);
  2085. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  2086. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  2087. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  2088. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  2089. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  2090. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  2091. } else {
  2092. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  2093. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  2094. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  2095. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  2096. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  2097. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  2098. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  2099. }
  2100. return out;
  2101. }
  2102. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  2103. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  2104. {
  2105. int i, j;
  2106. u8 state[4];
  2107. u8 code, val;
  2108. u16 class, override;
  2109. u8 regs_save_radio[2];
  2110. u16 regs_save_phy[2];
  2111. s8 offset[4];
  2112. u8 core;
  2113. u8 rail;
  2114. u16 clip_state[2];
  2115. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  2116. s32 results_min[4] = { };
  2117. u8 vcm_final[4] = { };
  2118. s32 results[4][4] = { };
  2119. s32 miniq[4][2] = { };
  2120. if (type == 2) {
  2121. code = 0;
  2122. val = 6;
  2123. } else if (type < 2) {
  2124. code = 25;
  2125. val = 4;
  2126. } else {
  2127. B43_WARN_ON(1);
  2128. return;
  2129. }
  2130. class = b43_nphy_classifier(dev, 0, 0);
  2131. b43_nphy_classifier(dev, 7, 4);
  2132. b43_nphy_read_clip_detection(dev, clip_state);
  2133. b43_nphy_write_clip_detection(dev, clip_off);
  2134. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2135. override = 0x140;
  2136. else
  2137. override = 0x110;
  2138. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2139. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  2140. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  2141. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  2142. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2143. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  2144. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  2145. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  2146. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  2147. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  2148. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  2149. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  2150. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  2151. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  2152. b43_nphy_rssi_select(dev, 5, type);
  2153. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  2154. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  2155. for (i = 0; i < 4; i++) {
  2156. u8 tmp[4];
  2157. for (j = 0; j < 4; j++)
  2158. tmp[j] = i;
  2159. if (type != 1)
  2160. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  2161. b43_nphy_poll_rssi(dev, type, results[i], 8);
  2162. if (type < 2)
  2163. for (j = 0; j < 2; j++)
  2164. miniq[i][j] = min(results[i][2 * j],
  2165. results[i][2 * j + 1]);
  2166. }
  2167. for (i = 0; i < 4; i++) {
  2168. s32 mind = 40;
  2169. u8 minvcm = 0;
  2170. s32 minpoll = 249;
  2171. s32 curr;
  2172. for (j = 0; j < 4; j++) {
  2173. if (type == 2)
  2174. curr = abs(results[j][i]);
  2175. else
  2176. curr = abs(miniq[j][i / 2] - code * 8);
  2177. if (curr < mind) {
  2178. mind = curr;
  2179. minvcm = j;
  2180. }
  2181. if (results[j][i] < minpoll)
  2182. minpoll = results[j][i];
  2183. }
  2184. results_min[i] = minpoll;
  2185. vcm_final[i] = minvcm;
  2186. }
  2187. if (type != 1)
  2188. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  2189. for (i = 0; i < 4; i++) {
  2190. offset[i] = (code * 8) - results[vcm_final[i]][i];
  2191. if (offset[i] < 0)
  2192. offset[i] = -((abs(offset[i]) + 4) / 8);
  2193. else
  2194. offset[i] = (offset[i] + 4) / 8;
  2195. if (results_min[i] == 248)
  2196. offset[i] = code - 32;
  2197. core = (i / 2) ? 2 : 1;
  2198. rail = (i % 2) ? 1 : 0;
  2199. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  2200. type);
  2201. }
  2202. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  2203. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  2204. switch (state[2]) {
  2205. case 1:
  2206. b43_nphy_rssi_select(dev, 1, 2);
  2207. break;
  2208. case 4:
  2209. b43_nphy_rssi_select(dev, 1, 0);
  2210. break;
  2211. case 2:
  2212. b43_nphy_rssi_select(dev, 1, 1);
  2213. break;
  2214. default:
  2215. b43_nphy_rssi_select(dev, 1, 1);
  2216. break;
  2217. }
  2218. switch (state[3]) {
  2219. case 1:
  2220. b43_nphy_rssi_select(dev, 2, 2);
  2221. break;
  2222. case 4:
  2223. b43_nphy_rssi_select(dev, 2, 0);
  2224. break;
  2225. default:
  2226. b43_nphy_rssi_select(dev, 2, 1);
  2227. break;
  2228. }
  2229. b43_nphy_rssi_select(dev, 0, type);
  2230. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  2231. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  2232. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  2233. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  2234. b43_nphy_classifier(dev, 7, class);
  2235. b43_nphy_write_clip_detection(dev, clip_state);
  2236. /* Specs don't say about reset here, but it makes wl and b43 dumps
  2237. identical, it really seems wl performs this */
  2238. b43_nphy_reset_cca(dev);
  2239. }
  2240. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  2241. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  2242. {
  2243. /* TODO */
  2244. }
  2245. /*
  2246. * RSSI Calibration
  2247. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  2248. */
  2249. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  2250. {
  2251. if (dev->phy.rev >= 3) {
  2252. b43_nphy_rev3_rssi_cal(dev);
  2253. } else {
  2254. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  2255. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  2256. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  2257. }
  2258. }
  2259. /*
  2260. * Restore RSSI Calibration
  2261. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2262. */
  2263. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2264. {
  2265. struct b43_phy_n *nphy = dev->phy.n;
  2266. u16 *rssical_radio_regs = NULL;
  2267. u16 *rssical_phy_regs = NULL;
  2268. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2269. if (!nphy->rssical_chanspec_2G.center_freq)
  2270. return;
  2271. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2272. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2273. } else {
  2274. if (!nphy->rssical_chanspec_5G.center_freq)
  2275. return;
  2276. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2277. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2278. }
  2279. /* TODO use some definitions */
  2280. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2281. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2282. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2283. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2284. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2285. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2286. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2287. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2288. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2289. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2290. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2291. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2292. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2293. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2294. }
  2295. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2296. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2297. {
  2298. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2299. if (dev->phy.rev >= 6) {
  2300. /* TODO If the chip is 47162
  2301. return txpwrctrl_tx_gain_ipa_rev5 */
  2302. return txpwrctrl_tx_gain_ipa_rev6;
  2303. } else if (dev->phy.rev >= 5) {
  2304. return txpwrctrl_tx_gain_ipa_rev5;
  2305. } else {
  2306. return txpwrctrl_tx_gain_ipa;
  2307. }
  2308. } else {
  2309. return txpwrctrl_tx_gain_ipa_5g;
  2310. }
  2311. }
  2312. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2313. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2314. {
  2315. struct b43_phy_n *nphy = dev->phy.n;
  2316. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2317. u16 tmp;
  2318. u8 offset, i;
  2319. if (dev->phy.rev >= 3) {
  2320. for (i = 0; i < 2; i++) {
  2321. tmp = (i == 0) ? 0x2000 : 0x3000;
  2322. offset = i * 11;
  2323. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2324. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2325. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2326. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2327. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2328. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2329. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2330. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2331. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2332. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2333. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2334. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2335. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2336. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2337. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2338. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2339. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2340. if (nphy->ipa5g_on) {
  2341. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2342. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2343. } else {
  2344. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2345. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2346. }
  2347. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2348. } else {
  2349. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2350. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2351. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2352. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2353. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2354. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2355. if (nphy->ipa2g_on) {
  2356. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2357. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2358. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2359. } else {
  2360. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2361. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2362. }
  2363. }
  2364. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2365. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2366. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2367. }
  2368. } else {
  2369. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2370. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2371. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2372. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2373. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2374. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2375. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2376. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2377. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2378. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2379. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2380. B43_NPHY_BANDCTL_5GHZ)) {
  2381. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2382. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2383. } else {
  2384. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2385. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2386. }
  2387. if (dev->phy.rev < 2) {
  2388. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2389. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2390. } else {
  2391. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2392. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2393. }
  2394. }
  2395. }
  2396. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2397. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2398. struct nphy_txgains target,
  2399. struct nphy_iqcal_params *params)
  2400. {
  2401. int i, j, indx;
  2402. u16 gain;
  2403. if (dev->phy.rev >= 3) {
  2404. params->txgm = target.txgm[core];
  2405. params->pga = target.pga[core];
  2406. params->pad = target.pad[core];
  2407. params->ipa = target.ipa[core];
  2408. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2409. (params->pad << 4) | (params->ipa);
  2410. for (j = 0; j < 5; j++)
  2411. params->ncorr[j] = 0x79;
  2412. } else {
  2413. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2414. (target.txgm[core] << 8);
  2415. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2416. 1 : 0;
  2417. for (i = 0; i < 9; i++)
  2418. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2419. break;
  2420. i = min(i, 8);
  2421. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2422. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2423. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2424. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2425. (params->pad << 2);
  2426. for (j = 0; j < 4; j++)
  2427. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2428. }
  2429. }
  2430. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2431. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2432. {
  2433. struct b43_phy_n *nphy = dev->phy.n;
  2434. int i;
  2435. u16 scale, entry;
  2436. u16 tmp = nphy->txcal_bbmult;
  2437. if (core == 0)
  2438. tmp >>= 8;
  2439. tmp &= 0xff;
  2440. for (i = 0; i < 18; i++) {
  2441. scale = (ladder_lo[i].percent * tmp) / 100;
  2442. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2443. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2444. scale = (ladder_iq[i].percent * tmp) / 100;
  2445. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2446. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2447. }
  2448. }
  2449. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2450. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2451. {
  2452. int i;
  2453. for (i = 0; i < 15; i++)
  2454. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2455. tbl_tx_filter_coef_rev4[2][i]);
  2456. }
  2457. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2458. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2459. {
  2460. int i, j;
  2461. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2462. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2463. for (i = 0; i < 3; i++)
  2464. for (j = 0; j < 15; j++)
  2465. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2466. tbl_tx_filter_coef_rev4[i][j]);
  2467. if (dev->phy.is_40mhz) {
  2468. for (j = 0; j < 15; j++)
  2469. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2470. tbl_tx_filter_coef_rev4[3][j]);
  2471. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2472. for (j = 0; j < 15; j++)
  2473. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2474. tbl_tx_filter_coef_rev4[5][j]);
  2475. }
  2476. if (dev->phy.channel == 14)
  2477. for (j = 0; j < 15; j++)
  2478. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2479. tbl_tx_filter_coef_rev4[6][j]);
  2480. }
  2481. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2482. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2483. {
  2484. struct b43_phy_n *nphy = dev->phy.n;
  2485. u16 curr_gain[2];
  2486. struct nphy_txgains target;
  2487. const u32 *table = NULL;
  2488. if (!nphy->txpwrctrl) {
  2489. int i;
  2490. if (nphy->hang_avoid)
  2491. b43_nphy_stay_in_carrier_search(dev, true);
  2492. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2493. if (nphy->hang_avoid)
  2494. b43_nphy_stay_in_carrier_search(dev, false);
  2495. for (i = 0; i < 2; ++i) {
  2496. if (dev->phy.rev >= 3) {
  2497. target.ipa[i] = curr_gain[i] & 0x000F;
  2498. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2499. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2500. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2501. } else {
  2502. target.ipa[i] = curr_gain[i] & 0x0003;
  2503. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2504. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2505. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2506. }
  2507. }
  2508. } else {
  2509. int i;
  2510. u16 index[2];
  2511. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2512. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2513. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2514. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2515. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2516. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2517. for (i = 0; i < 2; ++i) {
  2518. if (dev->phy.rev >= 3) {
  2519. enum ieee80211_band band =
  2520. b43_current_band(dev->wl);
  2521. if ((nphy->ipa2g_on &&
  2522. band == IEEE80211_BAND_2GHZ) ||
  2523. (nphy->ipa5g_on &&
  2524. band == IEEE80211_BAND_5GHZ)) {
  2525. table = b43_nphy_get_ipa_gain_table(dev);
  2526. } else {
  2527. if (band == IEEE80211_BAND_5GHZ) {
  2528. if (dev->phy.rev == 3)
  2529. table = b43_ntab_tx_gain_rev3_5ghz;
  2530. else if (dev->phy.rev == 4)
  2531. table = b43_ntab_tx_gain_rev4_5ghz;
  2532. else
  2533. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2534. } else {
  2535. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2536. }
  2537. }
  2538. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2539. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2540. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2541. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2542. } else {
  2543. table = b43_ntab_tx_gain_rev0_1_2;
  2544. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2545. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2546. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2547. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2548. }
  2549. }
  2550. }
  2551. return target;
  2552. }
  2553. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2554. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2555. {
  2556. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2557. if (dev->phy.rev >= 3) {
  2558. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2559. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2560. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2561. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2562. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2563. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2564. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2565. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2566. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2567. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2568. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2569. b43_nphy_reset_cca(dev);
  2570. } else {
  2571. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2572. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2573. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2574. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2575. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2576. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2577. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2578. }
  2579. }
  2580. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2581. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2582. {
  2583. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2584. u16 tmp;
  2585. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2586. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2587. if (dev->phy.rev >= 3) {
  2588. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2589. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2590. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2591. regs[2] = tmp;
  2592. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2593. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2594. regs[3] = tmp;
  2595. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2596. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2597. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2598. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2599. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2600. regs[5] = tmp;
  2601. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2602. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2603. regs[6] = tmp;
  2604. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2605. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2606. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2607. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2608. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2609. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2610. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2611. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2612. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2613. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2614. } else {
  2615. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2616. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2617. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2618. regs[2] = tmp;
  2619. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2620. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2621. regs[3] = tmp;
  2622. tmp |= 0x2000;
  2623. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2624. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2625. regs[4] = tmp;
  2626. tmp |= 0x2000;
  2627. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2628. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2629. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2630. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2631. tmp = 0x0180;
  2632. else
  2633. tmp = 0x0120;
  2634. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2635. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2636. }
  2637. }
  2638. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2639. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2640. {
  2641. struct b43_phy_n *nphy = dev->phy.n;
  2642. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2643. u16 *txcal_radio_regs = NULL;
  2644. struct b43_chanspec *iqcal_chanspec;
  2645. u16 *table = NULL;
  2646. if (nphy->hang_avoid)
  2647. b43_nphy_stay_in_carrier_search(dev, 1);
  2648. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2649. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2650. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2651. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2652. table = nphy->cal_cache.txcal_coeffs_2G;
  2653. } else {
  2654. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2655. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2656. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2657. table = nphy->cal_cache.txcal_coeffs_5G;
  2658. }
  2659. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2660. /* TODO use some definitions */
  2661. if (dev->phy.rev >= 3) {
  2662. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2663. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2664. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2665. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2666. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2667. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2668. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2669. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2670. } else {
  2671. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2672. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2673. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2674. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2675. }
  2676. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2677. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2678. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2679. if (nphy->hang_avoid)
  2680. b43_nphy_stay_in_carrier_search(dev, 0);
  2681. }
  2682. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2683. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2684. {
  2685. struct b43_phy_n *nphy = dev->phy.n;
  2686. u16 coef[4];
  2687. u16 *loft = NULL;
  2688. u16 *table = NULL;
  2689. int i;
  2690. u16 *txcal_radio_regs = NULL;
  2691. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2692. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2693. if (!nphy->iqcal_chanspec_2G.center_freq)
  2694. return;
  2695. table = nphy->cal_cache.txcal_coeffs_2G;
  2696. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2697. } else {
  2698. if (!nphy->iqcal_chanspec_5G.center_freq)
  2699. return;
  2700. table = nphy->cal_cache.txcal_coeffs_5G;
  2701. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2702. }
  2703. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2704. for (i = 0; i < 4; i++) {
  2705. if (dev->phy.rev >= 3)
  2706. table[i] = coef[i];
  2707. else
  2708. coef[i] = 0;
  2709. }
  2710. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2711. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2712. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2713. if (dev->phy.rev < 2)
  2714. b43_nphy_tx_iq_workaround(dev);
  2715. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2716. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2717. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2718. } else {
  2719. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2720. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2721. }
  2722. /* TODO use some definitions */
  2723. if (dev->phy.rev >= 3) {
  2724. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2725. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2726. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2727. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2728. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2729. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2730. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2731. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2732. } else {
  2733. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2734. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2735. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2736. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2737. }
  2738. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2739. }
  2740. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2741. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2742. struct nphy_txgains target,
  2743. bool full, bool mphase)
  2744. {
  2745. struct b43_phy_n *nphy = dev->phy.n;
  2746. int i;
  2747. int error = 0;
  2748. int freq;
  2749. bool avoid = false;
  2750. u8 length;
  2751. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  2752. const u16 *table;
  2753. bool phy6or5x;
  2754. u16 buffer[11];
  2755. u16 diq_start = 0;
  2756. u16 save[2];
  2757. u16 gain[2];
  2758. struct nphy_iqcal_params params[2];
  2759. bool updated[2] = { };
  2760. b43_nphy_stay_in_carrier_search(dev, true);
  2761. if (dev->phy.rev >= 4) {
  2762. avoid = nphy->hang_avoid;
  2763. nphy->hang_avoid = 0;
  2764. }
  2765. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2766. for (i = 0; i < 2; i++) {
  2767. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2768. gain[i] = params[i].cal_gain;
  2769. }
  2770. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2771. b43_nphy_tx_cal_radio_setup(dev);
  2772. b43_nphy_tx_cal_phy_setup(dev);
  2773. phy6or5x = dev->phy.rev >= 6 ||
  2774. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2775. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2776. if (phy6or5x) {
  2777. if (dev->phy.is_40mhz) {
  2778. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2779. tbl_tx_iqlo_cal_loft_ladder_40);
  2780. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2781. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2782. } else {
  2783. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2784. tbl_tx_iqlo_cal_loft_ladder_20);
  2785. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2786. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2787. }
  2788. }
  2789. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2790. if (!dev->phy.is_40mhz)
  2791. freq = 2500;
  2792. else
  2793. freq = 5000;
  2794. if (nphy->mphase_cal_phase_id > 2)
  2795. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2796. 0xFFFF, 0, true, false);
  2797. else
  2798. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2799. if (error == 0) {
  2800. if (nphy->mphase_cal_phase_id > 2) {
  2801. table = nphy->mphase_txcal_bestcoeffs;
  2802. length = 11;
  2803. if (dev->phy.rev < 3)
  2804. length -= 2;
  2805. } else {
  2806. if (!full && nphy->txiqlocal_coeffsvalid) {
  2807. table = nphy->txiqlocal_bestc;
  2808. length = 11;
  2809. if (dev->phy.rev < 3)
  2810. length -= 2;
  2811. } else {
  2812. full = true;
  2813. if (dev->phy.rev >= 3) {
  2814. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2815. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2816. } else {
  2817. table = tbl_tx_iqlo_cal_startcoefs;
  2818. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2819. }
  2820. }
  2821. }
  2822. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2823. if (full) {
  2824. if (dev->phy.rev >= 3)
  2825. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2826. else
  2827. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2828. } else {
  2829. if (dev->phy.rev >= 3)
  2830. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2831. else
  2832. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2833. }
  2834. if (mphase) {
  2835. count = nphy->mphase_txcal_cmdidx;
  2836. numb = min(max,
  2837. (u16)(count + nphy->mphase_txcal_numcmds));
  2838. } else {
  2839. count = 0;
  2840. numb = max;
  2841. }
  2842. for (; count < numb; count++) {
  2843. if (full) {
  2844. if (dev->phy.rev >= 3)
  2845. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2846. else
  2847. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2848. } else {
  2849. if (dev->phy.rev >= 3)
  2850. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2851. else
  2852. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2853. }
  2854. core = (cmd & 0x3000) >> 12;
  2855. type = (cmd & 0x0F00) >> 8;
  2856. if (phy6or5x && updated[core] == 0) {
  2857. b43_nphy_update_tx_cal_ladder(dev, core);
  2858. updated[core] = 1;
  2859. }
  2860. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2861. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2862. if (type == 1 || type == 3 || type == 4) {
  2863. buffer[0] = b43_ntab_read(dev,
  2864. B43_NTAB16(15, 69 + core));
  2865. diq_start = buffer[0];
  2866. buffer[0] = 0;
  2867. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2868. 0);
  2869. }
  2870. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2871. for (i = 0; i < 2000; i++) {
  2872. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2873. if (tmp & 0xC000)
  2874. break;
  2875. udelay(10);
  2876. }
  2877. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2878. buffer);
  2879. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2880. buffer);
  2881. if (type == 1 || type == 3 || type == 4)
  2882. buffer[0] = diq_start;
  2883. }
  2884. if (mphase)
  2885. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2886. last = (dev->phy.rev < 3) ? 6 : 7;
  2887. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2888. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2889. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2890. if (dev->phy.rev < 3) {
  2891. buffer[0] = 0;
  2892. buffer[1] = 0;
  2893. buffer[2] = 0;
  2894. buffer[3] = 0;
  2895. }
  2896. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2897. buffer);
  2898. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2899. buffer);
  2900. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2901. buffer);
  2902. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2903. buffer);
  2904. length = 11;
  2905. if (dev->phy.rev < 3)
  2906. length -= 2;
  2907. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2908. nphy->txiqlocal_bestc);
  2909. nphy->txiqlocal_coeffsvalid = true;
  2910. nphy->txiqlocal_chanspec.center_freq =
  2911. dev->phy.channel_freq;
  2912. nphy->txiqlocal_chanspec.channel_type =
  2913. dev->phy.channel_type;
  2914. } else {
  2915. length = 11;
  2916. if (dev->phy.rev < 3)
  2917. length -= 2;
  2918. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2919. nphy->mphase_txcal_bestcoeffs);
  2920. }
  2921. b43_nphy_stop_playback(dev);
  2922. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2923. }
  2924. b43_nphy_tx_cal_phy_cleanup(dev);
  2925. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2926. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2927. b43_nphy_tx_iq_workaround(dev);
  2928. if (dev->phy.rev >= 4)
  2929. nphy->hang_avoid = avoid;
  2930. b43_nphy_stay_in_carrier_search(dev, false);
  2931. return error;
  2932. }
  2933. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2934. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2935. {
  2936. struct b43_phy_n *nphy = dev->phy.n;
  2937. u8 i;
  2938. u16 buffer[7];
  2939. bool equal = true;
  2940. if (!nphy->txiqlocal_coeffsvalid ||
  2941. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2942. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2943. return;
  2944. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2945. for (i = 0; i < 4; i++) {
  2946. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2947. equal = false;
  2948. break;
  2949. }
  2950. }
  2951. if (!equal) {
  2952. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2953. nphy->txiqlocal_bestc);
  2954. for (i = 0; i < 4; i++)
  2955. buffer[i] = 0;
  2956. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2957. buffer);
  2958. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2959. &nphy->txiqlocal_bestc[5]);
  2960. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2961. &nphy->txiqlocal_bestc[5]);
  2962. }
  2963. }
  2964. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2965. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2966. struct nphy_txgains target, u8 type, bool debug)
  2967. {
  2968. struct b43_phy_n *nphy = dev->phy.n;
  2969. int i, j, index;
  2970. u8 rfctl[2];
  2971. u8 afectl_core;
  2972. u16 tmp[6];
  2973. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2974. u32 real, imag;
  2975. enum ieee80211_band band;
  2976. u8 use;
  2977. u16 cur_hpf;
  2978. u16 lna[3] = { 3, 3, 1 };
  2979. u16 hpf1[3] = { 7, 2, 0 };
  2980. u16 hpf2[3] = { 2, 0, 0 };
  2981. u32 power[3] = { };
  2982. u16 gain_save[2];
  2983. u16 cal_gain[2];
  2984. struct nphy_iqcal_params cal_params[2];
  2985. struct nphy_iq_est est;
  2986. int ret = 0;
  2987. bool playtone = true;
  2988. int desired = 13;
  2989. b43_nphy_stay_in_carrier_search(dev, 1);
  2990. if (dev->phy.rev < 2)
  2991. b43_nphy_reapply_tx_cal_coeffs(dev);
  2992. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2993. for (i = 0; i < 2; i++) {
  2994. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2995. cal_gain[i] = cal_params[i].cal_gain;
  2996. }
  2997. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2998. for (i = 0; i < 2; i++) {
  2999. if (i == 0) {
  3000. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3001. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3002. afectl_core = B43_NPHY_AFECTL_C1;
  3003. } else {
  3004. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3005. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3006. afectl_core = B43_NPHY_AFECTL_C2;
  3007. }
  3008. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3009. tmp[2] = b43_phy_read(dev, afectl_core);
  3010. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3011. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3012. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3013. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3014. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3015. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3016. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3017. (1 - i));
  3018. b43_phy_set(dev, afectl_core, 0x0006);
  3019. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3020. band = b43_current_band(dev->wl);
  3021. if (nphy->rxcalparams & 0xFF000000) {
  3022. if (band == IEEE80211_BAND_5GHZ)
  3023. b43_phy_write(dev, rfctl[0], 0x140);
  3024. else
  3025. b43_phy_write(dev, rfctl[0], 0x110);
  3026. } else {
  3027. if (band == IEEE80211_BAND_5GHZ)
  3028. b43_phy_write(dev, rfctl[0], 0x180);
  3029. else
  3030. b43_phy_write(dev, rfctl[0], 0x120);
  3031. }
  3032. if (band == IEEE80211_BAND_5GHZ)
  3033. b43_phy_write(dev, rfctl[1], 0x148);
  3034. else
  3035. b43_phy_write(dev, rfctl[1], 0x114);
  3036. if (nphy->rxcalparams & 0x10000) {
  3037. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3038. (i + 1));
  3039. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3040. (2 - i));
  3041. }
  3042. for (j = 0; j < 4; j++) {
  3043. if (j < 3) {
  3044. cur_lna = lna[j];
  3045. cur_hpf1 = hpf1[j];
  3046. cur_hpf2 = hpf2[j];
  3047. } else {
  3048. if (power[1] > 10000) {
  3049. use = 1;
  3050. cur_hpf = cur_hpf1;
  3051. index = 2;
  3052. } else {
  3053. if (power[0] > 10000) {
  3054. use = 1;
  3055. cur_hpf = cur_hpf1;
  3056. index = 1;
  3057. } else {
  3058. index = 0;
  3059. use = 2;
  3060. cur_hpf = cur_hpf2;
  3061. }
  3062. }
  3063. cur_lna = lna[index];
  3064. cur_hpf1 = hpf1[index];
  3065. cur_hpf2 = hpf2[index];
  3066. cur_hpf += desired - hweight32(power[index]);
  3067. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3068. if (use == 1)
  3069. cur_hpf1 = cur_hpf;
  3070. else
  3071. cur_hpf2 = cur_hpf;
  3072. }
  3073. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3074. (cur_lna << 2));
  3075. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3076. false);
  3077. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3078. b43_nphy_stop_playback(dev);
  3079. if (playtone) {
  3080. ret = b43_nphy_tx_tone(dev, 4000,
  3081. (nphy->rxcalparams & 0xFFFF),
  3082. false, false);
  3083. playtone = false;
  3084. } else {
  3085. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3086. false, false);
  3087. }
  3088. if (ret == 0) {
  3089. if (j < 3) {
  3090. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3091. false);
  3092. if (i == 0) {
  3093. real = est.i0_pwr;
  3094. imag = est.q0_pwr;
  3095. } else {
  3096. real = est.i1_pwr;
  3097. imag = est.q1_pwr;
  3098. }
  3099. power[i] = ((real + imag) / 1024) + 1;
  3100. } else {
  3101. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3102. }
  3103. b43_nphy_stop_playback(dev);
  3104. }
  3105. if (ret != 0)
  3106. break;
  3107. }
  3108. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3109. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3110. b43_phy_write(dev, rfctl[1], tmp[5]);
  3111. b43_phy_write(dev, rfctl[0], tmp[4]);
  3112. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3113. b43_phy_write(dev, afectl_core, tmp[2]);
  3114. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3115. if (ret != 0)
  3116. break;
  3117. }
  3118. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3119. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3120. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3121. b43_nphy_stay_in_carrier_search(dev, 0);
  3122. return ret;
  3123. }
  3124. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3125. struct nphy_txgains target, u8 type, bool debug)
  3126. {
  3127. return -1;
  3128. }
  3129. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3130. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3131. struct nphy_txgains target, u8 type, bool debug)
  3132. {
  3133. if (dev->phy.rev >= 3)
  3134. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3135. else
  3136. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3137. }
  3138. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3139. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3140. {
  3141. struct b43_phy *phy = &dev->phy;
  3142. struct b43_phy_n *nphy = phy->n;
  3143. /* u16 buf[16]; it's rev3+ */
  3144. nphy->phyrxchain = mask;
  3145. if (0 /* FIXME clk */)
  3146. return;
  3147. b43_mac_suspend(dev);
  3148. if (nphy->hang_avoid)
  3149. b43_nphy_stay_in_carrier_search(dev, true);
  3150. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3151. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3152. if ((mask & 0x3) != 0x3) {
  3153. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3154. if (dev->phy.rev >= 3) {
  3155. /* TODO */
  3156. }
  3157. } else {
  3158. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3159. if (dev->phy.rev >= 3) {
  3160. /* TODO */
  3161. }
  3162. }
  3163. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3164. if (nphy->hang_avoid)
  3165. b43_nphy_stay_in_carrier_search(dev, false);
  3166. b43_mac_enable(dev);
  3167. }
  3168. /*
  3169. * Init N-PHY
  3170. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  3171. */
  3172. int b43_phy_initn(struct b43_wldev *dev)
  3173. {
  3174. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3175. struct b43_phy *phy = &dev->phy;
  3176. struct b43_phy_n *nphy = phy->n;
  3177. u8 tx_pwr_state;
  3178. struct nphy_txgains target;
  3179. u16 tmp;
  3180. enum ieee80211_band tmp2;
  3181. bool do_rssi_cal;
  3182. u16 clip[2];
  3183. bool do_cal = false;
  3184. if ((dev->phy.rev >= 3) &&
  3185. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3186. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3187. switch (dev->dev->bus_type) {
  3188. #ifdef CONFIG_B43_BCMA
  3189. case B43_BUS_BCMA:
  3190. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3191. BCMA_CC_CHIPCTL, 0x40);
  3192. break;
  3193. #endif
  3194. #ifdef CONFIG_B43_SSB
  3195. case B43_BUS_SSB:
  3196. chipco_set32(&dev->dev->sdev->bus->chipco,
  3197. SSB_CHIPCO_CHIPCTL, 0x40);
  3198. break;
  3199. #endif
  3200. }
  3201. }
  3202. nphy->deaf_count = 0;
  3203. b43_nphy_tables_init(dev);
  3204. nphy->crsminpwr_adjusted = false;
  3205. nphy->noisevars_adjusted = false;
  3206. /* Clear all overrides */
  3207. if (dev->phy.rev >= 3) {
  3208. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3209. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3210. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3211. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3212. } else {
  3213. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3214. }
  3215. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3216. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3217. if (dev->phy.rev < 6) {
  3218. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3219. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3220. }
  3221. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3222. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3223. B43_NPHY_RFSEQMODE_TROVER));
  3224. if (dev->phy.rev >= 3)
  3225. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3226. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3227. if (dev->phy.rev <= 2) {
  3228. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3229. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3230. ~B43_NPHY_BPHY_CTL3_SCALE,
  3231. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3232. }
  3233. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3234. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3235. if (sprom->boardflags2_lo & 0x100 ||
  3236. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3237. dev->dev->board_type == 0x8B))
  3238. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3239. else
  3240. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3241. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3242. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3243. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3244. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3245. b43_nphy_update_txrx_chain(dev);
  3246. if (phy->rev < 2) {
  3247. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3248. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3249. }
  3250. tmp2 = b43_current_band(dev->wl);
  3251. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  3252. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  3253. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3254. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3255. nphy->papd_epsilon_offset[0] << 7);
  3256. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3257. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3258. nphy->papd_epsilon_offset[1] << 7);
  3259. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3260. } else if (phy->rev >= 5) {
  3261. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3262. }
  3263. b43_nphy_workarounds(dev);
  3264. /* Reset CCA, in init code it differs a little from standard way */
  3265. b43_phy_force_clock(dev, 1);
  3266. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3267. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3268. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3269. b43_phy_force_clock(dev, 0);
  3270. b43_mac_phy_clock_set(dev, true);
  3271. b43_nphy_pa_override(dev, false);
  3272. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3273. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3274. b43_nphy_pa_override(dev, true);
  3275. b43_nphy_classifier(dev, 0, 0);
  3276. b43_nphy_read_clip_detection(dev, clip);
  3277. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3278. b43_nphy_bphy_init(dev);
  3279. tx_pwr_state = nphy->txpwrctrl;
  3280. b43_nphy_tx_power_ctrl(dev, false);
  3281. b43_nphy_tx_power_fix(dev);
  3282. /* TODO N PHY TX Power Control Idle TSSI */
  3283. /* TODO N PHY TX Power Control Setup */
  3284. if (phy->rev >= 3) {
  3285. /* TODO */
  3286. } else {
  3287. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  3288. b43_ntab_tx_gain_rev0_1_2);
  3289. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  3290. b43_ntab_tx_gain_rev0_1_2);
  3291. }
  3292. if (nphy->phyrxchain != 3)
  3293. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3294. if (nphy->mphase_cal_phase_id > 0)
  3295. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3296. do_rssi_cal = false;
  3297. if (phy->rev >= 3) {
  3298. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3299. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3300. else
  3301. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3302. if (do_rssi_cal)
  3303. b43_nphy_rssi_cal(dev);
  3304. else
  3305. b43_nphy_restore_rssi_cal(dev);
  3306. } else {
  3307. b43_nphy_rssi_cal(dev);
  3308. }
  3309. if (!((nphy->measure_hold & 0x6) != 0)) {
  3310. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3311. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3312. else
  3313. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3314. if (nphy->mute)
  3315. do_cal = false;
  3316. if (do_cal) {
  3317. target = b43_nphy_get_tx_gains(dev);
  3318. if (nphy->antsel_type == 2)
  3319. b43_nphy_superswitch_init(dev, true);
  3320. if (nphy->perical != 2) {
  3321. b43_nphy_rssi_cal(dev);
  3322. if (phy->rev >= 3) {
  3323. nphy->cal_orig_pwr_idx[0] =
  3324. nphy->txpwrindex[0].index_internal;
  3325. nphy->cal_orig_pwr_idx[1] =
  3326. nphy->txpwrindex[1].index_internal;
  3327. /* TODO N PHY Pre Calibrate TX Gain */
  3328. target = b43_nphy_get_tx_gains(dev);
  3329. }
  3330. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3331. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3332. b43_nphy_save_cal(dev);
  3333. } else if (nphy->mphase_cal_phase_id == 0)
  3334. ;/* N PHY Periodic Calibration with arg 3 */
  3335. } else {
  3336. b43_nphy_restore_cal(dev);
  3337. }
  3338. }
  3339. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3340. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3341. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3342. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3343. if (phy->rev >= 3 && phy->rev <= 6)
  3344. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3345. b43_nphy_tx_lp_fbw(dev);
  3346. if (phy->rev >= 3)
  3347. b43_nphy_spur_workaround(dev);
  3348. return 0;
  3349. }
  3350. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3351. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3352. const struct b43_phy_n_sfo_cfg *e,
  3353. struct ieee80211_channel *new_channel)
  3354. {
  3355. struct b43_phy *phy = &dev->phy;
  3356. struct b43_phy_n *nphy = dev->phy.n;
  3357. u16 old_band_5ghz;
  3358. u32 tmp32;
  3359. old_band_5ghz =
  3360. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3361. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3362. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3363. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3364. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3365. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3366. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3367. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3368. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3369. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3370. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3371. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3372. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3373. }
  3374. b43_chantab_phy_upload(dev, e);
  3375. if (new_channel->hw_value == 14) {
  3376. b43_nphy_classifier(dev, 2, 0);
  3377. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3378. } else {
  3379. b43_nphy_classifier(dev, 2, 2);
  3380. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3381. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3382. }
  3383. if (!nphy->txpwrctrl)
  3384. b43_nphy_tx_power_fix(dev);
  3385. if (dev->phy.rev < 3)
  3386. b43_nphy_adjust_lna_gain_table(dev);
  3387. b43_nphy_tx_lp_fbw(dev);
  3388. if (dev->phy.rev >= 3 && 0) {
  3389. /* TODO */
  3390. }
  3391. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3392. if (phy->rev >= 3)
  3393. b43_nphy_spur_workaround(dev);
  3394. }
  3395. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3396. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3397. struct ieee80211_channel *channel,
  3398. enum nl80211_channel_type channel_type)
  3399. {
  3400. struct b43_phy *phy = &dev->phy;
  3401. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  3402. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  3403. u8 tmp;
  3404. if (dev->phy.rev >= 3) {
  3405. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3406. channel->center_freq);
  3407. if (!tabent_r3)
  3408. return -ESRCH;
  3409. } else {
  3410. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3411. channel->hw_value);
  3412. if (!tabent_r2)
  3413. return -ESRCH;
  3414. }
  3415. /* Channel is set later in common code, but we need to set it on our
  3416. own to let this function's subcalls work properly. */
  3417. phy->channel = channel->hw_value;
  3418. phy->channel_freq = channel->center_freq;
  3419. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3420. b43_channel_type_is_40mhz(channel_type))
  3421. ; /* TODO: BMAC BW Set (channel_type) */
  3422. if (channel_type == NL80211_CHAN_HT40PLUS)
  3423. b43_phy_set(dev, B43_NPHY_RXCTL,
  3424. B43_NPHY_RXCTL_BSELU20);
  3425. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3426. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3427. ~B43_NPHY_RXCTL_BSELU20);
  3428. if (dev->phy.rev >= 3) {
  3429. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3430. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3431. b43_radio_2056_setup(dev, tabent_r3);
  3432. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3433. } else {
  3434. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3435. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3436. b43_radio_2055_setup(dev, tabent_r2);
  3437. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3438. }
  3439. return 0;
  3440. }
  3441. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3442. {
  3443. struct b43_phy_n *nphy;
  3444. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3445. if (!nphy)
  3446. return -ENOMEM;
  3447. dev->phy.n = nphy;
  3448. return 0;
  3449. }
  3450. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3451. {
  3452. struct b43_phy *phy = &dev->phy;
  3453. struct b43_phy_n *nphy = phy->n;
  3454. memset(nphy, 0, sizeof(*nphy));
  3455. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  3456. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3457. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3458. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3459. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3460. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  3461. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  3462. nphy->tx_pwr_idx[0] = 128;
  3463. nphy->tx_pwr_idx[1] = 128;
  3464. }
  3465. static void b43_nphy_op_free(struct b43_wldev *dev)
  3466. {
  3467. struct b43_phy *phy = &dev->phy;
  3468. struct b43_phy_n *nphy = phy->n;
  3469. kfree(nphy);
  3470. phy->n = NULL;
  3471. }
  3472. static int b43_nphy_op_init(struct b43_wldev *dev)
  3473. {
  3474. return b43_phy_initn(dev);
  3475. }
  3476. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3477. {
  3478. #if B43_DEBUG
  3479. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3480. /* OFDM registers are onnly available on A/G-PHYs */
  3481. b43err(dev->wl, "Invalid OFDM PHY access at "
  3482. "0x%04X on N-PHY\n", offset);
  3483. dump_stack();
  3484. }
  3485. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3486. /* Ext-G registers are only available on G-PHYs */
  3487. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3488. "0x%04X on N-PHY\n", offset);
  3489. dump_stack();
  3490. }
  3491. #endif /* B43_DEBUG */
  3492. }
  3493. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3494. {
  3495. check_phyreg(dev, reg);
  3496. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3497. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3498. }
  3499. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3500. {
  3501. check_phyreg(dev, reg);
  3502. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3503. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3504. }
  3505. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3506. u16 set)
  3507. {
  3508. check_phyreg(dev, reg);
  3509. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3510. b43_write16(dev, B43_MMIO_PHY_DATA,
  3511. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3512. }
  3513. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3514. {
  3515. /* Register 1 is a 32-bit register. */
  3516. B43_WARN_ON(reg == 1);
  3517. /* N-PHY needs 0x100 for read access */
  3518. reg |= 0x100;
  3519. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3520. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3521. }
  3522. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3523. {
  3524. /* Register 1 is a 32-bit register. */
  3525. B43_WARN_ON(reg == 1);
  3526. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3527. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3528. }
  3529. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3530. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3531. bool blocked)
  3532. {
  3533. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3534. b43err(dev->wl, "MAC not suspended\n");
  3535. if (blocked) {
  3536. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3537. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3538. if (dev->phy.rev >= 3) {
  3539. b43_radio_mask(dev, 0x09, ~0x2);
  3540. b43_radio_write(dev, 0x204D, 0);
  3541. b43_radio_write(dev, 0x2053, 0);
  3542. b43_radio_write(dev, 0x2058, 0);
  3543. b43_radio_write(dev, 0x205E, 0);
  3544. b43_radio_mask(dev, 0x2062, ~0xF0);
  3545. b43_radio_write(dev, 0x2064, 0);
  3546. b43_radio_write(dev, 0x304D, 0);
  3547. b43_radio_write(dev, 0x3053, 0);
  3548. b43_radio_write(dev, 0x3058, 0);
  3549. b43_radio_write(dev, 0x305E, 0);
  3550. b43_radio_mask(dev, 0x3062, ~0xF0);
  3551. b43_radio_write(dev, 0x3064, 0);
  3552. }
  3553. } else {
  3554. if (dev->phy.rev >= 3) {
  3555. b43_radio_init2056(dev);
  3556. b43_switch_channel(dev, dev->phy.channel);
  3557. } else {
  3558. b43_radio_init2055(dev);
  3559. }
  3560. }
  3561. }
  3562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  3563. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3564. {
  3565. u16 override = on ? 0x0 : 0x7FFF;
  3566. u16 core = on ? 0xD : 0x00FD;
  3567. if (dev->phy.rev >= 3) {
  3568. if (on) {
  3569. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3570. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3571. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3572. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3573. } else {
  3574. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  3575. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  3576. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3577. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  3578. }
  3579. } else {
  3580. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  3581. }
  3582. }
  3583. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3584. unsigned int new_channel)
  3585. {
  3586. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3587. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3588. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3589. if ((new_channel < 1) || (new_channel > 14))
  3590. return -EINVAL;
  3591. } else {
  3592. if (new_channel > 200)
  3593. return -EINVAL;
  3594. }
  3595. return b43_nphy_set_channel(dev, channel, channel_type);
  3596. }
  3597. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3598. {
  3599. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3600. return 1;
  3601. return 36;
  3602. }
  3603. const struct b43_phy_operations b43_phyops_n = {
  3604. .allocate = b43_nphy_op_allocate,
  3605. .free = b43_nphy_op_free,
  3606. .prepare_structs = b43_nphy_op_prepare_structs,
  3607. .init = b43_nphy_op_init,
  3608. .phy_read = b43_nphy_op_read,
  3609. .phy_write = b43_nphy_op_write,
  3610. .phy_maskset = b43_nphy_op_maskset,
  3611. .radio_read = b43_nphy_op_radio_read,
  3612. .radio_write = b43_nphy_op_radio_write,
  3613. .software_rfkill = b43_nphy_op_software_rfkill,
  3614. .switch_analog = b43_nphy_op_switch_analog,
  3615. .switch_channel = b43_nphy_op_switch_channel,
  3616. .get_default_chan = b43_nphy_op_get_default_chan,
  3617. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3618. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3619. };