netxen_nic_hw.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. #include <net/ip.h>
  37. /* PCI Windowing for DDR regions. */
  38. #define ADDR_IN_RANGE(addr, low, high) \
  39. (((addr) <= (high)) && ((addr) >= (low)))
  40. #define NETXEN_FLASH_BASE (BOOTLD_START)
  41. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  42. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  43. #define NETXEN_MIN_MTU 64
  44. #define NETXEN_ETH_FCS_SIZE 4
  45. #define NETXEN_ENET_HEADER_SIZE 14
  46. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  47. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  48. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  49. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  50. #define lower32(x) ((u32)((x) & 0xffffffff))
  51. #define upper32(x) \
  52. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  53. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  54. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  55. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  56. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  57. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  58. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  59. unsigned long long addr);
  60. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  61. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  62. {
  63. struct netxen_port *port = netdev_priv(netdev);
  64. struct netxen_adapter *adapter = port->adapter;
  65. struct sockaddr *addr = p;
  66. if (netif_running(netdev))
  67. return -EBUSY;
  68. if (!is_valid_ether_addr(addr->sa_data))
  69. return -EADDRNOTAVAIL;
  70. DPRINTK(INFO, "valid ether addr\n");
  71. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  72. if (adapter->macaddr_set)
  73. adapter->macaddr_set(port, addr->sa_data);
  74. return 0;
  75. }
  76. /*
  77. * netxen_nic_set_multi - Multicast
  78. */
  79. void netxen_nic_set_multi(struct net_device *netdev)
  80. {
  81. struct netxen_port *port = netdev_priv(netdev);
  82. struct netxen_adapter *adapter = port->adapter;
  83. struct dev_mc_list *mc_ptr;
  84. __u32 netxen_mac_addr_cntl_data = 0;
  85. mc_ptr = netdev->mc_list;
  86. if (netdev->flags & IFF_PROMISC) {
  87. if (adapter->set_promisc)
  88. adapter->set_promisc(adapter,
  89. port->portnum,
  90. NETXEN_NIU_PROMISC_MODE);
  91. } else {
  92. if (adapter->unset_promisc &&
  93. adapter->ahw.boardcfg.board_type
  94. != NETXEN_BRDTYPE_P2_SB31_10G_IMEZ)
  95. adapter->unset_promisc(adapter,
  96. port->portnum,
  97. NETXEN_NIU_NON_PROMISC_MODE);
  98. }
  99. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  100. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x03);
  101. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  102. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x00);
  103. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x00);
  104. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x00);
  105. netxen_nic_mcr_set_enable_xtnd0(netxen_mac_addr_cntl_data);
  106. netxen_nic_mcr_set_enable_xtnd1(netxen_mac_addr_cntl_data);
  107. netxen_nic_mcr_set_enable_xtnd2(netxen_mac_addr_cntl_data);
  108. netxen_nic_mcr_set_enable_xtnd3(netxen_mac_addr_cntl_data);
  109. } else {
  110. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x00);
  111. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  112. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x01);
  113. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x02);
  114. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x03);
  115. }
  116. writel(netxen_mac_addr_cntl_data,
  117. NETXEN_CRB_NORMALIZE(adapter, NETXEN_MAC_ADDR_CNTL_REG));
  118. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  119. writel(netxen_mac_addr_cntl_data,
  120. NETXEN_CRB_NORMALIZE(adapter,
  121. NETXEN_MULTICAST_ADDR_HI_0));
  122. } else {
  123. writel(netxen_mac_addr_cntl_data,
  124. NETXEN_CRB_NORMALIZE(adapter,
  125. NETXEN_MULTICAST_ADDR_HI_1));
  126. }
  127. netxen_mac_addr_cntl_data = 0;
  128. writel(netxen_mac_addr_cntl_data,
  129. NETXEN_CRB_NORMALIZE(adapter, NETXEN_NIU_GB_DROP_WRONGADDR));
  130. }
  131. /*
  132. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  133. * @returns 0 on success, negative on failure
  134. */
  135. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  136. {
  137. struct netxen_port *port = netdev_priv(netdev);
  138. struct netxen_adapter *adapter = port->adapter;
  139. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  140. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  141. printk(KERN_ERR "%s: %s %d is not supported.\n",
  142. netxen_nic_driver_name, netdev->name, mtu);
  143. return -EINVAL;
  144. }
  145. if (adapter->set_mtu)
  146. adapter->set_mtu(port, mtu);
  147. netdev->mtu = mtu;
  148. return 0;
  149. }
  150. /*
  151. * check if the firmware has been downloaded and ready to run and
  152. * setup the address for the descriptors in the adapter
  153. */
  154. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  155. {
  156. struct netxen_hardware_context *hw = &adapter->ahw;
  157. u32 state = 0;
  158. void *addr;
  159. int loops = 0, err = 0;
  160. int ctx, ring;
  161. u32 card_cmdring = 0;
  162. struct netxen_recv_context *recv_ctx;
  163. struct netxen_rcv_desc_ctx *rcv_desc;
  164. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  165. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  166. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  167. pci_base_offset(adapter, NETXEN_CRB_CAM));
  168. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  169. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  170. /* Window 1 call */
  171. card_cmdring = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_CMDRING));
  172. DPRINTK(INFO, "Command Peg sends 0x%x for cmdring base\n",
  173. card_cmdring);
  174. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  175. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  176. loops = 0;
  177. state = 0;
  178. /* Window 1 call */
  179. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  180. recv_crb_registers[ctx].
  181. crb_rcvpeg_state));
  182. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  183. udelay(100);
  184. /* Window 1 call */
  185. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  186. recv_crb_registers
  187. [ctx].
  188. crb_rcvpeg_state));
  189. loops++;
  190. }
  191. if (loops >= 20) {
  192. printk(KERN_ERR "Rcv Peg initialization not complete:"
  193. "%x.\n", state);
  194. err = -EIO;
  195. return err;
  196. }
  197. }
  198. DPRINTK(INFO, "Recieve Peg ready too. starting stuff\n");
  199. addr = netxen_alloc(adapter->ahw.pdev,
  200. sizeof(struct netxen_ring_ctx) +
  201. sizeof(uint32_t),
  202. (dma_addr_t *) & adapter->ctx_desc_phys_addr,
  203. &adapter->ctx_desc_pdev);
  204. printk("ctx_desc_phys_addr: 0x%llx\n",
  205. (unsigned long long) adapter->ctx_desc_phys_addr);
  206. if (addr == NULL) {
  207. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  208. err = -ENOMEM;
  209. return err;
  210. }
  211. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  212. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  213. adapter->ctx_desc->cmd_consumer_offset =
  214. cpu_to_le64(adapter->ctx_desc_phys_addr +
  215. sizeof(struct netxen_ring_ctx));
  216. adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
  217. sizeof(struct netxen_ring_ctx));
  218. addr = netxen_alloc(adapter->ahw.pdev,
  219. sizeof(struct cmd_desc_type0) *
  220. adapter->max_tx_desc_count,
  221. (dma_addr_t *) & hw->cmd_desc_phys_addr,
  222. &adapter->ahw.cmd_desc_pdev);
  223. printk("cmd_desc_phys_addr: 0x%llx\n",
  224. (unsigned long long) hw->cmd_desc_phys_addr);
  225. if (addr == NULL) {
  226. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  227. netxen_free_hw_resources(adapter);
  228. return -ENOMEM;
  229. }
  230. adapter->ctx_desc->cmd_ring_addr =
  231. cpu_to_le64(hw->cmd_desc_phys_addr);
  232. adapter->ctx_desc->cmd_ring_size =
  233. cpu_to_le32(adapter->max_tx_desc_count);
  234. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  235. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  236. recv_ctx = &adapter->recv_ctx[ctx];
  237. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  238. rcv_desc = &recv_ctx->rcv_desc[ring];
  239. addr = netxen_alloc(adapter->ahw.pdev,
  240. RCV_DESC_RINGSIZE,
  241. &rcv_desc->phys_addr,
  242. &rcv_desc->phys_pdev);
  243. if (addr == NULL) {
  244. DPRINTK(ERR, "bad return from "
  245. "pci_alloc_consistent\n");
  246. netxen_free_hw_resources(adapter);
  247. err = -ENOMEM;
  248. return err;
  249. }
  250. rcv_desc->desc_head = (struct rcv_desc *)addr;
  251. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  252. cpu_to_le64(rcv_desc->phys_addr);
  253. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  254. cpu_to_le32(rcv_desc->max_rx_desc_count);
  255. }
  256. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  257. &recv_ctx->rcv_status_desc_phys_addr,
  258. &recv_ctx->rcv_status_desc_pdev);
  259. if (addr == NULL) {
  260. DPRINTK(ERR, "bad return from"
  261. " pci_alloc_consistent\n");
  262. netxen_free_hw_resources(adapter);
  263. err = -ENOMEM;
  264. return err;
  265. }
  266. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  267. adapter->ctx_desc->sts_ring_addr =
  268. cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
  269. adapter->ctx_desc->sts_ring_size =
  270. cpu_to_le32(adapter->max_rx_desc_count);
  271. }
  272. /* Window = 1 */
  273. writel(lower32(adapter->ctx_desc_phys_addr),
  274. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO));
  275. writel(upper32(adapter->ctx_desc_phys_addr),
  276. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI));
  277. writel(NETXEN_CTX_SIGNATURE,
  278. NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG));
  279. return err;
  280. }
  281. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  282. {
  283. struct netxen_recv_context *recv_ctx;
  284. struct netxen_rcv_desc_ctx *rcv_desc;
  285. int ctx, ring;
  286. if (adapter->ctx_desc != NULL) {
  287. pci_free_consistent(adapter->ctx_desc_pdev,
  288. sizeof(struct netxen_ring_ctx) +
  289. sizeof(uint32_t),
  290. adapter->ctx_desc,
  291. adapter->ctx_desc_phys_addr);
  292. adapter->ctx_desc = NULL;
  293. }
  294. if (adapter->ahw.cmd_desc_head != NULL) {
  295. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  296. sizeof(struct cmd_desc_type0) *
  297. adapter->max_tx_desc_count,
  298. adapter->ahw.cmd_desc_head,
  299. adapter->ahw.cmd_desc_phys_addr);
  300. adapter->ahw.cmd_desc_head = NULL;
  301. }
  302. /* Special handling: there are 2 ports on this board */
  303. if (adapter->ahw.boardcfg.board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) {
  304. adapter->ahw.max_ports = 2;
  305. }
  306. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  307. recv_ctx = &adapter->recv_ctx[ctx];
  308. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  309. rcv_desc = &recv_ctx->rcv_desc[ring];
  310. if (rcv_desc->desc_head != NULL) {
  311. pci_free_consistent(rcv_desc->phys_pdev,
  312. RCV_DESC_RINGSIZE,
  313. rcv_desc->desc_head,
  314. rcv_desc->phys_addr);
  315. rcv_desc->desc_head = NULL;
  316. }
  317. }
  318. if (recv_ctx->rcv_status_desc_head != NULL) {
  319. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  320. STATUS_DESC_RINGSIZE,
  321. recv_ctx->rcv_status_desc_head,
  322. recv_ctx->
  323. rcv_status_desc_phys_addr);
  324. recv_ctx->rcv_status_desc_head = NULL;
  325. }
  326. }
  327. }
  328. void netxen_tso_check(struct netxen_adapter *adapter,
  329. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  330. {
  331. if (desc->mss) {
  332. desc->total_hdr_length = (sizeof(struct ethhdr) +
  333. ip_hdrlen(skb) +
  334. skb->h.th->doff * 4);
  335. netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
  336. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  337. if (skb->nh.iph->protocol == IPPROTO_TCP) {
  338. netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
  339. } else if (skb->nh.iph->protocol == IPPROTO_UDP) {
  340. netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
  341. } else {
  342. return;
  343. }
  344. }
  345. adapter->stats.xmitcsummed++;
  346. desc->tcp_hdr_offset = skb->h.raw - skb->data;
  347. desc->ip_hdr_offset = skb_network_offset(skb);
  348. }
  349. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  350. {
  351. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  352. int addr, val01, val02, i, j;
  353. /* if the flash size less than 4Mb, make huge war cry and die */
  354. for (j = 1; j < 4; j++) {
  355. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  356. for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
  357. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  358. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  359. &val02) == 0) {
  360. if (val01 == val02)
  361. return -1;
  362. } else
  363. return -1;
  364. }
  365. }
  366. return 0;
  367. }
  368. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  369. int size, u32 * buf)
  370. {
  371. int i, addr;
  372. u32 *ptr32;
  373. addr = base;
  374. ptr32 = buf;
  375. for (i = 0; i < size / sizeof(u32); i++) {
  376. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  377. return -1;
  378. *ptr32 = cpu_to_le32(*ptr32);
  379. ptr32++;
  380. addr += sizeof(u32);
  381. }
  382. if ((char *)buf + size > (char *)ptr32) {
  383. u32 local;
  384. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  385. return -1;
  386. local = cpu_to_le32(local);
  387. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  388. }
  389. return 0;
  390. }
  391. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  392. {
  393. u32 *pmac = (u32 *) & mac[0];
  394. if (netxen_get_flash_block(adapter,
  395. USER_START +
  396. offsetof(struct netxen_new_user_info,
  397. mac_addr),
  398. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  399. return -1;
  400. }
  401. if (*mac == ~0ULL) {
  402. if (netxen_get_flash_block(adapter,
  403. USER_START_OLD +
  404. offsetof(struct netxen_user_old_info,
  405. mac_addr),
  406. FLASH_NUM_PORTS * sizeof(u64),
  407. pmac) == -1)
  408. return -1;
  409. if (*mac == ~0ULL)
  410. return -1;
  411. }
  412. return 0;
  413. }
  414. /*
  415. * Changes the CRB window to the specified window.
  416. */
  417. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  418. {
  419. void __iomem *offset;
  420. u32 tmp;
  421. int count = 0;
  422. if (adapter->curr_window == wndw)
  423. return;
  424. /*
  425. * Move the CRB window.
  426. * We need to write to the "direct access" region of PCI
  427. * to avoid a race condition where the window register has
  428. * not been successfully written across CRB before the target
  429. * register address is received by PCI. The direct region bypasses
  430. * the CRB bus.
  431. */
  432. offset =
  433. PCI_OFFSET_SECOND_RANGE(adapter,
  434. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  435. if (wndw & 0x1)
  436. wndw = NETXEN_WINDOW_ONE;
  437. writel(wndw, offset);
  438. /* MUST make sure window is set before we forge on... */
  439. while ((tmp = readl(offset)) != wndw) {
  440. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  441. "registered properly: 0x%08x.\n",
  442. netxen_nic_driver_name, __FUNCTION__, tmp);
  443. mdelay(1);
  444. if (count >= 10)
  445. break;
  446. count++;
  447. }
  448. adapter->curr_window = wndw;
  449. }
  450. void netxen_load_firmware(struct netxen_adapter *adapter)
  451. {
  452. int i;
  453. u32 data, size = 0;
  454. u32 flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  455. u64 off;
  456. void __iomem *addr;
  457. size = NETXEN_FIRMWARE_LEN;
  458. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  459. for (i = 0; i < size; i++) {
  460. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
  461. DPRINTK(ERR,
  462. "Error in netxen_rom_fast_read(). Will skip"
  463. "loading flash image\n");
  464. return;
  465. }
  466. off = netxen_nic_pci_set_window(adapter, memaddr);
  467. addr = pci_base_offset(adapter, off);
  468. writel(data, addr);
  469. flashaddr += 4;
  470. memaddr += 4;
  471. }
  472. udelay(100);
  473. /* make sure Casper is powered on */
  474. writel(0x3fff,
  475. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  476. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  477. udelay(100);
  478. }
  479. int
  480. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  481. int len)
  482. {
  483. void __iomem *addr;
  484. if (ADDR_IN_WINDOW1(off)) {
  485. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  486. } else { /* Window 0 */
  487. addr = pci_base_offset(adapter, off);
  488. netxen_nic_pci_change_crbwindow(adapter, 0);
  489. }
  490. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  491. " data %llx len %d\n",
  492. pci_base(adapter, off), off, addr,
  493. *(unsigned long long *)data, len);
  494. if (!addr) {
  495. netxen_nic_pci_change_crbwindow(adapter, 1);
  496. return 1;
  497. }
  498. switch (len) {
  499. case 1:
  500. writeb(*(u8 *) data, addr);
  501. break;
  502. case 2:
  503. writew(*(u16 *) data, addr);
  504. break;
  505. case 4:
  506. writel(*(u32 *) data, addr);
  507. break;
  508. case 8:
  509. writeq(*(u64 *) data, addr);
  510. break;
  511. default:
  512. DPRINTK(INFO,
  513. "writing data %lx to offset %llx, num words=%d\n",
  514. *(unsigned long *)data, off, (len >> 3));
  515. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  516. (len >> 3));
  517. break;
  518. }
  519. if (!ADDR_IN_WINDOW1(off))
  520. netxen_nic_pci_change_crbwindow(adapter, 1);
  521. return 0;
  522. }
  523. int
  524. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  525. int len)
  526. {
  527. void __iomem *addr;
  528. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  529. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  530. } else { /* Window 0 */
  531. addr = pci_base_offset(adapter, off);
  532. netxen_nic_pci_change_crbwindow(adapter, 0);
  533. }
  534. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  535. pci_base(adapter, off), off, addr);
  536. if (!addr) {
  537. netxen_nic_pci_change_crbwindow(adapter, 1);
  538. return 1;
  539. }
  540. switch (len) {
  541. case 1:
  542. *(u8 *) data = readb(addr);
  543. break;
  544. case 2:
  545. *(u16 *) data = readw(addr);
  546. break;
  547. case 4:
  548. *(u32 *) data = readl(addr);
  549. break;
  550. case 8:
  551. *(u64 *) data = readq(addr);
  552. break;
  553. default:
  554. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  555. (len >> 3));
  556. break;
  557. }
  558. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  559. if (!ADDR_IN_WINDOW1(off))
  560. netxen_nic_pci_change_crbwindow(adapter, 1);
  561. return 0;
  562. }
  563. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  564. { /* Only for window 1 */
  565. void __iomem *addr;
  566. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  567. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  568. pci_base(adapter, off), off, addr, val);
  569. writel(val, addr);
  570. }
  571. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  572. { /* Only for window 1 */
  573. void __iomem *addr;
  574. int val;
  575. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  576. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  577. pci_base(adapter, off), off, addr);
  578. val = readl(addr);
  579. writel(val, addr);
  580. return val;
  581. }
  582. /* Change the window to 0, write and change back to window 1. */
  583. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  584. {
  585. void __iomem *addr;
  586. netxen_nic_pci_change_crbwindow(adapter, 0);
  587. addr = pci_base_offset(adapter, index);
  588. writel(value, addr);
  589. netxen_nic_pci_change_crbwindow(adapter, 1);
  590. }
  591. /* Change the window to 0, read and change back to window 1. */
  592. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  593. {
  594. void __iomem *addr;
  595. addr = pci_base_offset(adapter, index);
  596. netxen_nic_pci_change_crbwindow(adapter, 0);
  597. *value = readl(addr);
  598. netxen_nic_pci_change_crbwindow(adapter, 1);
  599. }
  600. int netxen_pci_set_window_warning_count = 0;
  601. unsigned long
  602. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  603. unsigned long long addr)
  604. {
  605. static int ddr_mn_window = -1;
  606. static int qdr_sn_window = -1;
  607. int window;
  608. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  609. /* DDR network side */
  610. addr -= NETXEN_ADDR_DDR_NET;
  611. window = (addr >> 25) & 0x3ff;
  612. if (ddr_mn_window != window) {
  613. ddr_mn_window = window;
  614. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  615. NETXEN_PCIX_PH_REG
  616. (PCIX_MN_WINDOW)));
  617. /* MUST make sure window is set before we forge on... */
  618. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  619. NETXEN_PCIX_PH_REG
  620. (PCIX_MN_WINDOW)));
  621. }
  622. addr -= (window * NETXEN_WINDOW_ONE);
  623. addr += NETXEN_PCI_DDR_NET;
  624. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  625. addr -= NETXEN_ADDR_OCM0;
  626. addr += NETXEN_PCI_OCM0;
  627. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  628. addr -= NETXEN_ADDR_OCM1;
  629. addr += NETXEN_PCI_OCM1;
  630. } else
  631. if (ADDR_IN_RANGE
  632. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  633. /* QDR network side */
  634. addr -= NETXEN_ADDR_QDR_NET;
  635. window = (addr >> 22) & 0x3f;
  636. if (qdr_sn_window != window) {
  637. qdr_sn_window = window;
  638. writel((window << 22),
  639. PCI_OFFSET_SECOND_RANGE(adapter,
  640. NETXEN_PCIX_PH_REG
  641. (PCIX_SN_WINDOW)));
  642. /* MUST make sure window is set before we forge on... */
  643. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  644. NETXEN_PCIX_PH_REG
  645. (PCIX_SN_WINDOW)));
  646. }
  647. addr -= (window * 0x400000);
  648. addr += NETXEN_PCI_QDR_NET;
  649. } else {
  650. /*
  651. * peg gdb frequently accesses memory that doesn't exist,
  652. * this limits the chit chat so debugging isn't slowed down.
  653. */
  654. if ((netxen_pci_set_window_warning_count++ < 8)
  655. || (netxen_pci_set_window_warning_count % 64 == 0))
  656. printk("%s: Warning:netxen_nic_pci_set_window()"
  657. " Unknown address range!\n",
  658. netxen_nic_driver_name);
  659. }
  660. return addr;
  661. }
  662. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  663. {
  664. int rv = 0;
  665. int addr = BRDCFG_START;
  666. struct netxen_board_info *boardinfo;
  667. int index;
  668. u32 *ptr32;
  669. boardinfo = &adapter->ahw.boardcfg;
  670. ptr32 = (u32 *) boardinfo;
  671. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  672. index++) {
  673. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  674. return -EIO;
  675. }
  676. ptr32++;
  677. addr += sizeof(u32);
  678. }
  679. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  680. printk("%s: ERROR reading %s board config."
  681. " Read %x, expected %x\n", netxen_nic_driver_name,
  682. netxen_nic_driver_name,
  683. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  684. rv = -1;
  685. }
  686. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  687. printk("%s: Unknown board config version."
  688. " Read %x, expected %x\n", netxen_nic_driver_name,
  689. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  690. rv = -1;
  691. }
  692. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  693. switch ((netxen_brdtype_t) boardinfo->board_type) {
  694. case NETXEN_BRDTYPE_P2_SB35_4G:
  695. adapter->ahw.board_type = NETXEN_NIC_GBE;
  696. break;
  697. case NETXEN_BRDTYPE_P2_SB31_10G:
  698. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  699. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  700. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  701. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  702. break;
  703. case NETXEN_BRDTYPE_P1_BD:
  704. case NETXEN_BRDTYPE_P1_SB:
  705. case NETXEN_BRDTYPE_P1_SMAX:
  706. case NETXEN_BRDTYPE_P1_SOCK:
  707. adapter->ahw.board_type = NETXEN_NIC_GBE;
  708. break;
  709. default:
  710. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  711. boardinfo->board_type);
  712. break;
  713. }
  714. return rv;
  715. }
  716. /* NIU access sections */
  717. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu)
  718. {
  719. struct netxen_adapter *adapter = port->adapter;
  720. netxen_nic_write_w0(adapter,
  721. NETXEN_NIU_GB_MAX_FRAME_SIZE(port->portnum),
  722. new_mtu);
  723. return 0;
  724. }
  725. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu)
  726. {
  727. struct netxen_adapter *adapter = port->adapter;
  728. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  729. if (port->portnum == 0)
  730. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  731. else if (port->portnum == 1)
  732. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  733. return 0;
  734. }
  735. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  736. {
  737. int portno;
  738. for (portno = 0; portno < NETXEN_NIU_MAX_GBE_PORTS; portno++)
  739. netxen_niu_gbe_init_port(adapter, portno);
  740. }
  741. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter)
  742. {
  743. int port_nr;
  744. struct netxen_port *port;
  745. for (port_nr = 0; port_nr < adapter->ahw.max_ports; port_nr++) {
  746. port = adapter->port[port_nr];
  747. if (adapter->stop_port)
  748. adapter->stop_port(adapter, port->portnum);
  749. }
  750. }
  751. void
  752. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  753. int data)
  754. {
  755. void __iomem *addr;
  756. if (ADDR_IN_WINDOW1(off)) {
  757. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  758. } else {
  759. netxen_nic_pci_change_crbwindow(adapter, 0);
  760. addr = pci_base_offset(adapter, off);
  761. writel(data, addr);
  762. netxen_nic_pci_change_crbwindow(adapter, 1);
  763. }
  764. }
  765. void netxen_nic_set_link_parameters(struct netxen_port *port)
  766. {
  767. struct netxen_adapter *adapter = port->adapter;
  768. __u32 status;
  769. __u32 autoneg;
  770. __u32 mode;
  771. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  772. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  773. if (adapter->phy_read
  774. && adapter->
  775. phy_read(adapter, port->portnum,
  776. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  777. &status) == 0) {
  778. if (netxen_get_phy_link(status)) {
  779. switch (netxen_get_phy_speed(status)) {
  780. case 0:
  781. port->link_speed = SPEED_10;
  782. break;
  783. case 1:
  784. port->link_speed = SPEED_100;
  785. break;
  786. case 2:
  787. port->link_speed = SPEED_1000;
  788. break;
  789. default:
  790. port->link_speed = -1;
  791. break;
  792. }
  793. switch (netxen_get_phy_duplex(status)) {
  794. case 0:
  795. port->link_duplex = DUPLEX_HALF;
  796. break;
  797. case 1:
  798. port->link_duplex = DUPLEX_FULL;
  799. break;
  800. default:
  801. port->link_duplex = -1;
  802. break;
  803. }
  804. if (adapter->phy_read
  805. && adapter->
  806. phy_read(adapter, port->portnum,
  807. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  808. &autoneg) != 0)
  809. port->link_autoneg = autoneg;
  810. } else
  811. goto link_down;
  812. } else {
  813. link_down:
  814. port->link_speed = -1;
  815. port->link_duplex = -1;
  816. }
  817. }
  818. }
  819. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  820. {
  821. int valid = 1;
  822. u32 fw_major = 0;
  823. u32 fw_minor = 0;
  824. u32 fw_build = 0;
  825. char brd_name[NETXEN_MAX_SHORT_NAME];
  826. struct netxen_new_user_info user_info;
  827. int i, addr = USER_START;
  828. u32 *ptr32;
  829. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  830. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  831. printk
  832. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  833. board_info->magic, NETXEN_BDINFO_MAGIC);
  834. valid = 0;
  835. }
  836. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  837. printk("NetXen Unknown board config version."
  838. " Read %x, expected %x\n",
  839. board_info->header_version, NETXEN_BDINFO_VERSION);
  840. valid = 0;
  841. }
  842. if (valid) {
  843. ptr32 = (u32 *) & user_info;
  844. for (i = 0;
  845. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  846. i++) {
  847. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  848. printk("%s: ERROR reading %s board userarea.\n",
  849. netxen_nic_driver_name,
  850. netxen_nic_driver_name);
  851. return;
  852. }
  853. *ptr32 = le32_to_cpu(*ptr32);
  854. ptr32++;
  855. addr += sizeof(u32);
  856. }
  857. get_brd_name_by_type(board_info->board_type, brd_name);
  858. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  859. brd_name, user_info.serial_num, board_info->chip_id);
  860. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  861. board_info->board_type == 0x0b ? "XGB" : "GBE",
  862. board_info->board_num, board_info->chip_id);
  863. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  864. NETXEN_FW_VERSION_MAJOR));
  865. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  866. NETXEN_FW_VERSION_MINOR));
  867. fw_build =
  868. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  869. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  870. fw_build);
  871. }
  872. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  873. printk(KERN_ERR "The mismatch in driver version and firmware "
  874. "version major number\n"
  875. "Driver version major number = %d \t"
  876. "Firmware version major number = %d \n",
  877. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  878. adapter->driver_mismatch = 1;
  879. }
  880. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  881. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  882. printk(KERN_ERR "The mismatch in driver version and firmware "
  883. "version minor number\n"
  884. "Driver version minor number = %d \t"
  885. "Firmware version minor number = %d \n",
  886. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  887. adapter->driver_mismatch = 1;
  888. }
  889. if (adapter->driver_mismatch)
  890. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  891. fw_major, fw_minor);
  892. }