sdhci.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/pci.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/leds.h>
  21. #include <linux/mmc/host.h>
  22. #include "sdhci.h"
  23. #define DRIVER_NAME "sdhci"
  24. #define DBG(f, x...) \
  25. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  26. static unsigned int debug_quirks = 0;
  27. /*
  28. * Different quirks to handle when the hardware deviates from a strict
  29. * interpretation of the SDHCI specification.
  30. */
  31. /* Controller doesn't honor resets unless we touch the clock register */
  32. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  33. /* Controller has bad caps bits, but really supports DMA */
  34. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  35. /* Controller doesn't like to be reset when there is no card inserted. */
  36. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  37. /* Controller doesn't like clearing the power reg before a change */
  38. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  39. /* Controller has flaky internal state so reset it on each ios change */
  40. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  41. /* Controller has an unusable DMA engine */
  42. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  43. /* Controller can only DMA from 32-bit aligned addresses */
  44. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<6)
  45. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  46. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<7)
  47. /* Controller needs to be reset after each request to stay stable */
  48. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<8)
  49. /* Controller needs voltage and power writes to happen separately */
  50. #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<9)
  51. /* Controller has an off-by-one issue with timeout value */
  52. #define SDHCI_QUIRK_INCR_TIMEOUT_CONTROL (1<<10)
  53. static const struct pci_device_id pci_ids[] __devinitdata = {
  54. {
  55. .vendor = PCI_VENDOR_ID_RICOH,
  56. .device = PCI_DEVICE_ID_RICOH_R5C822,
  57. .subvendor = PCI_VENDOR_ID_IBM,
  58. .subdevice = PCI_ANY_ID,
  59. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  60. SDHCI_QUIRK_FORCE_DMA,
  61. },
  62. {
  63. .vendor = PCI_VENDOR_ID_RICOH,
  64. .device = PCI_DEVICE_ID_RICOH_R5C822,
  65. .subvendor = PCI_VENDOR_ID_SAMSUNG,
  66. .subdevice = PCI_ANY_ID,
  67. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  68. SDHCI_QUIRK_NO_CARD_NO_RESET,
  69. },
  70. {
  71. .vendor = PCI_VENDOR_ID_RICOH,
  72. .device = PCI_DEVICE_ID_RICOH_R5C822,
  73. .subvendor = PCI_ANY_ID,
  74. .subdevice = PCI_ANY_ID,
  75. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  76. },
  77. {
  78. .vendor = PCI_VENDOR_ID_TI,
  79. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  80. .subvendor = PCI_ANY_ID,
  81. .subdevice = PCI_ANY_ID,
  82. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  83. },
  84. {
  85. .vendor = PCI_VENDOR_ID_ENE,
  86. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  87. .subvendor = PCI_ANY_ID,
  88. .subdevice = PCI_ANY_ID,
  89. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  90. SDHCI_QUIRK_BROKEN_DMA,
  91. },
  92. {
  93. .vendor = PCI_VENDOR_ID_ENE,
  94. .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
  95. .subvendor = PCI_ANY_ID,
  96. .subdevice = PCI_ANY_ID,
  97. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  98. SDHCI_QUIRK_BROKEN_DMA,
  99. },
  100. {
  101. .vendor = PCI_VENDOR_ID_ENE,
  102. .device = PCI_DEVICE_ID_ENE_CB714_SD,
  103. .subvendor = PCI_ANY_ID,
  104. .subdevice = PCI_ANY_ID,
  105. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  106. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS |
  107. SDHCI_QUIRK_BROKEN_DMA,
  108. },
  109. {
  110. .vendor = PCI_VENDOR_ID_ENE,
  111. .device = PCI_DEVICE_ID_ENE_CB714_SD_2,
  112. .subvendor = PCI_ANY_ID,
  113. .subdevice = PCI_ANY_ID,
  114. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  115. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS |
  116. SDHCI_QUIRK_BROKEN_DMA,
  117. },
  118. {
  119. .vendor = PCI_VENDOR_ID_MARVELL,
  120. .device = PCI_DEVICE_ID_MARVELL_CAFE_SD,
  121. .subvendor = PCI_ANY_ID,
  122. .subdevice = PCI_ANY_ID,
  123. .driver_data = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER |
  124. SDHCI_QUIRK_INCR_TIMEOUT_CONTROL,
  125. },
  126. {
  127. .vendor = PCI_VENDOR_ID_JMICRON,
  128. .device = PCI_DEVICE_ID_JMICRON_JMB38X_SD,
  129. .subvendor = PCI_ANY_ID,
  130. .subdevice = PCI_ANY_ID,
  131. .driver_data = SDHCI_QUIRK_32BIT_DMA_ADDR |
  132. SDHCI_QUIRK_32BIT_DMA_SIZE |
  133. SDHCI_QUIRK_RESET_AFTER_REQUEST,
  134. },
  135. { /* Generic SD host controller */
  136. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  137. },
  138. { /* end: all zeroes */ },
  139. };
  140. MODULE_DEVICE_TABLE(pci, pci_ids);
  141. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  142. static void sdhci_finish_data(struct sdhci_host *);
  143. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  144. static void sdhci_finish_command(struct sdhci_host *);
  145. static void sdhci_dumpregs(struct sdhci_host *host)
  146. {
  147. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  148. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  149. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  150. readw(host->ioaddr + SDHCI_HOST_VERSION));
  151. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  152. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  153. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  154. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  155. readl(host->ioaddr + SDHCI_ARGUMENT),
  156. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  157. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  158. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  159. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  160. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  161. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  162. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  163. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  164. readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
  165. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  166. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  167. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  168. readl(host->ioaddr + SDHCI_INT_STATUS));
  169. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  170. readl(host->ioaddr + SDHCI_INT_ENABLE),
  171. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  172. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  173. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  174. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  175. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  176. readl(host->ioaddr + SDHCI_CAPABILITIES),
  177. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  178. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  179. }
  180. /*****************************************************************************\
  181. * *
  182. * Low level functions *
  183. * *
  184. \*****************************************************************************/
  185. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  186. {
  187. unsigned long timeout;
  188. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  189. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  190. SDHCI_CARD_PRESENT))
  191. return;
  192. }
  193. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  194. if (mask & SDHCI_RESET_ALL)
  195. host->clock = 0;
  196. /* Wait max 100 ms */
  197. timeout = 100;
  198. /* hw clears the bit when it's done */
  199. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  200. if (timeout == 0) {
  201. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  202. mmc_hostname(host->mmc), (int)mask);
  203. sdhci_dumpregs(host);
  204. return;
  205. }
  206. timeout--;
  207. mdelay(1);
  208. }
  209. }
  210. static void sdhci_init(struct sdhci_host *host)
  211. {
  212. u32 intmask;
  213. sdhci_reset(host, SDHCI_RESET_ALL);
  214. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  215. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  216. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  217. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  218. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  219. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  220. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  221. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  222. }
  223. static void sdhci_activate_led(struct sdhci_host *host)
  224. {
  225. u8 ctrl;
  226. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  227. ctrl |= SDHCI_CTRL_LED;
  228. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  229. }
  230. static void sdhci_deactivate_led(struct sdhci_host *host)
  231. {
  232. u8 ctrl;
  233. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  234. ctrl &= ~SDHCI_CTRL_LED;
  235. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  236. }
  237. #ifdef CONFIG_LEDS_CLASS
  238. static void sdhci_led_control(struct led_classdev *led,
  239. enum led_brightness brightness)
  240. {
  241. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  242. unsigned long flags;
  243. spin_lock_irqsave(&host->lock, flags);
  244. if (brightness == LED_OFF)
  245. sdhci_deactivate_led(host);
  246. else
  247. sdhci_activate_led(host);
  248. spin_unlock_irqrestore(&host->lock, flags);
  249. }
  250. #endif
  251. /*****************************************************************************\
  252. * *
  253. * Core functions *
  254. * *
  255. \*****************************************************************************/
  256. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  257. {
  258. return sg_virt(host->cur_sg);
  259. }
  260. static inline int sdhci_next_sg(struct sdhci_host* host)
  261. {
  262. /*
  263. * Skip to next SG entry.
  264. */
  265. host->cur_sg++;
  266. host->num_sg--;
  267. /*
  268. * Any entries left?
  269. */
  270. if (host->num_sg > 0) {
  271. host->offset = 0;
  272. host->remain = host->cur_sg->length;
  273. }
  274. return host->num_sg;
  275. }
  276. static void sdhci_read_block_pio(struct sdhci_host *host)
  277. {
  278. int blksize, chunk_remain;
  279. u32 data;
  280. char *buffer;
  281. int size;
  282. DBG("PIO reading\n");
  283. blksize = host->data->blksz;
  284. chunk_remain = 0;
  285. data = 0;
  286. buffer = sdhci_sg_to_buffer(host) + host->offset;
  287. while (blksize) {
  288. if (chunk_remain == 0) {
  289. data = readl(host->ioaddr + SDHCI_BUFFER);
  290. chunk_remain = min(blksize, 4);
  291. }
  292. size = min(host->remain, chunk_remain);
  293. chunk_remain -= size;
  294. blksize -= size;
  295. host->offset += size;
  296. host->remain -= size;
  297. while (size) {
  298. *buffer = data & 0xFF;
  299. buffer++;
  300. data >>= 8;
  301. size--;
  302. }
  303. if (host->remain == 0) {
  304. if (sdhci_next_sg(host) == 0) {
  305. BUG_ON(blksize != 0);
  306. return;
  307. }
  308. buffer = sdhci_sg_to_buffer(host);
  309. }
  310. }
  311. }
  312. static void sdhci_write_block_pio(struct sdhci_host *host)
  313. {
  314. int blksize, chunk_remain;
  315. u32 data;
  316. char *buffer;
  317. int bytes, size;
  318. DBG("PIO writing\n");
  319. blksize = host->data->blksz;
  320. chunk_remain = 4;
  321. data = 0;
  322. bytes = 0;
  323. buffer = sdhci_sg_to_buffer(host) + host->offset;
  324. while (blksize) {
  325. size = min(host->remain, chunk_remain);
  326. chunk_remain -= size;
  327. blksize -= size;
  328. host->offset += size;
  329. host->remain -= size;
  330. while (size) {
  331. data >>= 8;
  332. data |= (u32)*buffer << 24;
  333. buffer++;
  334. size--;
  335. }
  336. if (chunk_remain == 0) {
  337. writel(data, host->ioaddr + SDHCI_BUFFER);
  338. chunk_remain = min(blksize, 4);
  339. }
  340. if (host->remain == 0) {
  341. if (sdhci_next_sg(host) == 0) {
  342. BUG_ON(blksize != 0);
  343. return;
  344. }
  345. buffer = sdhci_sg_to_buffer(host);
  346. }
  347. }
  348. }
  349. static void sdhci_transfer_pio(struct sdhci_host *host)
  350. {
  351. u32 mask;
  352. BUG_ON(!host->data);
  353. if (host->num_sg == 0)
  354. return;
  355. if (host->data->flags & MMC_DATA_READ)
  356. mask = SDHCI_DATA_AVAILABLE;
  357. else
  358. mask = SDHCI_SPACE_AVAILABLE;
  359. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  360. if (host->data->flags & MMC_DATA_READ)
  361. sdhci_read_block_pio(host);
  362. else
  363. sdhci_write_block_pio(host);
  364. if (host->num_sg == 0)
  365. break;
  366. }
  367. DBG("PIO transfer complete.\n");
  368. }
  369. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  370. {
  371. u8 count;
  372. unsigned target_timeout, current_timeout;
  373. WARN_ON(host->data);
  374. if (data == NULL)
  375. return;
  376. /* Sanity checks */
  377. BUG_ON(data->blksz * data->blocks > 524288);
  378. BUG_ON(data->blksz > host->mmc->max_blk_size);
  379. BUG_ON(data->blocks > 65535);
  380. host->data = data;
  381. host->data_early = 0;
  382. /* timeout in us */
  383. target_timeout = data->timeout_ns / 1000 +
  384. data->timeout_clks / host->clock;
  385. /*
  386. * Figure out needed cycles.
  387. * We do this in steps in order to fit inside a 32 bit int.
  388. * The first step is the minimum timeout, which will have a
  389. * minimum resolution of 6 bits:
  390. * (1) 2^13*1000 > 2^22,
  391. * (2) host->timeout_clk < 2^16
  392. * =>
  393. * (1) / (2) > 2^6
  394. */
  395. count = 0;
  396. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  397. while (current_timeout < target_timeout) {
  398. count++;
  399. current_timeout <<= 1;
  400. if (count >= 0xF)
  401. break;
  402. }
  403. /*
  404. * Compensate for an off-by-one error in the CaFe hardware; otherwise,
  405. * a too-small count gives us interrupt timeouts.
  406. */
  407. if ((host->chip->quirks & SDHCI_QUIRK_INCR_TIMEOUT_CONTROL))
  408. count++;
  409. if (count >= 0xF) {
  410. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  411. mmc_hostname(host->mmc));
  412. count = 0xE;
  413. }
  414. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  415. if (host->flags & SDHCI_USE_DMA)
  416. host->flags |= SDHCI_REQ_USE_DMA;
  417. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  418. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
  419. ((data->blksz * data->blocks) & 0x3))) {
  420. DBG("Reverting to PIO because of transfer size (%d)\n",
  421. data->blksz * data->blocks);
  422. host->flags &= ~SDHCI_REQ_USE_DMA;
  423. }
  424. /*
  425. * The assumption here being that alignment is the same after
  426. * translation to device address space.
  427. */
  428. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  429. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  430. (data->sg->offset & 0x3))) {
  431. DBG("Reverting to PIO because of bad alignment\n");
  432. host->flags &= ~SDHCI_REQ_USE_DMA;
  433. }
  434. if (host->flags & SDHCI_REQ_USE_DMA) {
  435. int count;
  436. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  437. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  438. BUG_ON(count != 1);
  439. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  440. } else {
  441. host->cur_sg = data->sg;
  442. host->num_sg = data->sg_len;
  443. host->offset = 0;
  444. host->remain = host->cur_sg->length;
  445. }
  446. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  447. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  448. host->ioaddr + SDHCI_BLOCK_SIZE);
  449. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  450. }
  451. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  452. struct mmc_data *data)
  453. {
  454. u16 mode;
  455. if (data == NULL)
  456. return;
  457. WARN_ON(!host->data);
  458. mode = SDHCI_TRNS_BLK_CNT_EN;
  459. if (data->blocks > 1)
  460. mode |= SDHCI_TRNS_MULTI;
  461. if (data->flags & MMC_DATA_READ)
  462. mode |= SDHCI_TRNS_READ;
  463. if (host->flags & SDHCI_REQ_USE_DMA)
  464. mode |= SDHCI_TRNS_DMA;
  465. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  466. }
  467. static void sdhci_finish_data(struct sdhci_host *host)
  468. {
  469. struct mmc_data *data;
  470. BUG_ON(!host->data);
  471. data = host->data;
  472. host->data = NULL;
  473. if (host->flags & SDHCI_REQ_USE_DMA) {
  474. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  475. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  476. }
  477. /*
  478. * The specification states that the block count register must
  479. * be updated, but it does not specify at what point in the
  480. * data flow. That makes the register entirely useless to read
  481. * back so we have to assume that nothing made it to the card
  482. * in the event of an error.
  483. */
  484. if (data->error)
  485. data->bytes_xfered = 0;
  486. else
  487. data->bytes_xfered = data->blksz * data->blocks;
  488. if (data->stop) {
  489. /*
  490. * The controller needs a reset of internal state machines
  491. * upon error conditions.
  492. */
  493. if (data->error) {
  494. sdhci_reset(host, SDHCI_RESET_CMD);
  495. sdhci_reset(host, SDHCI_RESET_DATA);
  496. }
  497. sdhci_send_command(host, data->stop);
  498. } else
  499. tasklet_schedule(&host->finish_tasklet);
  500. }
  501. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  502. {
  503. int flags;
  504. u32 mask;
  505. unsigned long timeout;
  506. WARN_ON(host->cmd);
  507. /* Wait max 10 ms */
  508. timeout = 10;
  509. mask = SDHCI_CMD_INHIBIT;
  510. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  511. mask |= SDHCI_DATA_INHIBIT;
  512. /* We shouldn't wait for data inihibit for stop commands, even
  513. though they might use busy signaling */
  514. if (host->mrq->data && (cmd == host->mrq->data->stop))
  515. mask &= ~SDHCI_DATA_INHIBIT;
  516. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  517. if (timeout == 0) {
  518. printk(KERN_ERR "%s: Controller never released "
  519. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  520. sdhci_dumpregs(host);
  521. cmd->error = -EIO;
  522. tasklet_schedule(&host->finish_tasklet);
  523. return;
  524. }
  525. timeout--;
  526. mdelay(1);
  527. }
  528. mod_timer(&host->timer, jiffies + 10 * HZ);
  529. host->cmd = cmd;
  530. sdhci_prepare_data(host, cmd->data);
  531. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  532. sdhci_set_transfer_mode(host, cmd->data);
  533. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  534. printk(KERN_ERR "%s: Unsupported response type!\n",
  535. mmc_hostname(host->mmc));
  536. cmd->error = -EINVAL;
  537. tasklet_schedule(&host->finish_tasklet);
  538. return;
  539. }
  540. if (!(cmd->flags & MMC_RSP_PRESENT))
  541. flags = SDHCI_CMD_RESP_NONE;
  542. else if (cmd->flags & MMC_RSP_136)
  543. flags = SDHCI_CMD_RESP_LONG;
  544. else if (cmd->flags & MMC_RSP_BUSY)
  545. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  546. else
  547. flags = SDHCI_CMD_RESP_SHORT;
  548. if (cmd->flags & MMC_RSP_CRC)
  549. flags |= SDHCI_CMD_CRC;
  550. if (cmd->flags & MMC_RSP_OPCODE)
  551. flags |= SDHCI_CMD_INDEX;
  552. if (cmd->data)
  553. flags |= SDHCI_CMD_DATA;
  554. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  555. host->ioaddr + SDHCI_COMMAND);
  556. }
  557. static void sdhci_finish_command(struct sdhci_host *host)
  558. {
  559. int i;
  560. BUG_ON(host->cmd == NULL);
  561. if (host->cmd->flags & MMC_RSP_PRESENT) {
  562. if (host->cmd->flags & MMC_RSP_136) {
  563. /* CRC is stripped so we need to do some shifting. */
  564. for (i = 0;i < 4;i++) {
  565. host->cmd->resp[i] = readl(host->ioaddr +
  566. SDHCI_RESPONSE + (3-i)*4) << 8;
  567. if (i != 3)
  568. host->cmd->resp[i] |=
  569. readb(host->ioaddr +
  570. SDHCI_RESPONSE + (3-i)*4-1);
  571. }
  572. } else {
  573. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  574. }
  575. }
  576. host->cmd->error = 0;
  577. if (host->data && host->data_early)
  578. sdhci_finish_data(host);
  579. if (!host->cmd->data)
  580. tasklet_schedule(&host->finish_tasklet);
  581. host->cmd = NULL;
  582. }
  583. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  584. {
  585. int div;
  586. u16 clk;
  587. unsigned long timeout;
  588. if (clock == host->clock)
  589. return;
  590. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  591. if (clock == 0)
  592. goto out;
  593. for (div = 1;div < 256;div *= 2) {
  594. if ((host->max_clk / div) <= clock)
  595. break;
  596. }
  597. div >>= 1;
  598. clk = div << SDHCI_DIVIDER_SHIFT;
  599. clk |= SDHCI_CLOCK_INT_EN;
  600. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  601. /* Wait max 10 ms */
  602. timeout = 10;
  603. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  604. & SDHCI_CLOCK_INT_STABLE)) {
  605. if (timeout == 0) {
  606. printk(KERN_ERR "%s: Internal clock never "
  607. "stabilised.\n", mmc_hostname(host->mmc));
  608. sdhci_dumpregs(host);
  609. return;
  610. }
  611. timeout--;
  612. mdelay(1);
  613. }
  614. clk |= SDHCI_CLOCK_CARD_EN;
  615. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  616. out:
  617. host->clock = clock;
  618. }
  619. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  620. {
  621. u8 pwr;
  622. if (host->power == power)
  623. return;
  624. if (power == (unsigned short)-1) {
  625. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  626. goto out;
  627. }
  628. /*
  629. * Spec says that we should clear the power reg before setting
  630. * a new value. Some controllers don't seem to like this though.
  631. */
  632. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  633. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  634. pwr = SDHCI_POWER_ON;
  635. switch (1 << power) {
  636. case MMC_VDD_165_195:
  637. pwr |= SDHCI_POWER_180;
  638. break;
  639. case MMC_VDD_29_30:
  640. case MMC_VDD_30_31:
  641. pwr |= SDHCI_POWER_300;
  642. break;
  643. case MMC_VDD_32_33:
  644. case MMC_VDD_33_34:
  645. pwr |= SDHCI_POWER_330;
  646. break;
  647. default:
  648. BUG();
  649. }
  650. /*
  651. * At least the CaFe chip gets confused if we set the voltage
  652. * and set turn on power at the same time, so set the voltage first.
  653. */
  654. if ((host->chip->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
  655. writeb(pwr & ~SDHCI_POWER_ON,
  656. host->ioaddr + SDHCI_POWER_CONTROL);
  657. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  658. out:
  659. host->power = power;
  660. }
  661. /*****************************************************************************\
  662. * *
  663. * MMC callbacks *
  664. * *
  665. \*****************************************************************************/
  666. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  667. {
  668. struct sdhci_host *host;
  669. unsigned long flags;
  670. host = mmc_priv(mmc);
  671. spin_lock_irqsave(&host->lock, flags);
  672. WARN_ON(host->mrq != NULL);
  673. #ifndef CONFIG_LEDS_CLASS
  674. sdhci_activate_led(host);
  675. #endif
  676. host->mrq = mrq;
  677. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  678. host->mrq->cmd->error = -ENOMEDIUM;
  679. tasklet_schedule(&host->finish_tasklet);
  680. } else
  681. sdhci_send_command(host, mrq->cmd);
  682. mmiowb();
  683. spin_unlock_irqrestore(&host->lock, flags);
  684. }
  685. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  686. {
  687. struct sdhci_host *host;
  688. unsigned long flags;
  689. u8 ctrl;
  690. host = mmc_priv(mmc);
  691. spin_lock_irqsave(&host->lock, flags);
  692. /*
  693. * Reset the chip on each power off.
  694. * Should clear out any weird states.
  695. */
  696. if (ios->power_mode == MMC_POWER_OFF) {
  697. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  698. sdhci_init(host);
  699. }
  700. sdhci_set_clock(host, ios->clock);
  701. if (ios->power_mode == MMC_POWER_OFF)
  702. sdhci_set_power(host, -1);
  703. else
  704. sdhci_set_power(host, ios->vdd);
  705. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  706. if (ios->bus_width == MMC_BUS_WIDTH_4)
  707. ctrl |= SDHCI_CTRL_4BITBUS;
  708. else
  709. ctrl &= ~SDHCI_CTRL_4BITBUS;
  710. if (ios->timing == MMC_TIMING_SD_HS)
  711. ctrl |= SDHCI_CTRL_HISPD;
  712. else
  713. ctrl &= ~SDHCI_CTRL_HISPD;
  714. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  715. /*
  716. * Some (ENE) controllers go apeshit on some ios operation,
  717. * signalling timeout and CRC errors even on CMD0. Resetting
  718. * it on each ios seems to solve the problem.
  719. */
  720. if(host->chip->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  721. sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  722. mmiowb();
  723. spin_unlock_irqrestore(&host->lock, flags);
  724. }
  725. static int sdhci_get_ro(struct mmc_host *mmc)
  726. {
  727. struct sdhci_host *host;
  728. unsigned long flags;
  729. int present;
  730. host = mmc_priv(mmc);
  731. spin_lock_irqsave(&host->lock, flags);
  732. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  733. spin_unlock_irqrestore(&host->lock, flags);
  734. return !(present & SDHCI_WRITE_PROTECT);
  735. }
  736. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  737. {
  738. struct sdhci_host *host;
  739. unsigned long flags;
  740. u32 ier;
  741. host = mmc_priv(mmc);
  742. spin_lock_irqsave(&host->lock, flags);
  743. ier = readl(host->ioaddr + SDHCI_INT_ENABLE);
  744. ier &= ~SDHCI_INT_CARD_INT;
  745. if (enable)
  746. ier |= SDHCI_INT_CARD_INT;
  747. writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
  748. writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  749. mmiowb();
  750. spin_unlock_irqrestore(&host->lock, flags);
  751. }
  752. static const struct mmc_host_ops sdhci_ops = {
  753. .request = sdhci_request,
  754. .set_ios = sdhci_set_ios,
  755. .get_ro = sdhci_get_ro,
  756. .enable_sdio_irq = sdhci_enable_sdio_irq,
  757. };
  758. /*****************************************************************************\
  759. * *
  760. * Tasklets *
  761. * *
  762. \*****************************************************************************/
  763. static void sdhci_tasklet_card(unsigned long param)
  764. {
  765. struct sdhci_host *host;
  766. unsigned long flags;
  767. host = (struct sdhci_host*)param;
  768. spin_lock_irqsave(&host->lock, flags);
  769. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  770. if (host->mrq) {
  771. printk(KERN_ERR "%s: Card removed during transfer!\n",
  772. mmc_hostname(host->mmc));
  773. printk(KERN_ERR "%s: Resetting controller.\n",
  774. mmc_hostname(host->mmc));
  775. sdhci_reset(host, SDHCI_RESET_CMD);
  776. sdhci_reset(host, SDHCI_RESET_DATA);
  777. host->mrq->cmd->error = -ENOMEDIUM;
  778. tasklet_schedule(&host->finish_tasklet);
  779. }
  780. }
  781. spin_unlock_irqrestore(&host->lock, flags);
  782. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  783. }
  784. static void sdhci_tasklet_finish(unsigned long param)
  785. {
  786. struct sdhci_host *host;
  787. unsigned long flags;
  788. struct mmc_request *mrq;
  789. host = (struct sdhci_host*)param;
  790. spin_lock_irqsave(&host->lock, flags);
  791. del_timer(&host->timer);
  792. mrq = host->mrq;
  793. /*
  794. * The controller needs a reset of internal state machines
  795. * upon error conditions.
  796. */
  797. if (mrq->cmd->error ||
  798. (mrq->data && (mrq->data->error ||
  799. (mrq->data->stop && mrq->data->stop->error))) ||
  800. (host->chip->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
  801. /* Some controllers need this kick or reset won't work here */
  802. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  803. unsigned int clock;
  804. /* This is to force an update */
  805. clock = host->clock;
  806. host->clock = 0;
  807. sdhci_set_clock(host, clock);
  808. }
  809. /* Spec says we should do both at the same time, but Ricoh
  810. controllers do not like that. */
  811. sdhci_reset(host, SDHCI_RESET_CMD);
  812. sdhci_reset(host, SDHCI_RESET_DATA);
  813. }
  814. host->mrq = NULL;
  815. host->cmd = NULL;
  816. host->data = NULL;
  817. #ifndef CONFIG_LEDS_CLASS
  818. sdhci_deactivate_led(host);
  819. #endif
  820. mmiowb();
  821. spin_unlock_irqrestore(&host->lock, flags);
  822. mmc_request_done(host->mmc, mrq);
  823. }
  824. static void sdhci_timeout_timer(unsigned long data)
  825. {
  826. struct sdhci_host *host;
  827. unsigned long flags;
  828. host = (struct sdhci_host*)data;
  829. spin_lock_irqsave(&host->lock, flags);
  830. if (host->mrq) {
  831. printk(KERN_ERR "%s: Timeout waiting for hardware "
  832. "interrupt.\n", mmc_hostname(host->mmc));
  833. sdhci_dumpregs(host);
  834. if (host->data) {
  835. host->data->error = -ETIMEDOUT;
  836. sdhci_finish_data(host);
  837. } else {
  838. if (host->cmd)
  839. host->cmd->error = -ETIMEDOUT;
  840. else
  841. host->mrq->cmd->error = -ETIMEDOUT;
  842. tasklet_schedule(&host->finish_tasklet);
  843. }
  844. }
  845. mmiowb();
  846. spin_unlock_irqrestore(&host->lock, flags);
  847. }
  848. /*****************************************************************************\
  849. * *
  850. * Interrupt handling *
  851. * *
  852. \*****************************************************************************/
  853. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  854. {
  855. BUG_ON(intmask == 0);
  856. if (!host->cmd) {
  857. printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
  858. "though no command operation was in progress.\n",
  859. mmc_hostname(host->mmc), (unsigned)intmask);
  860. sdhci_dumpregs(host);
  861. return;
  862. }
  863. if (intmask & SDHCI_INT_TIMEOUT)
  864. host->cmd->error = -ETIMEDOUT;
  865. else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
  866. SDHCI_INT_INDEX))
  867. host->cmd->error = -EILSEQ;
  868. if (host->cmd->error)
  869. tasklet_schedule(&host->finish_tasklet);
  870. else if (intmask & SDHCI_INT_RESPONSE)
  871. sdhci_finish_command(host);
  872. }
  873. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  874. {
  875. BUG_ON(intmask == 0);
  876. if (!host->data) {
  877. /*
  878. * A data end interrupt is sent together with the response
  879. * for the stop command.
  880. */
  881. if (intmask & SDHCI_INT_DATA_END)
  882. return;
  883. printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
  884. "though no data operation was in progress.\n",
  885. mmc_hostname(host->mmc), (unsigned)intmask);
  886. sdhci_dumpregs(host);
  887. return;
  888. }
  889. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  890. host->data->error = -ETIMEDOUT;
  891. else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
  892. host->data->error = -EILSEQ;
  893. if (host->data->error)
  894. sdhci_finish_data(host);
  895. else {
  896. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  897. sdhci_transfer_pio(host);
  898. /*
  899. * We currently don't do anything fancy with DMA
  900. * boundaries, but as we can't disable the feature
  901. * we need to at least restart the transfer.
  902. */
  903. if (intmask & SDHCI_INT_DMA_END)
  904. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  905. host->ioaddr + SDHCI_DMA_ADDRESS);
  906. if (intmask & SDHCI_INT_DATA_END) {
  907. if (host->cmd) {
  908. /*
  909. * Data managed to finish before the
  910. * command completed. Make sure we do
  911. * things in the proper order.
  912. */
  913. host->data_early = 1;
  914. } else {
  915. sdhci_finish_data(host);
  916. }
  917. }
  918. }
  919. }
  920. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  921. {
  922. irqreturn_t result;
  923. struct sdhci_host* host = dev_id;
  924. u32 intmask;
  925. int cardint = 0;
  926. spin_lock(&host->lock);
  927. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  928. if (!intmask || intmask == 0xffffffff) {
  929. result = IRQ_NONE;
  930. goto out;
  931. }
  932. DBG("*** %s got interrupt: 0x%08x\n",
  933. mmc_hostname(host->mmc), intmask);
  934. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  935. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  936. host->ioaddr + SDHCI_INT_STATUS);
  937. tasklet_schedule(&host->card_tasklet);
  938. }
  939. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  940. if (intmask & SDHCI_INT_CMD_MASK) {
  941. writel(intmask & SDHCI_INT_CMD_MASK,
  942. host->ioaddr + SDHCI_INT_STATUS);
  943. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  944. }
  945. if (intmask & SDHCI_INT_DATA_MASK) {
  946. writel(intmask & SDHCI_INT_DATA_MASK,
  947. host->ioaddr + SDHCI_INT_STATUS);
  948. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  949. }
  950. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  951. intmask &= ~SDHCI_INT_ERROR;
  952. if (intmask & SDHCI_INT_BUS_POWER) {
  953. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  954. mmc_hostname(host->mmc));
  955. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  956. }
  957. intmask &= ~SDHCI_INT_BUS_POWER;
  958. if (intmask & SDHCI_INT_CARD_INT)
  959. cardint = 1;
  960. intmask &= ~SDHCI_INT_CARD_INT;
  961. if (intmask) {
  962. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  963. mmc_hostname(host->mmc), intmask);
  964. sdhci_dumpregs(host);
  965. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  966. }
  967. result = IRQ_HANDLED;
  968. mmiowb();
  969. out:
  970. spin_unlock(&host->lock);
  971. /*
  972. * We have to delay this as it calls back into the driver.
  973. */
  974. if (cardint)
  975. mmc_signal_sdio_irq(host->mmc);
  976. return result;
  977. }
  978. /*****************************************************************************\
  979. * *
  980. * Suspend/resume *
  981. * *
  982. \*****************************************************************************/
  983. #ifdef CONFIG_PM
  984. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  985. {
  986. struct sdhci_chip *chip;
  987. int i, ret;
  988. chip = pci_get_drvdata(pdev);
  989. if (!chip)
  990. return 0;
  991. DBG("Suspending...\n");
  992. for (i = 0;i < chip->num_slots;i++) {
  993. if (!chip->hosts[i])
  994. continue;
  995. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  996. if (ret) {
  997. for (i--;i >= 0;i--)
  998. mmc_resume_host(chip->hosts[i]->mmc);
  999. return ret;
  1000. }
  1001. }
  1002. pci_save_state(pdev);
  1003. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1004. for (i = 0;i < chip->num_slots;i++) {
  1005. if (!chip->hosts[i])
  1006. continue;
  1007. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  1008. }
  1009. pci_disable_device(pdev);
  1010. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1011. return 0;
  1012. }
  1013. static int sdhci_resume (struct pci_dev *pdev)
  1014. {
  1015. struct sdhci_chip *chip;
  1016. int i, ret;
  1017. chip = pci_get_drvdata(pdev);
  1018. if (!chip)
  1019. return 0;
  1020. DBG("Resuming...\n");
  1021. pci_set_power_state(pdev, PCI_D0);
  1022. pci_restore_state(pdev);
  1023. ret = pci_enable_device(pdev);
  1024. if (ret)
  1025. return ret;
  1026. for (i = 0;i < chip->num_slots;i++) {
  1027. if (!chip->hosts[i])
  1028. continue;
  1029. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  1030. pci_set_master(pdev);
  1031. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  1032. IRQF_SHARED, mmc_hostname(chip->hosts[i]->mmc),
  1033. chip->hosts[i]);
  1034. if (ret)
  1035. return ret;
  1036. sdhci_init(chip->hosts[i]);
  1037. mmiowb();
  1038. ret = mmc_resume_host(chip->hosts[i]->mmc);
  1039. if (ret)
  1040. return ret;
  1041. }
  1042. return 0;
  1043. }
  1044. #else /* CONFIG_PM */
  1045. #define sdhci_suspend NULL
  1046. #define sdhci_resume NULL
  1047. #endif /* CONFIG_PM */
  1048. /*****************************************************************************\
  1049. * *
  1050. * Device probing/removal *
  1051. * *
  1052. \*****************************************************************************/
  1053. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  1054. {
  1055. int ret;
  1056. unsigned int version;
  1057. struct sdhci_chip *chip;
  1058. struct mmc_host *mmc;
  1059. struct sdhci_host *host;
  1060. u8 first_bar;
  1061. unsigned int caps;
  1062. chip = pci_get_drvdata(pdev);
  1063. BUG_ON(!chip);
  1064. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  1065. if (ret)
  1066. return ret;
  1067. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  1068. if (first_bar > 5) {
  1069. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  1070. return -ENODEV;
  1071. }
  1072. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  1073. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  1074. return -ENODEV;
  1075. }
  1076. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  1077. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  1078. "You may experience problems.\n");
  1079. }
  1080. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  1081. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  1082. return -ENODEV;
  1083. }
  1084. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  1085. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  1086. return -ENODEV;
  1087. }
  1088. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  1089. if (!mmc)
  1090. return -ENOMEM;
  1091. host = mmc_priv(mmc);
  1092. host->mmc = mmc;
  1093. host->chip = chip;
  1094. chip->hosts[slot] = host;
  1095. host->bar = first_bar + slot;
  1096. host->addr = pci_resource_start(pdev, host->bar);
  1097. host->irq = pdev->irq;
  1098. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  1099. ret = pci_request_region(pdev, host->bar, mmc_hostname(mmc));
  1100. if (ret)
  1101. goto free;
  1102. host->ioaddr = ioremap_nocache(host->addr,
  1103. pci_resource_len(pdev, host->bar));
  1104. if (!host->ioaddr) {
  1105. ret = -ENOMEM;
  1106. goto release;
  1107. }
  1108. sdhci_reset(host, SDHCI_RESET_ALL);
  1109. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  1110. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  1111. if (version > 1) {
  1112. printk(KERN_ERR "%s: Unknown controller version (%d). "
  1113. "You may experience problems.\n", mmc_hostname(mmc),
  1114. version);
  1115. }
  1116. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  1117. if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  1118. host->flags |= SDHCI_USE_DMA;
  1119. else if (!(caps & SDHCI_CAN_DO_DMA))
  1120. DBG("Controller doesn't have DMA capability\n");
  1121. else
  1122. host->flags |= SDHCI_USE_DMA;
  1123. if ((chip->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  1124. (host->flags & SDHCI_USE_DMA)) {
  1125. DBG("Disabling DMA as it is marked broken\n");
  1126. host->flags &= ~SDHCI_USE_DMA;
  1127. }
  1128. if (((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
  1129. (host->flags & SDHCI_USE_DMA)) {
  1130. printk(KERN_WARNING "%s: Will use DMA "
  1131. "mode even though HW doesn't fully "
  1132. "claim to support it.\n", mmc_hostname(mmc));
  1133. }
  1134. if (host->flags & SDHCI_USE_DMA) {
  1135. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  1136. printk(KERN_WARNING "%s: No suitable DMA available. "
  1137. "Falling back to PIO.\n", mmc_hostname(mmc));
  1138. host->flags &= ~SDHCI_USE_DMA;
  1139. }
  1140. }
  1141. if (host->flags & SDHCI_USE_DMA)
  1142. pci_set_master(pdev);
  1143. else /* XXX: Hack to get MMC layer to avoid highmem */
  1144. pdev->dma_mask = 0;
  1145. host->max_clk =
  1146. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  1147. if (host->max_clk == 0) {
  1148. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  1149. "frequency.\n", mmc_hostname(mmc));
  1150. ret = -ENODEV;
  1151. goto unmap;
  1152. }
  1153. host->max_clk *= 1000000;
  1154. host->timeout_clk =
  1155. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  1156. if (host->timeout_clk == 0) {
  1157. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1158. "frequency.\n", mmc_hostname(mmc));
  1159. ret = -ENODEV;
  1160. goto unmap;
  1161. }
  1162. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1163. host->timeout_clk *= 1000;
  1164. /*
  1165. * Set host parameters.
  1166. */
  1167. mmc->ops = &sdhci_ops;
  1168. mmc->f_min = host->max_clk / 256;
  1169. mmc->f_max = host->max_clk;
  1170. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  1171. if (caps & SDHCI_CAN_DO_HISPD)
  1172. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1173. mmc->ocr_avail = 0;
  1174. if (caps & SDHCI_CAN_VDD_330)
  1175. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1176. if (caps & SDHCI_CAN_VDD_300)
  1177. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1178. if (caps & SDHCI_CAN_VDD_180)
  1179. mmc->ocr_avail |= MMC_VDD_165_195;
  1180. if (mmc->ocr_avail == 0) {
  1181. printk(KERN_ERR "%s: Hardware doesn't report any "
  1182. "support voltages.\n", mmc_hostname(mmc));
  1183. ret = -ENODEV;
  1184. goto unmap;
  1185. }
  1186. spin_lock_init(&host->lock);
  1187. /*
  1188. * Maximum number of segments. Hardware cannot do scatter lists.
  1189. */
  1190. if (host->flags & SDHCI_USE_DMA)
  1191. mmc->max_hw_segs = 1;
  1192. else
  1193. mmc->max_hw_segs = 16;
  1194. mmc->max_phys_segs = 16;
  1195. /*
  1196. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1197. * size (512KiB).
  1198. */
  1199. mmc->max_req_size = 524288;
  1200. /*
  1201. * Maximum segment size. Could be one segment with the maximum number
  1202. * of bytes.
  1203. */
  1204. mmc->max_seg_size = mmc->max_req_size;
  1205. /*
  1206. * Maximum block size. This varies from controller to controller and
  1207. * is specified in the capabilities register.
  1208. */
  1209. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1210. if (mmc->max_blk_size >= 3) {
  1211. printk(KERN_WARNING "%s: Invalid maximum block size, "
  1212. "assuming 512 bytes\n", mmc_hostname(mmc));
  1213. mmc->max_blk_size = 512;
  1214. } else
  1215. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1216. /*
  1217. * Maximum block count.
  1218. */
  1219. mmc->max_blk_count = 65535;
  1220. /*
  1221. * Init tasklets.
  1222. */
  1223. tasklet_init(&host->card_tasklet,
  1224. sdhci_tasklet_card, (unsigned long)host);
  1225. tasklet_init(&host->finish_tasklet,
  1226. sdhci_tasklet_finish, (unsigned long)host);
  1227. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1228. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1229. mmc_hostname(mmc), host);
  1230. if (ret)
  1231. goto untasklet;
  1232. sdhci_init(host);
  1233. #ifdef CONFIG_MMC_DEBUG
  1234. sdhci_dumpregs(host);
  1235. #endif
  1236. #ifdef CONFIG_LEDS_CLASS
  1237. host->led.name = mmc_hostname(mmc);
  1238. host->led.brightness = LED_OFF;
  1239. host->led.default_trigger = mmc_hostname(mmc);
  1240. host->led.brightness_set = sdhci_led_control;
  1241. ret = led_classdev_register(&pdev->dev, &host->led);
  1242. if (ret)
  1243. goto reset;
  1244. #endif
  1245. mmiowb();
  1246. mmc_add_host(mmc);
  1247. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n",
  1248. mmc_hostname(mmc), host->addr, host->irq,
  1249. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1250. return 0;
  1251. #ifdef CONFIG_LEDS_CLASS
  1252. reset:
  1253. sdhci_reset(host, SDHCI_RESET_ALL);
  1254. free_irq(host->irq, host);
  1255. #endif
  1256. untasklet:
  1257. tasklet_kill(&host->card_tasklet);
  1258. tasklet_kill(&host->finish_tasklet);
  1259. unmap:
  1260. iounmap(host->ioaddr);
  1261. release:
  1262. pci_release_region(pdev, host->bar);
  1263. free:
  1264. mmc_free_host(mmc);
  1265. return ret;
  1266. }
  1267. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1268. {
  1269. struct sdhci_chip *chip;
  1270. struct mmc_host *mmc;
  1271. struct sdhci_host *host;
  1272. chip = pci_get_drvdata(pdev);
  1273. host = chip->hosts[slot];
  1274. mmc = host->mmc;
  1275. chip->hosts[slot] = NULL;
  1276. mmc_remove_host(mmc);
  1277. #ifdef CONFIG_LEDS_CLASS
  1278. led_classdev_unregister(&host->led);
  1279. #endif
  1280. sdhci_reset(host, SDHCI_RESET_ALL);
  1281. free_irq(host->irq, host);
  1282. del_timer_sync(&host->timer);
  1283. tasklet_kill(&host->card_tasklet);
  1284. tasklet_kill(&host->finish_tasklet);
  1285. iounmap(host->ioaddr);
  1286. pci_release_region(pdev, host->bar);
  1287. mmc_free_host(mmc);
  1288. }
  1289. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1290. const struct pci_device_id *ent)
  1291. {
  1292. int ret, i;
  1293. u8 slots, rev;
  1294. struct sdhci_chip *chip;
  1295. BUG_ON(pdev == NULL);
  1296. BUG_ON(ent == NULL);
  1297. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1298. printk(KERN_INFO DRIVER_NAME
  1299. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1300. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1301. (int)rev);
  1302. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1303. if (ret)
  1304. return ret;
  1305. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1306. DBG("found %d slot(s)\n", slots);
  1307. if (slots == 0)
  1308. return -ENODEV;
  1309. ret = pci_enable_device(pdev);
  1310. if (ret)
  1311. return ret;
  1312. chip = kzalloc(sizeof(struct sdhci_chip) +
  1313. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1314. if (!chip) {
  1315. ret = -ENOMEM;
  1316. goto err;
  1317. }
  1318. chip->pdev = pdev;
  1319. chip->quirks = ent->driver_data;
  1320. if (debug_quirks)
  1321. chip->quirks = debug_quirks;
  1322. chip->num_slots = slots;
  1323. pci_set_drvdata(pdev, chip);
  1324. for (i = 0;i < slots;i++) {
  1325. ret = sdhci_probe_slot(pdev, i);
  1326. if (ret) {
  1327. for (i--;i >= 0;i--)
  1328. sdhci_remove_slot(pdev, i);
  1329. goto free;
  1330. }
  1331. }
  1332. return 0;
  1333. free:
  1334. pci_set_drvdata(pdev, NULL);
  1335. kfree(chip);
  1336. err:
  1337. pci_disable_device(pdev);
  1338. return ret;
  1339. }
  1340. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1341. {
  1342. int i;
  1343. struct sdhci_chip *chip;
  1344. chip = pci_get_drvdata(pdev);
  1345. if (chip) {
  1346. for (i = 0;i < chip->num_slots;i++)
  1347. sdhci_remove_slot(pdev, i);
  1348. pci_set_drvdata(pdev, NULL);
  1349. kfree(chip);
  1350. }
  1351. pci_disable_device(pdev);
  1352. }
  1353. static struct pci_driver sdhci_driver = {
  1354. .name = DRIVER_NAME,
  1355. .id_table = pci_ids,
  1356. .probe = sdhci_probe,
  1357. .remove = __devexit_p(sdhci_remove),
  1358. .suspend = sdhci_suspend,
  1359. .resume = sdhci_resume,
  1360. };
  1361. /*****************************************************************************\
  1362. * *
  1363. * Driver init/exit *
  1364. * *
  1365. \*****************************************************************************/
  1366. static int __init sdhci_drv_init(void)
  1367. {
  1368. printk(KERN_INFO DRIVER_NAME
  1369. ": Secure Digital Host Controller Interface driver\n");
  1370. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1371. return pci_register_driver(&sdhci_driver);
  1372. }
  1373. static void __exit sdhci_drv_exit(void)
  1374. {
  1375. DBG("Exiting\n");
  1376. pci_unregister_driver(&sdhci_driver);
  1377. }
  1378. module_init(sdhci_drv_init);
  1379. module_exit(sdhci_drv_exit);
  1380. module_param(debug_quirks, uint, 0444);
  1381. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1382. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1383. MODULE_LICENSE("GPL");
  1384. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");