sky2.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.17"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  116. { 0 }
  117. };
  118. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  119. /* Avoid conditionals by using array */
  120. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  121. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  122. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  123. /* This driver supports yukon2 chipset only */
  124. static const char *yukon2_name[] = {
  125. "XL", /* 0xb3 */
  126. "EC Ultra", /* 0xb4 */
  127. "Extreme", /* 0xb5 */
  128. "EC", /* 0xb6 */
  129. "FE", /* 0xb7 */
  130. };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. /* Access to external PHY */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  141. return 0;
  142. udelay(1);
  143. }
  144. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  145. return -ETIMEDOUT;
  146. }
  147. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  148. {
  149. int i;
  150. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  151. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  152. for (i = 0; i < PHY_RETRIES; i++) {
  153. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  154. *val = gma_read16(hw, port, GM_SMI_DATA);
  155. return 0;
  156. }
  157. udelay(1);
  158. }
  159. return -ETIMEDOUT;
  160. }
  161. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  162. {
  163. u16 v;
  164. if (__gm_phy_read(hw, port, reg, &v) != 0)
  165. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  166. return v;
  167. }
  168. static void sky2_power_on(struct sky2_hw *hw)
  169. {
  170. /* switch power to VCC (WA for VAUX problem) */
  171. sky2_write8(hw, B0_POWER_CTRL,
  172. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  173. /* disable Core Clock Division, */
  174. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  175. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  176. /* enable bits are inverted */
  177. sky2_write8(hw, B2_Y2_CLK_GATE,
  178. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  179. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  180. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  181. else
  182. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  183. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  184. hw->chip_id == CHIP_ID_YUKON_EX) {
  185. u32 reg;
  186. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  187. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  188. /* set all bits to 0 except bits 15..12 and 8 */
  189. reg &= P_ASPM_CONTROL_MSK;
  190. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  191. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  192. /* set all bits to 0 except bits 28 & 27 */
  193. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  194. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  195. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  196. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  197. reg = sky2_read32(hw, B2_GP_IO);
  198. reg |= GLB_GPIO_STAT_RACE_DIS;
  199. sky2_write32(hw, B2_GP_IO, reg);
  200. sky2_read32(hw, B2_GP_IO);
  201. }
  202. }
  203. static void sky2_power_aux(struct sky2_hw *hw)
  204. {
  205. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  206. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  207. else
  208. /* enable bits are inverted */
  209. sky2_write8(hw, B2_Y2_CLK_GATE,
  210. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  211. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  212. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  213. /* switch power to VAUX */
  214. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  215. sky2_write8(hw, B0_POWER_CTRL,
  216. (PC_VAUX_ENA | PC_VCC_ENA |
  217. PC_VAUX_ON | PC_VCC_OFF));
  218. }
  219. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  220. {
  221. u16 reg;
  222. /* disable all GMAC IRQ's */
  223. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  224. /* disable PHY IRQs */
  225. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  226. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  227. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  228. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  230. reg = gma_read16(hw, port, GM_RX_CTRL);
  231. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  232. gma_write16(hw, port, GM_RX_CTRL, reg);
  233. }
  234. /* flow control to advertise bits */
  235. static const u16 copper_fc_adv[] = {
  236. [FC_NONE] = 0,
  237. [FC_TX] = PHY_M_AN_ASP,
  238. [FC_RX] = PHY_M_AN_PC,
  239. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  240. };
  241. /* flow control to advertise bits when using 1000BaseX */
  242. static const u16 fiber_fc_adv[] = {
  243. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  244. [FC_TX] = PHY_M_P_ASYM_MD_X,
  245. [FC_RX] = PHY_M_P_SYM_MD_X,
  246. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  247. };
  248. /* flow control to GMA disable bits */
  249. static const u16 gm_fc_disable[] = {
  250. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  251. [FC_TX] = GM_GPCR_FC_RX_DIS,
  252. [FC_RX] = GM_GPCR_FC_TX_DIS,
  253. [FC_BOTH] = 0,
  254. };
  255. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  256. {
  257. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  258. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  259. if (sky2->autoneg == AUTONEG_ENABLE
  260. && !(hw->chip_id == CHIP_ID_YUKON_XL
  261. || hw->chip_id == CHIP_ID_YUKON_EC_U
  262. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  263. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  264. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  265. PHY_M_EC_MAC_S_MSK);
  266. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  267. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  268. if (hw->chip_id == CHIP_ID_YUKON_EC)
  269. /* set downshift counter to 3x and enable downshift */
  270. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  271. else
  272. /* set master & slave downshift counter to 1x */
  273. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  274. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  275. }
  276. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  277. if (sky2_is_copper(hw)) {
  278. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  279. /* enable automatic crossover */
  280. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  281. } else {
  282. /* disable energy detect */
  283. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  284. /* enable automatic crossover */
  285. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  286. /* downshift on PHY 88E1112 and 88E1149 is changed */
  287. if (sky2->autoneg == AUTONEG_ENABLE
  288. && (hw->chip_id == CHIP_ID_YUKON_XL
  289. || hw->chip_id == CHIP_ID_YUKON_EC_U
  290. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  291. /* set downshift counter to 3x and enable downshift */
  292. ctrl &= ~PHY_M_PC_DSC_MSK;
  293. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  294. }
  295. }
  296. } else {
  297. /* workaround for deviation #4.88 (CRC errors) */
  298. /* disable Automatic Crossover */
  299. ctrl &= ~PHY_M_PC_MDIX_MSK;
  300. }
  301. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  302. /* special setup for PHY 88E1112 Fiber */
  303. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  304. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  305. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  306. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  307. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  308. ctrl &= ~PHY_M_MAC_MD_MSK;
  309. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  310. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  311. if (hw->pmd_type == 'P') {
  312. /* select page 1 to access Fiber registers */
  313. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  314. /* for SFP-module set SIGDET polarity to low */
  315. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  316. ctrl |= PHY_M_FIB_SIGD_POL;
  317. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  318. }
  319. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  320. }
  321. ctrl = PHY_CT_RESET;
  322. ct1000 = 0;
  323. adv = PHY_AN_CSMA;
  324. reg = 0;
  325. if (sky2->autoneg == AUTONEG_ENABLE) {
  326. if (sky2_is_copper(hw)) {
  327. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  328. ct1000 |= PHY_M_1000C_AFD;
  329. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  330. ct1000 |= PHY_M_1000C_AHD;
  331. if (sky2->advertising & ADVERTISED_100baseT_Full)
  332. adv |= PHY_M_AN_100_FD;
  333. if (sky2->advertising & ADVERTISED_100baseT_Half)
  334. adv |= PHY_M_AN_100_HD;
  335. if (sky2->advertising & ADVERTISED_10baseT_Full)
  336. adv |= PHY_M_AN_10_FD;
  337. if (sky2->advertising & ADVERTISED_10baseT_Half)
  338. adv |= PHY_M_AN_10_HD;
  339. adv |= copper_fc_adv[sky2->flow_mode];
  340. } else { /* special defines for FIBER (88E1040S only) */
  341. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  342. adv |= PHY_M_AN_1000X_AFD;
  343. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  344. adv |= PHY_M_AN_1000X_AHD;
  345. adv |= fiber_fc_adv[sky2->flow_mode];
  346. }
  347. /* Restart Auto-negotiation */
  348. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  349. } else {
  350. /* forced speed/duplex settings */
  351. ct1000 = PHY_M_1000C_MSE;
  352. /* Disable auto update for duplex flow control and speed */
  353. reg |= GM_GPCR_AU_ALL_DIS;
  354. switch (sky2->speed) {
  355. case SPEED_1000:
  356. ctrl |= PHY_CT_SP1000;
  357. reg |= GM_GPCR_SPEED_1000;
  358. break;
  359. case SPEED_100:
  360. ctrl |= PHY_CT_SP100;
  361. reg |= GM_GPCR_SPEED_100;
  362. break;
  363. }
  364. if (sky2->duplex == DUPLEX_FULL) {
  365. reg |= GM_GPCR_DUP_FULL;
  366. ctrl |= PHY_CT_DUP_MD;
  367. } else if (sky2->speed < SPEED_1000)
  368. sky2->flow_mode = FC_NONE;
  369. reg |= gm_fc_disable[sky2->flow_mode];
  370. /* Forward pause packets to GMAC? */
  371. if (sky2->flow_mode & FC_RX)
  372. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  373. else
  374. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  375. }
  376. gma_write16(hw, port, GM_GP_CTRL, reg);
  377. if (hw->chip_id != CHIP_ID_YUKON_FE)
  378. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  379. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  380. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  381. /* Setup Phy LED's */
  382. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  383. ledover = 0;
  384. switch (hw->chip_id) {
  385. case CHIP_ID_YUKON_FE:
  386. /* on 88E3082 these bits are at 11..9 (shifted left) */
  387. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  388. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  389. /* delete ACT LED control bits */
  390. ctrl &= ~PHY_M_FELP_LED1_MSK;
  391. /* change ACT LED control to blink mode */
  392. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  393. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  394. break;
  395. case CHIP_ID_YUKON_XL:
  396. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  397. /* select page 3 to access LED control register */
  398. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  399. /* set LED Function Control register */
  400. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  401. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  402. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  403. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  404. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  405. /* set Polarity Control register */
  406. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  407. (PHY_M_POLC_LS1_P_MIX(4) |
  408. PHY_M_POLC_IS0_P_MIX(4) |
  409. PHY_M_POLC_LOS_CTRL(2) |
  410. PHY_M_POLC_INIT_CTRL(2) |
  411. PHY_M_POLC_STA1_CTRL(2) |
  412. PHY_M_POLC_STA0_CTRL(2)));
  413. /* restore page register */
  414. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  415. break;
  416. case CHIP_ID_YUKON_EC_U:
  417. case CHIP_ID_YUKON_EX:
  418. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  419. /* select page 3 to access LED control register */
  420. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  421. /* set LED Function Control register */
  422. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  423. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  424. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  425. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  426. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  427. /* set Blink Rate in LED Timer Control Register */
  428. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  429. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  430. /* restore page register */
  431. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  432. break;
  433. default:
  434. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  435. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  436. /* turn off the Rx LED (LED_RX) */
  437. ledover &= ~PHY_M_LED_MO_RX;
  438. }
  439. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  440. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  441. /* apply fixes in PHY AFE */
  442. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  443. /* increase differential signal amplitude in 10BASE-T */
  444. gm_phy_write(hw, port, 0x18, 0xaa99);
  445. gm_phy_write(hw, port, 0x17, 0x2011);
  446. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  447. gm_phy_write(hw, port, 0x18, 0xa204);
  448. gm_phy_write(hw, port, 0x17, 0x2002);
  449. /* set page register to 0 */
  450. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  451. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  452. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  453. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  454. /* turn on 100 Mbps LED (LED_LINK100) */
  455. ledover |= PHY_M_LED_MO_100;
  456. }
  457. if (ledover)
  458. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  459. }
  460. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  461. if (sky2->autoneg == AUTONEG_ENABLE)
  462. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  463. else
  464. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  465. }
  466. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  467. {
  468. u32 reg1;
  469. static const u32 phy_power[]
  470. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  471. /* looks like this XL is back asswards .. */
  472. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  473. onoff = !onoff;
  474. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  475. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  476. if (onoff)
  477. /* Turn off phy power saving */
  478. reg1 &= ~phy_power[port];
  479. else
  480. reg1 |= phy_power[port];
  481. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  482. sky2_pci_read32(hw, PCI_DEV_REG1);
  483. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  484. udelay(100);
  485. }
  486. /* Force a renegotiation */
  487. static void sky2_phy_reinit(struct sky2_port *sky2)
  488. {
  489. spin_lock_bh(&sky2->phy_lock);
  490. sky2_phy_init(sky2->hw, sky2->port);
  491. spin_unlock_bh(&sky2->phy_lock);
  492. }
  493. /* Put device in state to listen for Wake On Lan */
  494. static void sky2_wol_init(struct sky2_port *sky2)
  495. {
  496. struct sky2_hw *hw = sky2->hw;
  497. unsigned port = sky2->port;
  498. enum flow_control save_mode;
  499. u16 ctrl;
  500. u32 reg1;
  501. /* Bring hardware out of reset */
  502. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  503. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  504. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  505. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  506. /* Force to 10/100
  507. * sky2_reset will re-enable on resume
  508. */
  509. save_mode = sky2->flow_mode;
  510. ctrl = sky2->advertising;
  511. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  512. sky2->flow_mode = FC_NONE;
  513. sky2_phy_power(hw, port, 1);
  514. sky2_phy_reinit(sky2);
  515. sky2->flow_mode = save_mode;
  516. sky2->advertising = ctrl;
  517. /* Set GMAC to no flow control and auto update for speed/duplex */
  518. gma_write16(hw, port, GM_GP_CTRL,
  519. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  520. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  521. /* Set WOL address */
  522. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  523. sky2->netdev->dev_addr, ETH_ALEN);
  524. /* Turn on appropriate WOL control bits */
  525. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  526. ctrl = 0;
  527. if (sky2->wol & WAKE_PHY)
  528. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  529. else
  530. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  531. if (sky2->wol & WAKE_MAGIC)
  532. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  533. else
  534. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  535. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  536. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  537. /* Turn on legacy PCI-Express PME mode */
  538. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  539. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  540. reg1 |= PCI_Y2_PME_LEGACY;
  541. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  542. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  543. /* block receiver */
  544. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  545. }
  546. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  547. {
  548. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
  549. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  550. TX_STFW_ENA |
  551. (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
  552. } else {
  553. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  554. /* set Tx GMAC FIFO Almost Empty Threshold */
  555. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  556. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  557. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  558. TX_JUMBO_ENA | TX_STFW_DIS);
  559. /* Can't do offload because of lack of store/forward */
  560. hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
  561. | NETIF_F_ALL_CSUM);
  562. } else
  563. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  564. TX_JUMBO_DIS | TX_STFW_ENA);
  565. }
  566. }
  567. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  568. {
  569. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  570. u16 reg;
  571. u32 rx_reg;
  572. int i;
  573. const u8 *addr = hw->dev[port]->dev_addr;
  574. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  575. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  576. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  577. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  578. /* WA DEV_472 -- looks like crossed wires on port 2 */
  579. /* clear GMAC 1 Control reset */
  580. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  581. do {
  582. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  583. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  584. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  585. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  586. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  587. }
  588. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  589. /* Enable Transmit FIFO Underrun */
  590. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  591. spin_lock_bh(&sky2->phy_lock);
  592. sky2_phy_init(hw, port);
  593. spin_unlock_bh(&sky2->phy_lock);
  594. /* MIB clear */
  595. reg = gma_read16(hw, port, GM_PHY_ADDR);
  596. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  597. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  598. gma_read16(hw, port, i);
  599. gma_write16(hw, port, GM_PHY_ADDR, reg);
  600. /* transmit control */
  601. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  602. /* receive control reg: unicast + multicast + no FCS */
  603. gma_write16(hw, port, GM_RX_CTRL,
  604. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  605. /* transmit flow control */
  606. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  607. /* transmit parameter */
  608. gma_write16(hw, port, GM_TX_PARAM,
  609. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  610. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  611. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  612. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  613. /* serial mode register */
  614. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  615. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  616. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  617. reg |= GM_SMOD_JUMBO_ENA;
  618. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  619. /* virtual address for data */
  620. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  621. /* physical address: used for pause frames */
  622. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  623. /* ignore counter overflows */
  624. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  625. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  626. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  627. /* Configure Rx MAC FIFO */
  628. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  629. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  630. if (hw->chip_id == CHIP_ID_YUKON_EX)
  631. rx_reg |= GMF_RX_OVER_ON;
  632. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  633. /* Flush Rx MAC FIFO on any flow control or error */
  634. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  635. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  636. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  637. /* Configure Tx MAC FIFO */
  638. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  639. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  640. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  641. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  642. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  643. sky2_set_tx_stfwd(hw, port);
  644. }
  645. }
  646. /* Assign Ram Buffer allocation to queue */
  647. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  648. {
  649. u32 end;
  650. /* convert from K bytes to qwords used for hw register */
  651. start *= 1024/8;
  652. space *= 1024/8;
  653. end = start + space - 1;
  654. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  655. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  656. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  657. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  658. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  659. if (q == Q_R1 || q == Q_R2) {
  660. u32 tp = space - space/4;
  661. /* On receive queue's set the thresholds
  662. * give receiver priority when > 3/4 full
  663. * send pause when down to 2K
  664. */
  665. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  666. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  667. tp = space - 2048/8;
  668. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  669. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  670. } else {
  671. /* Enable store & forward on Tx queue's because
  672. * Tx FIFO is only 1K on Yukon
  673. */
  674. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  675. }
  676. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  677. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  678. }
  679. /* Setup Bus Memory Interface */
  680. static void sky2_qset(struct sky2_hw *hw, u16 q)
  681. {
  682. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  683. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  684. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  685. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  686. }
  687. /* Setup prefetch unit registers. This is the interface between
  688. * hardware and driver list elements
  689. */
  690. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  691. u64 addr, u32 last)
  692. {
  693. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  694. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  695. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  696. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  697. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  698. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  699. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  700. }
  701. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  702. {
  703. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  704. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  705. le->ctrl = 0;
  706. return le;
  707. }
  708. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  709. struct sky2_tx_le *le)
  710. {
  711. return sky2->tx_ring + (le - sky2->tx_le);
  712. }
  713. /* Update chip's next pointer */
  714. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  715. {
  716. /* Make sure write' to descriptors are complete before we tell hardware */
  717. wmb();
  718. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  719. /* Synchronize I/O on since next processor may write to tail */
  720. mmiowb();
  721. }
  722. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  723. {
  724. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  725. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  726. le->ctrl = 0;
  727. return le;
  728. }
  729. /* Build description to hardware for one receive segment */
  730. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  731. dma_addr_t map, unsigned len)
  732. {
  733. struct sky2_rx_le *le;
  734. u32 hi = upper_32_bits(map);
  735. if (sky2->rx_addr64 != hi) {
  736. le = sky2_next_rx(sky2);
  737. le->addr = cpu_to_le32(hi);
  738. le->opcode = OP_ADDR64 | HW_OWNER;
  739. sky2->rx_addr64 = upper_32_bits(map + len);
  740. }
  741. le = sky2_next_rx(sky2);
  742. le->addr = cpu_to_le32((u32) map);
  743. le->length = cpu_to_le16(len);
  744. le->opcode = op | HW_OWNER;
  745. }
  746. /* Build description to hardware for one possibly fragmented skb */
  747. static void sky2_rx_submit(struct sky2_port *sky2,
  748. const struct rx_ring_info *re)
  749. {
  750. int i;
  751. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  752. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  753. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  754. }
  755. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  756. unsigned size)
  757. {
  758. struct sk_buff *skb = re->skb;
  759. int i;
  760. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  761. pci_unmap_len_set(re, data_size, size);
  762. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  763. re->frag_addr[i] = pci_map_page(pdev,
  764. skb_shinfo(skb)->frags[i].page,
  765. skb_shinfo(skb)->frags[i].page_offset,
  766. skb_shinfo(skb)->frags[i].size,
  767. PCI_DMA_FROMDEVICE);
  768. }
  769. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  770. {
  771. struct sk_buff *skb = re->skb;
  772. int i;
  773. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  774. PCI_DMA_FROMDEVICE);
  775. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  776. pci_unmap_page(pdev, re->frag_addr[i],
  777. skb_shinfo(skb)->frags[i].size,
  778. PCI_DMA_FROMDEVICE);
  779. }
  780. /* Tell chip where to start receive checksum.
  781. * Actually has two checksums, but set both same to avoid possible byte
  782. * order problems.
  783. */
  784. static void rx_set_checksum(struct sky2_port *sky2)
  785. {
  786. struct sky2_rx_le *le;
  787. if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
  788. le = sky2_next_rx(sky2);
  789. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  790. le->ctrl = 0;
  791. le->opcode = OP_TCPSTART | HW_OWNER;
  792. sky2_write32(sky2->hw,
  793. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  794. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  795. }
  796. }
  797. /*
  798. * The RX Stop command will not work for Yukon-2 if the BMU does not
  799. * reach the end of packet and since we can't make sure that we have
  800. * incoming data, we must reset the BMU while it is not doing a DMA
  801. * transfer. Since it is possible that the RX path is still active,
  802. * the RX RAM buffer will be stopped first, so any possible incoming
  803. * data will not trigger a DMA. After the RAM buffer is stopped, the
  804. * BMU is polled until any DMA in progress is ended and only then it
  805. * will be reset.
  806. */
  807. static void sky2_rx_stop(struct sky2_port *sky2)
  808. {
  809. struct sky2_hw *hw = sky2->hw;
  810. unsigned rxq = rxqaddr[sky2->port];
  811. int i;
  812. /* disable the RAM Buffer receive queue */
  813. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  814. for (i = 0; i < 0xffff; i++)
  815. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  816. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  817. goto stopped;
  818. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  819. sky2->netdev->name);
  820. stopped:
  821. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  822. /* reset the Rx prefetch unit */
  823. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  824. mmiowb();
  825. }
  826. /* Clean out receive buffer area, assumes receiver hardware stopped */
  827. static void sky2_rx_clean(struct sky2_port *sky2)
  828. {
  829. unsigned i;
  830. memset(sky2->rx_le, 0, RX_LE_BYTES);
  831. for (i = 0; i < sky2->rx_pending; i++) {
  832. struct rx_ring_info *re = sky2->rx_ring + i;
  833. if (re->skb) {
  834. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  835. kfree_skb(re->skb);
  836. re->skb = NULL;
  837. }
  838. }
  839. }
  840. /* Basic MII support */
  841. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  842. {
  843. struct mii_ioctl_data *data = if_mii(ifr);
  844. struct sky2_port *sky2 = netdev_priv(dev);
  845. struct sky2_hw *hw = sky2->hw;
  846. int err = -EOPNOTSUPP;
  847. if (!netif_running(dev))
  848. return -ENODEV; /* Phy still in reset */
  849. switch (cmd) {
  850. case SIOCGMIIPHY:
  851. data->phy_id = PHY_ADDR_MARV;
  852. /* fallthru */
  853. case SIOCGMIIREG: {
  854. u16 val = 0;
  855. spin_lock_bh(&sky2->phy_lock);
  856. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  857. spin_unlock_bh(&sky2->phy_lock);
  858. data->val_out = val;
  859. break;
  860. }
  861. case SIOCSMIIREG:
  862. if (!capable(CAP_NET_ADMIN))
  863. return -EPERM;
  864. spin_lock_bh(&sky2->phy_lock);
  865. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  866. data->val_in);
  867. spin_unlock_bh(&sky2->phy_lock);
  868. break;
  869. }
  870. return err;
  871. }
  872. #ifdef SKY2_VLAN_TAG_USED
  873. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  874. {
  875. struct sky2_port *sky2 = netdev_priv(dev);
  876. struct sky2_hw *hw = sky2->hw;
  877. u16 port = sky2->port;
  878. netif_tx_lock_bh(dev);
  879. netif_poll_disable(sky2->hw->dev[0]);
  880. sky2->vlgrp = grp;
  881. if (grp) {
  882. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  883. RX_VLAN_STRIP_ON);
  884. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  885. TX_VLAN_TAG_ON);
  886. } else {
  887. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  888. RX_VLAN_STRIP_OFF);
  889. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  890. TX_VLAN_TAG_OFF);
  891. }
  892. netif_poll_enable(sky2->hw->dev[0]);
  893. netif_tx_unlock_bh(dev);
  894. }
  895. #endif
  896. /*
  897. * Allocate an skb for receiving. If the MTU is large enough
  898. * make the skb non-linear with a fragment list of pages.
  899. *
  900. * It appears the hardware has a bug in the FIFO logic that
  901. * cause it to hang if the FIFO gets overrun and the receive buffer
  902. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  903. * aligned except if slab debugging is enabled.
  904. */
  905. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  906. {
  907. struct sk_buff *skb;
  908. unsigned long p;
  909. int i;
  910. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  911. if (!skb)
  912. goto nomem;
  913. p = (unsigned long) skb->data;
  914. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  915. for (i = 0; i < sky2->rx_nfrags; i++) {
  916. struct page *page = alloc_page(GFP_ATOMIC);
  917. if (!page)
  918. goto free_partial;
  919. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  920. }
  921. return skb;
  922. free_partial:
  923. kfree_skb(skb);
  924. nomem:
  925. return NULL;
  926. }
  927. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  928. {
  929. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  930. }
  931. /*
  932. * Allocate and setup receiver buffer pool.
  933. * Normal case this ends up creating one list element for skb
  934. * in the receive ring. Worst case if using large MTU and each
  935. * allocation falls on a different 64 bit region, that results
  936. * in 6 list elements per ring entry.
  937. * One element is used for checksum enable/disable, and one
  938. * extra to avoid wrap.
  939. */
  940. static int sky2_rx_start(struct sky2_port *sky2)
  941. {
  942. struct sky2_hw *hw = sky2->hw;
  943. struct rx_ring_info *re;
  944. unsigned rxq = rxqaddr[sky2->port];
  945. unsigned i, size, space, thresh;
  946. sky2->rx_put = sky2->rx_next = 0;
  947. sky2_qset(hw, rxq);
  948. /* On PCI express lowering the watermark gives better performance */
  949. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  950. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  951. /* These chips have no ram buffer?
  952. * MAC Rx RAM Read is controlled by hardware */
  953. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  954. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  955. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  956. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  957. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  958. rx_set_checksum(sky2);
  959. /* Space needed for frame data + headers rounded up */
  960. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  961. /* Stopping point for hardware truncation */
  962. thresh = (size - 8) / sizeof(u32);
  963. /* Account for overhead of skb - to avoid order > 0 allocation */
  964. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  965. + sizeof(struct skb_shared_info);
  966. sky2->rx_nfrags = space >> PAGE_SHIFT;
  967. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  968. if (sky2->rx_nfrags != 0) {
  969. /* Compute residue after pages */
  970. space = sky2->rx_nfrags << PAGE_SHIFT;
  971. if (space < size)
  972. size -= space;
  973. else
  974. size = 0;
  975. /* Optimize to handle small packets and headers */
  976. if (size < copybreak)
  977. size = copybreak;
  978. if (size < ETH_HLEN)
  979. size = ETH_HLEN;
  980. }
  981. sky2->rx_data_size = size;
  982. /* Fill Rx ring */
  983. for (i = 0; i < sky2->rx_pending; i++) {
  984. re = sky2->rx_ring + i;
  985. re->skb = sky2_rx_alloc(sky2);
  986. if (!re->skb)
  987. goto nomem;
  988. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  989. sky2_rx_submit(sky2, re);
  990. }
  991. /*
  992. * The receiver hangs if it receives frames larger than the
  993. * packet buffer. As a workaround, truncate oversize frames, but
  994. * the register is limited to 9 bits, so if you do frames > 2052
  995. * you better get the MTU right!
  996. */
  997. if (thresh > 0x1ff)
  998. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  999. else {
  1000. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1001. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1002. }
  1003. /* Tell chip about available buffers */
  1004. sky2_rx_update(sky2, rxq);
  1005. return 0;
  1006. nomem:
  1007. sky2_rx_clean(sky2);
  1008. return -ENOMEM;
  1009. }
  1010. /* Bring up network interface. */
  1011. static int sky2_up(struct net_device *dev)
  1012. {
  1013. struct sky2_port *sky2 = netdev_priv(dev);
  1014. struct sky2_hw *hw = sky2->hw;
  1015. unsigned port = sky2->port;
  1016. u32 ramsize, imask;
  1017. int cap, err = -ENOMEM;
  1018. struct net_device *otherdev = hw->dev[sky2->port^1];
  1019. /*
  1020. * On dual port PCI-X card, there is an problem where status
  1021. * can be received out of order due to split transactions
  1022. */
  1023. if (otherdev && netif_running(otherdev) &&
  1024. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1025. struct sky2_port *osky2 = netdev_priv(otherdev);
  1026. u16 cmd;
  1027. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1028. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1029. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1030. sky2->rx_csum = 0;
  1031. osky2->rx_csum = 0;
  1032. }
  1033. if (netif_msg_ifup(sky2))
  1034. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1035. netif_carrier_off(dev);
  1036. /* must be power of 2 */
  1037. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1038. TX_RING_SIZE *
  1039. sizeof(struct sky2_tx_le),
  1040. &sky2->tx_le_map);
  1041. if (!sky2->tx_le)
  1042. goto err_out;
  1043. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1044. GFP_KERNEL);
  1045. if (!sky2->tx_ring)
  1046. goto err_out;
  1047. sky2->tx_prod = sky2->tx_cons = 0;
  1048. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1049. &sky2->rx_le_map);
  1050. if (!sky2->rx_le)
  1051. goto err_out;
  1052. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1053. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1054. GFP_KERNEL);
  1055. if (!sky2->rx_ring)
  1056. goto err_out;
  1057. sky2_phy_power(hw, port, 1);
  1058. sky2_mac_init(hw, port);
  1059. /* Register is number of 4K blocks on internal RAM buffer. */
  1060. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1061. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1062. if (ramsize > 0) {
  1063. u32 rxspace;
  1064. if (ramsize < 16)
  1065. rxspace = ramsize / 2;
  1066. else
  1067. rxspace = 8 + (2*(ramsize - 16))/3;
  1068. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1069. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1070. /* Make sure SyncQ is disabled */
  1071. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1072. RB_RST_SET);
  1073. }
  1074. sky2_qset(hw, txqaddr[port]);
  1075. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1076. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1077. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1078. /* Set almost empty threshold */
  1079. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1080. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1081. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1082. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1083. TX_RING_SIZE - 1);
  1084. err = sky2_rx_start(sky2);
  1085. if (err)
  1086. goto err_out;
  1087. /* Enable interrupts from phy/mac for port */
  1088. imask = sky2_read32(hw, B0_IMSK);
  1089. imask |= portirq_msk[port];
  1090. sky2_write32(hw, B0_IMSK, imask);
  1091. return 0;
  1092. err_out:
  1093. if (sky2->rx_le) {
  1094. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1095. sky2->rx_le, sky2->rx_le_map);
  1096. sky2->rx_le = NULL;
  1097. }
  1098. if (sky2->tx_le) {
  1099. pci_free_consistent(hw->pdev,
  1100. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1101. sky2->tx_le, sky2->tx_le_map);
  1102. sky2->tx_le = NULL;
  1103. }
  1104. kfree(sky2->tx_ring);
  1105. kfree(sky2->rx_ring);
  1106. sky2->tx_ring = NULL;
  1107. sky2->rx_ring = NULL;
  1108. return err;
  1109. }
  1110. /* Modular subtraction in ring */
  1111. static inline int tx_dist(unsigned tail, unsigned head)
  1112. {
  1113. return (head - tail) & (TX_RING_SIZE - 1);
  1114. }
  1115. /* Number of list elements available for next tx */
  1116. static inline int tx_avail(const struct sky2_port *sky2)
  1117. {
  1118. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1119. }
  1120. /* Estimate of number of transmit list elements required */
  1121. static unsigned tx_le_req(const struct sk_buff *skb)
  1122. {
  1123. unsigned count;
  1124. count = sizeof(dma_addr_t) / sizeof(u32);
  1125. count += skb_shinfo(skb)->nr_frags * count;
  1126. if (skb_is_gso(skb))
  1127. ++count;
  1128. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1129. ++count;
  1130. return count;
  1131. }
  1132. /*
  1133. * Put one packet in ring for transmit.
  1134. * A single packet can generate multiple list elements, and
  1135. * the number of ring elements will probably be less than the number
  1136. * of list elements used.
  1137. */
  1138. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1139. {
  1140. struct sky2_port *sky2 = netdev_priv(dev);
  1141. struct sky2_hw *hw = sky2->hw;
  1142. struct sky2_tx_le *le = NULL;
  1143. struct tx_ring_info *re;
  1144. unsigned i, len;
  1145. dma_addr_t mapping;
  1146. u32 addr64;
  1147. u16 mss;
  1148. u8 ctrl;
  1149. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1150. return NETDEV_TX_BUSY;
  1151. if (unlikely(netif_msg_tx_queued(sky2)))
  1152. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1153. dev->name, sky2->tx_prod, skb->len);
  1154. len = skb_headlen(skb);
  1155. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1156. addr64 = upper_32_bits(mapping);
  1157. /* Send high bits if changed or crosses boundary */
  1158. if (addr64 != sky2->tx_addr64 ||
  1159. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1160. le = get_tx_le(sky2);
  1161. le->addr = cpu_to_le32(addr64);
  1162. le->opcode = OP_ADDR64 | HW_OWNER;
  1163. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1164. }
  1165. /* Check for TCP Segmentation Offload */
  1166. mss = skb_shinfo(skb)->gso_size;
  1167. if (mss != 0) {
  1168. if (hw->chip_id != CHIP_ID_YUKON_EX)
  1169. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1170. if (mss != sky2->tx_last_mss) {
  1171. le = get_tx_le(sky2);
  1172. le->addr = cpu_to_le32(mss);
  1173. if (hw->chip_id == CHIP_ID_YUKON_EX)
  1174. le->opcode = OP_MSS | HW_OWNER;
  1175. else
  1176. le->opcode = OP_LRGLEN | HW_OWNER;
  1177. sky2->tx_last_mss = mss;
  1178. }
  1179. }
  1180. ctrl = 0;
  1181. #ifdef SKY2_VLAN_TAG_USED
  1182. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1183. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1184. if (!le) {
  1185. le = get_tx_le(sky2);
  1186. le->addr = 0;
  1187. le->opcode = OP_VLAN|HW_OWNER;
  1188. } else
  1189. le->opcode |= OP_VLAN;
  1190. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1191. ctrl |= INS_VLAN;
  1192. }
  1193. #endif
  1194. /* Handle TCP checksum offload */
  1195. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1196. /* On Yukon EX (some versions) encoding change. */
  1197. if (hw->chip_id == CHIP_ID_YUKON_EX
  1198. && hw->chip_rev != CHIP_REV_YU_EX_B0)
  1199. ctrl |= CALSUM; /* auto checksum */
  1200. else {
  1201. const unsigned offset = skb_transport_offset(skb);
  1202. u32 tcpsum;
  1203. tcpsum = offset << 16; /* sum start */
  1204. tcpsum |= offset + skb->csum_offset; /* sum write */
  1205. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1206. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1207. ctrl |= UDPTCP;
  1208. if (tcpsum != sky2->tx_tcpsum) {
  1209. sky2->tx_tcpsum = tcpsum;
  1210. le = get_tx_le(sky2);
  1211. le->addr = cpu_to_le32(tcpsum);
  1212. le->length = 0; /* initial checksum value */
  1213. le->ctrl = 1; /* one packet */
  1214. le->opcode = OP_TCPLISW | HW_OWNER;
  1215. }
  1216. }
  1217. }
  1218. le = get_tx_le(sky2);
  1219. le->addr = cpu_to_le32((u32) mapping);
  1220. le->length = cpu_to_le16(len);
  1221. le->ctrl = ctrl;
  1222. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1223. re = tx_le_re(sky2, le);
  1224. re->skb = skb;
  1225. pci_unmap_addr_set(re, mapaddr, mapping);
  1226. pci_unmap_len_set(re, maplen, len);
  1227. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1228. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1229. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1230. frag->size, PCI_DMA_TODEVICE);
  1231. addr64 = upper_32_bits(mapping);
  1232. if (addr64 != sky2->tx_addr64) {
  1233. le = get_tx_le(sky2);
  1234. le->addr = cpu_to_le32(addr64);
  1235. le->ctrl = 0;
  1236. le->opcode = OP_ADDR64 | HW_OWNER;
  1237. sky2->tx_addr64 = addr64;
  1238. }
  1239. le = get_tx_le(sky2);
  1240. le->addr = cpu_to_le32((u32) mapping);
  1241. le->length = cpu_to_le16(frag->size);
  1242. le->ctrl = ctrl;
  1243. le->opcode = OP_BUFFER | HW_OWNER;
  1244. re = tx_le_re(sky2, le);
  1245. re->skb = skb;
  1246. pci_unmap_addr_set(re, mapaddr, mapping);
  1247. pci_unmap_len_set(re, maplen, frag->size);
  1248. }
  1249. le->ctrl |= EOP;
  1250. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1251. netif_stop_queue(dev);
  1252. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1253. dev->trans_start = jiffies;
  1254. return NETDEV_TX_OK;
  1255. }
  1256. /*
  1257. * Free ring elements from starting at tx_cons until "done"
  1258. *
  1259. * NB: the hardware will tell us about partial completion of multi-part
  1260. * buffers so make sure not to free skb to early.
  1261. */
  1262. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1263. {
  1264. struct net_device *dev = sky2->netdev;
  1265. struct pci_dev *pdev = sky2->hw->pdev;
  1266. unsigned idx;
  1267. BUG_ON(done >= TX_RING_SIZE);
  1268. for (idx = sky2->tx_cons; idx != done;
  1269. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1270. struct sky2_tx_le *le = sky2->tx_le + idx;
  1271. struct tx_ring_info *re = sky2->tx_ring + idx;
  1272. switch(le->opcode & ~HW_OWNER) {
  1273. case OP_LARGESEND:
  1274. case OP_PACKET:
  1275. pci_unmap_single(pdev,
  1276. pci_unmap_addr(re, mapaddr),
  1277. pci_unmap_len(re, maplen),
  1278. PCI_DMA_TODEVICE);
  1279. break;
  1280. case OP_BUFFER:
  1281. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1282. pci_unmap_len(re, maplen),
  1283. PCI_DMA_TODEVICE);
  1284. break;
  1285. }
  1286. if (le->ctrl & EOP) {
  1287. if (unlikely(netif_msg_tx_done(sky2)))
  1288. printk(KERN_DEBUG "%s: tx done %u\n",
  1289. dev->name, idx);
  1290. sky2->net_stats.tx_packets++;
  1291. sky2->net_stats.tx_bytes += re->skb->len;
  1292. dev_kfree_skb_any(re->skb);
  1293. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1294. }
  1295. }
  1296. sky2->tx_cons = idx;
  1297. smp_mb();
  1298. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1299. netif_wake_queue(dev);
  1300. }
  1301. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1302. static void sky2_tx_clean(struct net_device *dev)
  1303. {
  1304. struct sky2_port *sky2 = netdev_priv(dev);
  1305. netif_tx_lock_bh(dev);
  1306. sky2_tx_complete(sky2, sky2->tx_prod);
  1307. netif_tx_unlock_bh(dev);
  1308. }
  1309. /* Network shutdown */
  1310. static int sky2_down(struct net_device *dev)
  1311. {
  1312. struct sky2_port *sky2 = netdev_priv(dev);
  1313. struct sky2_hw *hw = sky2->hw;
  1314. unsigned port = sky2->port;
  1315. u16 ctrl;
  1316. u32 imask;
  1317. /* Never really got started! */
  1318. if (!sky2->tx_le)
  1319. return 0;
  1320. if (netif_msg_ifdown(sky2))
  1321. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1322. if (netif_carrier_ok(dev) && --hw->active == 0)
  1323. del_timer(&hw->watchdog_timer);
  1324. /* Stop more packets from being queued */
  1325. netif_stop_queue(dev);
  1326. /* Disable port IRQ */
  1327. imask = sky2_read32(hw, B0_IMSK);
  1328. imask &= ~portirq_msk[port];
  1329. sky2_write32(hw, B0_IMSK, imask);
  1330. sky2_gmac_reset(hw, port);
  1331. /* Stop transmitter */
  1332. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1333. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1334. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1335. RB_RST_SET | RB_DIS_OP_MD);
  1336. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1337. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1338. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1339. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1340. /* Workaround shared GMAC reset */
  1341. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1342. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1343. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1344. /* Disable Force Sync bit and Enable Alloc bit */
  1345. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1346. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1347. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1348. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1349. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1350. /* Reset the PCI FIFO of the async Tx queue */
  1351. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1352. BMU_RST_SET | BMU_FIFO_RST);
  1353. /* Reset the Tx prefetch units */
  1354. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1355. PREF_UNIT_RST_SET);
  1356. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1357. sky2_rx_stop(sky2);
  1358. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1359. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1360. sky2_phy_power(hw, port, 0);
  1361. netif_carrier_off(dev);
  1362. /* turn off LED's */
  1363. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1364. synchronize_irq(hw->pdev->irq);
  1365. sky2_tx_clean(dev);
  1366. sky2_rx_clean(sky2);
  1367. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1368. sky2->rx_le, sky2->rx_le_map);
  1369. kfree(sky2->rx_ring);
  1370. pci_free_consistent(hw->pdev,
  1371. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1372. sky2->tx_le, sky2->tx_le_map);
  1373. kfree(sky2->tx_ring);
  1374. sky2->tx_le = NULL;
  1375. sky2->rx_le = NULL;
  1376. sky2->rx_ring = NULL;
  1377. sky2->tx_ring = NULL;
  1378. return 0;
  1379. }
  1380. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1381. {
  1382. if (!sky2_is_copper(hw))
  1383. return SPEED_1000;
  1384. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1385. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1386. switch (aux & PHY_M_PS_SPEED_MSK) {
  1387. case PHY_M_PS_SPEED_1000:
  1388. return SPEED_1000;
  1389. case PHY_M_PS_SPEED_100:
  1390. return SPEED_100;
  1391. default:
  1392. return SPEED_10;
  1393. }
  1394. }
  1395. static void sky2_link_up(struct sky2_port *sky2)
  1396. {
  1397. struct sky2_hw *hw = sky2->hw;
  1398. unsigned port = sky2->port;
  1399. u16 reg;
  1400. static const char *fc_name[] = {
  1401. [FC_NONE] = "none",
  1402. [FC_TX] = "tx",
  1403. [FC_RX] = "rx",
  1404. [FC_BOTH] = "both",
  1405. };
  1406. /* enable Rx/Tx */
  1407. reg = gma_read16(hw, port, GM_GP_CTRL);
  1408. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1409. gma_write16(hw, port, GM_GP_CTRL, reg);
  1410. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1411. netif_carrier_on(sky2->netdev);
  1412. if (hw->active++ == 0)
  1413. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1414. /* Turn on link LED */
  1415. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1416. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1417. if (hw->chip_id == CHIP_ID_YUKON_XL
  1418. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1419. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1420. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1421. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1422. switch(sky2->speed) {
  1423. case SPEED_10:
  1424. led |= PHY_M_LEDC_INIT_CTRL(7);
  1425. break;
  1426. case SPEED_100:
  1427. led |= PHY_M_LEDC_STA1_CTRL(7);
  1428. break;
  1429. case SPEED_1000:
  1430. led |= PHY_M_LEDC_STA0_CTRL(7);
  1431. break;
  1432. }
  1433. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1434. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1435. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1436. }
  1437. if (netif_msg_link(sky2))
  1438. printk(KERN_INFO PFX
  1439. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1440. sky2->netdev->name, sky2->speed,
  1441. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1442. fc_name[sky2->flow_status]);
  1443. }
  1444. static void sky2_link_down(struct sky2_port *sky2)
  1445. {
  1446. struct sky2_hw *hw = sky2->hw;
  1447. unsigned port = sky2->port;
  1448. u16 reg;
  1449. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1450. reg = gma_read16(hw, port, GM_GP_CTRL);
  1451. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1452. gma_write16(hw, port, GM_GP_CTRL, reg);
  1453. netif_carrier_off(sky2->netdev);
  1454. /* Stop watchdog if both ports are not active */
  1455. if (--hw->active == 0)
  1456. del_timer(&hw->watchdog_timer);
  1457. /* Turn on link LED */
  1458. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1459. if (netif_msg_link(sky2))
  1460. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1461. sky2_phy_init(hw, port);
  1462. }
  1463. static enum flow_control sky2_flow(int rx, int tx)
  1464. {
  1465. if (rx)
  1466. return tx ? FC_BOTH : FC_RX;
  1467. else
  1468. return tx ? FC_TX : FC_NONE;
  1469. }
  1470. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1471. {
  1472. struct sky2_hw *hw = sky2->hw;
  1473. unsigned port = sky2->port;
  1474. u16 advert, lpa;
  1475. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1476. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1477. if (lpa & PHY_M_AN_RF) {
  1478. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1479. return -1;
  1480. }
  1481. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1482. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1483. sky2->netdev->name);
  1484. return -1;
  1485. }
  1486. sky2->speed = sky2_phy_speed(hw, aux);
  1487. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1488. /* Since the pause result bits seem to in different positions on
  1489. * different chips. look at registers.
  1490. */
  1491. if (!sky2_is_copper(hw)) {
  1492. /* Shift for bits in fiber PHY */
  1493. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1494. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1495. if (advert & ADVERTISE_1000XPAUSE)
  1496. advert |= ADVERTISE_PAUSE_CAP;
  1497. if (advert & ADVERTISE_1000XPSE_ASYM)
  1498. advert |= ADVERTISE_PAUSE_ASYM;
  1499. if (lpa & LPA_1000XPAUSE)
  1500. lpa |= LPA_PAUSE_CAP;
  1501. if (lpa & LPA_1000XPAUSE_ASYM)
  1502. lpa |= LPA_PAUSE_ASYM;
  1503. }
  1504. sky2->flow_status = FC_NONE;
  1505. if (advert & ADVERTISE_PAUSE_CAP) {
  1506. if (lpa & LPA_PAUSE_CAP)
  1507. sky2->flow_status = FC_BOTH;
  1508. else if (advert & ADVERTISE_PAUSE_ASYM)
  1509. sky2->flow_status = FC_RX;
  1510. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1511. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1512. sky2->flow_status = FC_TX;
  1513. }
  1514. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1515. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1516. sky2->flow_status = FC_NONE;
  1517. if (sky2->flow_status & FC_TX)
  1518. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1519. else
  1520. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1521. return 0;
  1522. }
  1523. /* Interrupt from PHY */
  1524. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1525. {
  1526. struct net_device *dev = hw->dev[port];
  1527. struct sky2_port *sky2 = netdev_priv(dev);
  1528. u16 istatus, phystat;
  1529. if (!netif_running(dev))
  1530. return;
  1531. spin_lock(&sky2->phy_lock);
  1532. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1533. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1534. if (netif_msg_intr(sky2))
  1535. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1536. sky2->netdev->name, istatus, phystat);
  1537. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1538. if (sky2_autoneg_done(sky2, phystat) == 0)
  1539. sky2_link_up(sky2);
  1540. goto out;
  1541. }
  1542. if (istatus & PHY_M_IS_LSP_CHANGE)
  1543. sky2->speed = sky2_phy_speed(hw, phystat);
  1544. if (istatus & PHY_M_IS_DUP_CHANGE)
  1545. sky2->duplex =
  1546. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1547. if (istatus & PHY_M_IS_LST_CHANGE) {
  1548. if (phystat & PHY_M_PS_LINK_UP)
  1549. sky2_link_up(sky2);
  1550. else
  1551. sky2_link_down(sky2);
  1552. }
  1553. out:
  1554. spin_unlock(&sky2->phy_lock);
  1555. }
  1556. /* Transmit timeout is only called if we are running, carrier is up
  1557. * and tx queue is full (stopped).
  1558. */
  1559. static void sky2_tx_timeout(struct net_device *dev)
  1560. {
  1561. struct sky2_port *sky2 = netdev_priv(dev);
  1562. struct sky2_hw *hw = sky2->hw;
  1563. if (netif_msg_timer(sky2))
  1564. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1565. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1566. dev->name, sky2->tx_cons, sky2->tx_prod,
  1567. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1568. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1569. /* can't restart safely under softirq */
  1570. schedule_work(&hw->restart_work);
  1571. }
  1572. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1573. {
  1574. struct sky2_port *sky2 = netdev_priv(dev);
  1575. struct sky2_hw *hw = sky2->hw;
  1576. unsigned port = sky2->port;
  1577. int err;
  1578. u16 ctl, mode;
  1579. u32 imask;
  1580. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1581. return -EINVAL;
  1582. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
  1583. return -EINVAL;
  1584. if (!netif_running(dev)) {
  1585. dev->mtu = new_mtu;
  1586. return 0;
  1587. }
  1588. imask = sky2_read32(hw, B0_IMSK);
  1589. sky2_write32(hw, B0_IMSK, 0);
  1590. dev->trans_start = jiffies; /* prevent tx timeout */
  1591. netif_stop_queue(dev);
  1592. netif_poll_disable(hw->dev[0]);
  1593. synchronize_irq(hw->pdev->irq);
  1594. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
  1595. sky2_set_tx_stfwd(hw, port);
  1596. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1597. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1598. sky2_rx_stop(sky2);
  1599. sky2_rx_clean(sky2);
  1600. dev->mtu = new_mtu;
  1601. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1602. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1603. if (dev->mtu > ETH_DATA_LEN)
  1604. mode |= GM_SMOD_JUMBO_ENA;
  1605. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1606. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1607. err = sky2_rx_start(sky2);
  1608. sky2_write32(hw, B0_IMSK, imask);
  1609. if (err)
  1610. dev_close(dev);
  1611. else {
  1612. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1613. netif_poll_enable(hw->dev[0]);
  1614. netif_wake_queue(dev);
  1615. }
  1616. return err;
  1617. }
  1618. /* For small just reuse existing skb for next receive */
  1619. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1620. const struct rx_ring_info *re,
  1621. unsigned length)
  1622. {
  1623. struct sk_buff *skb;
  1624. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1625. if (likely(skb)) {
  1626. skb_reserve(skb, 2);
  1627. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1628. length, PCI_DMA_FROMDEVICE);
  1629. skb_copy_from_linear_data(re->skb, skb->data, length);
  1630. skb->ip_summed = re->skb->ip_summed;
  1631. skb->csum = re->skb->csum;
  1632. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1633. length, PCI_DMA_FROMDEVICE);
  1634. re->skb->ip_summed = CHECKSUM_NONE;
  1635. skb_put(skb, length);
  1636. }
  1637. return skb;
  1638. }
  1639. /* Adjust length of skb with fragments to match received data */
  1640. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1641. unsigned int length)
  1642. {
  1643. int i, num_frags;
  1644. unsigned int size;
  1645. /* put header into skb */
  1646. size = min(length, hdr_space);
  1647. skb->tail += size;
  1648. skb->len += size;
  1649. length -= size;
  1650. num_frags = skb_shinfo(skb)->nr_frags;
  1651. for (i = 0; i < num_frags; i++) {
  1652. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1653. if (length == 0) {
  1654. /* don't need this page */
  1655. __free_page(frag->page);
  1656. --skb_shinfo(skb)->nr_frags;
  1657. } else {
  1658. size = min(length, (unsigned) PAGE_SIZE);
  1659. frag->size = size;
  1660. skb->data_len += size;
  1661. skb->truesize += size;
  1662. skb->len += size;
  1663. length -= size;
  1664. }
  1665. }
  1666. }
  1667. /* Normal packet - take skb from ring element and put in a new one */
  1668. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1669. struct rx_ring_info *re,
  1670. unsigned int length)
  1671. {
  1672. struct sk_buff *skb, *nskb;
  1673. unsigned hdr_space = sky2->rx_data_size;
  1674. /* Don't be tricky about reusing pages (yet) */
  1675. nskb = sky2_rx_alloc(sky2);
  1676. if (unlikely(!nskb))
  1677. return NULL;
  1678. skb = re->skb;
  1679. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1680. prefetch(skb->data);
  1681. re->skb = nskb;
  1682. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1683. if (skb_shinfo(skb)->nr_frags)
  1684. skb_put_frags(skb, hdr_space, length);
  1685. else
  1686. skb_put(skb, length);
  1687. return skb;
  1688. }
  1689. /*
  1690. * Receive one packet.
  1691. * For larger packets, get new buffer.
  1692. */
  1693. static struct sk_buff *sky2_receive(struct net_device *dev,
  1694. u16 length, u32 status)
  1695. {
  1696. struct sky2_port *sky2 = netdev_priv(dev);
  1697. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1698. struct sk_buff *skb = NULL;
  1699. u16 count = (status & GMR_FS_LEN) >> 16;
  1700. #ifdef SKY2_VLAN_TAG_USED
  1701. /* Account for vlan tag */
  1702. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1703. count -= VLAN_HLEN;
  1704. #endif
  1705. if (unlikely(netif_msg_rx_status(sky2)))
  1706. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1707. dev->name, sky2->rx_next, status, length);
  1708. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1709. prefetch(sky2->rx_ring + sky2->rx_next);
  1710. if (status & GMR_FS_ANY_ERR)
  1711. goto error;
  1712. if (!(status & GMR_FS_RX_OK))
  1713. goto resubmit;
  1714. /* if length reported by DMA does not match PHY, packet was truncated */
  1715. if (length != count)
  1716. goto len_mismatch;
  1717. if (length < copybreak)
  1718. skb = receive_copy(sky2, re, length);
  1719. else
  1720. skb = receive_new(sky2, re, length);
  1721. resubmit:
  1722. sky2_rx_submit(sky2, re);
  1723. return skb;
  1724. len_mismatch:
  1725. /* Truncation of overlength packets
  1726. causes PHY length to not match MAC length */
  1727. ++sky2->net_stats.rx_length_errors;
  1728. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1729. pr_info(PFX "%s: rx length mismatch: length %d status %#x\n",
  1730. dev->name, length, status);
  1731. goto resubmit;
  1732. error:
  1733. ++sky2->net_stats.rx_errors;
  1734. if (status & GMR_FS_RX_FF_OV) {
  1735. sky2->net_stats.rx_over_errors++;
  1736. goto resubmit;
  1737. }
  1738. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1739. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1740. dev->name, status, length);
  1741. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1742. sky2->net_stats.rx_length_errors++;
  1743. if (status & GMR_FS_FRAGMENT)
  1744. sky2->net_stats.rx_frame_errors++;
  1745. if (status & GMR_FS_CRC_ERR)
  1746. sky2->net_stats.rx_crc_errors++;
  1747. goto resubmit;
  1748. }
  1749. /* Transmit complete */
  1750. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1751. {
  1752. struct sky2_port *sky2 = netdev_priv(dev);
  1753. if (netif_running(dev)) {
  1754. netif_tx_lock(dev);
  1755. sky2_tx_complete(sky2, last);
  1756. netif_tx_unlock(dev);
  1757. }
  1758. }
  1759. /* Process status response ring */
  1760. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1761. {
  1762. int work_done = 0;
  1763. unsigned rx[2] = { 0, 0 };
  1764. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1765. rmb();
  1766. while (hw->st_idx != hwidx) {
  1767. struct sky2_port *sky2;
  1768. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1769. unsigned port = le->css & CSS_LINK_BIT;
  1770. struct net_device *dev;
  1771. struct sk_buff *skb;
  1772. u32 status;
  1773. u16 length;
  1774. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1775. dev = hw->dev[port];
  1776. sky2 = netdev_priv(dev);
  1777. length = le16_to_cpu(le->length);
  1778. status = le32_to_cpu(le->status);
  1779. switch (le->opcode & ~HW_OWNER) {
  1780. case OP_RXSTAT:
  1781. ++rx[port];
  1782. skb = sky2_receive(dev, length, status);
  1783. if (unlikely(!skb)) {
  1784. sky2->net_stats.rx_dropped++;
  1785. break;
  1786. }
  1787. /* This chip reports checksum status differently */
  1788. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  1789. if (sky2->rx_csum &&
  1790. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1791. (le->css & CSS_TCPUDPCSOK))
  1792. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1793. else
  1794. skb->ip_summed = CHECKSUM_NONE;
  1795. }
  1796. skb->protocol = eth_type_trans(skb, dev);
  1797. sky2->net_stats.rx_packets++;
  1798. sky2->net_stats.rx_bytes += skb->len;
  1799. dev->last_rx = jiffies;
  1800. #ifdef SKY2_VLAN_TAG_USED
  1801. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1802. vlan_hwaccel_receive_skb(skb,
  1803. sky2->vlgrp,
  1804. be16_to_cpu(sky2->rx_tag));
  1805. } else
  1806. #endif
  1807. netif_receive_skb(skb);
  1808. /* Stop after net poll weight */
  1809. if (++work_done >= to_do)
  1810. goto exit_loop;
  1811. break;
  1812. #ifdef SKY2_VLAN_TAG_USED
  1813. case OP_RXVLAN:
  1814. sky2->rx_tag = length;
  1815. break;
  1816. case OP_RXCHKSVLAN:
  1817. sky2->rx_tag = length;
  1818. /* fall through */
  1819. #endif
  1820. case OP_RXCHKS:
  1821. if (!sky2->rx_csum)
  1822. break;
  1823. if (hw->chip_id == CHIP_ID_YUKON_EX)
  1824. break;
  1825. /* Both checksum counters are programmed to start at
  1826. * the same offset, so unless there is a problem they
  1827. * should match. This failure is an early indication that
  1828. * hardware receive checksumming won't work.
  1829. */
  1830. if (likely(status >> 16 == (status & 0xffff))) {
  1831. skb = sky2->rx_ring[sky2->rx_next].skb;
  1832. skb->ip_summed = CHECKSUM_COMPLETE;
  1833. skb->csum = status & 0xffff;
  1834. } else {
  1835. printk(KERN_NOTICE PFX "%s: hardware receive "
  1836. "checksum problem (status = %#x)\n",
  1837. dev->name, status);
  1838. sky2->rx_csum = 0;
  1839. sky2_write32(sky2->hw,
  1840. Q_ADDR(rxqaddr[port], Q_CSR),
  1841. BMU_DIS_RX_CHKSUM);
  1842. }
  1843. break;
  1844. case OP_TXINDEXLE:
  1845. /* TX index reports status for both ports */
  1846. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1847. sky2_tx_done(hw->dev[0], status & 0xfff);
  1848. if (hw->dev[1])
  1849. sky2_tx_done(hw->dev[1],
  1850. ((status >> 24) & 0xff)
  1851. | (u16)(length & 0xf) << 8);
  1852. break;
  1853. default:
  1854. if (net_ratelimit())
  1855. printk(KERN_WARNING PFX
  1856. "unknown status opcode 0x%x\n", le->opcode);
  1857. }
  1858. }
  1859. /* Fully processed status ring so clear irq */
  1860. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1861. exit_loop:
  1862. if (rx[0])
  1863. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1864. if (rx[1])
  1865. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1866. return work_done;
  1867. }
  1868. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1869. {
  1870. struct net_device *dev = hw->dev[port];
  1871. if (net_ratelimit())
  1872. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1873. dev->name, status);
  1874. if (status & Y2_IS_PAR_RD1) {
  1875. if (net_ratelimit())
  1876. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1877. dev->name);
  1878. /* Clear IRQ */
  1879. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1880. }
  1881. if (status & Y2_IS_PAR_WR1) {
  1882. if (net_ratelimit())
  1883. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1884. dev->name);
  1885. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1886. }
  1887. if (status & Y2_IS_PAR_MAC1) {
  1888. if (net_ratelimit())
  1889. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1890. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1891. }
  1892. if (status & Y2_IS_PAR_RX1) {
  1893. if (net_ratelimit())
  1894. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1895. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1896. }
  1897. if (status & Y2_IS_TCP_TXA1) {
  1898. if (net_ratelimit())
  1899. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1900. dev->name);
  1901. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1902. }
  1903. }
  1904. static void sky2_hw_intr(struct sky2_hw *hw)
  1905. {
  1906. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1907. if (status & Y2_IS_TIST_OV)
  1908. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1909. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1910. u16 pci_err;
  1911. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1912. if (net_ratelimit())
  1913. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1914. pci_err);
  1915. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1916. sky2_pci_write16(hw, PCI_STATUS,
  1917. pci_err | PCI_STATUS_ERROR_BITS);
  1918. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1919. }
  1920. if (status & Y2_IS_PCI_EXP) {
  1921. /* PCI-Express uncorrectable Error occurred */
  1922. u32 pex_err;
  1923. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1924. if (net_ratelimit())
  1925. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1926. pex_err);
  1927. /* clear the interrupt */
  1928. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1929. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1930. 0xffffffffUL);
  1931. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1932. if (pex_err & PEX_FATAL_ERRORS) {
  1933. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1934. hwmsk &= ~Y2_IS_PCI_EXP;
  1935. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1936. }
  1937. }
  1938. if (status & Y2_HWE_L1_MASK)
  1939. sky2_hw_error(hw, 0, status);
  1940. status >>= 8;
  1941. if (status & Y2_HWE_L1_MASK)
  1942. sky2_hw_error(hw, 1, status);
  1943. }
  1944. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1945. {
  1946. struct net_device *dev = hw->dev[port];
  1947. struct sky2_port *sky2 = netdev_priv(dev);
  1948. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1949. if (netif_msg_intr(sky2))
  1950. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1951. dev->name, status);
  1952. if (status & GM_IS_RX_CO_OV)
  1953. gma_read16(hw, port, GM_RX_IRQ_SRC);
  1954. if (status & GM_IS_TX_CO_OV)
  1955. gma_read16(hw, port, GM_TX_IRQ_SRC);
  1956. if (status & GM_IS_RX_FF_OR) {
  1957. ++sky2->net_stats.rx_fifo_errors;
  1958. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1959. }
  1960. if (status & GM_IS_TX_FF_UR) {
  1961. ++sky2->net_stats.tx_fifo_errors;
  1962. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1963. }
  1964. }
  1965. /* This should never happen it is a bug. */
  1966. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  1967. u16 q, unsigned ring_size)
  1968. {
  1969. struct net_device *dev = hw->dev[port];
  1970. struct sky2_port *sky2 = netdev_priv(dev);
  1971. unsigned idx;
  1972. const u64 *le = (q == Q_R1 || q == Q_R2)
  1973. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  1974. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  1975. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  1976. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  1977. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  1978. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  1979. }
  1980. /* Check for lost IRQ once a second */
  1981. static void sky2_watchdog(unsigned long arg)
  1982. {
  1983. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1984. if (sky2_read32(hw, B0_ISRC)) {
  1985. struct net_device *dev = hw->dev[0];
  1986. if (__netif_rx_schedule_prep(dev))
  1987. __netif_rx_schedule(dev);
  1988. }
  1989. if (hw->active > 0)
  1990. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  1991. }
  1992. /* Hardware/software error handling */
  1993. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  1994. {
  1995. if (net_ratelimit())
  1996. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  1997. if (status & Y2_IS_HW_ERR)
  1998. sky2_hw_intr(hw);
  1999. if (status & Y2_IS_IRQ_MAC1)
  2000. sky2_mac_intr(hw, 0);
  2001. if (status & Y2_IS_IRQ_MAC2)
  2002. sky2_mac_intr(hw, 1);
  2003. if (status & Y2_IS_CHK_RX1)
  2004. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2005. if (status & Y2_IS_CHK_RX2)
  2006. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2007. if (status & Y2_IS_CHK_TXA1)
  2008. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2009. if (status & Y2_IS_CHK_TXA2)
  2010. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2011. }
  2012. static int sky2_poll(struct net_device *dev0, int *budget)
  2013. {
  2014. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  2015. int work_done;
  2016. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2017. if (unlikely(status & Y2_IS_ERROR))
  2018. sky2_err_intr(hw, status);
  2019. if (status & Y2_IS_IRQ_PHY1)
  2020. sky2_phy_intr(hw, 0);
  2021. if (status & Y2_IS_IRQ_PHY2)
  2022. sky2_phy_intr(hw, 1);
  2023. work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
  2024. *budget -= work_done;
  2025. dev0->quota -= work_done;
  2026. /* More work? */
  2027. if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
  2028. return 1;
  2029. /* Bug/Errata workaround?
  2030. * Need to kick the TX irq moderation timer.
  2031. */
  2032. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2033. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2034. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2035. }
  2036. netif_rx_complete(dev0);
  2037. sky2_read32(hw, B0_Y2_SP_LISR);
  2038. return 0;
  2039. }
  2040. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2041. {
  2042. struct sky2_hw *hw = dev_id;
  2043. struct net_device *dev0 = hw->dev[0];
  2044. u32 status;
  2045. /* Reading this mask interrupts as side effect */
  2046. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2047. if (status == 0 || status == ~0)
  2048. return IRQ_NONE;
  2049. prefetch(&hw->st_le[hw->st_idx]);
  2050. if (likely(__netif_rx_schedule_prep(dev0)))
  2051. __netif_rx_schedule(dev0);
  2052. return IRQ_HANDLED;
  2053. }
  2054. #ifdef CONFIG_NET_POLL_CONTROLLER
  2055. static void sky2_netpoll(struct net_device *dev)
  2056. {
  2057. struct sky2_port *sky2 = netdev_priv(dev);
  2058. struct net_device *dev0 = sky2->hw->dev[0];
  2059. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2060. __netif_rx_schedule(dev0);
  2061. }
  2062. #endif
  2063. /* Chip internal frequency for clock calculations */
  2064. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  2065. {
  2066. switch (hw->chip_id) {
  2067. case CHIP_ID_YUKON_EC:
  2068. case CHIP_ID_YUKON_EC_U:
  2069. case CHIP_ID_YUKON_EX:
  2070. return 125; /* 125 Mhz */
  2071. case CHIP_ID_YUKON_FE:
  2072. return 100; /* 100 Mhz */
  2073. default: /* YUKON_XL */
  2074. return 156; /* 156 Mhz */
  2075. }
  2076. }
  2077. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2078. {
  2079. return sky2_mhz(hw) * us;
  2080. }
  2081. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2082. {
  2083. return clk / sky2_mhz(hw);
  2084. }
  2085. static int __devinit sky2_init(struct sky2_hw *hw)
  2086. {
  2087. u8 t8;
  2088. /* Enable all clocks */
  2089. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2090. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2091. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2092. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2093. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2094. hw->chip_id);
  2095. return -EOPNOTSUPP;
  2096. }
  2097. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2098. /* This rev is really old, and requires untested workarounds */
  2099. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2100. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2101. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2102. hw->chip_id, hw->chip_rev);
  2103. return -EOPNOTSUPP;
  2104. }
  2105. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2106. hw->ports = 1;
  2107. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2108. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2109. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2110. ++hw->ports;
  2111. }
  2112. return 0;
  2113. }
  2114. static void sky2_reset(struct sky2_hw *hw)
  2115. {
  2116. u16 status;
  2117. int i;
  2118. /* disable ASF */
  2119. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2120. status = sky2_read16(hw, HCU_CCSR);
  2121. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2122. HCU_CCSR_UC_STATE_MSK);
  2123. sky2_write16(hw, HCU_CCSR, status);
  2124. } else
  2125. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2126. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2127. /* do a SW reset */
  2128. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2129. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2130. /* clear PCI errors, if any */
  2131. status = sky2_pci_read16(hw, PCI_STATUS);
  2132. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2133. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2134. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2135. /* clear any PEX errors */
  2136. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2137. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2138. sky2_power_on(hw);
  2139. for (i = 0; i < hw->ports; i++) {
  2140. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2141. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2142. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2143. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2144. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2145. | GMC_BYP_RETR_ON);
  2146. }
  2147. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2148. /* Clear I2C IRQ noise */
  2149. sky2_write32(hw, B2_I2C_IRQ, 1);
  2150. /* turn off hardware timer (unused) */
  2151. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2152. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2153. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2154. /* Turn off descriptor polling */
  2155. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2156. /* Turn off receive timestamp */
  2157. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2158. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2159. /* enable the Tx Arbiters */
  2160. for (i = 0; i < hw->ports; i++)
  2161. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2162. /* Initialize ram interface */
  2163. for (i = 0; i < hw->ports; i++) {
  2164. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2165. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2166. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2167. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2168. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2169. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2170. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2171. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2172. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2173. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2174. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2175. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2176. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2177. }
  2178. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2179. for (i = 0; i < hw->ports; i++)
  2180. sky2_gmac_reset(hw, i);
  2181. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2182. hw->st_idx = 0;
  2183. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2184. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2185. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2186. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2187. /* Set the list last index */
  2188. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2189. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2190. sky2_write8(hw, STAT_FIFO_WM, 16);
  2191. /* set Status-FIFO ISR watermark */
  2192. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2193. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2194. else
  2195. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2196. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2197. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2198. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2199. /* enable status unit */
  2200. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2201. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2202. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2203. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2204. }
  2205. static void sky2_restart(struct work_struct *work)
  2206. {
  2207. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2208. struct net_device *dev;
  2209. int i, err;
  2210. rtnl_lock();
  2211. sky2_write32(hw, B0_IMSK, 0);
  2212. sky2_read32(hw, B0_IMSK);
  2213. netif_poll_disable(hw->dev[0]);
  2214. for (i = 0; i < hw->ports; i++) {
  2215. dev = hw->dev[i];
  2216. if (netif_running(dev))
  2217. sky2_down(dev);
  2218. }
  2219. sky2_reset(hw);
  2220. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2221. netif_poll_enable(hw->dev[0]);
  2222. for (i = 0; i < hw->ports; i++) {
  2223. dev = hw->dev[i];
  2224. if (netif_running(dev)) {
  2225. err = sky2_up(dev);
  2226. if (err) {
  2227. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2228. dev->name, err);
  2229. dev_close(dev);
  2230. }
  2231. }
  2232. }
  2233. rtnl_unlock();
  2234. }
  2235. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2236. {
  2237. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2238. }
  2239. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2240. {
  2241. const struct sky2_port *sky2 = netdev_priv(dev);
  2242. wol->supported = sky2_wol_supported(sky2->hw);
  2243. wol->wolopts = sky2->wol;
  2244. }
  2245. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2246. {
  2247. struct sky2_port *sky2 = netdev_priv(dev);
  2248. struct sky2_hw *hw = sky2->hw;
  2249. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2250. return -EOPNOTSUPP;
  2251. sky2->wol = wol->wolopts;
  2252. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
  2253. sky2_write32(hw, B0_CTST, sky2->wol
  2254. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2255. if (!netif_running(dev))
  2256. sky2_wol_init(sky2);
  2257. return 0;
  2258. }
  2259. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2260. {
  2261. if (sky2_is_copper(hw)) {
  2262. u32 modes = SUPPORTED_10baseT_Half
  2263. | SUPPORTED_10baseT_Full
  2264. | SUPPORTED_100baseT_Half
  2265. | SUPPORTED_100baseT_Full
  2266. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2267. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2268. modes |= SUPPORTED_1000baseT_Half
  2269. | SUPPORTED_1000baseT_Full;
  2270. return modes;
  2271. } else
  2272. return SUPPORTED_1000baseT_Half
  2273. | SUPPORTED_1000baseT_Full
  2274. | SUPPORTED_Autoneg
  2275. | SUPPORTED_FIBRE;
  2276. }
  2277. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2278. {
  2279. struct sky2_port *sky2 = netdev_priv(dev);
  2280. struct sky2_hw *hw = sky2->hw;
  2281. ecmd->transceiver = XCVR_INTERNAL;
  2282. ecmd->supported = sky2_supported_modes(hw);
  2283. ecmd->phy_address = PHY_ADDR_MARV;
  2284. if (sky2_is_copper(hw)) {
  2285. ecmd->port = PORT_TP;
  2286. ecmd->speed = sky2->speed;
  2287. } else {
  2288. ecmd->speed = SPEED_1000;
  2289. ecmd->port = PORT_FIBRE;
  2290. }
  2291. ecmd->advertising = sky2->advertising;
  2292. ecmd->autoneg = sky2->autoneg;
  2293. ecmd->duplex = sky2->duplex;
  2294. return 0;
  2295. }
  2296. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2297. {
  2298. struct sky2_port *sky2 = netdev_priv(dev);
  2299. const struct sky2_hw *hw = sky2->hw;
  2300. u32 supported = sky2_supported_modes(hw);
  2301. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2302. ecmd->advertising = supported;
  2303. sky2->duplex = -1;
  2304. sky2->speed = -1;
  2305. } else {
  2306. u32 setting;
  2307. switch (ecmd->speed) {
  2308. case SPEED_1000:
  2309. if (ecmd->duplex == DUPLEX_FULL)
  2310. setting = SUPPORTED_1000baseT_Full;
  2311. else if (ecmd->duplex == DUPLEX_HALF)
  2312. setting = SUPPORTED_1000baseT_Half;
  2313. else
  2314. return -EINVAL;
  2315. break;
  2316. case SPEED_100:
  2317. if (ecmd->duplex == DUPLEX_FULL)
  2318. setting = SUPPORTED_100baseT_Full;
  2319. else if (ecmd->duplex == DUPLEX_HALF)
  2320. setting = SUPPORTED_100baseT_Half;
  2321. else
  2322. return -EINVAL;
  2323. break;
  2324. case SPEED_10:
  2325. if (ecmd->duplex == DUPLEX_FULL)
  2326. setting = SUPPORTED_10baseT_Full;
  2327. else if (ecmd->duplex == DUPLEX_HALF)
  2328. setting = SUPPORTED_10baseT_Half;
  2329. else
  2330. return -EINVAL;
  2331. break;
  2332. default:
  2333. return -EINVAL;
  2334. }
  2335. if ((setting & supported) == 0)
  2336. return -EINVAL;
  2337. sky2->speed = ecmd->speed;
  2338. sky2->duplex = ecmd->duplex;
  2339. }
  2340. sky2->autoneg = ecmd->autoneg;
  2341. sky2->advertising = ecmd->advertising;
  2342. if (netif_running(dev)) {
  2343. sky2_phy_reinit(sky2);
  2344. sky2_set_multicast(dev);
  2345. }
  2346. return 0;
  2347. }
  2348. static void sky2_get_drvinfo(struct net_device *dev,
  2349. struct ethtool_drvinfo *info)
  2350. {
  2351. struct sky2_port *sky2 = netdev_priv(dev);
  2352. strcpy(info->driver, DRV_NAME);
  2353. strcpy(info->version, DRV_VERSION);
  2354. strcpy(info->fw_version, "N/A");
  2355. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2356. }
  2357. static const struct sky2_stat {
  2358. char name[ETH_GSTRING_LEN];
  2359. u16 offset;
  2360. } sky2_stats[] = {
  2361. { "tx_bytes", GM_TXO_OK_HI },
  2362. { "rx_bytes", GM_RXO_OK_HI },
  2363. { "tx_broadcast", GM_TXF_BC_OK },
  2364. { "rx_broadcast", GM_RXF_BC_OK },
  2365. { "tx_multicast", GM_TXF_MC_OK },
  2366. { "rx_multicast", GM_RXF_MC_OK },
  2367. { "tx_unicast", GM_TXF_UC_OK },
  2368. { "rx_unicast", GM_RXF_UC_OK },
  2369. { "tx_mac_pause", GM_TXF_MPAUSE },
  2370. { "rx_mac_pause", GM_RXF_MPAUSE },
  2371. { "collisions", GM_TXF_COL },
  2372. { "late_collision",GM_TXF_LAT_COL },
  2373. { "aborted", GM_TXF_ABO_COL },
  2374. { "single_collisions", GM_TXF_SNG_COL },
  2375. { "multi_collisions", GM_TXF_MUL_COL },
  2376. { "rx_short", GM_RXF_SHT },
  2377. { "rx_runt", GM_RXE_FRAG },
  2378. { "rx_64_byte_packets", GM_RXF_64B },
  2379. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2380. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2381. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2382. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2383. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2384. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2385. { "rx_too_long", GM_RXF_LNG_ERR },
  2386. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2387. { "rx_jabber", GM_RXF_JAB_PKT },
  2388. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2389. { "tx_64_byte_packets", GM_TXF_64B },
  2390. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2391. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2392. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2393. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2394. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2395. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2396. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2397. };
  2398. static u32 sky2_get_rx_csum(struct net_device *dev)
  2399. {
  2400. struct sky2_port *sky2 = netdev_priv(dev);
  2401. return sky2->rx_csum;
  2402. }
  2403. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2404. {
  2405. struct sky2_port *sky2 = netdev_priv(dev);
  2406. sky2->rx_csum = data;
  2407. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2408. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2409. return 0;
  2410. }
  2411. static u32 sky2_get_msglevel(struct net_device *netdev)
  2412. {
  2413. struct sky2_port *sky2 = netdev_priv(netdev);
  2414. return sky2->msg_enable;
  2415. }
  2416. static int sky2_nway_reset(struct net_device *dev)
  2417. {
  2418. struct sky2_port *sky2 = netdev_priv(dev);
  2419. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2420. return -EINVAL;
  2421. sky2_phy_reinit(sky2);
  2422. sky2_set_multicast(dev);
  2423. return 0;
  2424. }
  2425. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2426. {
  2427. struct sky2_hw *hw = sky2->hw;
  2428. unsigned port = sky2->port;
  2429. int i;
  2430. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2431. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2432. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2433. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2434. for (i = 2; i < count; i++)
  2435. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2436. }
  2437. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2438. {
  2439. struct sky2_port *sky2 = netdev_priv(netdev);
  2440. sky2->msg_enable = value;
  2441. }
  2442. static int sky2_get_stats_count(struct net_device *dev)
  2443. {
  2444. return ARRAY_SIZE(sky2_stats);
  2445. }
  2446. static void sky2_get_ethtool_stats(struct net_device *dev,
  2447. struct ethtool_stats *stats, u64 * data)
  2448. {
  2449. struct sky2_port *sky2 = netdev_priv(dev);
  2450. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2451. }
  2452. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2453. {
  2454. int i;
  2455. switch (stringset) {
  2456. case ETH_SS_STATS:
  2457. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2458. memcpy(data + i * ETH_GSTRING_LEN,
  2459. sky2_stats[i].name, ETH_GSTRING_LEN);
  2460. break;
  2461. }
  2462. }
  2463. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2464. {
  2465. struct sky2_port *sky2 = netdev_priv(dev);
  2466. return &sky2->net_stats;
  2467. }
  2468. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2469. {
  2470. struct sky2_port *sky2 = netdev_priv(dev);
  2471. struct sky2_hw *hw = sky2->hw;
  2472. unsigned port = sky2->port;
  2473. const struct sockaddr *addr = p;
  2474. if (!is_valid_ether_addr(addr->sa_data))
  2475. return -EADDRNOTAVAIL;
  2476. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2477. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2478. dev->dev_addr, ETH_ALEN);
  2479. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2480. dev->dev_addr, ETH_ALEN);
  2481. /* virtual address for data */
  2482. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2483. /* physical address: used for pause frames */
  2484. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2485. return 0;
  2486. }
  2487. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2488. {
  2489. u32 bit;
  2490. bit = ether_crc(ETH_ALEN, addr) & 63;
  2491. filter[bit >> 3] |= 1 << (bit & 7);
  2492. }
  2493. static void sky2_set_multicast(struct net_device *dev)
  2494. {
  2495. struct sky2_port *sky2 = netdev_priv(dev);
  2496. struct sky2_hw *hw = sky2->hw;
  2497. unsigned port = sky2->port;
  2498. struct dev_mc_list *list = dev->mc_list;
  2499. u16 reg;
  2500. u8 filter[8];
  2501. int rx_pause;
  2502. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2503. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2504. memset(filter, 0, sizeof(filter));
  2505. reg = gma_read16(hw, port, GM_RX_CTRL);
  2506. reg |= GM_RXCR_UCF_ENA;
  2507. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2508. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2509. else if (dev->flags & IFF_ALLMULTI)
  2510. memset(filter, 0xff, sizeof(filter));
  2511. else if (dev->mc_count == 0 && !rx_pause)
  2512. reg &= ~GM_RXCR_MCF_ENA;
  2513. else {
  2514. int i;
  2515. reg |= GM_RXCR_MCF_ENA;
  2516. if (rx_pause)
  2517. sky2_add_filter(filter, pause_mc_addr);
  2518. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2519. sky2_add_filter(filter, list->dmi_addr);
  2520. }
  2521. gma_write16(hw, port, GM_MC_ADDR_H1,
  2522. (u16) filter[0] | ((u16) filter[1] << 8));
  2523. gma_write16(hw, port, GM_MC_ADDR_H2,
  2524. (u16) filter[2] | ((u16) filter[3] << 8));
  2525. gma_write16(hw, port, GM_MC_ADDR_H3,
  2526. (u16) filter[4] | ((u16) filter[5] << 8));
  2527. gma_write16(hw, port, GM_MC_ADDR_H4,
  2528. (u16) filter[6] | ((u16) filter[7] << 8));
  2529. gma_write16(hw, port, GM_RX_CTRL, reg);
  2530. }
  2531. /* Can have one global because blinking is controlled by
  2532. * ethtool and that is always under RTNL mutex
  2533. */
  2534. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2535. {
  2536. u16 pg;
  2537. switch (hw->chip_id) {
  2538. case CHIP_ID_YUKON_XL:
  2539. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2540. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2541. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2542. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2543. PHY_M_LEDC_INIT_CTRL(7) |
  2544. PHY_M_LEDC_STA1_CTRL(7) |
  2545. PHY_M_LEDC_STA0_CTRL(7))
  2546. : 0);
  2547. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2548. break;
  2549. default:
  2550. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2551. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2552. on ? PHY_M_LED_ALL : 0);
  2553. }
  2554. }
  2555. /* blink LED's for finding board */
  2556. static int sky2_phys_id(struct net_device *dev, u32 data)
  2557. {
  2558. struct sky2_port *sky2 = netdev_priv(dev);
  2559. struct sky2_hw *hw = sky2->hw;
  2560. unsigned port = sky2->port;
  2561. u16 ledctrl, ledover = 0;
  2562. long ms;
  2563. int interrupted;
  2564. int onoff = 1;
  2565. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2566. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2567. else
  2568. ms = data * 1000;
  2569. /* save initial values */
  2570. spin_lock_bh(&sky2->phy_lock);
  2571. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2572. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2573. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2574. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2575. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2576. } else {
  2577. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2578. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2579. }
  2580. interrupted = 0;
  2581. while (!interrupted && ms > 0) {
  2582. sky2_led(hw, port, onoff);
  2583. onoff = !onoff;
  2584. spin_unlock_bh(&sky2->phy_lock);
  2585. interrupted = msleep_interruptible(250);
  2586. spin_lock_bh(&sky2->phy_lock);
  2587. ms -= 250;
  2588. }
  2589. /* resume regularly scheduled programming */
  2590. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2591. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2592. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2593. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2594. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2595. } else {
  2596. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2597. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2598. }
  2599. spin_unlock_bh(&sky2->phy_lock);
  2600. return 0;
  2601. }
  2602. static void sky2_get_pauseparam(struct net_device *dev,
  2603. struct ethtool_pauseparam *ecmd)
  2604. {
  2605. struct sky2_port *sky2 = netdev_priv(dev);
  2606. switch (sky2->flow_mode) {
  2607. case FC_NONE:
  2608. ecmd->tx_pause = ecmd->rx_pause = 0;
  2609. break;
  2610. case FC_TX:
  2611. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2612. break;
  2613. case FC_RX:
  2614. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2615. break;
  2616. case FC_BOTH:
  2617. ecmd->tx_pause = ecmd->rx_pause = 1;
  2618. }
  2619. ecmd->autoneg = sky2->autoneg;
  2620. }
  2621. static int sky2_set_pauseparam(struct net_device *dev,
  2622. struct ethtool_pauseparam *ecmd)
  2623. {
  2624. struct sky2_port *sky2 = netdev_priv(dev);
  2625. sky2->autoneg = ecmd->autoneg;
  2626. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2627. if (netif_running(dev))
  2628. sky2_phy_reinit(sky2);
  2629. return 0;
  2630. }
  2631. static int sky2_get_coalesce(struct net_device *dev,
  2632. struct ethtool_coalesce *ecmd)
  2633. {
  2634. struct sky2_port *sky2 = netdev_priv(dev);
  2635. struct sky2_hw *hw = sky2->hw;
  2636. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2637. ecmd->tx_coalesce_usecs = 0;
  2638. else {
  2639. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2640. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2641. }
  2642. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2643. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2644. ecmd->rx_coalesce_usecs = 0;
  2645. else {
  2646. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2647. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2648. }
  2649. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2650. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2651. ecmd->rx_coalesce_usecs_irq = 0;
  2652. else {
  2653. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2654. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2655. }
  2656. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2657. return 0;
  2658. }
  2659. /* Note: this affect both ports */
  2660. static int sky2_set_coalesce(struct net_device *dev,
  2661. struct ethtool_coalesce *ecmd)
  2662. {
  2663. struct sky2_port *sky2 = netdev_priv(dev);
  2664. struct sky2_hw *hw = sky2->hw;
  2665. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2666. if (ecmd->tx_coalesce_usecs > tmax ||
  2667. ecmd->rx_coalesce_usecs > tmax ||
  2668. ecmd->rx_coalesce_usecs_irq > tmax)
  2669. return -EINVAL;
  2670. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2671. return -EINVAL;
  2672. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2673. return -EINVAL;
  2674. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2675. return -EINVAL;
  2676. if (ecmd->tx_coalesce_usecs == 0)
  2677. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2678. else {
  2679. sky2_write32(hw, STAT_TX_TIMER_INI,
  2680. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2681. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2682. }
  2683. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2684. if (ecmd->rx_coalesce_usecs == 0)
  2685. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2686. else {
  2687. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2688. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2689. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2690. }
  2691. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2692. if (ecmd->rx_coalesce_usecs_irq == 0)
  2693. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2694. else {
  2695. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2696. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2697. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2698. }
  2699. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2700. return 0;
  2701. }
  2702. static void sky2_get_ringparam(struct net_device *dev,
  2703. struct ethtool_ringparam *ering)
  2704. {
  2705. struct sky2_port *sky2 = netdev_priv(dev);
  2706. ering->rx_max_pending = RX_MAX_PENDING;
  2707. ering->rx_mini_max_pending = 0;
  2708. ering->rx_jumbo_max_pending = 0;
  2709. ering->tx_max_pending = TX_RING_SIZE - 1;
  2710. ering->rx_pending = sky2->rx_pending;
  2711. ering->rx_mini_pending = 0;
  2712. ering->rx_jumbo_pending = 0;
  2713. ering->tx_pending = sky2->tx_pending;
  2714. }
  2715. static int sky2_set_ringparam(struct net_device *dev,
  2716. struct ethtool_ringparam *ering)
  2717. {
  2718. struct sky2_port *sky2 = netdev_priv(dev);
  2719. int err = 0;
  2720. if (ering->rx_pending > RX_MAX_PENDING ||
  2721. ering->rx_pending < 8 ||
  2722. ering->tx_pending < MAX_SKB_TX_LE ||
  2723. ering->tx_pending > TX_RING_SIZE - 1)
  2724. return -EINVAL;
  2725. if (netif_running(dev))
  2726. sky2_down(dev);
  2727. sky2->rx_pending = ering->rx_pending;
  2728. sky2->tx_pending = ering->tx_pending;
  2729. if (netif_running(dev)) {
  2730. err = sky2_up(dev);
  2731. if (err)
  2732. dev_close(dev);
  2733. else
  2734. sky2_set_multicast(dev);
  2735. }
  2736. return err;
  2737. }
  2738. static int sky2_get_regs_len(struct net_device *dev)
  2739. {
  2740. return 0x4000;
  2741. }
  2742. /*
  2743. * Returns copy of control register region
  2744. * Note: ethtool_get_regs always provides full size (16k) buffer
  2745. */
  2746. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2747. void *p)
  2748. {
  2749. const struct sky2_port *sky2 = netdev_priv(dev);
  2750. const void __iomem *io = sky2->hw->regs;
  2751. regs->version = 1;
  2752. memset(p, 0, regs->len);
  2753. memcpy_fromio(p, io, B3_RAM_ADDR);
  2754. /* skip diagnostic ram region */
  2755. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
  2756. /* copy GMAC registers */
  2757. memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
  2758. if (sky2->hw->ports > 1)
  2759. memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
  2760. }
  2761. /* In order to do Jumbo packets on these chips, need to turn off the
  2762. * transmit store/forward. Therefore checksum offload won't work.
  2763. */
  2764. static int no_tx_offload(struct net_device *dev)
  2765. {
  2766. const struct sky2_port *sky2 = netdev_priv(dev);
  2767. const struct sky2_hw *hw = sky2->hw;
  2768. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2769. }
  2770. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2771. {
  2772. if (data && no_tx_offload(dev))
  2773. return -EINVAL;
  2774. return ethtool_op_set_tx_csum(dev, data);
  2775. }
  2776. static int sky2_set_tso(struct net_device *dev, u32 data)
  2777. {
  2778. if (data && no_tx_offload(dev))
  2779. return -EINVAL;
  2780. return ethtool_op_set_tso(dev, data);
  2781. }
  2782. static int sky2_get_eeprom_len(struct net_device *dev)
  2783. {
  2784. struct sky2_port *sky2 = netdev_priv(dev);
  2785. u16 reg2;
  2786. reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
  2787. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2788. }
  2789. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2790. {
  2791. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2792. while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
  2793. cpu_relax();
  2794. return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2795. }
  2796. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2797. {
  2798. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  2799. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2800. do {
  2801. cpu_relax();
  2802. } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
  2803. }
  2804. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2805. u8 *data)
  2806. {
  2807. struct sky2_port *sky2 = netdev_priv(dev);
  2808. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2809. int length = eeprom->len;
  2810. u16 offset = eeprom->offset;
  2811. if (!cap)
  2812. return -EINVAL;
  2813. eeprom->magic = SKY2_EEPROM_MAGIC;
  2814. while (length > 0) {
  2815. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  2816. int n = min_t(int, length, sizeof(val));
  2817. memcpy(data, &val, n);
  2818. length -= n;
  2819. data += n;
  2820. offset += n;
  2821. }
  2822. return 0;
  2823. }
  2824. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2825. u8 *data)
  2826. {
  2827. struct sky2_port *sky2 = netdev_priv(dev);
  2828. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2829. int length = eeprom->len;
  2830. u16 offset = eeprom->offset;
  2831. if (!cap)
  2832. return -EINVAL;
  2833. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  2834. return -EINVAL;
  2835. while (length > 0) {
  2836. u32 val;
  2837. int n = min_t(int, length, sizeof(val));
  2838. if (n < sizeof(val))
  2839. val = sky2_vpd_read(sky2->hw, cap, offset);
  2840. memcpy(&val, data, n);
  2841. sky2_vpd_write(sky2->hw, cap, offset, val);
  2842. length -= n;
  2843. data += n;
  2844. offset += n;
  2845. }
  2846. return 0;
  2847. }
  2848. static const struct ethtool_ops sky2_ethtool_ops = {
  2849. .get_settings = sky2_get_settings,
  2850. .set_settings = sky2_set_settings,
  2851. .get_drvinfo = sky2_get_drvinfo,
  2852. .get_wol = sky2_get_wol,
  2853. .set_wol = sky2_set_wol,
  2854. .get_msglevel = sky2_get_msglevel,
  2855. .set_msglevel = sky2_set_msglevel,
  2856. .nway_reset = sky2_nway_reset,
  2857. .get_regs_len = sky2_get_regs_len,
  2858. .get_regs = sky2_get_regs,
  2859. .get_link = ethtool_op_get_link,
  2860. .get_eeprom_len = sky2_get_eeprom_len,
  2861. .get_eeprom = sky2_get_eeprom,
  2862. .set_eeprom = sky2_set_eeprom,
  2863. .get_sg = ethtool_op_get_sg,
  2864. .set_sg = ethtool_op_set_sg,
  2865. .get_tx_csum = ethtool_op_get_tx_csum,
  2866. .set_tx_csum = sky2_set_tx_csum,
  2867. .get_tso = ethtool_op_get_tso,
  2868. .set_tso = sky2_set_tso,
  2869. .get_rx_csum = sky2_get_rx_csum,
  2870. .set_rx_csum = sky2_set_rx_csum,
  2871. .get_strings = sky2_get_strings,
  2872. .get_coalesce = sky2_get_coalesce,
  2873. .set_coalesce = sky2_set_coalesce,
  2874. .get_ringparam = sky2_get_ringparam,
  2875. .set_ringparam = sky2_set_ringparam,
  2876. .get_pauseparam = sky2_get_pauseparam,
  2877. .set_pauseparam = sky2_set_pauseparam,
  2878. .phys_id = sky2_phys_id,
  2879. .get_stats_count = sky2_get_stats_count,
  2880. .get_ethtool_stats = sky2_get_ethtool_stats,
  2881. };
  2882. #ifdef CONFIG_SKY2_DEBUG
  2883. static struct dentry *sky2_debug;
  2884. static int sky2_debug_show(struct seq_file *seq, void *v)
  2885. {
  2886. struct net_device *dev = seq->private;
  2887. const struct sky2_port *sky2 = netdev_priv(dev);
  2888. const struct sky2_hw *hw = sky2->hw;
  2889. unsigned port = sky2->port;
  2890. unsigned idx, last;
  2891. int sop;
  2892. if (!netif_running(dev))
  2893. return -ENETDOWN;
  2894. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  2895. sky2_read32(hw, B0_ISRC),
  2896. sky2_read32(hw, B0_IMSK),
  2897. sky2_read32(hw, B0_Y2_SP_ICR));
  2898. netif_poll_disable(hw->dev[0]);
  2899. last = sky2_read16(hw, STAT_PUT_IDX);
  2900. if (hw->st_idx == last)
  2901. seq_puts(seq, "Status ring (empty)\n");
  2902. else {
  2903. seq_puts(seq, "Status ring\n");
  2904. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  2905. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  2906. const struct sky2_status_le *le = hw->st_le + idx;
  2907. seq_printf(seq, "[%d] %#x %d %#x\n",
  2908. idx, le->opcode, le->length, le->status);
  2909. }
  2910. seq_puts(seq, "\n");
  2911. }
  2912. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  2913. sky2->tx_cons, sky2->tx_prod,
  2914. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  2915. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  2916. /* Dump contents of tx ring */
  2917. sop = 1;
  2918. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  2919. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  2920. const struct sky2_tx_le *le = sky2->tx_le + idx;
  2921. u32 a = le32_to_cpu(le->addr);
  2922. if (sop)
  2923. seq_printf(seq, "%u:", idx);
  2924. sop = 0;
  2925. switch(le->opcode & ~HW_OWNER) {
  2926. case OP_ADDR64:
  2927. seq_printf(seq, " %#x:", a);
  2928. break;
  2929. case OP_LRGLEN:
  2930. seq_printf(seq, " mtu=%d", a);
  2931. break;
  2932. case OP_VLAN:
  2933. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  2934. break;
  2935. case OP_TCPLISW:
  2936. seq_printf(seq, " csum=%#x", a);
  2937. break;
  2938. case OP_LARGESEND:
  2939. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  2940. break;
  2941. case OP_PACKET:
  2942. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  2943. break;
  2944. case OP_BUFFER:
  2945. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  2946. break;
  2947. default:
  2948. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  2949. a, le16_to_cpu(le->length));
  2950. }
  2951. if (le->ctrl & EOP) {
  2952. seq_putc(seq, '\n');
  2953. sop = 1;
  2954. }
  2955. }
  2956. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  2957. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  2958. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  2959. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  2960. netif_poll_enable(hw->dev[0]);
  2961. return 0;
  2962. }
  2963. static int sky2_debug_open(struct inode *inode, struct file *file)
  2964. {
  2965. return single_open(file, sky2_debug_show, inode->i_private);
  2966. }
  2967. static const struct file_operations sky2_debug_fops = {
  2968. .owner = THIS_MODULE,
  2969. .open = sky2_debug_open,
  2970. .read = seq_read,
  2971. .llseek = seq_lseek,
  2972. .release = single_release,
  2973. };
  2974. /*
  2975. * Use network device events to create/remove/rename
  2976. * debugfs file entries
  2977. */
  2978. static int sky2_device_event(struct notifier_block *unused,
  2979. unsigned long event, void *ptr)
  2980. {
  2981. struct net_device *dev = ptr;
  2982. if (dev->open == sky2_up) {
  2983. struct sky2_port *sky2 = netdev_priv(dev);
  2984. switch(event) {
  2985. case NETDEV_CHANGENAME:
  2986. if (!netif_running(dev))
  2987. break;
  2988. /* fallthrough */
  2989. case NETDEV_DOWN:
  2990. case NETDEV_GOING_DOWN:
  2991. if (sky2->debugfs) {
  2992. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  2993. dev->name);
  2994. debugfs_remove(sky2->debugfs);
  2995. sky2->debugfs = NULL;
  2996. }
  2997. if (event != NETDEV_CHANGENAME)
  2998. break;
  2999. /* fallthrough for changename */
  3000. case NETDEV_UP:
  3001. if (sky2_debug) {
  3002. struct dentry *d;
  3003. d = debugfs_create_file(dev->name, S_IRUGO,
  3004. sky2_debug, dev,
  3005. &sky2_debug_fops);
  3006. if (d == NULL || IS_ERR(d))
  3007. printk(KERN_INFO PFX
  3008. "%s: debugfs create failed\n",
  3009. dev->name);
  3010. else
  3011. sky2->debugfs = d;
  3012. }
  3013. break;
  3014. }
  3015. }
  3016. return NOTIFY_DONE;
  3017. }
  3018. static struct notifier_block sky2_notifier = {
  3019. .notifier_call = sky2_device_event,
  3020. };
  3021. static __init void sky2_debug_init(void)
  3022. {
  3023. struct dentry *ent;
  3024. ent = debugfs_create_dir("sky2", NULL);
  3025. if (!ent || IS_ERR(ent))
  3026. return;
  3027. sky2_debug = ent;
  3028. register_netdevice_notifier(&sky2_notifier);
  3029. }
  3030. static __exit void sky2_debug_cleanup(void)
  3031. {
  3032. if (sky2_debug) {
  3033. unregister_netdevice_notifier(&sky2_notifier);
  3034. debugfs_remove(sky2_debug);
  3035. sky2_debug = NULL;
  3036. }
  3037. }
  3038. #else
  3039. #define sky2_debug_init()
  3040. #define sky2_debug_cleanup()
  3041. #endif
  3042. /* Initialize network device */
  3043. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3044. unsigned port,
  3045. int highmem, int wol)
  3046. {
  3047. struct sky2_port *sky2;
  3048. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3049. if (!dev) {
  3050. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  3051. return NULL;
  3052. }
  3053. SET_MODULE_OWNER(dev);
  3054. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3055. dev->irq = hw->pdev->irq;
  3056. dev->open = sky2_up;
  3057. dev->stop = sky2_down;
  3058. dev->do_ioctl = sky2_ioctl;
  3059. dev->hard_start_xmit = sky2_xmit_frame;
  3060. dev->get_stats = sky2_get_stats;
  3061. dev->set_multicast_list = sky2_set_multicast;
  3062. dev->set_mac_address = sky2_set_mac_address;
  3063. dev->change_mtu = sky2_change_mtu;
  3064. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3065. dev->tx_timeout = sky2_tx_timeout;
  3066. dev->watchdog_timeo = TX_WATCHDOG;
  3067. if (port == 0)
  3068. dev->poll = sky2_poll;
  3069. dev->weight = NAPI_WEIGHT;
  3070. #ifdef CONFIG_NET_POLL_CONTROLLER
  3071. /* Network console (only works on port 0)
  3072. * because netpoll makes assumptions about NAPI
  3073. */
  3074. if (port == 0)
  3075. dev->poll_controller = sky2_netpoll;
  3076. #endif
  3077. sky2 = netdev_priv(dev);
  3078. sky2->netdev = dev;
  3079. sky2->hw = hw;
  3080. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3081. /* Auto speed and flow control */
  3082. sky2->autoneg = AUTONEG_ENABLE;
  3083. sky2->flow_mode = FC_BOTH;
  3084. sky2->duplex = -1;
  3085. sky2->speed = -1;
  3086. sky2->advertising = sky2_supported_modes(hw);
  3087. sky2->rx_csum = 1;
  3088. sky2->wol = wol;
  3089. spin_lock_init(&sky2->phy_lock);
  3090. sky2->tx_pending = TX_DEF_PENDING;
  3091. sky2->rx_pending = RX_DEF_PENDING;
  3092. hw->dev[port] = dev;
  3093. sky2->port = port;
  3094. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3095. if (highmem)
  3096. dev->features |= NETIF_F_HIGHDMA;
  3097. #ifdef SKY2_VLAN_TAG_USED
  3098. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3099. dev->vlan_rx_register = sky2_vlan_rx_register;
  3100. #endif
  3101. /* read the mac address */
  3102. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3103. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3104. return dev;
  3105. }
  3106. static void __devinit sky2_show_addr(struct net_device *dev)
  3107. {
  3108. const struct sky2_port *sky2 = netdev_priv(dev);
  3109. if (netif_msg_probe(sky2))
  3110. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  3111. dev->name,
  3112. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  3113. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  3114. }
  3115. /* Handle software interrupt used during MSI test */
  3116. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3117. {
  3118. struct sky2_hw *hw = dev_id;
  3119. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3120. if (status == 0)
  3121. return IRQ_NONE;
  3122. if (status & Y2_IS_IRQ_SW) {
  3123. hw->msi = 1;
  3124. wake_up(&hw->msi_wait);
  3125. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3126. }
  3127. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3128. return IRQ_HANDLED;
  3129. }
  3130. /* Test interrupt path by forcing a a software IRQ */
  3131. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3132. {
  3133. struct pci_dev *pdev = hw->pdev;
  3134. int err;
  3135. init_waitqueue_head (&hw->msi_wait);
  3136. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3137. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3138. if (err) {
  3139. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3140. return err;
  3141. }
  3142. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3143. sky2_read8(hw, B0_CTST);
  3144. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  3145. if (!hw->msi) {
  3146. /* MSI test failed, go back to INTx mode */
  3147. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3148. "switching to INTx mode.\n");
  3149. err = -EOPNOTSUPP;
  3150. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3151. }
  3152. sky2_write32(hw, B0_IMSK, 0);
  3153. sky2_read32(hw, B0_IMSK);
  3154. free_irq(pdev->irq, hw);
  3155. return err;
  3156. }
  3157. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3158. {
  3159. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3160. u16 value;
  3161. if (!pm)
  3162. return 0;
  3163. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3164. return 0;
  3165. return value & PCI_PM_CTRL_PME_ENABLE;
  3166. }
  3167. static int __devinit sky2_probe(struct pci_dev *pdev,
  3168. const struct pci_device_id *ent)
  3169. {
  3170. struct net_device *dev;
  3171. struct sky2_hw *hw;
  3172. int err, using_dac = 0, wol_default;
  3173. err = pci_enable_device(pdev);
  3174. if (err) {
  3175. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3176. goto err_out;
  3177. }
  3178. err = pci_request_regions(pdev, DRV_NAME);
  3179. if (err) {
  3180. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3181. goto err_out_disable;
  3182. }
  3183. pci_set_master(pdev);
  3184. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3185. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3186. using_dac = 1;
  3187. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3188. if (err < 0) {
  3189. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3190. "for consistent allocations\n");
  3191. goto err_out_free_regions;
  3192. }
  3193. } else {
  3194. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3195. if (err) {
  3196. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3197. goto err_out_free_regions;
  3198. }
  3199. }
  3200. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3201. err = -ENOMEM;
  3202. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3203. if (!hw) {
  3204. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3205. goto err_out_free_regions;
  3206. }
  3207. hw->pdev = pdev;
  3208. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3209. if (!hw->regs) {
  3210. dev_err(&pdev->dev, "cannot map device registers\n");
  3211. goto err_out_free_hw;
  3212. }
  3213. #ifdef __BIG_ENDIAN
  3214. /* The sk98lin vendor driver uses hardware byte swapping but
  3215. * this driver uses software swapping.
  3216. */
  3217. {
  3218. u32 reg;
  3219. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3220. reg &= ~PCI_REV_DESC;
  3221. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3222. }
  3223. #endif
  3224. /* ring for status responses */
  3225. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  3226. &hw->st_dma);
  3227. if (!hw->st_le)
  3228. goto err_out_iounmap;
  3229. err = sky2_init(hw);
  3230. if (err)
  3231. goto err_out_iounmap;
  3232. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3233. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3234. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3235. hw->chip_id, hw->chip_rev);
  3236. sky2_reset(hw);
  3237. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3238. if (!dev) {
  3239. err = -ENOMEM;
  3240. goto err_out_free_pci;
  3241. }
  3242. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3243. err = sky2_test_msi(hw);
  3244. if (err == -EOPNOTSUPP)
  3245. pci_disable_msi(pdev);
  3246. else if (err)
  3247. goto err_out_free_netdev;
  3248. }
  3249. err = register_netdev(dev);
  3250. if (err) {
  3251. dev_err(&pdev->dev, "cannot register net device\n");
  3252. goto err_out_free_netdev;
  3253. }
  3254. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  3255. dev->name, hw);
  3256. if (err) {
  3257. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3258. goto err_out_unregister;
  3259. }
  3260. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3261. sky2_show_addr(dev);
  3262. if (hw->ports > 1) {
  3263. struct net_device *dev1;
  3264. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3265. if (!dev1)
  3266. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3267. else if ((err = register_netdev(dev1))) {
  3268. dev_warn(&pdev->dev,
  3269. "register of second port failed (%d)\n", err);
  3270. hw->dev[1] = NULL;
  3271. free_netdev(dev1);
  3272. } else
  3273. sky2_show_addr(dev1);
  3274. }
  3275. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3276. INIT_WORK(&hw->restart_work, sky2_restart);
  3277. pci_set_drvdata(pdev, hw);
  3278. return 0;
  3279. err_out_unregister:
  3280. if (hw->msi)
  3281. pci_disable_msi(pdev);
  3282. unregister_netdev(dev);
  3283. err_out_free_netdev:
  3284. free_netdev(dev);
  3285. err_out_free_pci:
  3286. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3287. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3288. err_out_iounmap:
  3289. iounmap(hw->regs);
  3290. err_out_free_hw:
  3291. kfree(hw);
  3292. err_out_free_regions:
  3293. pci_release_regions(pdev);
  3294. err_out_disable:
  3295. pci_disable_device(pdev);
  3296. err_out:
  3297. pci_set_drvdata(pdev, NULL);
  3298. return err;
  3299. }
  3300. static void __devexit sky2_remove(struct pci_dev *pdev)
  3301. {
  3302. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3303. struct net_device *dev0, *dev1;
  3304. if (!hw)
  3305. return;
  3306. del_timer_sync(&hw->watchdog_timer);
  3307. flush_scheduled_work();
  3308. sky2_write32(hw, B0_IMSK, 0);
  3309. synchronize_irq(hw->pdev->irq);
  3310. dev0 = hw->dev[0];
  3311. dev1 = hw->dev[1];
  3312. if (dev1)
  3313. unregister_netdev(dev1);
  3314. unregister_netdev(dev0);
  3315. sky2_power_aux(hw);
  3316. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3317. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3318. sky2_read8(hw, B0_CTST);
  3319. free_irq(pdev->irq, hw);
  3320. if (hw->msi)
  3321. pci_disable_msi(pdev);
  3322. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3323. pci_release_regions(pdev);
  3324. pci_disable_device(pdev);
  3325. if (dev1)
  3326. free_netdev(dev1);
  3327. free_netdev(dev0);
  3328. iounmap(hw->regs);
  3329. kfree(hw);
  3330. pci_set_drvdata(pdev, NULL);
  3331. }
  3332. #ifdef CONFIG_PM
  3333. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3334. {
  3335. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3336. int i, wol = 0;
  3337. if (!hw)
  3338. return 0;
  3339. netif_poll_disable(hw->dev[0]);
  3340. for (i = 0; i < hw->ports; i++) {
  3341. struct net_device *dev = hw->dev[i];
  3342. struct sky2_port *sky2 = netdev_priv(dev);
  3343. if (netif_running(dev))
  3344. sky2_down(dev);
  3345. if (sky2->wol)
  3346. sky2_wol_init(sky2);
  3347. wol |= sky2->wol;
  3348. }
  3349. sky2_write32(hw, B0_IMSK, 0);
  3350. sky2_power_aux(hw);
  3351. pci_save_state(pdev);
  3352. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3353. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3354. return 0;
  3355. }
  3356. static int sky2_resume(struct pci_dev *pdev)
  3357. {
  3358. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3359. int i, err;
  3360. if (!hw)
  3361. return 0;
  3362. err = pci_set_power_state(pdev, PCI_D0);
  3363. if (err)
  3364. goto out;
  3365. err = pci_restore_state(pdev);
  3366. if (err)
  3367. goto out;
  3368. pci_enable_wake(pdev, PCI_D0, 0);
  3369. /* Re-enable all clocks */
  3370. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  3371. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3372. sky2_reset(hw);
  3373. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3374. for (i = 0; i < hw->ports; i++) {
  3375. struct net_device *dev = hw->dev[i];
  3376. if (netif_running(dev)) {
  3377. err = sky2_up(dev);
  3378. if (err) {
  3379. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3380. dev->name, err);
  3381. dev_close(dev);
  3382. goto out;
  3383. }
  3384. sky2_set_multicast(dev);
  3385. }
  3386. }
  3387. netif_poll_enable(hw->dev[0]);
  3388. return 0;
  3389. out:
  3390. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3391. pci_disable_device(pdev);
  3392. return err;
  3393. }
  3394. #endif
  3395. static void sky2_shutdown(struct pci_dev *pdev)
  3396. {
  3397. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3398. int i, wol = 0;
  3399. if (!hw)
  3400. return;
  3401. netif_poll_disable(hw->dev[0]);
  3402. for (i = 0; i < hw->ports; i++) {
  3403. struct net_device *dev = hw->dev[i];
  3404. struct sky2_port *sky2 = netdev_priv(dev);
  3405. if (sky2->wol) {
  3406. wol = 1;
  3407. sky2_wol_init(sky2);
  3408. }
  3409. }
  3410. if (wol)
  3411. sky2_power_aux(hw);
  3412. pci_enable_wake(pdev, PCI_D3hot, wol);
  3413. pci_enable_wake(pdev, PCI_D3cold, wol);
  3414. pci_disable_device(pdev);
  3415. pci_set_power_state(pdev, PCI_D3hot);
  3416. }
  3417. static struct pci_driver sky2_driver = {
  3418. .name = DRV_NAME,
  3419. .id_table = sky2_id_table,
  3420. .probe = sky2_probe,
  3421. .remove = __devexit_p(sky2_remove),
  3422. #ifdef CONFIG_PM
  3423. .suspend = sky2_suspend,
  3424. .resume = sky2_resume,
  3425. #endif
  3426. .shutdown = sky2_shutdown,
  3427. };
  3428. static int __init sky2_init_module(void)
  3429. {
  3430. sky2_debug_init();
  3431. return pci_register_driver(&sky2_driver);
  3432. }
  3433. static void __exit sky2_cleanup_module(void)
  3434. {
  3435. pci_unregister_driver(&sky2_driver);
  3436. sky2_debug_cleanup();
  3437. }
  3438. module_init(sky2_init_module);
  3439. module_exit(sky2_cleanup_module);
  3440. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3441. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3442. MODULE_LICENSE("GPL");
  3443. MODULE_VERSION(DRV_VERSION);