sync_serial.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441
  1. /*
  2. * Simple synchronous serial port driver for ETRAX 100LX.
  3. *
  4. * Synchronous serial ports are used for continuous streamed data like audio.
  5. * The default setting for this driver is compatible with the STA 013 MP3
  6. * decoder. The driver can easily be tuned to fit other audio encoder/decoders
  7. * and SPI
  8. *
  9. * Copyright (c) 2001-2008 Axis Communications AB
  10. *
  11. * Author: Mikael Starvik, Johan Adolfsson
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/errno.h>
  18. #include <linux/major.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/poll.h>
  23. #include <linux/init.h>
  24. #include <linux/timer.h>
  25. #include <asm/irq.h>
  26. #include <asm/dma.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/svinto.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/system.h>
  31. #include <asm/sync_serial.h>
  32. #include <asm/arch/io_interface_mux.h>
  33. /* The receiver is a bit tricky beacuse of the continuous stream of data.*/
  34. /* */
  35. /* Three DMA descriptors are linked together. Each DMA descriptor is */
  36. /* responsible for port->bufchunk of a common buffer. */
  37. /* */
  38. /* +---------------------------------------------+ */
  39. /* | +----------+ +----------+ +----------+ | */
  40. /* +-> | Descr[0] |-->| Descr[1] |-->| Descr[2] |-+ */
  41. /* +----------+ +----------+ +----------+ */
  42. /* | | | */
  43. /* v v v */
  44. /* +-------------------------------------+ */
  45. /* | BUFFER | */
  46. /* +-------------------------------------+ */
  47. /* |<- data_avail ->| */
  48. /* readp writep */
  49. /* */
  50. /* If the application keeps up the pace readp will be right after writep.*/
  51. /* If the application can't keep the pace we have to throw away data. */
  52. /* The idea is that readp should be ready with the data pointed out by */
  53. /* Descr[i] when the DMA has filled in Descr[i+1]. */
  54. /* Otherwise we will discard */
  55. /* the rest of the data pointed out by Descr1 and set readp to the start */
  56. /* of Descr2 */
  57. #define SYNC_SERIAL_MAJOR 125
  58. /* IN_BUFFER_SIZE should be a multiple of 6 to make sure that 24 bit */
  59. /* words can be handled */
  60. #define IN_BUFFER_SIZE 12288
  61. #define IN_DESCR_SIZE 256
  62. #define NUM_IN_DESCR (IN_BUFFER_SIZE/IN_DESCR_SIZE)
  63. #define OUT_BUFFER_SIZE 4096
  64. #define DEFAULT_FRAME_RATE 0
  65. #define DEFAULT_WORD_RATE 7
  66. /* NOTE: Enabling some debug will likely cause overrun or underrun,
  67. * especially if manual mode is use.
  68. */
  69. #define DEBUG(x)
  70. #define DEBUGREAD(x)
  71. #define DEBUGWRITE(x)
  72. #define DEBUGPOLL(x)
  73. #define DEBUGRXINT(x)
  74. #define DEBUGTXINT(x)
  75. /* Define some macros to access ETRAX 100 registers */
  76. #define SETF(var, reg, field, val) \
  77. do { \
  78. var = (var & ~IO_MASK_(reg##_, field##_)) | \
  79. IO_FIELD_(reg##_, field##_, val); \
  80. } while (0)
  81. #define SETS(var, reg, field, val) \
  82. do { \
  83. var = (var & ~IO_MASK_(reg##_, field##_)) | \
  84. IO_STATE_(reg##_, field##_, _##val); \
  85. } while (0)
  86. struct sync_port {
  87. /* Etrax registers and bits*/
  88. const volatile unsigned *const status;
  89. volatile unsigned *const ctrl_data;
  90. volatile unsigned *const output_dma_first;
  91. volatile unsigned char *const output_dma_cmd;
  92. volatile unsigned char *const output_dma_clr_irq;
  93. volatile unsigned *const input_dma_first;
  94. volatile unsigned char *const input_dma_cmd;
  95. volatile unsigned *const input_dma_descr;
  96. /* 8*4 */
  97. volatile unsigned char *const input_dma_clr_irq;
  98. volatile unsigned *const data_out;
  99. const volatile unsigned *const data_in;
  100. char data_avail_bit; /* In R_IRQ_MASK1_RD/SET/CLR */
  101. char transmitter_ready_bit; /* In R_IRQ_MASK1_RD/SET/CLR */
  102. char input_dma_descr_bit; /* In R_IRQ_MASK2_RD */
  103. char output_dma_bit; /* In R_IRQ_MASK2_RD */
  104. /* End of fields initialised in array */
  105. char started; /* 1 if port has been started */
  106. char port_nbr; /* Port 0 or 1 */
  107. char busy; /* 1 if port is busy */
  108. char enabled; /* 1 if port is enabled */
  109. char use_dma; /* 1 if port uses dma */
  110. char tr_running;
  111. char init_irqs;
  112. /* Register shadow */
  113. unsigned int ctrl_data_shadow;
  114. /* Remaining bytes for current transfer */
  115. volatile unsigned int out_count;
  116. /* Current position in out_buffer */
  117. unsigned char *outp;
  118. /* 16*4 */
  119. /* Next byte to be read by application */
  120. volatile unsigned char *volatile readp;
  121. /* Next byte to be written by etrax */
  122. volatile unsigned char *volatile writep;
  123. unsigned int in_buffer_size;
  124. unsigned int inbufchunk;
  125. struct etrax_dma_descr out_descr __attribute__ ((aligned(32)));
  126. struct etrax_dma_descr in_descr[NUM_IN_DESCR] __attribute__ ((aligned(32)));
  127. unsigned char out_buffer[OUT_BUFFER_SIZE] __attribute__ ((aligned(32)));
  128. unsigned char in_buffer[IN_BUFFER_SIZE]__attribute__ ((aligned(32)));
  129. unsigned char flip[IN_BUFFER_SIZE] __attribute__ ((aligned(32)));
  130. struct etrax_dma_descr *next_rx_desc;
  131. struct etrax_dma_descr *prev_rx_desc;
  132. int full;
  133. wait_queue_head_t out_wait_q;
  134. wait_queue_head_t in_wait_q;
  135. };
  136. static int etrax_sync_serial_init(void);
  137. static void initialize_port(int portnbr);
  138. static inline int sync_data_avail(struct sync_port *port);
  139. static int sync_serial_open(struct inode *inode, struct file *file);
  140. static int sync_serial_release(struct inode *inode, struct file *file);
  141. static unsigned int sync_serial_poll(struct file *filp, poll_table *wait);
  142. static int sync_serial_ioctl(struct inode *inode, struct file *file,
  143. unsigned int cmd, unsigned long arg);
  144. static ssize_t sync_serial_write(struct file *file, const char *buf,
  145. size_t count, loff_t *ppos);
  146. static ssize_t sync_serial_read(struct file *file, char *buf,
  147. size_t count, loff_t *ppos);
  148. #if ((defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  149. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  150. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  151. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)))
  152. #define SYNC_SER_DMA
  153. #endif
  154. static void send_word(struct sync_port *port);
  155. static void start_dma(struct sync_port *port, const char *data, int count);
  156. static void start_dma_in(struct sync_port *port);
  157. #ifdef SYNC_SER_DMA
  158. static irqreturn_t tr_interrupt(int irq, void *dev_id);
  159. static irqreturn_t rx_interrupt(int irq, void *dev_id);
  160. #endif
  161. #if ((defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  162. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  163. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  164. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)))
  165. #define SYNC_SER_MANUAL
  166. #endif
  167. #ifdef SYNC_SER_MANUAL
  168. static irqreturn_t manual_interrupt(int irq, void *dev_id);
  169. #endif
  170. /* The ports */
  171. static struct sync_port ports[] = {
  172. {
  173. .status = R_SYNC_SERIAL1_STATUS,
  174. .ctrl_data = R_SYNC_SERIAL1_CTRL,
  175. .output_dma_first = R_DMA_CH8_FIRST,
  176. .output_dma_cmd = R_DMA_CH8_CMD,
  177. .output_dma_clr_irq = R_DMA_CH8_CLR_INTR,
  178. .input_dma_first = R_DMA_CH9_FIRST,
  179. .input_dma_cmd = R_DMA_CH9_CMD,
  180. .input_dma_descr = R_DMA_CH9_DESCR,
  181. .input_dma_clr_irq = R_DMA_CH9_CLR_INTR,
  182. .data_out = R_SYNC_SERIAL1_TR_DATA,
  183. .data_in = R_SYNC_SERIAL1_REC_DATA,
  184. .data_avail_bit = IO_BITNR(R_IRQ_MASK1_RD, ser1_data),
  185. .transmitter_ready_bit = IO_BITNR(R_IRQ_MASK1_RD, ser1_ready),
  186. .input_dma_descr_bit = IO_BITNR(R_IRQ_MASK2_RD, dma9_descr),
  187. .output_dma_bit = IO_BITNR(R_IRQ_MASK2_RD, dma8_eop),
  188. .init_irqs = 1,
  189. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)
  190. .use_dma = 1,
  191. #else
  192. .use_dma = 0,
  193. #endif
  194. },
  195. {
  196. .status = R_SYNC_SERIAL3_STATUS,
  197. .ctrl_data = R_SYNC_SERIAL3_CTRL,
  198. .output_dma_first = R_DMA_CH4_FIRST,
  199. .output_dma_cmd = R_DMA_CH4_CMD,
  200. .output_dma_clr_irq = R_DMA_CH4_CLR_INTR,
  201. .input_dma_first = R_DMA_CH5_FIRST,
  202. .input_dma_cmd = R_DMA_CH5_CMD,
  203. .input_dma_descr = R_DMA_CH5_DESCR,
  204. .input_dma_clr_irq = R_DMA_CH5_CLR_INTR,
  205. .data_out = R_SYNC_SERIAL3_TR_DATA,
  206. .data_in = R_SYNC_SERIAL3_REC_DATA,
  207. .data_avail_bit = IO_BITNR(R_IRQ_MASK1_RD, ser3_data),
  208. .transmitter_ready_bit = IO_BITNR(R_IRQ_MASK1_RD, ser3_ready),
  209. .input_dma_descr_bit = IO_BITNR(R_IRQ_MASK2_RD, dma5_descr),
  210. .output_dma_bit = IO_BITNR(R_IRQ_MASK2_RD, dma4_eop),
  211. .init_irqs = 1,
  212. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)
  213. .use_dma = 1,
  214. #else
  215. .use_dma = 0,
  216. #endif
  217. }
  218. };
  219. /* Register shadows */
  220. static unsigned sync_serial_prescale_shadow;
  221. #define NUMBER_OF_PORTS 2
  222. static struct file_operations sync_serial_fops = {
  223. .owner = THIS_MODULE,
  224. .write = sync_serial_write,
  225. .read = sync_serial_read,
  226. .poll = sync_serial_poll,
  227. .ioctl = sync_serial_ioctl,
  228. .open = sync_serial_open,
  229. .release = sync_serial_release
  230. };
  231. static int __init etrax_sync_serial_init(void)
  232. {
  233. ports[0].enabled = 0;
  234. ports[1].enabled = 0;
  235. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  236. if (cris_request_io_interface(if_sync_serial_1, "sync_ser1")) {
  237. printk(KERN_CRIT "ETRAX100LX sync_serial: "
  238. "Could not allocate IO group for port %d\n", 0);
  239. return -EBUSY;
  240. }
  241. #endif
  242. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  243. if (cris_request_io_interface(if_sync_serial_3, "sync_ser3")) {
  244. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  245. cris_free_io_interface(if_sync_serial_1);
  246. #endif
  247. printk(KERN_CRIT "ETRAX100LX sync_serial: "
  248. "Could not allocate IO group for port %d\n", 1);
  249. return -EBUSY;
  250. }
  251. #endif
  252. if (register_chrdev(SYNC_SERIAL_MAJOR, "sync serial",
  253. &sync_serial_fops) < 0) {
  254. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  255. cris_free_io_interface(if_sync_serial_3);
  256. #endif
  257. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  258. cris_free_io_interface(if_sync_serial_1);
  259. #endif
  260. printk("unable to get major for synchronous serial port\n");
  261. return -EBUSY;
  262. }
  263. /* Deselect synchronous serial ports while configuring. */
  264. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, async);
  265. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, async);
  266. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  267. /* Initialize Ports */
  268. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  269. ports[0].enabled = 1;
  270. SETS(port_pb_i2c_shadow, R_PORT_PB_I2C, syncser1, ss1extra);
  271. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, sync);
  272. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)
  273. ports[0].use_dma = 1;
  274. #else
  275. ports[0].use_dma = 0;
  276. #endif
  277. initialize_port(0);
  278. #endif
  279. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  280. ports[1].enabled = 1;
  281. SETS(port_pb_i2c_shadow, R_PORT_PB_I2C, syncser3, ss3extra);
  282. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, sync);
  283. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)
  284. ports[1].use_dma = 1;
  285. #else
  286. ports[1].use_dma = 0;
  287. #endif
  288. initialize_port(1);
  289. #endif
  290. *R_PORT_PB_I2C = port_pb_i2c_shadow; /* Use PB4/PB7 */
  291. /* Set up timing */
  292. *R_SYNC_SERIAL_PRESCALE = sync_serial_prescale_shadow = (
  293. IO_STATE(R_SYNC_SERIAL_PRESCALE, clk_sel_u1, codec) |
  294. IO_STATE(R_SYNC_SERIAL_PRESCALE, word_stb_sel_u1, external) |
  295. IO_STATE(R_SYNC_SERIAL_PRESCALE, clk_sel_u3, codec) |
  296. IO_STATE(R_SYNC_SERIAL_PRESCALE, word_stb_sel_u3, external) |
  297. IO_STATE(R_SYNC_SERIAL_PRESCALE, prescaler, div4) |
  298. IO_FIELD(R_SYNC_SERIAL_PRESCALE, frame_rate,
  299. DEFAULT_FRAME_RATE) |
  300. IO_FIELD(R_SYNC_SERIAL_PRESCALE, word_rate, DEFAULT_WORD_RATE) |
  301. IO_STATE(R_SYNC_SERIAL_PRESCALE, warp_mode, normal));
  302. /* Select synchronous ports */
  303. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  304. printk(KERN_INFO "ETRAX 100LX synchronous serial port driver\n");
  305. return 0;
  306. }
  307. static void __init initialize_port(int portnbr)
  308. {
  309. struct sync_port *port = &ports[portnbr];
  310. DEBUG(printk(KERN_DEBUG "Init sync serial port %d\n", portnbr));
  311. port->started = 0;
  312. port->port_nbr = portnbr;
  313. port->busy = 0;
  314. port->tr_running = 0;
  315. port->out_count = 0;
  316. port->outp = port->out_buffer;
  317. port->readp = port->flip;
  318. port->writep = port->flip;
  319. port->in_buffer_size = IN_BUFFER_SIZE;
  320. port->inbufchunk = IN_DESCR_SIZE;
  321. port->next_rx_desc = &port->in_descr[0];
  322. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR-1];
  323. port->prev_rx_desc->ctrl = d_eol;
  324. init_waitqueue_head(&port->out_wait_q);
  325. init_waitqueue_head(&port->in_wait_q);
  326. port->ctrl_data_shadow =
  327. IO_STATE(R_SYNC_SERIAL1_CTRL, tr_baud, c115k2Hz) |
  328. IO_STATE(R_SYNC_SERIAL1_CTRL, mode, master_output) |
  329. IO_STATE(R_SYNC_SERIAL1_CTRL, error, ignore) |
  330. IO_STATE(R_SYNC_SERIAL1_CTRL, rec_enable, disable) |
  331. IO_STATE(R_SYNC_SERIAL1_CTRL, f_synctype, normal) |
  332. IO_STATE(R_SYNC_SERIAL1_CTRL, f_syncsize, word) |
  333. IO_STATE(R_SYNC_SERIAL1_CTRL, f_sync, on) |
  334. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_mode, normal) |
  335. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_halt, stopped) |
  336. IO_STATE(R_SYNC_SERIAL1_CTRL, bitorder, msb) |
  337. IO_STATE(R_SYNC_SERIAL1_CTRL, tr_enable, disable) |
  338. IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit) |
  339. IO_STATE(R_SYNC_SERIAL1_CTRL, buf_empty, lmt_8) |
  340. IO_STATE(R_SYNC_SERIAL1_CTRL, buf_full, lmt_8) |
  341. IO_STATE(R_SYNC_SERIAL1_CTRL, flow_ctrl, enabled) |
  342. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_polarity, neg) |
  343. IO_STATE(R_SYNC_SERIAL1_CTRL, frame_polarity, normal)|
  344. IO_STATE(R_SYNC_SERIAL1_CTRL, status_polarity, inverted)|
  345. IO_STATE(R_SYNC_SERIAL1_CTRL, clk_driver, normal) |
  346. IO_STATE(R_SYNC_SERIAL1_CTRL, frame_driver, normal) |
  347. IO_STATE(R_SYNC_SERIAL1_CTRL, status_driver, normal)|
  348. IO_STATE(R_SYNC_SERIAL1_CTRL, def_out0, high);
  349. if (port->use_dma)
  350. port->ctrl_data_shadow |= IO_STATE(R_SYNC_SERIAL1_CTRL,
  351. dma_enable, on);
  352. else
  353. port->ctrl_data_shadow |= IO_STATE(R_SYNC_SERIAL1_CTRL,
  354. dma_enable, off);
  355. *port->ctrl_data = port->ctrl_data_shadow;
  356. }
  357. static inline int sync_data_avail(struct sync_port *port)
  358. {
  359. int avail;
  360. unsigned char *start;
  361. unsigned char *end;
  362. start = (unsigned char *)port->readp; /* cast away volatile */
  363. end = (unsigned char *)port->writep; /* cast away volatile */
  364. /* 0123456789 0123456789
  365. * ----- - -----
  366. * ^rp ^wp ^wp ^rp
  367. */
  368. if (end >= start)
  369. avail = end - start;
  370. else
  371. avail = port->in_buffer_size - (start - end);
  372. return avail;
  373. }
  374. static inline int sync_data_avail_to_end(struct sync_port *port)
  375. {
  376. int avail;
  377. unsigned char *start;
  378. unsigned char *end;
  379. start = (unsigned char *)port->readp; /* cast away volatile */
  380. end = (unsigned char *)port->writep; /* cast away volatile */
  381. /* 0123456789 0123456789
  382. * ----- -----
  383. * ^rp ^wp ^wp ^rp
  384. */
  385. if (end >= start)
  386. avail = end - start;
  387. else
  388. avail = port->flip + port->in_buffer_size - start;
  389. return avail;
  390. }
  391. static int sync_serial_open(struct inode *inode, struct file *file)
  392. {
  393. int dev = MINOR(inode->i_rdev);
  394. struct sync_port *port;
  395. int mode;
  396. DEBUG(printk(KERN_DEBUG "Open sync serial port %d\n", dev));
  397. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  398. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  399. return -ENODEV;
  400. }
  401. port = &ports[dev];
  402. /* Allow open this device twice (assuming one reader and one writer) */
  403. if (port->busy == 2) {
  404. DEBUG(printk(KERN_DEBUG "Device is busy.. \n"));
  405. return -EBUSY;
  406. }
  407. if (port->init_irqs) {
  408. if (port->use_dma) {
  409. if (port == &ports[0]) {
  410. #ifdef SYNC_SER_DMA
  411. if (request_irq(24, tr_interrupt, 0,
  412. "synchronous serial 1 dma tr",
  413. &ports[0])) {
  414. printk(KERN_CRIT "Can't alloc "
  415. "sync serial port 1 IRQ");
  416. return -EBUSY;
  417. } else if (request_irq(25, rx_interrupt, 0,
  418. "synchronous serial 1 dma rx",
  419. &ports[0])) {
  420. free_irq(24, &port[0]);
  421. printk(KERN_CRIT "Can't alloc "
  422. "sync serial port 1 IRQ");
  423. return -EBUSY;
  424. } else if (cris_request_dma(8,
  425. "synchronous serial 1 dma tr",
  426. DMA_VERBOSE_ON_ERROR,
  427. dma_ser1)) {
  428. free_irq(24, &port[0]);
  429. free_irq(25, &port[0]);
  430. printk(KERN_CRIT "Can't alloc "
  431. "sync serial port 1 "
  432. "TX DMA channel");
  433. return -EBUSY;
  434. } else if (cris_request_dma(9,
  435. "synchronous serial 1 dma rec",
  436. DMA_VERBOSE_ON_ERROR,
  437. dma_ser1)) {
  438. cris_free_dma(8, NULL);
  439. free_irq(24, &port[0]);
  440. free_irq(25, &port[0]);
  441. printk(KERN_CRIT "Can't alloc "
  442. "sync serial port 1 "
  443. "RX DMA channel");
  444. return -EBUSY;
  445. }
  446. #endif
  447. RESET_DMA(8); WAIT_DMA(8);
  448. RESET_DMA(9); WAIT_DMA(9);
  449. *R_DMA_CH8_CLR_INTR =
  450. IO_STATE(R_DMA_CH8_CLR_INTR, clr_eop,
  451. do) |
  452. IO_STATE(R_DMA_CH8_CLR_INTR, clr_descr,
  453. do);
  454. *R_DMA_CH9_CLR_INTR =
  455. IO_STATE(R_DMA_CH9_CLR_INTR, clr_eop,
  456. do) |
  457. IO_STATE(R_DMA_CH9_CLR_INTR, clr_descr,
  458. do);
  459. *R_IRQ_MASK2_SET =
  460. IO_STATE(R_IRQ_MASK2_SET, dma8_eop,
  461. set) |
  462. IO_STATE(R_IRQ_MASK2_SET, dma9_descr,
  463. set);
  464. } else if (port == &ports[1]) {
  465. #ifdef SYNC_SER_DMA
  466. if (request_irq(20, tr_interrupt, 0,
  467. "synchronous serial 3 dma tr",
  468. &ports[1])) {
  469. printk(KERN_CRIT "Can't alloc "
  470. "sync serial port 3 IRQ");
  471. return -EBUSY;
  472. } else if (request_irq(21, rx_interrupt, 0,
  473. "synchronous serial 3 dma rx",
  474. &ports[1])) {
  475. free_irq(20, &ports[1]);
  476. printk(KERN_CRIT "Can't alloc "
  477. "sync serial port 3 IRQ");
  478. return -EBUSY;
  479. } else if (cris_request_dma(4,
  480. "synchronous serial 3 dma tr",
  481. DMA_VERBOSE_ON_ERROR,
  482. dma_ser3)) {
  483. free_irq(21, &ports[1]);
  484. free_irq(20, &ports[1]);
  485. printk(KERN_CRIT "Can't alloc "
  486. "sync serial port 3 "
  487. "TX DMA channel");
  488. return -EBUSY;
  489. } else if (cris_request_dma(5,
  490. "synchronous serial 3 dma rec",
  491. DMA_VERBOSE_ON_ERROR,
  492. dma_ser3)) {
  493. cris_free_dma(4, NULL);
  494. free_irq(21, &ports[1]);
  495. free_irq(20, &ports[1]);
  496. printk(KERN_CRIT "Can't alloc "
  497. "sync serial port 3 "
  498. "RX DMA channel");
  499. return -EBUSY;
  500. }
  501. #endif
  502. RESET_DMA(4); WAIT_DMA(4);
  503. RESET_DMA(5); WAIT_DMA(5);
  504. *R_DMA_CH4_CLR_INTR =
  505. IO_STATE(R_DMA_CH4_CLR_INTR, clr_eop,
  506. do) |
  507. IO_STATE(R_DMA_CH4_CLR_INTR, clr_descr,
  508. do);
  509. *R_DMA_CH5_CLR_INTR =
  510. IO_STATE(R_DMA_CH5_CLR_INTR, clr_eop,
  511. do) |
  512. IO_STATE(R_DMA_CH5_CLR_INTR, clr_descr,
  513. do);
  514. *R_IRQ_MASK2_SET =
  515. IO_STATE(R_IRQ_MASK2_SET, dma4_eop,
  516. set) |
  517. IO_STATE(R_IRQ_MASK2_SET, dma5_descr,
  518. set);
  519. }
  520. start_dma_in(port);
  521. port->init_irqs = 0;
  522. } else { /* !port->use_dma */
  523. #ifdef SYNC_SER_MANUAL
  524. if (port == &ports[0]) {
  525. if (request_irq(8,
  526. manual_interrupt,
  527. IRQF_SHARED | IRQF_DISABLED,
  528. "synchronous serial manual irq",
  529. &ports[0])) {
  530. printk(KERN_CRIT "Can't alloc "
  531. "sync serial manual irq");
  532. return -EBUSY;
  533. }
  534. } else if (port == &ports[1]) {
  535. if (request_irq(8,
  536. manual_interrupt,
  537. IRQF_SHARED | IRQF_DISABLED,
  538. "synchronous serial manual irq",
  539. &ports[1])) {
  540. printk(KERN_CRIT "Can't alloc "
  541. "sync serial manual irq");
  542. return -EBUSY;
  543. }
  544. }
  545. port->init_irqs = 0;
  546. #else
  547. panic("sync_serial: Manual mode not supported.\n");
  548. #endif /* SYNC_SER_MANUAL */
  549. }
  550. } /* port->init_irqs */
  551. port->busy++;
  552. /* Start port if we use it as input */
  553. mode = IO_EXTRACT(R_SYNC_SERIAL1_CTRL, mode, port->ctrl_data_shadow);
  554. if (mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, master_input) ||
  555. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, slave_input) ||
  556. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, master_bidir) ||
  557. mode == IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, mode, slave_bidir)) {
  558. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  559. running);
  560. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  561. enable);
  562. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  563. enable);
  564. port->started = 1;
  565. *port->ctrl_data = port->ctrl_data_shadow;
  566. if (!port->use_dma)
  567. *R_IRQ_MASK1_SET = 1 << port->data_avail_bit;
  568. DEBUG(printk(KERN_DEBUG "sser%d rec started\n", dev));
  569. }
  570. return 0;
  571. }
  572. static int sync_serial_release(struct inode *inode, struct file *file)
  573. {
  574. int dev = MINOR(inode->i_rdev);
  575. struct sync_port *port;
  576. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  577. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  578. return -ENODEV;
  579. }
  580. port = &ports[dev];
  581. if (port->busy)
  582. port->busy--;
  583. if (!port->busy)
  584. *R_IRQ_MASK1_CLR = ((1 << port->data_avail_bit) |
  585. (1 << port->transmitter_ready_bit));
  586. return 0;
  587. }
  588. static unsigned int sync_serial_poll(struct file *file, poll_table *wait)
  589. {
  590. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  591. unsigned int mask = 0;
  592. struct sync_port *port;
  593. DEBUGPOLL(static unsigned int prev_mask = 0);
  594. port = &ports[dev];
  595. poll_wait(file, &port->out_wait_q, wait);
  596. poll_wait(file, &port->in_wait_q, wait);
  597. /* Some room to write */
  598. if (port->out_count < OUT_BUFFER_SIZE)
  599. mask |= POLLOUT | POLLWRNORM;
  600. /* At least an inbufchunk of data */
  601. if (sync_data_avail(port) >= port->inbufchunk)
  602. mask |= POLLIN | POLLRDNORM;
  603. DEBUGPOLL(if (mask != prev_mask)
  604. printk(KERN_DEBUG "sync_serial_poll: mask 0x%08X %s %s\n",
  605. mask,
  606. mask & POLLOUT ? "POLLOUT" : "",
  607. mask & POLLIN ? "POLLIN" : "");
  608. prev_mask = mask;
  609. );
  610. return mask;
  611. }
  612. static int sync_serial_ioctl(struct inode *inode, struct file *file,
  613. unsigned int cmd, unsigned long arg)
  614. {
  615. int return_val = 0;
  616. unsigned long flags;
  617. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  618. struct sync_port *port;
  619. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  620. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  621. return -1;
  622. }
  623. port = &ports[dev];
  624. local_irq_save(flags);
  625. /* Disable port while changing config */
  626. if (dev) {
  627. if (port->use_dma) {
  628. RESET_DMA(4); WAIT_DMA(4);
  629. port->tr_running = 0;
  630. port->out_count = 0;
  631. port->outp = port->out_buffer;
  632. *R_DMA_CH4_CLR_INTR =
  633. IO_STATE(R_DMA_CH4_CLR_INTR, clr_eop, do) |
  634. IO_STATE(R_DMA_CH4_CLR_INTR, clr_descr, do);
  635. }
  636. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, async);
  637. } else {
  638. if (port->use_dma) {
  639. RESET_DMA(8); WAIT_DMA(8);
  640. port->tr_running = 0;
  641. port->out_count = 0;
  642. port->outp = port->out_buffer;
  643. *R_DMA_CH8_CLR_INTR =
  644. IO_STATE(R_DMA_CH8_CLR_INTR, clr_eop, do) |
  645. IO_STATE(R_DMA_CH8_CLR_INTR, clr_descr, do);
  646. }
  647. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, async);
  648. }
  649. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  650. local_irq_restore(flags);
  651. switch (cmd) {
  652. case SSP_SPEED:
  653. if (GET_SPEED(arg) == CODEC) {
  654. if (dev)
  655. SETS(sync_serial_prescale_shadow,
  656. R_SYNC_SERIAL_PRESCALE, clk_sel_u3,
  657. codec);
  658. else
  659. SETS(sync_serial_prescale_shadow,
  660. R_SYNC_SERIAL_PRESCALE, clk_sel_u1,
  661. codec);
  662. SETF(sync_serial_prescale_shadow,
  663. R_SYNC_SERIAL_PRESCALE, prescaler,
  664. GET_FREQ(arg));
  665. SETF(sync_serial_prescale_shadow,
  666. R_SYNC_SERIAL_PRESCALE, frame_rate,
  667. GET_FRAME_RATE(arg));
  668. SETF(sync_serial_prescale_shadow,
  669. R_SYNC_SERIAL_PRESCALE, word_rate,
  670. GET_WORD_RATE(arg));
  671. } else {
  672. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  673. tr_baud, GET_SPEED(arg));
  674. if (dev)
  675. SETS(sync_serial_prescale_shadow,
  676. R_SYNC_SERIAL_PRESCALE, clk_sel_u3,
  677. baudrate);
  678. else
  679. SETS(sync_serial_prescale_shadow,
  680. R_SYNC_SERIAL_PRESCALE, clk_sel_u1,
  681. baudrate);
  682. }
  683. break;
  684. case SSP_MODE:
  685. if (arg > 5)
  686. return -EINVAL;
  687. if (arg == MASTER_OUTPUT || arg == SLAVE_OUTPUT)
  688. *R_IRQ_MASK1_CLR = 1 << port->data_avail_bit;
  689. else if (!port->use_dma)
  690. *R_IRQ_MASK1_SET = 1 << port->data_avail_bit;
  691. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, mode, arg);
  692. break;
  693. case SSP_FRAME_SYNC:
  694. if (arg & NORMAL_SYNC)
  695. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  696. f_synctype, normal);
  697. else if (arg & EARLY_SYNC)
  698. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  699. f_synctype, early);
  700. if (arg & BIT_SYNC)
  701. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  702. f_syncsize, bit);
  703. else if (arg & WORD_SYNC)
  704. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  705. f_syncsize, word);
  706. else if (arg & EXTENDED_SYNC)
  707. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  708. f_syncsize, extended);
  709. if (arg & SYNC_ON)
  710. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  711. f_sync, on);
  712. else if (arg & SYNC_OFF)
  713. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  714. f_sync, off);
  715. if (arg & WORD_SIZE_8)
  716. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  717. wordsize, size8bit);
  718. else if (arg & WORD_SIZE_12)
  719. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  720. wordsize, size12bit);
  721. else if (arg & WORD_SIZE_16)
  722. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  723. wordsize, size16bit);
  724. else if (arg & WORD_SIZE_24)
  725. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  726. wordsize, size24bit);
  727. else if (arg & WORD_SIZE_32)
  728. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  729. wordsize, size32bit);
  730. if (arg & BIT_ORDER_MSB)
  731. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  732. bitorder, msb);
  733. else if (arg & BIT_ORDER_LSB)
  734. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  735. bitorder, lsb);
  736. if (arg & FLOW_CONTROL_ENABLE)
  737. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  738. flow_ctrl, enabled);
  739. else if (arg & FLOW_CONTROL_DISABLE)
  740. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  741. flow_ctrl, disabled);
  742. if (arg & CLOCK_NOT_GATED)
  743. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  744. clk_mode, normal);
  745. else if (arg & CLOCK_GATED)
  746. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  747. clk_mode, gated);
  748. break;
  749. case SSP_IPOLARITY:
  750. /* NOTE!! negedge is considered NORMAL */
  751. if (arg & CLOCK_NORMAL)
  752. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  753. clk_polarity, neg);
  754. else if (arg & CLOCK_INVERT)
  755. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  756. clk_polarity, pos);
  757. if (arg & FRAME_NORMAL)
  758. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  759. frame_polarity, normal);
  760. else if (arg & FRAME_INVERT)
  761. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  762. frame_polarity, inverted);
  763. if (arg & STATUS_NORMAL)
  764. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  765. status_polarity, normal);
  766. else if (arg & STATUS_INVERT)
  767. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  768. status_polarity, inverted);
  769. break;
  770. case SSP_OPOLARITY:
  771. if (arg & CLOCK_NORMAL)
  772. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  773. clk_driver, normal);
  774. else if (arg & CLOCK_INVERT)
  775. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  776. clk_driver, inverted);
  777. if (arg & FRAME_NORMAL)
  778. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  779. frame_driver, normal);
  780. else if (arg & FRAME_INVERT)
  781. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  782. frame_driver, inverted);
  783. if (arg & STATUS_NORMAL)
  784. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  785. status_driver, normal);
  786. else if (arg & STATUS_INVERT)
  787. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  788. status_driver, inverted);
  789. break;
  790. case SSP_SPI:
  791. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, flow_ctrl,
  792. disabled);
  793. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, bitorder,
  794. msb);
  795. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, wordsize,
  796. size8bit);
  797. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_sync, on);
  798. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_syncsize,
  799. word);
  800. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, f_synctype,
  801. normal);
  802. if (arg & SPI_SLAVE) {
  803. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  804. frame_polarity, inverted);
  805. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  806. clk_polarity, neg);
  807. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  808. mode, SLAVE_INPUT);
  809. } else {
  810. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  811. frame_driver, inverted);
  812. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  813. clk_driver, inverted);
  814. SETF(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL,
  815. mode, MASTER_OUTPUT);
  816. }
  817. break;
  818. case SSP_INBUFCHUNK:
  819. #if 0
  820. if (arg > port->in_buffer_size/NUM_IN_DESCR)
  821. return -EINVAL;
  822. port->inbufchunk = arg;
  823. /* Make sure in_buffer_size is a multiple of inbufchunk */
  824. port->in_buffer_size =
  825. (port->in_buffer_size/port->inbufchunk) *
  826. port->inbufchunk;
  827. DEBUG(printk(KERN_DEBUG "inbufchunk %i in_buffer_size: %i\n",
  828. port->inbufchunk, port->in_buffer_size));
  829. if (port->use_dma) {
  830. if (port->port_nbr == 0) {
  831. RESET_DMA(9);
  832. WAIT_DMA(9);
  833. } else {
  834. RESET_DMA(5);
  835. WAIT_DMA(5);
  836. }
  837. start_dma_in(port);
  838. }
  839. #endif
  840. break;
  841. default:
  842. return_val = -1;
  843. }
  844. /* Make sure we write the config without interruption */
  845. local_irq_save(flags);
  846. /* Set config and enable port */
  847. *port->ctrl_data = port->ctrl_data_shadow;
  848. nop(); nop(); nop(); nop();
  849. *R_SYNC_SERIAL_PRESCALE = sync_serial_prescale_shadow;
  850. nop(); nop(); nop(); nop();
  851. if (dev)
  852. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode3, sync);
  853. else
  854. SETS(gen_config_ii_shadow, R_GEN_CONFIG_II, sermode1, sync);
  855. *R_GEN_CONFIG_II = gen_config_ii_shadow;
  856. /* Reset DMA. At readout from serial port the data could be shifted
  857. * one byte if not resetting DMA.
  858. */
  859. if (port->use_dma) {
  860. if (port->port_nbr == 0) {
  861. RESET_DMA(9);
  862. WAIT_DMA(9);
  863. } else {
  864. RESET_DMA(5);
  865. WAIT_DMA(5);
  866. }
  867. start_dma_in(port);
  868. }
  869. local_irq_restore(flags);
  870. return return_val;
  871. }
  872. static ssize_t sync_serial_write(struct file *file, const char *buf,
  873. size_t count, loff_t *ppos)
  874. {
  875. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  876. DECLARE_WAITQUEUE(wait, current);
  877. struct sync_port *port;
  878. unsigned long flags;
  879. unsigned long c, c1;
  880. unsigned long free_outp;
  881. unsigned long outp;
  882. unsigned long out_buffer;
  883. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  884. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  885. return -ENODEV;
  886. }
  887. port = &ports[dev];
  888. DEBUGWRITE(printk(KERN_DEBUG "W d%d c %lu (%d/%d)\n",
  889. port->port_nbr, count, port->out_count, OUT_BUFFER_SIZE));
  890. /* Space to end of buffer */
  891. /*
  892. * out_buffer <c1>012345<- c ->OUT_BUFFER_SIZE
  893. * outp^ +out_count
  894. * ^free_outp
  895. * out_buffer 45<- c ->0123OUT_BUFFER_SIZE
  896. * +out_count outp^
  897. * free_outp
  898. *
  899. */
  900. /* Read variables that may be updated by interrupts */
  901. local_irq_save(flags);
  902. if (count > OUT_BUFFER_SIZE - port->out_count)
  903. count = OUT_BUFFER_SIZE - port->out_count;
  904. outp = (unsigned long)port->outp;
  905. free_outp = outp + port->out_count;
  906. local_irq_restore(flags);
  907. out_buffer = (unsigned long)port->out_buffer;
  908. /* Find out where and how much to write */
  909. if (free_outp >= out_buffer + OUT_BUFFER_SIZE)
  910. free_outp -= OUT_BUFFER_SIZE;
  911. if (free_outp >= outp)
  912. c = out_buffer + OUT_BUFFER_SIZE - free_outp;
  913. else
  914. c = outp - free_outp;
  915. if (c > count)
  916. c = count;
  917. DEBUGWRITE(printk(KERN_DEBUG "w op %08lX fop %08lX c %lu\n",
  918. outp, free_outp, c));
  919. if (copy_from_user((void *)free_outp, buf, c))
  920. return -EFAULT;
  921. if (c != count) {
  922. buf += c;
  923. c1 = count - c;
  924. DEBUGWRITE(printk(KERN_DEBUG "w2 fi %lu c %lu c1 %lu\n",
  925. free_outp-out_buffer, c, c1));
  926. if (copy_from_user((void *)out_buffer, buf, c1))
  927. return -EFAULT;
  928. }
  929. local_irq_save(flags);
  930. port->out_count += count;
  931. local_irq_restore(flags);
  932. /* Make sure transmitter/receiver is running */
  933. if (!port->started) {
  934. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  935. running);
  936. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  937. enable);
  938. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  939. enable);
  940. port->started = 1;
  941. }
  942. *port->ctrl_data = port->ctrl_data_shadow;
  943. if (file->f_flags & O_NONBLOCK) {
  944. local_irq_save(flags);
  945. if (!port->tr_running) {
  946. if (!port->use_dma) {
  947. /* Start sender by writing data */
  948. send_word(port);
  949. /* and enable transmitter ready IRQ */
  950. *R_IRQ_MASK1_SET = 1 <<
  951. port->transmitter_ready_bit;
  952. } else
  953. start_dma(port,
  954. (unsigned char *volatile)port->outp, c);
  955. }
  956. local_irq_restore(flags);
  957. DEBUGWRITE(printk(KERN_DEBUG "w d%d c %lu NB\n",
  958. port->port_nbr, count));
  959. return count;
  960. }
  961. /* Sleep until all sent */
  962. add_wait_queue(&port->out_wait_q, &wait);
  963. set_current_state(TASK_INTERRUPTIBLE);
  964. local_irq_save(flags);
  965. if (!port->tr_running) {
  966. if (!port->use_dma) {
  967. /* Start sender by writing data */
  968. send_word(port);
  969. /* and enable transmitter ready IRQ */
  970. *R_IRQ_MASK1_SET = 1 << port->transmitter_ready_bit;
  971. } else
  972. start_dma(port, port->outp, c);
  973. }
  974. local_irq_restore(flags);
  975. schedule();
  976. set_current_state(TASK_RUNNING);
  977. remove_wait_queue(&port->out_wait_q, &wait);
  978. if (signal_pending(current))
  979. return -EINTR;
  980. DEBUGWRITE(printk(KERN_DEBUG "w d%d c %lu\n", port->port_nbr, count));
  981. return count;
  982. }
  983. static ssize_t sync_serial_read(struct file *file, char *buf,
  984. size_t count, loff_t *ppos)
  985. {
  986. int dev = MINOR(file->f_dentry->d_inode->i_rdev);
  987. int avail;
  988. struct sync_port *port;
  989. unsigned char *start;
  990. unsigned char *end;
  991. unsigned long flags;
  992. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled) {
  993. DEBUG(printk(KERN_DEBUG "Invalid minor %d\n", dev));
  994. return -ENODEV;
  995. }
  996. port = &ports[dev];
  997. DEBUGREAD(printk(KERN_DEBUG "R%d c %d ri %lu wi %lu /%lu\n",
  998. dev, count, port->readp - port->flip,
  999. port->writep - port->flip, port->in_buffer_size));
  1000. if (!port->started) {
  1001. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, clk_halt,
  1002. running);
  1003. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, tr_enable,
  1004. enable);
  1005. SETS(port->ctrl_data_shadow, R_SYNC_SERIAL1_CTRL, rec_enable,
  1006. enable);
  1007. port->started = 1;
  1008. }
  1009. *port->ctrl_data = port->ctrl_data_shadow;
  1010. /* Calculate number of available bytes */
  1011. /* Save pointers to avoid that they are modified by interrupt */
  1012. local_irq_save(flags);
  1013. start = (unsigned char *)port->readp; /* cast away volatile */
  1014. end = (unsigned char *)port->writep; /* cast away volatile */
  1015. local_irq_restore(flags);
  1016. while (start == end && !port->full) {
  1017. /* No data */
  1018. if (file->f_flags & O_NONBLOCK)
  1019. return -EAGAIN;
  1020. interruptible_sleep_on(&port->in_wait_q);
  1021. if (signal_pending(current))
  1022. return -EINTR;
  1023. local_irq_save(flags);
  1024. start = (unsigned char *)port->readp; /* cast away volatile */
  1025. end = (unsigned char *)port->writep; /* cast away volatile */
  1026. local_irq_restore(flags);
  1027. }
  1028. /* Lazy read, never return wrapped data. */
  1029. if (port->full)
  1030. avail = port->in_buffer_size;
  1031. else if (end > start)
  1032. avail = end - start;
  1033. else
  1034. avail = port->flip + port->in_buffer_size - start;
  1035. count = count > avail ? avail : count;
  1036. if (copy_to_user(buf, start, count))
  1037. return -EFAULT;
  1038. /* Disable interrupts while updating readp */
  1039. local_irq_save(flags);
  1040. port->readp += count;
  1041. if (port->readp >= port->flip + port->in_buffer_size) /* Wrap? */
  1042. port->readp = port->flip;
  1043. port->full = 0;
  1044. local_irq_restore(flags);
  1045. DEBUGREAD(printk(KERN_DEBUG "r %d\n", count));
  1046. return count;
  1047. }
  1048. static void send_word(struct sync_port *port)
  1049. {
  1050. switch (IO_EXTRACT(R_SYNC_SERIAL1_CTRL, wordsize,
  1051. port->ctrl_data_shadow)) {
  1052. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit):
  1053. port->out_count--;
  1054. *port->data_out = *port->outp++;
  1055. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1056. port->outp = port->out_buffer;
  1057. break;
  1058. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size12bit):
  1059. {
  1060. int data = (*port->outp++) << 8;
  1061. data |= *port->outp++;
  1062. port->out_count -= 2;
  1063. *port->data_out = data;
  1064. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1065. port->outp = port->out_buffer;
  1066. break;
  1067. }
  1068. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size16bit):
  1069. port->out_count -= 2;
  1070. *port->data_out = *(unsigned short *)port->outp;
  1071. port->outp += 2;
  1072. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1073. port->outp = port->out_buffer;
  1074. break;
  1075. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size24bit):
  1076. port->out_count -= 3;
  1077. *port->data_out = *(unsigned int *)port->outp;
  1078. port->outp += 3;
  1079. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1080. port->outp = port->out_buffer;
  1081. break;
  1082. case IO_STATE_VALUE(R_SYNC_SERIAL1_CTRL, wordsize, size32bit):
  1083. port->out_count -= 4;
  1084. *port->data_out = *(unsigned int *)port->outp;
  1085. port->outp += 4;
  1086. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1087. port->outp = port->out_buffer;
  1088. break;
  1089. }
  1090. }
  1091. static void start_dma(struct sync_port *port, const char *data, int count)
  1092. {
  1093. port->tr_running = 1;
  1094. port->out_descr.hw_len = 0;
  1095. port->out_descr.next = 0;
  1096. port->out_descr.ctrl = d_eol | d_eop; /* No d_wait to avoid glitches */
  1097. port->out_descr.sw_len = count;
  1098. port->out_descr.buf = virt_to_phys(data);
  1099. port->out_descr.status = 0;
  1100. *port->output_dma_first = virt_to_phys(&port->out_descr);
  1101. *port->output_dma_cmd = IO_STATE(R_DMA_CH0_CMD, cmd, start);
  1102. DEBUGTXINT(printk(KERN_DEBUG "dma %08lX c %d\n",
  1103. (unsigned long)data, count));
  1104. }
  1105. static void start_dma_in(struct sync_port *port)
  1106. {
  1107. int i;
  1108. unsigned long buf;
  1109. port->writep = port->flip;
  1110. if (port->writep > port->flip + port->in_buffer_size) {
  1111. panic("Offset too large in sync serial driver\n");
  1112. return;
  1113. }
  1114. buf = virt_to_phys(port->in_buffer);
  1115. for (i = 0; i < NUM_IN_DESCR; i++) {
  1116. port->in_descr[i].sw_len = port->inbufchunk;
  1117. port->in_descr[i].ctrl = d_int;
  1118. port->in_descr[i].next = virt_to_phys(&port->in_descr[i+1]);
  1119. port->in_descr[i].buf = buf;
  1120. port->in_descr[i].hw_len = 0;
  1121. port->in_descr[i].status = 0;
  1122. port->in_descr[i].fifo_len = 0;
  1123. buf += port->inbufchunk;
  1124. prepare_rx_descriptor(&port->in_descr[i]);
  1125. }
  1126. /* Link the last descriptor to the first */
  1127. port->in_descr[i-1].next = virt_to_phys(&port->in_descr[0]);
  1128. port->in_descr[i-1].ctrl |= d_eol;
  1129. port->next_rx_desc = &port->in_descr[0];
  1130. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR - 1];
  1131. *port->input_dma_first = virt_to_phys(port->next_rx_desc);
  1132. *port->input_dma_cmd = IO_STATE(R_DMA_CH0_CMD, cmd, start);
  1133. }
  1134. #ifdef SYNC_SER_DMA
  1135. static irqreturn_t tr_interrupt(int irq, void *dev_id)
  1136. {
  1137. unsigned long ireg = *R_IRQ_MASK2_RD;
  1138. struct etrax_dma_descr *descr;
  1139. unsigned int sentl;
  1140. int handled = 0;
  1141. int i;
  1142. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1143. struct sync_port *port = &ports[i];
  1144. if (!port->enabled || !port->use_dma)
  1145. continue;
  1146. /* IRQ active for the port? */
  1147. if (!(ireg & (1 << port->output_dma_bit)))
  1148. continue;
  1149. handled = 1;
  1150. /* Clear IRQ */
  1151. *port->output_dma_clr_irq =
  1152. IO_STATE(R_DMA_CH0_CLR_INTR, clr_eop, do) |
  1153. IO_STATE(R_DMA_CH0_CLR_INTR, clr_descr, do);
  1154. descr = &port->out_descr;
  1155. if (!(descr->status & d_stop))
  1156. sentl = descr->sw_len;
  1157. else
  1158. /* Otherwise find amount of data sent here */
  1159. sentl = descr->hw_len;
  1160. port->out_count -= sentl;
  1161. port->outp += sentl;
  1162. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1163. port->outp = port->out_buffer;
  1164. if (port->out_count) {
  1165. int c = port->out_buffer + OUT_BUFFER_SIZE - port->outp;
  1166. if (c > port->out_count)
  1167. c = port->out_count;
  1168. DEBUGTXINT(printk(KERN_DEBUG
  1169. "tx_int DMAWRITE %i %i\n", sentl, c));
  1170. start_dma(port, port->outp, c);
  1171. } else {
  1172. DEBUGTXINT(printk(KERN_DEBUG
  1173. "tx_int DMA stop %i\n", sentl));
  1174. port->tr_running = 0;
  1175. }
  1176. /* wake up the waiting process */
  1177. wake_up_interruptible(&port->out_wait_q);
  1178. }
  1179. return IRQ_RETVAL(handled);
  1180. } /* tr_interrupt */
  1181. static irqreturn_t rx_interrupt(int irq, void *dev_id)
  1182. {
  1183. unsigned long ireg = *R_IRQ_MASK2_RD;
  1184. int i;
  1185. int handled = 0;
  1186. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1187. struct sync_port *port = &ports[i];
  1188. if (!port->enabled || !port->use_dma)
  1189. continue;
  1190. if (!(ireg & (1 << port->input_dma_descr_bit)))
  1191. continue;
  1192. /* Descriptor interrupt */
  1193. handled = 1;
  1194. while (*port->input_dma_descr !=
  1195. virt_to_phys(port->next_rx_desc)) {
  1196. if (port->writep + port->inbufchunk > port->flip +
  1197. port->in_buffer_size) {
  1198. int first_size = port->flip +
  1199. port->in_buffer_size - port->writep;
  1200. memcpy(port->writep,
  1201. phys_to_virt(port->next_rx_desc->buf),
  1202. first_size);
  1203. memcpy(port->flip,
  1204. phys_to_virt(port->next_rx_desc->buf +
  1205. first_size),
  1206. port->inbufchunk - first_size);
  1207. port->writep = port->flip +
  1208. port->inbufchunk - first_size;
  1209. } else {
  1210. memcpy(port->writep,
  1211. phys_to_virt(port->next_rx_desc->buf),
  1212. port->inbufchunk);
  1213. port->writep += port->inbufchunk;
  1214. if (port->writep >= port->flip
  1215. + port->in_buffer_size)
  1216. port->writep = port->flip;
  1217. }
  1218. if (port->writep == port->readp)
  1219. port->full = 1;
  1220. prepare_rx_descriptor(port->next_rx_desc);
  1221. port->next_rx_desc->ctrl |= d_eol;
  1222. port->prev_rx_desc->ctrl &= ~d_eol;
  1223. port->prev_rx_desc = phys_to_virt((unsigned)
  1224. port->next_rx_desc);
  1225. port->next_rx_desc = phys_to_virt((unsigned)
  1226. port->next_rx_desc->next);
  1227. /* Wake up the waiting process */
  1228. wake_up_interruptible(&port->in_wait_q);
  1229. *port->input_dma_cmd = IO_STATE(R_DMA_CH1_CMD,
  1230. cmd, restart);
  1231. /* DMA has reached end of descriptor */
  1232. *port->input_dma_clr_irq = IO_STATE(R_DMA_CH0_CLR_INTR,
  1233. clr_descr, do);
  1234. }
  1235. }
  1236. return IRQ_RETVAL(handled);
  1237. } /* rx_interrupt */
  1238. #endif /* SYNC_SER_DMA */
  1239. #ifdef SYNC_SER_MANUAL
  1240. static irqreturn_t manual_interrupt(int irq, void *dev_id)
  1241. {
  1242. int i;
  1243. int handled = 0;
  1244. for (i = 0; i < NUMBER_OF_PORTS; i++) {
  1245. struct sync_port *port = &ports[i];
  1246. if (!port->enabled || port->use_dma)
  1247. continue;
  1248. /* Data received? */
  1249. if (*R_IRQ_MASK1_RD & (1 << port->data_avail_bit)) {
  1250. handled = 1;
  1251. /* Read data */
  1252. switch (port->ctrl_data_shadow &
  1253. IO_MASK(R_SYNC_SERIAL1_CTRL, wordsize)) {
  1254. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size8bit):
  1255. *port->writep++ =
  1256. *(volatile char *)port->data_in;
  1257. break;
  1258. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size12bit):
  1259. {
  1260. int data = *(unsigned short *)port->data_in;
  1261. *port->writep = (data & 0x0ff0) >> 4;
  1262. *(port->writep + 1) = data & 0x0f;
  1263. port->writep += 2;
  1264. break;
  1265. }
  1266. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size16bit):
  1267. *(unsigned short *)port->writep =
  1268. *(volatile unsigned short *)port->data_in;
  1269. port->writep += 2;
  1270. break;
  1271. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size24bit):
  1272. *(unsigned int *)port->writep = *port->data_in;
  1273. port->writep += 3;
  1274. break;
  1275. case IO_STATE(R_SYNC_SERIAL1_CTRL, wordsize, size32bit):
  1276. *(unsigned int *)port->writep = *port->data_in;
  1277. port->writep += 4;
  1278. break;
  1279. }
  1280. /* Wrap? */
  1281. if (port->writep >= port->flip + port->in_buffer_size)
  1282. port->writep = port->flip;
  1283. if (port->writep == port->readp) {
  1284. /* Receive buffer overrun, discard oldest */
  1285. port->readp++;
  1286. /* Wrap? */
  1287. if (port->readp >= port->flip +
  1288. port->in_buffer_size)
  1289. port->readp = port->flip;
  1290. }
  1291. if (sync_data_avail(port) >= port->inbufchunk) {
  1292. /* Wake up application */
  1293. wake_up_interruptible(&port->in_wait_q);
  1294. }
  1295. }
  1296. /* Transmitter ready? */
  1297. if (*R_IRQ_MASK1_RD & (1 << port->transmitter_ready_bit)) {
  1298. if (port->out_count > 0) {
  1299. /* More data to send */
  1300. send_word(port);
  1301. } else {
  1302. /* Transmission finished */
  1303. /* Turn off IRQ */
  1304. *R_IRQ_MASK1_CLR = 1 <<
  1305. port->transmitter_ready_bit;
  1306. /* Wake up application */
  1307. wake_up_interruptible(&port->out_wait_q);
  1308. }
  1309. }
  1310. }
  1311. return IRQ_RETVAL(handled);
  1312. }
  1313. #endif
  1314. module_init(etrax_sync_serial_init);