microcode_amd.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * AMD CPU Microcode Update Driver for Linux
  3. * Copyright (C) 2008-2011 Advanced Micro Devices Inc.
  4. *
  5. * Author: Peter Oruba <peter.oruba@amd.com>
  6. *
  7. * Based on work by:
  8. * Tigran Aivazian <tigran@aivazian.fsnet.co.uk>
  9. *
  10. * Maintainers:
  11. * Andreas Herrmann <andreas.herrmann3@amd.com>
  12. * Borislav Petkov <borislav.petkov@amd.com>
  13. *
  14. * This driver allows to upgrade microcode on F10h AMD
  15. * CPUs and later.
  16. *
  17. * Licensed under the terms of the GNU General Public
  18. * License version 2. See file COPYING for details.
  19. */
  20. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21. #include <linux/firmware.h>
  22. #include <linux/pci_ids.h>
  23. #include <linux/uaccess.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <asm/microcode.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. MODULE_DESCRIPTION("AMD Microcode Update Driver");
  32. MODULE_AUTHOR("Peter Oruba");
  33. MODULE_LICENSE("GPL v2");
  34. #define UCODE_MAGIC 0x00414d44
  35. #define UCODE_EQUIV_CPU_TABLE_TYPE 0x00000000
  36. #define UCODE_UCODE_TYPE 0x00000001
  37. struct equiv_cpu_entry {
  38. u32 installed_cpu;
  39. u32 fixed_errata_mask;
  40. u32 fixed_errata_compare;
  41. u16 equiv_cpu;
  42. u16 res;
  43. } __attribute__((packed));
  44. struct microcode_header_amd {
  45. u32 data_code;
  46. u32 patch_id;
  47. u16 mc_patch_data_id;
  48. u8 mc_patch_data_len;
  49. u8 init_flag;
  50. u32 mc_patch_data_checksum;
  51. u32 nb_dev_id;
  52. u32 sb_dev_id;
  53. u16 processor_rev_id;
  54. u8 nb_rev_id;
  55. u8 sb_rev_id;
  56. u8 bios_api_rev;
  57. u8 reserved1[3];
  58. u32 match_reg[8];
  59. } __attribute__((packed));
  60. struct microcode_amd {
  61. struct microcode_header_amd hdr;
  62. unsigned int mpb[0];
  63. };
  64. #define SECTION_HDR_SIZE 8
  65. #define CONTAINER_HDR_SZ 12
  66. static struct equiv_cpu_entry *equiv_cpu_table;
  67. /* page-sized ucode patch buffer */
  68. void *patch;
  69. static u16 find_equiv_id(unsigned int cpu)
  70. {
  71. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  72. int i = 0;
  73. BUG_ON(equiv_cpu_table == NULL);
  74. while (equiv_cpu_table[i].installed_cpu != 0) {
  75. if (uci->cpu_sig.sig == equiv_cpu_table[i].installed_cpu)
  76. return equiv_cpu_table[i].equiv_cpu;
  77. i++;
  78. }
  79. return 0;
  80. }
  81. static u32 find_cpu_family_by_equiv_cpu(u16 equiv_cpu)
  82. {
  83. int i = 0;
  84. BUG_ON(!equiv_cpu_table);
  85. while (equiv_cpu_table[i].equiv_cpu != 0) {
  86. if (equiv_cpu == equiv_cpu_table[i].equiv_cpu)
  87. return equiv_cpu_table[i].installed_cpu;
  88. i++;
  89. }
  90. return 0;
  91. }
  92. static int collect_cpu_info_amd(int cpu, struct cpu_signature *csig)
  93. {
  94. struct cpuinfo_x86 *c = &cpu_data(cpu);
  95. csig->sig = cpuid_eax(0x00000001);
  96. csig->rev = c->microcode;
  97. pr_info("CPU%d: patch_level=0x%08x\n", cpu, csig->rev);
  98. return 0;
  99. }
  100. static unsigned int verify_ucode_size(int cpu, u32 patch_size,
  101. unsigned int size)
  102. {
  103. struct cpuinfo_x86 *c = &cpu_data(cpu);
  104. u32 max_size;
  105. #define F1XH_MPB_MAX_SIZE 2048
  106. #define F14H_MPB_MAX_SIZE 1824
  107. #define F15H_MPB_MAX_SIZE 4096
  108. switch (c->x86) {
  109. case 0x14:
  110. max_size = F14H_MPB_MAX_SIZE;
  111. break;
  112. case 0x15:
  113. max_size = F15H_MPB_MAX_SIZE;
  114. break;
  115. default:
  116. max_size = F1XH_MPB_MAX_SIZE;
  117. break;
  118. }
  119. if (patch_size > min_t(u32, size, max_size)) {
  120. pr_err("patch size mismatch\n");
  121. return 0;
  122. }
  123. return patch_size;
  124. }
  125. /*
  126. * we signal a good patch is found by returning its size > 0
  127. */
  128. static int get_matching_microcode(int cpu, const u8 *ucode_ptr,
  129. unsigned int leftover_size, int rev,
  130. unsigned int *current_size)
  131. {
  132. struct microcode_header_amd *mc_hdr;
  133. unsigned int actual_size, patch_size;
  134. u16 equiv_cpu_id;
  135. /* size of the current patch we're staring at */
  136. patch_size = *(u32 *)(ucode_ptr + 4);
  137. *current_size = patch_size + SECTION_HDR_SIZE;
  138. equiv_cpu_id = find_equiv_id(cpu);
  139. if (!equiv_cpu_id)
  140. return 0;
  141. /*
  142. * let's look at the patch header itself now
  143. */
  144. mc_hdr = (struct microcode_header_amd *)(ucode_ptr + SECTION_HDR_SIZE);
  145. if (mc_hdr->processor_rev_id != equiv_cpu_id)
  146. return 0;
  147. /* ucode might be chipset specific -- currently we don't support this */
  148. if (mc_hdr->nb_dev_id || mc_hdr->sb_dev_id) {
  149. pr_err("CPU%d: chipset specific code not yet supported\n",
  150. cpu);
  151. return 0;
  152. }
  153. if (mc_hdr->patch_id <= rev)
  154. return 0;
  155. /*
  156. * now that the header looks sane, verify its size
  157. */
  158. actual_size = verify_ucode_size(cpu, patch_size, leftover_size);
  159. if (!actual_size)
  160. return 0;
  161. /* clear the patch buffer */
  162. memset(patch, 0, PAGE_SIZE);
  163. /* all looks ok, get the binary patch */
  164. memcpy(patch, ucode_ptr + SECTION_HDR_SIZE, actual_size);
  165. return actual_size;
  166. }
  167. static int apply_microcode_amd(int cpu)
  168. {
  169. u32 rev, dummy;
  170. int cpu_num = raw_smp_processor_id();
  171. struct ucode_cpu_info *uci = ucode_cpu_info + cpu_num;
  172. struct microcode_amd *mc_amd = uci->mc;
  173. struct cpuinfo_x86 *c = &cpu_data(cpu);
  174. /* We should bind the task to the CPU */
  175. BUG_ON(cpu_num != cpu);
  176. if (mc_amd == NULL)
  177. return 0;
  178. rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy);
  179. /* need to apply patch? */
  180. if (rev >= mc_amd->hdr.patch_id) {
  181. c->microcode = rev;
  182. return 0;
  183. }
  184. wrmsrl(MSR_AMD64_PATCH_LOADER, (u64)(long)&mc_amd->hdr.data_code);
  185. /* verify patch application was successful */
  186. rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy);
  187. if (rev != mc_amd->hdr.patch_id) {
  188. pr_err("CPU%d: update failed for patch_level=0x%08x\n",
  189. cpu, mc_amd->hdr.patch_id);
  190. return -1;
  191. }
  192. pr_info("CPU%d: new patch_level=0x%08x\n", cpu, rev);
  193. uci->cpu_sig.rev = rev;
  194. c->microcode = rev;
  195. return 0;
  196. }
  197. static int install_equiv_cpu_table(const u8 *buf)
  198. {
  199. unsigned int *ibuf = (unsigned int *)buf;
  200. unsigned int type = ibuf[1];
  201. unsigned int size = ibuf[2];
  202. if (type != UCODE_EQUIV_CPU_TABLE_TYPE || !size) {
  203. pr_err("empty section/"
  204. "invalid type field in container file section header\n");
  205. return -EINVAL;
  206. }
  207. equiv_cpu_table = vmalloc(size);
  208. if (!equiv_cpu_table) {
  209. pr_err("failed to allocate equivalent CPU table\n");
  210. return -ENOMEM;
  211. }
  212. memcpy(equiv_cpu_table, buf + CONTAINER_HDR_SZ, size);
  213. /* add header length */
  214. return size + CONTAINER_HDR_SZ;
  215. }
  216. static void free_equiv_cpu_table(void)
  217. {
  218. vfree(equiv_cpu_table);
  219. equiv_cpu_table = NULL;
  220. }
  221. static enum ucode_state
  222. generic_load_microcode(int cpu, const u8 *data, size_t size)
  223. {
  224. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  225. struct microcode_header_amd *mc_hdr = NULL;
  226. unsigned int mc_size, leftover, current_size = 0;
  227. int offset;
  228. const u8 *ucode_ptr = data;
  229. void *new_mc = NULL;
  230. unsigned int new_rev = uci->cpu_sig.rev;
  231. enum ucode_state state = UCODE_ERROR;
  232. offset = install_equiv_cpu_table(ucode_ptr);
  233. if (offset < 0) {
  234. pr_err("failed to create equivalent cpu table\n");
  235. goto out;
  236. }
  237. ucode_ptr += offset;
  238. leftover = size - offset;
  239. if (*(u32 *)ucode_ptr != UCODE_UCODE_TYPE) {
  240. pr_err("invalid type field in container file section header\n");
  241. goto free_table;
  242. }
  243. while (leftover) {
  244. mc_size = get_matching_microcode(cpu, ucode_ptr, leftover,
  245. new_rev, &current_size);
  246. if (mc_size) {
  247. mc_hdr = patch;
  248. new_mc = patch;
  249. new_rev = mc_hdr->patch_id;
  250. goto out_ok;
  251. }
  252. ucode_ptr += current_size;
  253. leftover -= current_size;
  254. }
  255. if (!new_mc) {
  256. state = UCODE_NFOUND;
  257. goto free_table;
  258. }
  259. out_ok:
  260. uci->mc = new_mc;
  261. state = UCODE_OK;
  262. pr_debug("CPU%d update ucode (0x%08x -> 0x%08x)\n",
  263. cpu, uci->cpu_sig.rev, new_rev);
  264. free_table:
  265. free_equiv_cpu_table();
  266. out:
  267. return state;
  268. }
  269. /*
  270. * AMD microcode firmware naming convention, up to family 15h they are in
  271. * the legacy file:
  272. *
  273. * amd-ucode/microcode_amd.bin
  274. *
  275. * This legacy file is always smaller than 2K in size.
  276. *
  277. * Starting at family 15h they are in family specific firmware files:
  278. *
  279. * amd-ucode/microcode_amd_fam15h.bin
  280. * amd-ucode/microcode_amd_fam16h.bin
  281. * ...
  282. *
  283. * These might be larger than 2K.
  284. */
  285. static enum ucode_state request_microcode_amd(int cpu, struct device *device,
  286. bool refresh_fw)
  287. {
  288. char fw_name[36] = "amd-ucode/microcode_amd.bin";
  289. const struct firmware *fw;
  290. enum ucode_state ret = UCODE_NFOUND;
  291. struct cpuinfo_x86 *c = &cpu_data(cpu);
  292. if (c->x86 >= 0x15)
  293. snprintf(fw_name, sizeof(fw_name), "amd-ucode/microcode_amd_fam%.2xh.bin", c->x86);
  294. if (request_firmware(&fw, (const char *)fw_name, device)) {
  295. pr_err("failed to load file %s\n", fw_name);
  296. goto out;
  297. }
  298. ret = UCODE_ERROR;
  299. if (*(u32 *)fw->data != UCODE_MAGIC) {
  300. pr_err("invalid magic value (0x%08x)\n", *(u32 *)fw->data);
  301. goto fw_release;
  302. }
  303. ret = generic_load_microcode(cpu, fw->data, fw->size);
  304. fw_release:
  305. release_firmware(fw);
  306. out:
  307. return ret;
  308. }
  309. static enum ucode_state
  310. request_microcode_user(int cpu, const void __user *buf, size_t size)
  311. {
  312. return UCODE_ERROR;
  313. }
  314. static void microcode_fini_cpu_amd(int cpu)
  315. {
  316. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  317. uci->mc = NULL;
  318. }
  319. static struct microcode_ops microcode_amd_ops = {
  320. .request_microcode_user = request_microcode_user,
  321. .request_microcode_fw = request_microcode_amd,
  322. .collect_cpu_info = collect_cpu_info_amd,
  323. .apply_microcode = apply_microcode_amd,
  324. .microcode_fini_cpu = microcode_fini_cpu_amd,
  325. };
  326. struct microcode_ops * __init init_amd_microcode(void)
  327. {
  328. struct cpuinfo_x86 *c = &cpu_data(0);
  329. if (c->x86_vendor != X86_VENDOR_AMD || c->x86 < 0x10) {
  330. pr_warning("AMD CPU family 0x%x not supported\n", c->x86);
  331. return NULL;
  332. }
  333. patch = (void *)get_zeroed_page(GFP_KERNEL);
  334. if (!patch)
  335. return NULL;
  336. return &microcode_amd_ops;
  337. }
  338. void __exit exit_amd_microcode(void)
  339. {
  340. free_page((unsigned long)patch);
  341. }