bfin_serial_5xx.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * file: include/asm-blackfin/mach-bf527/bfin_serial_5xx.h
  3. * based on:
  4. * author:
  5. *
  6. * created:
  7. * description:
  8. * blackfin serial driver head file
  9. * rev:
  10. *
  11. * modified:
  12. *
  13. *
  14. * bugs: enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * this program is free software; you can redistribute it and/or modify
  17. * it under the terms of the gnu general public license as published by
  18. * the free software foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * this program is distributed in the hope that it will be useful,
  22. * but without any warranty; without even the implied warranty of
  23. * merchantability or fitness for a particular purpose. see the
  24. * gnu general public license for more details.
  25. *
  26. * you should have received a copy of the gnu general public license
  27. * along with this program; see the file copying.
  28. * if not, write to the free software foundation,
  29. * 59 temple place - suite 330, boston, ma 02111-1307, usa.
  30. */
  31. #include <linux/serial.h>
  32. #include <asm/dma.h>
  33. #include <asm/portmux.h>
  34. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  35. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  36. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
  37. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  38. #define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
  39. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  40. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  41. #define UART_PUT_CHAR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_THR), v)
  42. #define UART_PUT_DLL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLL), v)
  43. #define UART_PUT_IER(uart, v) bfin_write16(((uart)->port.membase + OFFSET_IER), v)
  44. #define UART_SET_IER(uart, v) UART_PUT_IER(uart, UART_GET_IER(uart) | (v))
  45. #define UART_CLEAR_IER(uart, v) UART_PUT_IER(uart, UART_GET_IER(uart) & ~(v))
  46. #define UART_PUT_DLH(uart, v) bfin_write16(((uart)->port.membase + OFFSET_DLH), v)
  47. #define UART_PUT_LCR(uart, v) bfin_write16(((uart)->port.membase + OFFSET_LCR), v)
  48. #define UART_PUT_GCTL(uart, v) bfin_write16(((uart)->port.membase + OFFSET_GCTL), v)
  49. #define UART_SET_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) | DLAB); SSYNC(); } while (0)
  50. #define UART_CLEAR_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) & ~DLAB); SSYNC(); } while (0)
  51. #define UART_GET_CTS(x) gpio_get_value(x->cts_pin)
  52. #define UART_SET_RTS(x) gpio_set_value(x->rts_pin, 1)
  53. #define UART_CLEAR_RTS(x) gpio_set_value(x->rts_pin, 0)
  54. #define UART_ENABLE_INTS(x, v) UART_PUT_IER(x, v)
  55. #define UART_DISABLE_INTS(x) UART_PUT_IER(x, 0)
  56. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  57. # define CONFIG_SERIAL_BFIN_CTSRTS
  58. # ifndef CONFIG_UART0_CTS_PIN
  59. # define CONFIG_UART0_CTS_PIN -1
  60. # endif
  61. # ifndef CONFIG_UART0_RTS_PIN
  62. # define CONFIG_UART0_RTS_PIN -1
  63. # endif
  64. # ifndef CONFIG_UART1_CTS_PIN
  65. # define CONFIG_UART1_CTS_PIN -1
  66. # endif
  67. # ifndef CONFIG_UART1_RTS_PIN
  68. # define CONFIG_UART1_RTS_PIN -1
  69. # endif
  70. #endif
  71. /*
  72. * The pin configuration is different from schematic
  73. */
  74. struct bfin_serial_port {
  75. struct uart_port port;
  76. unsigned int old_status;
  77. unsigned int lsr;
  78. #ifdef CONFIG_SERIAL_BFIN_DMA
  79. int tx_done;
  80. int tx_count;
  81. struct circ_buf rx_dma_buf;
  82. struct timer_list rx_dma_timer;
  83. int rx_dma_nrows;
  84. unsigned int tx_dma_channel;
  85. unsigned int rx_dma_channel;
  86. struct work_struct tx_dma_workqueue;
  87. #endif
  88. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  89. struct timer_list cts_timer;
  90. int cts_pin;
  91. int rts_pin;
  92. #endif
  93. };
  94. /* The hardware clears the LSR bits upon read, so we need to cache
  95. * some of the more fun bits in software so they don't get lost
  96. * when checking the LSR in other code paths (TX).
  97. */
  98. static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
  99. {
  100. unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
  101. uart->lsr |= (lsr & (BI|FE|PE|OE));
  102. return lsr | uart->lsr;
  103. }
  104. static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
  105. {
  106. uart->lsr = 0;
  107. bfin_write16(uart->port.membase + OFFSET_LSR, -1);
  108. }
  109. struct bfin_serial_res {
  110. unsigned long uart_base_addr;
  111. int uart_irq;
  112. #ifdef CONFIG_SERIAL_BFIN_DMA
  113. unsigned int uart_tx_dma_channel;
  114. unsigned int uart_rx_dma_channel;
  115. #endif
  116. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  117. int uart_cts_pin;
  118. int uart_rts_pin;
  119. #endif
  120. };
  121. struct bfin_serial_res bfin_serial_resource[] = {
  122. #ifdef CONFIG_SERIAL_BFIN_UART0
  123. {
  124. 0xFFC00400,
  125. IRQ_UART0_RX,
  126. #ifdef CONFIG_SERIAL_BFIN_DMA
  127. CH_UART0_TX,
  128. CH_UART0_RX,
  129. #endif
  130. #ifdef CONFIG_BFIN_UART0_CTSRTS
  131. CONFIG_UART0_CTS_PIN,
  132. CONFIG_UART0_RTS_PIN,
  133. #endif
  134. },
  135. #endif
  136. #ifdef CONFIG_SERIAL_BFIN_UART1
  137. {
  138. 0xFFC02000,
  139. IRQ_UART1_RX,
  140. #ifdef CONFIG_SERIAL_BFIN_DMA
  141. CH_UART1_TX,
  142. CH_UART1_RX,
  143. #endif
  144. #ifdef CONFIG_BFIN_UART1_CTSRTS
  145. CONFIG_UART1_CTS_PIN,
  146. CONFIG_UART1_RTS_PIN,
  147. #endif
  148. },
  149. #endif
  150. };
  151. #define DRIVER_NAME "bfin-uart"
  152. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  153. {
  154. #ifdef CONFIG_SERIAL_BFIN_UART0
  155. peripheral_request(P_UART0_TX, DRIVER_NAME);
  156. peripheral_request(P_UART0_RX, DRIVER_NAME);
  157. #endif
  158. #ifdef CONFIG_SERIAL_BFIN_UART1
  159. peripheral_request(P_UART1_TX, DRIVER_NAME);
  160. peripheral_request(P_UART1_RX, DRIVER_NAME);
  161. #endif
  162. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  163. if (uart->cts_pin >= 0) {
  164. gpio_request(uart->cts_pin, DRIVER_NAME);
  165. gpio_direction_input(uart->cts_pin);
  166. }
  167. if (uart->rts_pin >= 0) {
  168. gpio_request(uart->rts_pin, DRIVER_NAME);
  169. gpio_direction_output(uart->rts_pin, 0);
  170. }
  171. #endif
  172. }