netxen_nic_ctx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic_hw.h"
  31. #include "netxen_nic.h"
  32. #define NXHAL_VERSION 1
  33. static u32
  34. netxen_poll_rsp(struct netxen_adapter *adapter)
  35. {
  36. u32 rsp = NX_CDRP_RSP_OK;
  37. int timeout = 0;
  38. do {
  39. /* give atleast 1ms for firmware to respond */
  40. msleep(1);
  41. if (++timeout > NX_OS_CRB_RETRY_COUNT)
  42. return NX_CDRP_RSP_TIMEOUT;
  43. rsp = NXRD32(adapter, NX_CDRP_CRB_OFFSET);
  44. } while (!NX_CDRP_IS_RSP(rsp));
  45. return rsp;
  46. }
  47. static u32
  48. netxen_issue_cmd(struct netxen_adapter *adapter,
  49. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  50. {
  51. u32 rsp;
  52. u32 signature = 0;
  53. u32 rcode = NX_RCODE_SUCCESS;
  54. signature = NX_CDRP_SIGNATURE_MAKE(pci_fn, version);
  55. /* Acquire semaphore before accessing CRB */
  56. if (netxen_api_lock(adapter))
  57. return NX_RCODE_TIMEOUT;
  58. NXWR32(adapter, NX_SIGN_CRB_OFFSET, signature);
  59. NXWR32(adapter, NX_ARG1_CRB_OFFSET, arg1);
  60. NXWR32(adapter, NX_ARG2_CRB_OFFSET, arg2);
  61. NXWR32(adapter, NX_ARG3_CRB_OFFSET, arg3);
  62. NXWR32(adapter, NX_CDRP_CRB_OFFSET, NX_CDRP_FORM_CMD(cmd));
  63. rsp = netxen_poll_rsp(adapter);
  64. if (rsp == NX_CDRP_RSP_TIMEOUT) {
  65. printk(KERN_ERR "%s: card response timeout.\n",
  66. netxen_nic_driver_name);
  67. rcode = NX_RCODE_TIMEOUT;
  68. } else if (rsp == NX_CDRP_RSP_FAIL) {
  69. rcode = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
  70. printk(KERN_ERR "%s: failed card response code:0x%x\n",
  71. netxen_nic_driver_name, rcode);
  72. }
  73. /* Release semaphore */
  74. netxen_api_unlock(adapter);
  75. return rcode;
  76. }
  77. int
  78. nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
  79. {
  80. u32 rcode = NX_RCODE_SUCCESS;
  81. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  82. if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
  83. rcode = netxen_issue_cmd(adapter,
  84. adapter->ahw.pci_func,
  85. NXHAL_VERSION,
  86. recv_ctx->context_id,
  87. mtu,
  88. 0,
  89. NX_CDRP_CMD_SET_MTU);
  90. if (rcode != NX_RCODE_SUCCESS)
  91. return -EIO;
  92. return 0;
  93. }
  94. static int
  95. nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
  96. {
  97. void *addr;
  98. nx_hostrq_rx_ctx_t *prq;
  99. nx_cardrsp_rx_ctx_t *prsp;
  100. nx_hostrq_rds_ring_t *prq_rds;
  101. nx_hostrq_sds_ring_t *prq_sds;
  102. nx_cardrsp_rds_ring_t *prsp_rds;
  103. nx_cardrsp_sds_ring_t *prsp_sds;
  104. struct nx_host_rds_ring *rds_ring;
  105. struct nx_host_sds_ring *sds_ring;
  106. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  107. u64 phys_addr;
  108. int i, nrds_rings, nsds_rings;
  109. size_t rq_size, rsp_size;
  110. u32 cap, reg, val;
  111. int err;
  112. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  113. nrds_rings = adapter->max_rds_rings;
  114. nsds_rings = adapter->max_sds_rings;
  115. rq_size =
  116. SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
  117. rsp_size =
  118. SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
  119. addr = pci_alloc_consistent(adapter->pdev,
  120. rq_size, &hostrq_phys_addr);
  121. if (addr == NULL)
  122. return -ENOMEM;
  123. prq = (nx_hostrq_rx_ctx_t *)addr;
  124. addr = pci_alloc_consistent(adapter->pdev,
  125. rsp_size, &cardrsp_phys_addr);
  126. if (addr == NULL) {
  127. err = -ENOMEM;
  128. goto out_free_rq;
  129. }
  130. prsp = (nx_cardrsp_rx_ctx_t *)addr;
  131. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  132. cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
  133. cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
  134. prq->capabilities[0] = cpu_to_le32(cap);
  135. prq->host_int_crb_mode =
  136. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  137. prq->host_rds_crb_mode =
  138. cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
  139. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  140. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  141. prq->rds_ring_offset = cpu_to_le32(0);
  142. val = le32_to_cpu(prq->rds_ring_offset) +
  143. (sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
  144. prq->sds_ring_offset = cpu_to_le32(val);
  145. prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
  146. le32_to_cpu(prq->rds_ring_offset));
  147. for (i = 0; i < nrds_rings; i++) {
  148. rds_ring = &recv_ctx->rds_rings[i];
  149. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  150. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  151. prq_rds[i].ring_kind = cpu_to_le32(i);
  152. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  153. }
  154. prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
  155. le32_to_cpu(prq->sds_ring_offset));
  156. for (i = 0; i < nsds_rings; i++) {
  157. sds_ring = &recv_ctx->sds_rings[i];
  158. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  159. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  160. prq_sds[i].msi_index = cpu_to_le16(i);
  161. }
  162. phys_addr = hostrq_phys_addr;
  163. err = netxen_issue_cmd(adapter,
  164. adapter->ahw.pci_func,
  165. NXHAL_VERSION,
  166. (u32)(phys_addr >> 32),
  167. (u32)(phys_addr & 0xffffffff),
  168. rq_size,
  169. NX_CDRP_CMD_CREATE_RX_CTX);
  170. if (err) {
  171. printk(KERN_WARNING
  172. "Failed to create rx ctx in firmware%d\n", err);
  173. goto out_free_rsp;
  174. }
  175. prsp_rds = ((nx_cardrsp_rds_ring_t *)
  176. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  177. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  178. rds_ring = &recv_ctx->rds_rings[i];
  179. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  180. rds_ring->crb_rcv_producer = NETXEN_NIC_REG(reg - 0x200);
  181. }
  182. prsp_sds = ((nx_cardrsp_sds_ring_t *)
  183. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  184. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  185. sds_ring = &recv_ctx->sds_rings[i];
  186. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  187. sds_ring->crb_sts_consumer = NETXEN_NIC_REG(reg - 0x200);
  188. reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
  189. sds_ring->crb_intr_mask = NETXEN_NIC_REG(reg - 0x200);
  190. }
  191. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  192. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  193. recv_ctx->virt_port = prsp->virt_port;
  194. out_free_rsp:
  195. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  196. out_free_rq:
  197. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  198. return err;
  199. }
  200. static void
  201. nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
  202. {
  203. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  204. if (netxen_issue_cmd(adapter,
  205. adapter->ahw.pci_func,
  206. NXHAL_VERSION,
  207. recv_ctx->context_id,
  208. NX_DESTROY_CTX_RESET,
  209. 0,
  210. NX_CDRP_CMD_DESTROY_RX_CTX)) {
  211. printk(KERN_WARNING
  212. "%s: Failed to destroy rx ctx in firmware\n",
  213. netxen_nic_driver_name);
  214. }
  215. }
  216. static int
  217. nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
  218. {
  219. nx_hostrq_tx_ctx_t *prq;
  220. nx_hostrq_cds_ring_t *prq_cds;
  221. nx_cardrsp_tx_ctx_t *prsp;
  222. void *rq_addr, *rsp_addr;
  223. size_t rq_size, rsp_size;
  224. u32 temp;
  225. int err = 0;
  226. u64 offset, phys_addr;
  227. dma_addr_t rq_phys_addr, rsp_phys_addr;
  228. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  229. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  230. rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
  231. rq_addr = pci_alloc_consistent(adapter->pdev,
  232. rq_size, &rq_phys_addr);
  233. if (!rq_addr)
  234. return -ENOMEM;
  235. rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
  236. rsp_addr = pci_alloc_consistent(adapter->pdev,
  237. rsp_size, &rsp_phys_addr);
  238. if (!rsp_addr) {
  239. err = -ENOMEM;
  240. goto out_free_rq;
  241. }
  242. memset(rq_addr, 0, rq_size);
  243. prq = (nx_hostrq_tx_ctx_t *)rq_addr;
  244. memset(rsp_addr, 0, rsp_size);
  245. prsp = (nx_cardrsp_tx_ctx_t *)rsp_addr;
  246. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  247. temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
  248. prq->capabilities[0] = cpu_to_le32(temp);
  249. prq->host_int_crb_mode =
  250. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  251. prq->interrupt_ctl = 0;
  252. prq->msi_index = 0;
  253. prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
  254. offset = recv_ctx->phys_addr + sizeof(struct netxen_ring_ctx);
  255. prq->cmd_cons_dma_addr = cpu_to_le64(offset);
  256. prq_cds = &prq->cds_ring;
  257. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  258. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  259. phys_addr = rq_phys_addr;
  260. err = netxen_issue_cmd(adapter,
  261. adapter->ahw.pci_func,
  262. NXHAL_VERSION,
  263. (u32)(phys_addr >> 32),
  264. ((u32)phys_addr & 0xffffffff),
  265. rq_size,
  266. NX_CDRP_CMD_CREATE_TX_CTX);
  267. if (err == NX_RCODE_SUCCESS) {
  268. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  269. tx_ring->crb_cmd_producer = NETXEN_NIC_REG(temp - 0x200);
  270. #if 0
  271. adapter->tx_state =
  272. le32_to_cpu(prsp->host_ctx_state);
  273. #endif
  274. adapter->tx_context_id =
  275. le16_to_cpu(prsp->context_id);
  276. } else {
  277. printk(KERN_WARNING
  278. "Failed to create tx ctx in firmware%d\n", err);
  279. err = -EIO;
  280. }
  281. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  282. out_free_rq:
  283. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  284. return err;
  285. }
  286. static void
  287. nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
  288. {
  289. if (netxen_issue_cmd(adapter,
  290. adapter->ahw.pci_func,
  291. NXHAL_VERSION,
  292. adapter->tx_context_id,
  293. NX_DESTROY_CTX_RESET,
  294. 0,
  295. NX_CDRP_CMD_DESTROY_TX_CTX)) {
  296. printk(KERN_WARNING
  297. "%s: Failed to destroy tx ctx in firmware\n",
  298. netxen_nic_driver_name);
  299. }
  300. }
  301. static u64 ctx_addr_sig_regs[][3] = {
  302. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  303. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  304. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  305. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  306. };
  307. #define CRB_CTX_ADDR_REG_LO(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][0])
  308. #define CRB_CTX_ADDR_REG_HI(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][2])
  309. #define CRB_CTX_SIGNATURE_REG(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][1])
  310. #define lower32(x) ((u32)((x) & 0xffffffff))
  311. #define upper32(x) ((u32)(((u64)(x) >> 32) & 0xffffffff))
  312. static struct netxen_recv_crb recv_crb_registers[] = {
  313. /* Instance 0 */
  314. {
  315. /* crb_rcv_producer: */
  316. {
  317. NETXEN_NIC_REG(0x100),
  318. /* Jumbo frames */
  319. NETXEN_NIC_REG(0x110),
  320. /* LRO */
  321. NETXEN_NIC_REG(0x120)
  322. },
  323. /* crb_sts_consumer: */
  324. {
  325. NETXEN_NIC_REG(0x138),
  326. NETXEN_NIC_REG_2(0x000),
  327. NETXEN_NIC_REG_2(0x004),
  328. NETXEN_NIC_REG_2(0x008),
  329. },
  330. /* sw_int_mask */
  331. {
  332. CRB_SW_INT_MASK_0,
  333. NETXEN_NIC_REG_2(0x044),
  334. NETXEN_NIC_REG_2(0x048),
  335. NETXEN_NIC_REG_2(0x04c),
  336. },
  337. },
  338. /* Instance 1 */
  339. {
  340. /* crb_rcv_producer: */
  341. {
  342. NETXEN_NIC_REG(0x144),
  343. /* Jumbo frames */
  344. NETXEN_NIC_REG(0x154),
  345. /* LRO */
  346. NETXEN_NIC_REG(0x164)
  347. },
  348. /* crb_sts_consumer: */
  349. {
  350. NETXEN_NIC_REG(0x17c),
  351. NETXEN_NIC_REG_2(0x020),
  352. NETXEN_NIC_REG_2(0x024),
  353. NETXEN_NIC_REG_2(0x028),
  354. },
  355. /* sw_int_mask */
  356. {
  357. CRB_SW_INT_MASK_1,
  358. NETXEN_NIC_REG_2(0x064),
  359. NETXEN_NIC_REG_2(0x068),
  360. NETXEN_NIC_REG_2(0x06c),
  361. },
  362. },
  363. /* Instance 2 */
  364. {
  365. /* crb_rcv_producer: */
  366. {
  367. NETXEN_NIC_REG(0x1d8),
  368. /* Jumbo frames */
  369. NETXEN_NIC_REG(0x1f8),
  370. /* LRO */
  371. NETXEN_NIC_REG(0x208)
  372. },
  373. /* crb_sts_consumer: */
  374. {
  375. NETXEN_NIC_REG(0x220),
  376. NETXEN_NIC_REG_2(0x03c),
  377. NETXEN_NIC_REG_2(0x03c),
  378. NETXEN_NIC_REG_2(0x03c),
  379. },
  380. /* sw_int_mask */
  381. {
  382. CRB_SW_INT_MASK_2,
  383. NETXEN_NIC_REG_2(0x03c),
  384. NETXEN_NIC_REG_2(0x03c),
  385. NETXEN_NIC_REG_2(0x03c),
  386. },
  387. },
  388. /* Instance 3 */
  389. {
  390. /* crb_rcv_producer: */
  391. {
  392. NETXEN_NIC_REG(0x22c),
  393. /* Jumbo frames */
  394. NETXEN_NIC_REG(0x23c),
  395. /* LRO */
  396. NETXEN_NIC_REG(0x24c)
  397. },
  398. /* crb_sts_consumer: */
  399. {
  400. NETXEN_NIC_REG(0x264),
  401. NETXEN_NIC_REG_2(0x03c),
  402. NETXEN_NIC_REG_2(0x03c),
  403. NETXEN_NIC_REG_2(0x03c),
  404. },
  405. /* sw_int_mask */
  406. {
  407. CRB_SW_INT_MASK_3,
  408. NETXEN_NIC_REG_2(0x03c),
  409. NETXEN_NIC_REG_2(0x03c),
  410. NETXEN_NIC_REG_2(0x03c),
  411. },
  412. },
  413. };
  414. static int
  415. netxen_init_old_ctx(struct netxen_adapter *adapter)
  416. {
  417. struct netxen_recv_context *recv_ctx;
  418. struct nx_host_rds_ring *rds_ring;
  419. struct nx_host_sds_ring *sds_ring;
  420. struct nx_host_tx_ring *tx_ring;
  421. int ring;
  422. int port = adapter->portnum;
  423. struct netxen_ring_ctx *hwctx;
  424. u32 signature;
  425. tx_ring = adapter->tx_ring;
  426. recv_ctx = &adapter->recv_ctx;
  427. hwctx = recv_ctx->hwctx;
  428. hwctx->cmd_ring_addr = cpu_to_le64(tx_ring->phys_addr);
  429. hwctx->cmd_ring_size = cpu_to_le32(tx_ring->num_desc);
  430. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  431. rds_ring = &recv_ctx->rds_rings[ring];
  432. hwctx->rcv_rings[ring].addr =
  433. cpu_to_le64(rds_ring->phys_addr);
  434. hwctx->rcv_rings[ring].size =
  435. cpu_to_le32(rds_ring->num_desc);
  436. }
  437. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  438. sds_ring = &recv_ctx->sds_rings[ring];
  439. if (ring == 0) {
  440. hwctx->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
  441. hwctx->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
  442. }
  443. hwctx->sts_rings[ring].addr = cpu_to_le64(sds_ring->phys_addr);
  444. hwctx->sts_rings[ring].size = cpu_to_le32(sds_ring->num_desc);
  445. hwctx->sts_rings[ring].msi_index = cpu_to_le16(ring);
  446. }
  447. hwctx->sts_ring_count = cpu_to_le32(adapter->max_sds_rings);
  448. signature = (adapter->max_sds_rings > 1) ?
  449. NETXEN_CTX_SIGNATURE_V2 : NETXEN_CTX_SIGNATURE;
  450. NXWR32(adapter, CRB_CTX_ADDR_REG_LO(port),
  451. lower32(recv_ctx->phys_addr));
  452. NXWR32(adapter, CRB_CTX_ADDR_REG_HI(port),
  453. upper32(recv_ctx->phys_addr));
  454. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  455. signature | port);
  456. return 0;
  457. }
  458. int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
  459. {
  460. void *addr;
  461. int err = 0;
  462. int ring;
  463. struct netxen_recv_context *recv_ctx;
  464. struct nx_host_rds_ring *rds_ring;
  465. struct nx_host_sds_ring *sds_ring;
  466. struct nx_host_tx_ring *tx_ring;
  467. struct pci_dev *pdev = adapter->pdev;
  468. struct net_device *netdev = adapter->netdev;
  469. int port = adapter->portnum;
  470. recv_ctx = &adapter->recv_ctx;
  471. tx_ring = adapter->tx_ring;
  472. addr = pci_alloc_consistent(pdev,
  473. sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
  474. &recv_ctx->phys_addr);
  475. if (addr == NULL) {
  476. dev_err(&pdev->dev, "failed to allocate hw context\n");
  477. return -ENOMEM;
  478. }
  479. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  480. recv_ctx->hwctx = (struct netxen_ring_ctx *)addr;
  481. recv_ctx->hwctx->ctx_id = cpu_to_le32(port);
  482. recv_ctx->hwctx->cmd_consumer_offset =
  483. cpu_to_le64(recv_ctx->phys_addr +
  484. sizeof(struct netxen_ring_ctx));
  485. tx_ring->hw_consumer =
  486. (__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
  487. /* cmd desc ring */
  488. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  489. &tx_ring->phys_addr);
  490. if (addr == NULL) {
  491. dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
  492. netdev->name);
  493. return -ENOMEM;
  494. }
  495. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  496. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  497. rds_ring = &recv_ctx->rds_rings[ring];
  498. addr = pci_alloc_consistent(adapter->pdev,
  499. RCV_DESC_RINGSIZE(rds_ring),
  500. &rds_ring->phys_addr);
  501. if (addr == NULL) {
  502. dev_err(&pdev->dev,
  503. "%s: failed to allocate rds ring [%d]\n",
  504. netdev->name, ring);
  505. err = -ENOMEM;
  506. goto err_out_free;
  507. }
  508. rds_ring->desc_head = (struct rcv_desc *)addr;
  509. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  510. rds_ring->crb_rcv_producer =
  511. recv_crb_registers[port].crb_rcv_producer[ring];
  512. }
  513. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  514. sds_ring = &recv_ctx->sds_rings[ring];
  515. addr = pci_alloc_consistent(adapter->pdev,
  516. STATUS_DESC_RINGSIZE(sds_ring),
  517. &sds_ring->phys_addr);
  518. if (addr == NULL) {
  519. dev_err(&pdev->dev,
  520. "%s: failed to allocate sds ring [%d]\n",
  521. netdev->name, ring);
  522. err = -ENOMEM;
  523. goto err_out_free;
  524. }
  525. sds_ring->desc_head = (struct status_desc *)addr;
  526. sds_ring->crb_sts_consumer =
  527. recv_crb_registers[port].crb_sts_consumer[ring];
  528. sds_ring->crb_intr_mask =
  529. recv_crb_registers[port].sw_int_mask[ring];
  530. }
  531. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  532. err = nx_fw_cmd_create_rx_ctx(adapter);
  533. if (err)
  534. goto err_out_free;
  535. err = nx_fw_cmd_create_tx_ctx(adapter);
  536. if (err)
  537. goto err_out_free;
  538. } else {
  539. err = netxen_init_old_ctx(adapter);
  540. if (err)
  541. goto err_out_free;
  542. }
  543. return 0;
  544. err_out_free:
  545. netxen_free_hw_resources(adapter);
  546. return err;
  547. }
  548. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  549. {
  550. struct netxen_recv_context *recv_ctx;
  551. struct nx_host_rds_ring *rds_ring;
  552. struct nx_host_sds_ring *sds_ring;
  553. struct nx_host_tx_ring *tx_ring;
  554. int ring;
  555. int port = adapter->portnum;
  556. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  557. nx_fw_cmd_destroy_rx_ctx(adapter);
  558. nx_fw_cmd_destroy_tx_ctx(adapter);
  559. } else {
  560. netxen_api_lock(adapter);
  561. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  562. NETXEN_CTX_D3_RESET | port);
  563. netxen_api_unlock(adapter);
  564. }
  565. /* Allow dma queues to drain after context reset */
  566. msleep(20);
  567. recv_ctx = &adapter->recv_ctx;
  568. if (recv_ctx->hwctx != NULL) {
  569. pci_free_consistent(adapter->pdev,
  570. sizeof(struct netxen_ring_ctx) +
  571. sizeof(uint32_t),
  572. recv_ctx->hwctx,
  573. recv_ctx->phys_addr);
  574. recv_ctx->hwctx = NULL;
  575. }
  576. tx_ring = adapter->tx_ring;
  577. if (tx_ring->desc_head != NULL) {
  578. pci_free_consistent(adapter->pdev,
  579. TX_DESC_RINGSIZE(tx_ring),
  580. tx_ring->desc_head, tx_ring->phys_addr);
  581. tx_ring->desc_head = NULL;
  582. }
  583. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  584. rds_ring = &recv_ctx->rds_rings[ring];
  585. if (rds_ring->desc_head != NULL) {
  586. pci_free_consistent(adapter->pdev,
  587. RCV_DESC_RINGSIZE(rds_ring),
  588. rds_ring->desc_head,
  589. rds_ring->phys_addr);
  590. rds_ring->desc_head = NULL;
  591. }
  592. }
  593. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  594. sds_ring = &recv_ctx->sds_rings[ring];
  595. if (sds_ring->desc_head != NULL) {
  596. pci_free_consistent(adapter->pdev,
  597. STATUS_DESC_RINGSIZE(sds_ring),
  598. sds_ring->desc_head,
  599. sds_ring->phys_addr);
  600. sds_ring->desc_head = NULL;
  601. }
  602. }
  603. }