radeon_encoders.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. static struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct radeon_connector_atom_dig *
  214. radeon_get_atom_connector_priv_from_encoder(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_device *rdev = dev->dev_private;
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. struct radeon_connector_atom_dig *dig_connector;
  221. if (!rdev->is_atom_bios)
  222. return NULL;
  223. connector = radeon_get_connector_for_encoder(encoder);
  224. if (!connector)
  225. return NULL;
  226. radeon_connector = to_radeon_connector(connector);
  227. if (!radeon_connector->con_priv)
  228. return NULL;
  229. dig_connector = radeon_connector->con_priv;
  230. return dig_connector;
  231. }
  232. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  233. struct drm_display_mode *mode,
  234. struct drm_display_mode *adjusted_mode)
  235. {
  236. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  237. struct drm_device *dev = encoder->dev;
  238. struct radeon_device *rdev = dev->dev_private;
  239. /* adjust pm to upcoming mode change */
  240. radeon_pm_compute_clocks(rdev);
  241. /* set the active encoder to connector routing */
  242. radeon_encoder_set_active_device(encoder);
  243. drm_mode_set_crtcinfo(adjusted_mode, 0);
  244. /* hw bug */
  245. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  246. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  248. /* get the native mode for LVDS */
  249. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  250. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  251. int mode_id = adjusted_mode->base.id;
  252. *adjusted_mode = *native_mode;
  253. if (!ASIC_IS_AVIVO(rdev)) {
  254. adjusted_mode->hdisplay = mode->hdisplay;
  255. adjusted_mode->vdisplay = mode->vdisplay;
  256. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  257. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  258. }
  259. adjusted_mode->base.id = mode_id;
  260. }
  261. /* get the native mode for TV */
  262. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  263. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  264. if (tv_dac) {
  265. if (tv_dac->tv_std == TV_STD_NTSC ||
  266. tv_dac->tv_std == TV_STD_NTSC_J ||
  267. tv_dac->tv_std == TV_STD_PAL_M)
  268. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  269. else
  270. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  271. }
  272. }
  273. if (ASIC_IS_DCE3(rdev) &&
  274. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT))) {
  275. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  276. radeon_dp_set_link_config(connector, mode);
  277. }
  278. return true;
  279. }
  280. static void
  281. atombios_dac_setup(struct drm_encoder *encoder, int action)
  282. {
  283. struct drm_device *dev = encoder->dev;
  284. struct radeon_device *rdev = dev->dev_private;
  285. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  286. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  287. int index = 0, num = 0;
  288. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  289. enum radeon_tv_std tv_std = TV_STD_NTSC;
  290. if (dac_info->tv_std)
  291. tv_std = dac_info->tv_std;
  292. memset(&args, 0, sizeof(args));
  293. switch (radeon_encoder->encoder_id) {
  294. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  295. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  296. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  297. num = 1;
  298. break;
  299. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  300. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  301. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  302. num = 2;
  303. break;
  304. }
  305. args.ucAction = action;
  306. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  307. args.ucDacStandard = ATOM_DAC1_PS2;
  308. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  309. args.ucDacStandard = ATOM_DAC1_CV;
  310. else {
  311. switch (tv_std) {
  312. case TV_STD_PAL:
  313. case TV_STD_PAL_M:
  314. case TV_STD_SCART_PAL:
  315. case TV_STD_SECAM:
  316. case TV_STD_PAL_CN:
  317. args.ucDacStandard = ATOM_DAC1_PAL;
  318. break;
  319. case TV_STD_NTSC:
  320. case TV_STD_NTSC_J:
  321. case TV_STD_PAL_60:
  322. default:
  323. args.ucDacStandard = ATOM_DAC1_NTSC;
  324. break;
  325. }
  326. }
  327. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  328. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  329. }
  330. static void
  331. atombios_tv_setup(struct drm_encoder *encoder, int action)
  332. {
  333. struct drm_device *dev = encoder->dev;
  334. struct radeon_device *rdev = dev->dev_private;
  335. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  336. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  337. int index = 0;
  338. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  339. enum radeon_tv_std tv_std = TV_STD_NTSC;
  340. if (dac_info->tv_std)
  341. tv_std = dac_info->tv_std;
  342. memset(&args, 0, sizeof(args));
  343. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  344. args.sTVEncoder.ucAction = action;
  345. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  347. else {
  348. switch (tv_std) {
  349. case TV_STD_NTSC:
  350. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  351. break;
  352. case TV_STD_PAL:
  353. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  354. break;
  355. case TV_STD_PAL_M:
  356. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  357. break;
  358. case TV_STD_PAL_60:
  359. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  360. break;
  361. case TV_STD_NTSC_J:
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  363. break;
  364. case TV_STD_SCART_PAL:
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  366. break;
  367. case TV_STD_SECAM:
  368. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  369. break;
  370. case TV_STD_PAL_CN:
  371. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  372. break;
  373. default:
  374. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  375. break;
  376. }
  377. }
  378. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  379. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  380. }
  381. void
  382. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  383. {
  384. struct drm_device *dev = encoder->dev;
  385. struct radeon_device *rdev = dev->dev_private;
  386. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  387. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  388. int index = 0;
  389. memset(&args, 0, sizeof(args));
  390. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  391. args.sXTmdsEncoder.ucEnable = action;
  392. if (radeon_encoder->pixel_clock > 165000)
  393. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  394. /*if (pScrn->rgbBits == 8)*/
  395. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  396. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  397. }
  398. static void
  399. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  400. {
  401. struct drm_device *dev = encoder->dev;
  402. struct radeon_device *rdev = dev->dev_private;
  403. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  404. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  405. int index = 0;
  406. memset(&args, 0, sizeof(args));
  407. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  408. args.sDVOEncoder.ucAction = action;
  409. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  410. if (radeon_encoder->pixel_clock > 165000)
  411. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  412. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  413. }
  414. union lvds_encoder_control {
  415. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  416. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  417. };
  418. void
  419. atombios_digital_setup(struct drm_encoder *encoder, int action)
  420. {
  421. struct drm_device *dev = encoder->dev;
  422. struct radeon_device *rdev = dev->dev_private;
  423. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  424. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  425. struct radeon_connector_atom_dig *dig_connector =
  426. radeon_get_atom_connector_priv_from_encoder(encoder);
  427. union lvds_encoder_control args;
  428. int index = 0;
  429. int hdmi_detected = 0;
  430. uint8_t frev, crev;
  431. if (!dig || !dig_connector)
  432. return;
  433. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  434. hdmi_detected = 1;
  435. memset(&args, 0, sizeof(args));
  436. switch (radeon_encoder->encoder_id) {
  437. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  438. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  439. break;
  440. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  441. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  442. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  443. break;
  444. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  445. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  446. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  447. else
  448. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  449. break;
  450. }
  451. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  452. switch (frev) {
  453. case 1:
  454. case 2:
  455. switch (crev) {
  456. case 1:
  457. args.v1.ucMisc = 0;
  458. args.v1.ucAction = action;
  459. if (hdmi_detected)
  460. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  461. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  462. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  463. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  464. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  465. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  466. args.v1.ucMisc |= (1 << 1);
  467. } else {
  468. if (dig_connector->linkb)
  469. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  470. if (radeon_encoder->pixel_clock > 165000)
  471. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  472. /*if (pScrn->rgbBits == 8) */
  473. args.v1.ucMisc |= (1 << 1);
  474. }
  475. break;
  476. case 2:
  477. case 3:
  478. args.v2.ucMisc = 0;
  479. args.v2.ucAction = action;
  480. if (crev == 3) {
  481. if (dig->coherent_mode)
  482. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  483. }
  484. if (hdmi_detected)
  485. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  486. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  487. args.v2.ucTruncate = 0;
  488. args.v2.ucSpatial = 0;
  489. args.v2.ucTemporal = 0;
  490. args.v2.ucFRC = 0;
  491. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  492. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  493. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  494. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  495. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  496. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  497. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  498. }
  499. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  500. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  501. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  502. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  503. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  504. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  505. }
  506. } else {
  507. if (dig_connector->linkb)
  508. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  509. if (radeon_encoder->pixel_clock > 165000)
  510. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  511. }
  512. break;
  513. default:
  514. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  515. break;
  516. }
  517. break;
  518. default:
  519. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  520. break;
  521. }
  522. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  523. r600_hdmi_enable(encoder, hdmi_detected);
  524. }
  525. int
  526. atombios_get_encoder_mode(struct drm_encoder *encoder)
  527. {
  528. struct drm_connector *connector;
  529. struct radeon_connector *radeon_connector;
  530. struct radeon_connector_atom_dig *dig_connector;
  531. connector = radeon_get_connector_for_encoder(encoder);
  532. if (!connector)
  533. return 0;
  534. radeon_connector = to_radeon_connector(connector);
  535. switch (connector->connector_type) {
  536. case DRM_MODE_CONNECTOR_DVII:
  537. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  538. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  539. return ATOM_ENCODER_MODE_HDMI;
  540. else if (radeon_connector->use_digital)
  541. return ATOM_ENCODER_MODE_DVI;
  542. else
  543. return ATOM_ENCODER_MODE_CRT;
  544. break;
  545. case DRM_MODE_CONNECTOR_DVID:
  546. case DRM_MODE_CONNECTOR_HDMIA:
  547. default:
  548. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  549. return ATOM_ENCODER_MODE_HDMI;
  550. else
  551. return ATOM_ENCODER_MODE_DVI;
  552. break;
  553. case DRM_MODE_CONNECTOR_LVDS:
  554. return ATOM_ENCODER_MODE_LVDS;
  555. break;
  556. case DRM_MODE_CONNECTOR_DisplayPort:
  557. case DRM_MODE_CONNECTOR_eDP:
  558. dig_connector = radeon_connector->con_priv;
  559. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  560. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  561. return ATOM_ENCODER_MODE_DP;
  562. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  563. return ATOM_ENCODER_MODE_HDMI;
  564. else
  565. return ATOM_ENCODER_MODE_DVI;
  566. break;
  567. case DRM_MODE_CONNECTOR_DVIA:
  568. case DRM_MODE_CONNECTOR_VGA:
  569. return ATOM_ENCODER_MODE_CRT;
  570. break;
  571. case DRM_MODE_CONNECTOR_Composite:
  572. case DRM_MODE_CONNECTOR_SVIDEO:
  573. case DRM_MODE_CONNECTOR_9PinDIN:
  574. /* fix me */
  575. return ATOM_ENCODER_MODE_TV;
  576. /*return ATOM_ENCODER_MODE_CV;*/
  577. break;
  578. }
  579. }
  580. /*
  581. * DIG Encoder/Transmitter Setup
  582. *
  583. * DCE 3.0/3.1
  584. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  585. * Supports up to 3 digital outputs
  586. * - 2 DIG encoder blocks.
  587. * DIG1 can drive UNIPHY link A or link B
  588. * DIG2 can drive UNIPHY link B or LVTMA
  589. *
  590. * DCE 3.2
  591. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  592. * Supports up to 5 digital outputs
  593. * - 2 DIG encoder blocks.
  594. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  595. *
  596. * Routing
  597. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  598. * Examples:
  599. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  600. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  601. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  602. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  603. */
  604. static void
  605. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  606. {
  607. struct drm_device *dev = encoder->dev;
  608. struct radeon_device *rdev = dev->dev_private;
  609. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  610. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  611. struct radeon_connector_atom_dig *dig_connector =
  612. radeon_get_atom_connector_priv_from_encoder(encoder);
  613. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  614. int index = 0, num = 0;
  615. uint8_t frev, crev;
  616. if (!dig || !dig_connector)
  617. return;
  618. memset(&args, 0, sizeof(args));
  619. if (dig->dig_encoder)
  620. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  621. else
  622. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  623. num = dig->dig_encoder + 1;
  624. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  625. args.ucAction = action;
  626. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  627. if (ASIC_IS_DCE32(rdev)) {
  628. switch (radeon_encoder->encoder_id) {
  629. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  630. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  631. break;
  632. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  633. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  634. break;
  635. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  636. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  637. break;
  638. }
  639. } else {
  640. switch (radeon_encoder->encoder_id) {
  641. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  642. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  643. break;
  644. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  645. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  646. break;
  647. }
  648. }
  649. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  650. if (args.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  651. if (dig_connector->dp_clock == 270000)
  652. args.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  653. args.ucLaneNum = dig_connector->dp_lane_count;
  654. } else if (radeon_encoder->pixel_clock > 165000)
  655. args.ucLaneNum = 8;
  656. else
  657. args.ucLaneNum = 4;
  658. if (dig_connector->linkb)
  659. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  660. else
  661. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  662. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  663. }
  664. union dig_transmitter_control {
  665. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  666. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  667. };
  668. void
  669. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  670. {
  671. struct drm_device *dev = encoder->dev;
  672. struct radeon_device *rdev = dev->dev_private;
  673. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  674. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  675. struct radeon_connector_atom_dig *dig_connector =
  676. radeon_get_atom_connector_priv_from_encoder(encoder);
  677. struct drm_connector *connector;
  678. struct radeon_connector *radeon_connector;
  679. union dig_transmitter_control args;
  680. int index = 0, num = 0;
  681. uint8_t frev, crev;
  682. bool is_dp = false;
  683. if (!dig || !dig_connector)
  684. return;
  685. connector = radeon_get_connector_for_encoder(encoder);
  686. radeon_connector = to_radeon_connector(connector);
  687. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  688. is_dp = true;
  689. memset(&args, 0, sizeof(args));
  690. if (ASIC_IS_DCE32(rdev))
  691. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  692. else {
  693. switch (radeon_encoder->encoder_id) {
  694. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  695. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  696. break;
  697. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  698. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  699. break;
  700. }
  701. }
  702. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  703. args.v1.ucAction = action;
  704. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  705. args.v1.usInitInfo = radeon_connector->connector_object_id;
  706. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  707. args.v1.asMode.ucLaneSel = lane_num;
  708. args.v1.asMode.ucLaneSet = lane_set;
  709. } else {
  710. if (is_dp)
  711. args.v1.usPixelClock =
  712. cpu_to_le16(dig_connector->dp_clock / 10);
  713. else if (radeon_encoder->pixel_clock > 165000)
  714. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  715. else
  716. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  717. }
  718. if (ASIC_IS_DCE32(rdev)) {
  719. if (dig->dig_encoder == 1)
  720. args.v2.acConfig.ucEncoderSel = 1;
  721. if (dig_connector->linkb)
  722. args.v2.acConfig.ucLinkSel = 1;
  723. switch (radeon_encoder->encoder_id) {
  724. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  725. args.v2.acConfig.ucTransmitterSel = 0;
  726. num = 0;
  727. break;
  728. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  729. args.v2.acConfig.ucTransmitterSel = 1;
  730. num = 1;
  731. break;
  732. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  733. args.v2.acConfig.ucTransmitterSel = 2;
  734. num = 2;
  735. break;
  736. }
  737. if (is_dp)
  738. args.v2.acConfig.fCoherentMode = 1;
  739. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  740. if (dig->coherent_mode)
  741. args.v2.acConfig.fCoherentMode = 1;
  742. }
  743. } else {
  744. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  745. if (dig->dig_encoder)
  746. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  747. else
  748. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  749. switch (radeon_encoder->encoder_id) {
  750. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  751. if (rdev->flags & RADEON_IS_IGP) {
  752. if (radeon_encoder->pixel_clock > 165000) {
  753. if (dig_connector->igp_lane_info & 0x3)
  754. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  755. else if (dig_connector->igp_lane_info & 0xc)
  756. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  757. } else {
  758. if (dig_connector->igp_lane_info & 0x1)
  759. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  760. else if (dig_connector->igp_lane_info & 0x2)
  761. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  762. else if (dig_connector->igp_lane_info & 0x4)
  763. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  764. else if (dig_connector->igp_lane_info & 0x8)
  765. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  766. }
  767. }
  768. break;
  769. }
  770. if (radeon_encoder->pixel_clock > 165000)
  771. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  772. if (dig_connector->linkb)
  773. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  774. else
  775. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  776. if (is_dp)
  777. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  778. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  779. if (dig->coherent_mode)
  780. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  781. }
  782. }
  783. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  784. }
  785. static void
  786. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  787. {
  788. struct drm_device *dev = encoder->dev;
  789. struct radeon_device *rdev = dev->dev_private;
  790. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  791. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  792. ENABLE_YUV_PS_ALLOCATION args;
  793. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  794. uint32_t temp, reg;
  795. memset(&args, 0, sizeof(args));
  796. if (rdev->family >= CHIP_R600)
  797. reg = R600_BIOS_3_SCRATCH;
  798. else
  799. reg = RADEON_BIOS_3_SCRATCH;
  800. /* XXX: fix up scratch reg handling */
  801. temp = RREG32(reg);
  802. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  803. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  804. (radeon_crtc->crtc_id << 18)));
  805. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  806. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  807. else
  808. WREG32(reg, 0);
  809. if (enable)
  810. args.ucEnable = ATOM_ENABLE;
  811. args.ucCRTC = radeon_crtc->crtc_id;
  812. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  813. WREG32(reg, temp);
  814. }
  815. static void
  816. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  817. {
  818. struct drm_device *dev = encoder->dev;
  819. struct radeon_device *rdev = dev->dev_private;
  820. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  821. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  822. int index = 0;
  823. bool is_dig = false;
  824. memset(&args, 0, sizeof(args));
  825. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  826. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  827. radeon_encoder->active_device);
  828. switch (radeon_encoder->encoder_id) {
  829. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  830. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  831. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  832. break;
  833. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  834. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  835. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  836. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  837. is_dig = true;
  838. break;
  839. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  840. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  841. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  842. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  843. break;
  844. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  845. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  846. break;
  847. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  848. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  849. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  850. else
  851. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  852. break;
  853. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  854. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  855. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  856. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  857. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  858. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  859. else
  860. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  861. break;
  862. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  863. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  864. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  865. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  866. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  867. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  868. else
  869. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  870. break;
  871. }
  872. if (is_dig) {
  873. switch (mode) {
  874. case DRM_MODE_DPMS_ON:
  875. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  876. {
  877. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  878. dp_link_train(encoder, connector);
  879. }
  880. break;
  881. case DRM_MODE_DPMS_STANDBY:
  882. case DRM_MODE_DPMS_SUSPEND:
  883. case DRM_MODE_DPMS_OFF:
  884. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  885. break;
  886. }
  887. } else {
  888. switch (mode) {
  889. case DRM_MODE_DPMS_ON:
  890. args.ucAction = ATOM_ENABLE;
  891. break;
  892. case DRM_MODE_DPMS_STANDBY:
  893. case DRM_MODE_DPMS_SUSPEND:
  894. case DRM_MODE_DPMS_OFF:
  895. args.ucAction = ATOM_DISABLE;
  896. break;
  897. }
  898. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  899. }
  900. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  901. /* adjust pm to dpms change */
  902. radeon_pm_compute_clocks(rdev);
  903. }
  904. union crtc_source_param {
  905. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  906. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  907. };
  908. static void
  909. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  910. {
  911. struct drm_device *dev = encoder->dev;
  912. struct radeon_device *rdev = dev->dev_private;
  913. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  914. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  915. union crtc_source_param args;
  916. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  917. uint8_t frev, crev;
  918. struct radeon_encoder_atom_dig *dig;
  919. memset(&args, 0, sizeof(args));
  920. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  921. switch (frev) {
  922. case 1:
  923. switch (crev) {
  924. case 1:
  925. default:
  926. if (ASIC_IS_AVIVO(rdev))
  927. args.v1.ucCRTC = radeon_crtc->crtc_id;
  928. else {
  929. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  930. args.v1.ucCRTC = radeon_crtc->crtc_id;
  931. } else {
  932. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  933. }
  934. }
  935. switch (radeon_encoder->encoder_id) {
  936. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  937. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  938. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  939. break;
  940. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  941. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  942. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  943. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  944. else
  945. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  946. break;
  947. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  948. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  949. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  950. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  951. break;
  952. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  953. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  954. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  955. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  956. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  957. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  958. else
  959. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  960. break;
  961. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  962. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  963. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  964. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  965. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  966. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  967. else
  968. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  969. break;
  970. }
  971. break;
  972. case 2:
  973. args.v2.ucCRTC = radeon_crtc->crtc_id;
  974. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  975. switch (radeon_encoder->encoder_id) {
  976. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  977. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  978. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  979. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  980. dig = radeon_encoder->enc_priv;
  981. if (dig->dig_encoder)
  982. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  983. else
  984. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  985. break;
  986. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  987. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  988. break;
  989. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  990. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  991. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  992. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  993. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  994. else
  995. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  996. break;
  997. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  998. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  999. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1000. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1001. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1002. else
  1003. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1004. break;
  1005. }
  1006. break;
  1007. }
  1008. break;
  1009. default:
  1010. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1011. break;
  1012. }
  1013. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1014. }
  1015. static void
  1016. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1017. struct drm_display_mode *mode)
  1018. {
  1019. struct drm_device *dev = encoder->dev;
  1020. struct radeon_device *rdev = dev->dev_private;
  1021. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1022. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1023. /* Funky macbooks */
  1024. if ((dev->pdev->device == 0x71C5) &&
  1025. (dev->pdev->subsystem_vendor == 0x106b) &&
  1026. (dev->pdev->subsystem_device == 0x0080)) {
  1027. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1028. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1029. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1030. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1031. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1032. }
  1033. }
  1034. /* set scaler clears this on some chips */
  1035. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1036. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1037. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1038. AVIVO_D1MODE_INTERLEAVE_EN);
  1039. }
  1040. }
  1041. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1042. {
  1043. struct drm_device *dev = encoder->dev;
  1044. struct radeon_device *rdev = dev->dev_private;
  1045. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1046. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1047. struct drm_encoder *test_encoder;
  1048. struct radeon_encoder_atom_dig *dig;
  1049. uint32_t dig_enc_in_use = 0;
  1050. /* on DCE32 and encoder can driver any block so just crtc id */
  1051. if (ASIC_IS_DCE32(rdev)) {
  1052. return radeon_crtc->crtc_id;
  1053. }
  1054. /* on DCE3 - LVTMA can only be driven by DIGB */
  1055. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1056. struct radeon_encoder *radeon_test_encoder;
  1057. if (encoder == test_encoder)
  1058. continue;
  1059. if (!radeon_encoder_is_digital(test_encoder))
  1060. continue;
  1061. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1062. dig = radeon_test_encoder->enc_priv;
  1063. if (dig->dig_encoder >= 0)
  1064. dig_enc_in_use |= (1 << dig->dig_encoder);
  1065. }
  1066. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1067. if (dig_enc_in_use & 0x2)
  1068. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1069. return 1;
  1070. }
  1071. if (!(dig_enc_in_use & 1))
  1072. return 0;
  1073. return 1;
  1074. }
  1075. static void
  1076. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1077. struct drm_display_mode *mode,
  1078. struct drm_display_mode *adjusted_mode)
  1079. {
  1080. struct drm_device *dev = encoder->dev;
  1081. struct radeon_device *rdev = dev->dev_private;
  1082. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1083. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1084. if (radeon_encoder->active_device &
  1085. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1086. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1087. if (dig)
  1088. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1089. }
  1090. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1091. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1092. atombios_set_encoder_crtc_source(encoder);
  1093. if (ASIC_IS_AVIVO(rdev)) {
  1094. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1095. atombios_yuv_setup(encoder, true);
  1096. else
  1097. atombios_yuv_setup(encoder, false);
  1098. }
  1099. switch (radeon_encoder->encoder_id) {
  1100. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1101. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1102. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1103. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1104. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1105. break;
  1106. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1107. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1108. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1109. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1110. /* disable the encoder and transmitter */
  1111. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1112. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1113. /* setup and enable the encoder and transmitter */
  1114. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1115. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1116. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1117. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1118. break;
  1119. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1120. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1121. break;
  1122. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1123. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1124. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1125. break;
  1126. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1127. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1128. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1129. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1130. atombios_dac_setup(encoder, ATOM_ENABLE);
  1131. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1132. atombios_tv_setup(encoder, ATOM_ENABLE);
  1133. break;
  1134. }
  1135. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1136. r600_hdmi_setmode(encoder, adjusted_mode);
  1137. }
  1138. static bool
  1139. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1140. {
  1141. struct drm_device *dev = encoder->dev;
  1142. struct radeon_device *rdev = dev->dev_private;
  1143. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1144. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1145. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1146. ATOM_DEVICE_CV_SUPPORT |
  1147. ATOM_DEVICE_CRT_SUPPORT)) {
  1148. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1149. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1150. uint8_t frev, crev;
  1151. memset(&args, 0, sizeof(args));
  1152. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1153. args.sDacload.ucMisc = 0;
  1154. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1155. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1156. args.sDacload.ucDacType = ATOM_DAC_A;
  1157. else
  1158. args.sDacload.ucDacType = ATOM_DAC_B;
  1159. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1160. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1161. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1162. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1163. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1164. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1165. if (crev >= 3)
  1166. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1167. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1168. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1169. if (crev >= 3)
  1170. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1171. }
  1172. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1173. return true;
  1174. } else
  1175. return false;
  1176. }
  1177. static enum drm_connector_status
  1178. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1179. {
  1180. struct drm_device *dev = encoder->dev;
  1181. struct radeon_device *rdev = dev->dev_private;
  1182. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1183. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1184. uint32_t bios_0_scratch;
  1185. if (!atombios_dac_load_detect(encoder, connector)) {
  1186. DRM_DEBUG("detect returned false \n");
  1187. return connector_status_unknown;
  1188. }
  1189. if (rdev->family >= CHIP_R600)
  1190. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1191. else
  1192. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1193. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1194. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1195. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1196. return connector_status_connected;
  1197. }
  1198. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1199. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1200. return connector_status_connected;
  1201. }
  1202. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1203. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1204. return connector_status_connected;
  1205. }
  1206. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1207. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1208. return connector_status_connected; /* CTV */
  1209. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1210. return connector_status_connected; /* STV */
  1211. }
  1212. return connector_status_disconnected;
  1213. }
  1214. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1215. {
  1216. radeon_atom_output_lock(encoder, true);
  1217. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1218. }
  1219. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1220. {
  1221. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1222. radeon_atom_output_lock(encoder, false);
  1223. }
  1224. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1225. {
  1226. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1227. struct radeon_encoder_atom_dig *dig;
  1228. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1229. if (radeon_encoder_is_digital(encoder)) {
  1230. dig = radeon_encoder->enc_priv;
  1231. dig->dig_encoder = -1;
  1232. }
  1233. radeon_encoder->active_device = 0;
  1234. }
  1235. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1236. .dpms = radeon_atom_encoder_dpms,
  1237. .mode_fixup = radeon_atom_mode_fixup,
  1238. .prepare = radeon_atom_encoder_prepare,
  1239. .mode_set = radeon_atom_encoder_mode_set,
  1240. .commit = radeon_atom_encoder_commit,
  1241. .disable = radeon_atom_encoder_disable,
  1242. /* no detect for TMDS/LVDS yet */
  1243. };
  1244. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1245. .dpms = radeon_atom_encoder_dpms,
  1246. .mode_fixup = radeon_atom_mode_fixup,
  1247. .prepare = radeon_atom_encoder_prepare,
  1248. .mode_set = radeon_atom_encoder_mode_set,
  1249. .commit = radeon_atom_encoder_commit,
  1250. .detect = radeon_atom_dac_detect,
  1251. };
  1252. void radeon_enc_destroy(struct drm_encoder *encoder)
  1253. {
  1254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1255. kfree(radeon_encoder->enc_priv);
  1256. drm_encoder_cleanup(encoder);
  1257. kfree(radeon_encoder);
  1258. }
  1259. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1260. .destroy = radeon_enc_destroy,
  1261. };
  1262. struct radeon_encoder_atom_dac *
  1263. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1264. {
  1265. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1266. if (!dac)
  1267. return NULL;
  1268. dac->tv_std = TV_STD_NTSC;
  1269. return dac;
  1270. }
  1271. struct radeon_encoder_atom_dig *
  1272. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1273. {
  1274. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1275. if (!dig)
  1276. return NULL;
  1277. /* coherent mode by default */
  1278. dig->coherent_mode = true;
  1279. dig->dig_encoder = -1;
  1280. return dig;
  1281. }
  1282. void
  1283. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1284. {
  1285. struct radeon_device *rdev = dev->dev_private;
  1286. struct drm_encoder *encoder;
  1287. struct radeon_encoder *radeon_encoder;
  1288. /* see if we already added it */
  1289. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1290. radeon_encoder = to_radeon_encoder(encoder);
  1291. if (radeon_encoder->encoder_id == encoder_id) {
  1292. radeon_encoder->devices |= supported_device;
  1293. return;
  1294. }
  1295. }
  1296. /* add a new one */
  1297. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1298. if (!radeon_encoder)
  1299. return;
  1300. encoder = &radeon_encoder->base;
  1301. if (rdev->flags & RADEON_SINGLE_CRTC)
  1302. encoder->possible_crtcs = 0x1;
  1303. else
  1304. encoder->possible_crtcs = 0x3;
  1305. radeon_encoder->enc_priv = NULL;
  1306. radeon_encoder->encoder_id = encoder_id;
  1307. radeon_encoder->devices = supported_device;
  1308. radeon_encoder->rmx_type = RMX_OFF;
  1309. switch (radeon_encoder->encoder_id) {
  1310. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1311. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1312. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1313. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1314. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1315. radeon_encoder->rmx_type = RMX_FULL;
  1316. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1317. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1318. } else {
  1319. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1320. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1321. }
  1322. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1323. break;
  1324. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1325. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1326. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1327. break;
  1328. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1329. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1330. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1331. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1332. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1333. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1334. break;
  1335. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1336. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1337. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1338. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1339. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1340. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1341. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1342. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1343. radeon_encoder->rmx_type = RMX_FULL;
  1344. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1345. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1346. } else {
  1347. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1348. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1349. }
  1350. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1351. break;
  1352. }
  1353. r600_hdmi_init(encoder);
  1354. }