radeon.h 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. /*
  89. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  90. * symbol;
  91. */
  92. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. #define RADEON_IB_POOL_SIZE 16
  94. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  95. #define RADEONFB_CONN_LIMIT 4
  96. #define RADEON_BIOS_NUM_SCRATCH 8
  97. /*
  98. * Errata workarounds.
  99. */
  100. enum radeon_pll_errata {
  101. CHIP_ERRATA_R300_CG = 0x00000001,
  102. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  103. CHIP_ERRATA_PLL_DELAY = 0x00000004
  104. };
  105. struct radeon_device;
  106. /*
  107. * BIOS.
  108. */
  109. bool radeon_get_bios(struct radeon_device *rdev);
  110. /*
  111. * Dummy page
  112. */
  113. struct radeon_dummy_page {
  114. struct page *page;
  115. dma_addr_t addr;
  116. };
  117. int radeon_dummy_page_init(struct radeon_device *rdev);
  118. void radeon_dummy_page_fini(struct radeon_device *rdev);
  119. /*
  120. * Clocks
  121. */
  122. struct radeon_clock {
  123. struct radeon_pll p1pll;
  124. struct radeon_pll p2pll;
  125. struct radeon_pll spll;
  126. struct radeon_pll mpll;
  127. /* 10 Khz units */
  128. uint32_t default_mclk;
  129. uint32_t default_sclk;
  130. };
  131. /*
  132. * Power management
  133. */
  134. int radeon_pm_init(struct radeon_device *rdev);
  135. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  136. /*
  137. * Fences.
  138. */
  139. struct radeon_fence_driver {
  140. uint32_t scratch_reg;
  141. atomic_t seq;
  142. uint32_t last_seq;
  143. unsigned long count_timeout;
  144. wait_queue_head_t queue;
  145. rwlock_t lock;
  146. struct list_head created;
  147. struct list_head emited;
  148. struct list_head signaled;
  149. bool initialized;
  150. };
  151. struct radeon_fence {
  152. struct radeon_device *rdev;
  153. struct kref kref;
  154. struct list_head list;
  155. /* protected by radeon_fence.lock */
  156. uint32_t seq;
  157. unsigned long timeout;
  158. bool emited;
  159. bool signaled;
  160. };
  161. int radeon_fence_driver_init(struct radeon_device *rdev);
  162. void radeon_fence_driver_fini(struct radeon_device *rdev);
  163. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  164. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  165. void radeon_fence_process(struct radeon_device *rdev);
  166. bool radeon_fence_signaled(struct radeon_fence *fence);
  167. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  168. int radeon_fence_wait_next(struct radeon_device *rdev);
  169. int radeon_fence_wait_last(struct radeon_device *rdev);
  170. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  171. void radeon_fence_unref(struct radeon_fence **fence);
  172. /*
  173. * Tiling registers
  174. */
  175. struct radeon_surface_reg {
  176. struct radeon_bo *bo;
  177. };
  178. #define RADEON_GEM_MAX_SURFACES 8
  179. /*
  180. * TTM.
  181. */
  182. struct radeon_mman {
  183. struct ttm_bo_global_ref bo_global_ref;
  184. struct ttm_global_reference mem_global_ref;
  185. struct ttm_bo_device bdev;
  186. bool mem_global_referenced;
  187. bool initialized;
  188. };
  189. struct radeon_bo {
  190. /* Protected by gem.mutex */
  191. struct list_head list;
  192. /* Protected by tbo.reserved */
  193. u32 placements[3];
  194. struct ttm_placement placement;
  195. struct ttm_buffer_object tbo;
  196. struct ttm_bo_kmap_obj kmap;
  197. unsigned pin_count;
  198. void *kptr;
  199. u32 tiling_flags;
  200. u32 pitch;
  201. int surface_reg;
  202. /* Constant after initialization */
  203. struct radeon_device *rdev;
  204. struct drm_gem_object *gobj;
  205. };
  206. struct radeon_bo_list {
  207. struct list_head list;
  208. struct radeon_bo *bo;
  209. uint64_t gpu_offset;
  210. unsigned rdomain;
  211. unsigned wdomain;
  212. u32 tiling_flags;
  213. };
  214. /*
  215. * GEM objects.
  216. */
  217. struct radeon_gem {
  218. struct mutex mutex;
  219. struct list_head objects;
  220. };
  221. int radeon_gem_init(struct radeon_device *rdev);
  222. void radeon_gem_fini(struct radeon_device *rdev);
  223. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  224. int alignment, int initial_domain,
  225. bool discardable, bool kernel,
  226. struct drm_gem_object **obj);
  227. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  228. uint64_t *gpu_addr);
  229. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  230. /*
  231. * GART structures, functions & helpers
  232. */
  233. struct radeon_mc;
  234. struct radeon_gart_table_ram {
  235. volatile uint32_t *ptr;
  236. };
  237. struct radeon_gart_table_vram {
  238. struct radeon_bo *robj;
  239. volatile uint32_t *ptr;
  240. };
  241. union radeon_gart_table {
  242. struct radeon_gart_table_ram ram;
  243. struct radeon_gart_table_vram vram;
  244. };
  245. #define RADEON_GPU_PAGE_SIZE 4096
  246. struct radeon_gart {
  247. dma_addr_t table_addr;
  248. unsigned num_gpu_pages;
  249. unsigned num_cpu_pages;
  250. unsigned table_size;
  251. union radeon_gart_table table;
  252. struct page **pages;
  253. dma_addr_t *pages_addr;
  254. bool ready;
  255. };
  256. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  257. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  258. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  259. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  260. int radeon_gart_init(struct radeon_device *rdev);
  261. void radeon_gart_fini(struct radeon_device *rdev);
  262. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  263. int pages);
  264. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  265. int pages, struct page **pagelist);
  266. /*
  267. * GPU MC structures, functions & helpers
  268. */
  269. struct radeon_mc {
  270. resource_size_t aper_size;
  271. resource_size_t aper_base;
  272. resource_size_t agp_base;
  273. /* for some chips with <= 32MB we need to lie
  274. * about vram size near mc fb location */
  275. u64 mc_vram_size;
  276. u64 gtt_location;
  277. u64 gtt_size;
  278. u64 gtt_start;
  279. u64 gtt_end;
  280. u64 vram_location;
  281. u64 vram_start;
  282. u64 vram_end;
  283. unsigned vram_width;
  284. u64 real_vram_size;
  285. int vram_mtrr;
  286. bool vram_is_ddr;
  287. bool igp_sideport_enabled;
  288. };
  289. int radeon_mc_setup(struct radeon_device *rdev);
  290. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  291. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  292. /*
  293. * GPU scratch registers structures, functions & helpers
  294. */
  295. struct radeon_scratch {
  296. unsigned num_reg;
  297. bool free[32];
  298. uint32_t reg[32];
  299. };
  300. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  301. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  302. /*
  303. * IRQS.
  304. */
  305. struct radeon_irq {
  306. bool installed;
  307. bool sw_int;
  308. /* FIXME: use a define max crtc rather than hardcode it */
  309. bool crtc_vblank_int[2];
  310. /* FIXME: use defines for max hpd/dacs */
  311. bool hpd[6];
  312. spinlock_t sw_lock;
  313. int sw_refcount;
  314. };
  315. int radeon_irq_kms_init(struct radeon_device *rdev);
  316. void radeon_irq_kms_fini(struct radeon_device *rdev);
  317. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  318. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  319. /*
  320. * CP & ring.
  321. */
  322. struct radeon_ib {
  323. struct list_head list;
  324. unsigned long idx;
  325. uint64_t gpu_addr;
  326. struct radeon_fence *fence;
  327. uint32_t *ptr;
  328. uint32_t length_dw;
  329. };
  330. /*
  331. * locking -
  332. * mutex protects scheduled_ibs, ready, alloc_bm
  333. */
  334. struct radeon_ib_pool {
  335. struct mutex mutex;
  336. struct radeon_bo *robj;
  337. struct list_head scheduled_ibs;
  338. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  339. bool ready;
  340. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  341. };
  342. struct radeon_cp {
  343. struct radeon_bo *ring_obj;
  344. volatile uint32_t *ring;
  345. unsigned rptr;
  346. unsigned wptr;
  347. unsigned wptr_old;
  348. unsigned ring_size;
  349. unsigned ring_free_dw;
  350. int count_dw;
  351. uint64_t gpu_addr;
  352. uint32_t align_mask;
  353. uint32_t ptr_mask;
  354. struct mutex mutex;
  355. bool ready;
  356. };
  357. /*
  358. * R6xx+ IH ring
  359. */
  360. struct r600_ih {
  361. struct radeon_bo *ring_obj;
  362. volatile uint32_t *ring;
  363. unsigned rptr;
  364. unsigned wptr;
  365. unsigned wptr_old;
  366. unsigned ring_size;
  367. uint64_t gpu_addr;
  368. uint32_t ptr_mask;
  369. spinlock_t lock;
  370. bool enabled;
  371. };
  372. struct r600_blit {
  373. struct mutex mutex;
  374. struct radeon_bo *shader_obj;
  375. u64 shader_gpu_addr;
  376. u32 vs_offset, ps_offset;
  377. u32 state_offset;
  378. u32 state_len;
  379. u32 vb_used, vb_total;
  380. struct radeon_ib *vb_ib;
  381. };
  382. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  383. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  384. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  385. int radeon_ib_pool_init(struct radeon_device *rdev);
  386. void radeon_ib_pool_fini(struct radeon_device *rdev);
  387. int radeon_ib_test(struct radeon_device *rdev);
  388. /* Ring access between begin & end cannot sleep */
  389. void radeon_ring_free_size(struct radeon_device *rdev);
  390. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  391. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  392. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  393. int radeon_ring_test(struct radeon_device *rdev);
  394. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  395. void radeon_ring_fini(struct radeon_device *rdev);
  396. /*
  397. * CS.
  398. */
  399. struct radeon_cs_reloc {
  400. struct drm_gem_object *gobj;
  401. struct radeon_bo *robj;
  402. struct radeon_bo_list lobj;
  403. uint32_t handle;
  404. uint32_t flags;
  405. };
  406. struct radeon_cs_chunk {
  407. uint32_t chunk_id;
  408. uint32_t length_dw;
  409. int kpage_idx[2];
  410. uint32_t *kpage[2];
  411. uint32_t *kdata;
  412. void __user *user_ptr;
  413. int last_copied_page;
  414. int last_page_index;
  415. };
  416. struct radeon_cs_parser {
  417. struct device *dev;
  418. struct radeon_device *rdev;
  419. struct drm_file *filp;
  420. /* chunks */
  421. unsigned nchunks;
  422. struct radeon_cs_chunk *chunks;
  423. uint64_t *chunks_array;
  424. /* IB */
  425. unsigned idx;
  426. /* relocations */
  427. unsigned nrelocs;
  428. struct radeon_cs_reloc *relocs;
  429. struct radeon_cs_reloc **relocs_ptr;
  430. struct list_head validated;
  431. /* indices of various chunks */
  432. int chunk_ib_idx;
  433. int chunk_relocs_idx;
  434. struct radeon_ib *ib;
  435. void *track;
  436. unsigned family;
  437. int parser_error;
  438. };
  439. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  440. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  441. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  442. {
  443. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  444. u32 pg_idx, pg_offset;
  445. u32 idx_value = 0;
  446. int new_page;
  447. pg_idx = (idx * 4) / PAGE_SIZE;
  448. pg_offset = (idx * 4) % PAGE_SIZE;
  449. if (ibc->kpage_idx[0] == pg_idx)
  450. return ibc->kpage[0][pg_offset/4];
  451. if (ibc->kpage_idx[1] == pg_idx)
  452. return ibc->kpage[1][pg_offset/4];
  453. new_page = radeon_cs_update_pages(p, pg_idx);
  454. if (new_page < 0) {
  455. p->parser_error = new_page;
  456. return 0;
  457. }
  458. idx_value = ibc->kpage[new_page][pg_offset/4];
  459. return idx_value;
  460. }
  461. struct radeon_cs_packet {
  462. unsigned idx;
  463. unsigned type;
  464. unsigned reg;
  465. unsigned opcode;
  466. int count;
  467. unsigned one_reg_wr;
  468. };
  469. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  470. struct radeon_cs_packet *pkt,
  471. unsigned idx, unsigned reg);
  472. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  473. struct radeon_cs_packet *pkt);
  474. /*
  475. * AGP
  476. */
  477. int radeon_agp_init(struct radeon_device *rdev);
  478. void radeon_agp_resume(struct radeon_device *rdev);
  479. void radeon_agp_fini(struct radeon_device *rdev);
  480. /*
  481. * Writeback
  482. */
  483. struct radeon_wb {
  484. struct radeon_bo *wb_obj;
  485. volatile uint32_t *wb;
  486. uint64_t gpu_addr;
  487. };
  488. /**
  489. * struct radeon_pm - power management datas
  490. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  491. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  492. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  493. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  494. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  495. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  496. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  497. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  498. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  499. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  500. * @needed_bandwidth: current bandwidth needs
  501. *
  502. * It keeps track of various data needed to take powermanagement decision.
  503. * Bandwith need is used to determine minimun clock of the GPU and memory.
  504. * Equation between gpu/memory clock and available bandwidth is hw dependent
  505. * (type of memory, bus size, efficiency, ...)
  506. */
  507. enum radeon_pm_state {
  508. PM_STATE_DISABLED,
  509. PM_STATE_MINIMUM,
  510. PM_STATE_PAUSED,
  511. PM_STATE_ACTIVE
  512. };
  513. enum radeon_pm_action {
  514. PM_ACTION_NONE,
  515. PM_ACTION_MINIMUM,
  516. PM_ACTION_DOWNCLOCK,
  517. PM_ACTION_UPCLOCK
  518. };
  519. struct radeon_pm {
  520. struct mutex mutex;
  521. struct work_struct reclock_work;
  522. struct delayed_work idle_work;
  523. enum radeon_pm_state state;
  524. enum radeon_pm_action planned_action;
  525. unsigned long action_timeout;
  526. bool downclocked;
  527. bool vblank_callback;
  528. int active_crtcs;
  529. int req_vblank;
  530. uint32_t min_gpu_engine_clock;
  531. uint32_t min_gpu_memory_clock;
  532. uint32_t min_mode_engine_clock;
  533. uint32_t min_mode_memory_clock;
  534. fixed20_12 max_bandwidth;
  535. fixed20_12 igp_sideport_mclk;
  536. fixed20_12 igp_system_mclk;
  537. fixed20_12 igp_ht_link_clk;
  538. fixed20_12 igp_ht_link_width;
  539. fixed20_12 k8_bandwidth;
  540. fixed20_12 sideport_bandwidth;
  541. fixed20_12 ht_bandwidth;
  542. fixed20_12 core_bandwidth;
  543. fixed20_12 sclk;
  544. fixed20_12 needed_bandwidth;
  545. };
  546. /*
  547. * Benchmarking
  548. */
  549. void radeon_benchmark(struct radeon_device *rdev);
  550. /*
  551. * Testing
  552. */
  553. void radeon_test_moves(struct radeon_device *rdev);
  554. /*
  555. * Debugfs
  556. */
  557. int radeon_debugfs_add_files(struct radeon_device *rdev,
  558. struct drm_info_list *files,
  559. unsigned nfiles);
  560. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  561. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  562. int r100_debugfs_cp_init(struct radeon_device *rdev);
  563. /*
  564. * ASIC specific functions.
  565. */
  566. struct radeon_asic {
  567. int (*init)(struct radeon_device *rdev);
  568. void (*fini)(struct radeon_device *rdev);
  569. int (*resume)(struct radeon_device *rdev);
  570. int (*suspend)(struct radeon_device *rdev);
  571. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  572. int (*gpu_reset)(struct radeon_device *rdev);
  573. void (*gart_tlb_flush)(struct radeon_device *rdev);
  574. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  575. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  576. void (*cp_fini)(struct radeon_device *rdev);
  577. void (*cp_disable)(struct radeon_device *rdev);
  578. void (*cp_commit)(struct radeon_device *rdev);
  579. void (*ring_start)(struct radeon_device *rdev);
  580. int (*ring_test)(struct radeon_device *rdev);
  581. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  582. int (*irq_set)(struct radeon_device *rdev);
  583. int (*irq_process)(struct radeon_device *rdev);
  584. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  585. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  586. int (*cs_parse)(struct radeon_cs_parser *p);
  587. int (*copy_blit)(struct radeon_device *rdev,
  588. uint64_t src_offset,
  589. uint64_t dst_offset,
  590. unsigned num_pages,
  591. struct radeon_fence *fence);
  592. int (*copy_dma)(struct radeon_device *rdev,
  593. uint64_t src_offset,
  594. uint64_t dst_offset,
  595. unsigned num_pages,
  596. struct radeon_fence *fence);
  597. int (*copy)(struct radeon_device *rdev,
  598. uint64_t src_offset,
  599. uint64_t dst_offset,
  600. unsigned num_pages,
  601. struct radeon_fence *fence);
  602. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  603. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  604. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  605. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  606. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  607. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  608. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  609. uint32_t tiling_flags, uint32_t pitch,
  610. uint32_t offset, uint32_t obj_size);
  611. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  612. void (*bandwidth_update)(struct radeon_device *rdev);
  613. void (*hpd_init)(struct radeon_device *rdev);
  614. void (*hpd_fini)(struct radeon_device *rdev);
  615. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  616. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  617. /* ioctl hw specific callback. Some hw might want to perform special
  618. * operation on specific ioctl. For instance on wait idle some hw
  619. * might want to perform and HDP flush through MMIO as it seems that
  620. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  621. * through ring.
  622. */
  623. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  624. };
  625. /*
  626. * Asic structures
  627. */
  628. struct r100_asic {
  629. const unsigned *reg_safe_bm;
  630. unsigned reg_safe_bm_size;
  631. u32 hdp_cntl;
  632. };
  633. struct r300_asic {
  634. const unsigned *reg_safe_bm;
  635. unsigned reg_safe_bm_size;
  636. u32 resync_scratch;
  637. u32 hdp_cntl;
  638. };
  639. struct r600_asic {
  640. unsigned max_pipes;
  641. unsigned max_tile_pipes;
  642. unsigned max_simds;
  643. unsigned max_backends;
  644. unsigned max_gprs;
  645. unsigned max_threads;
  646. unsigned max_stack_entries;
  647. unsigned max_hw_contexts;
  648. unsigned max_gs_threads;
  649. unsigned sx_max_export_size;
  650. unsigned sx_max_export_pos_size;
  651. unsigned sx_max_export_smx_size;
  652. unsigned sq_num_cf_insts;
  653. };
  654. struct rv770_asic {
  655. unsigned max_pipes;
  656. unsigned max_tile_pipes;
  657. unsigned max_simds;
  658. unsigned max_backends;
  659. unsigned max_gprs;
  660. unsigned max_threads;
  661. unsigned max_stack_entries;
  662. unsigned max_hw_contexts;
  663. unsigned max_gs_threads;
  664. unsigned sx_max_export_size;
  665. unsigned sx_max_export_pos_size;
  666. unsigned sx_max_export_smx_size;
  667. unsigned sq_num_cf_insts;
  668. unsigned sx_num_of_sets;
  669. unsigned sc_prim_fifo_size;
  670. unsigned sc_hiz_tile_fifo_size;
  671. unsigned sc_earlyz_tile_fifo_fize;
  672. };
  673. union radeon_asic_config {
  674. struct r300_asic r300;
  675. struct r100_asic r100;
  676. struct r600_asic r600;
  677. struct rv770_asic rv770;
  678. };
  679. /*
  680. * IOCTL.
  681. */
  682. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  683. struct drm_file *filp);
  684. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  685. struct drm_file *filp);
  686. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  687. struct drm_file *file_priv);
  688. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  689. struct drm_file *file_priv);
  690. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  691. struct drm_file *file_priv);
  692. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  693. struct drm_file *file_priv);
  694. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  695. struct drm_file *filp);
  696. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  697. struct drm_file *filp);
  698. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  699. struct drm_file *filp);
  700. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  701. struct drm_file *filp);
  702. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  703. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  704. struct drm_file *filp);
  705. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  706. struct drm_file *filp);
  707. /*
  708. * Core structure, functions and helpers.
  709. */
  710. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  711. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  712. struct radeon_device {
  713. struct device *dev;
  714. struct drm_device *ddev;
  715. struct pci_dev *pdev;
  716. /* ASIC */
  717. union radeon_asic_config config;
  718. enum radeon_family family;
  719. unsigned long flags;
  720. int usec_timeout;
  721. enum radeon_pll_errata pll_errata;
  722. int num_gb_pipes;
  723. int num_z_pipes;
  724. int disp_priority;
  725. /* BIOS */
  726. uint8_t *bios;
  727. bool is_atom_bios;
  728. uint16_t bios_header_start;
  729. struct radeon_bo *stollen_vga_memory;
  730. struct fb_info *fbdev_info;
  731. struct radeon_bo *fbdev_rbo;
  732. struct radeon_framebuffer *fbdev_rfb;
  733. /* Register mmio */
  734. resource_size_t rmmio_base;
  735. resource_size_t rmmio_size;
  736. void *rmmio;
  737. radeon_rreg_t mc_rreg;
  738. radeon_wreg_t mc_wreg;
  739. radeon_rreg_t pll_rreg;
  740. radeon_wreg_t pll_wreg;
  741. uint32_t pcie_reg_mask;
  742. radeon_rreg_t pciep_rreg;
  743. radeon_wreg_t pciep_wreg;
  744. struct radeon_clock clock;
  745. struct radeon_mc mc;
  746. struct radeon_gart gart;
  747. struct radeon_mode_info mode_info;
  748. struct radeon_scratch scratch;
  749. struct radeon_mman mman;
  750. struct radeon_fence_driver fence_drv;
  751. struct radeon_cp cp;
  752. struct radeon_ib_pool ib_pool;
  753. struct radeon_irq irq;
  754. struct radeon_asic *asic;
  755. struct radeon_gem gem;
  756. struct radeon_pm pm;
  757. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  758. struct mutex cs_mutex;
  759. struct radeon_wb wb;
  760. struct radeon_dummy_page dummy_page;
  761. bool gpu_lockup;
  762. bool shutdown;
  763. bool suspend;
  764. bool need_dma32;
  765. bool accel_working;
  766. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  767. const struct firmware *me_fw; /* all family ME firmware */
  768. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  769. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  770. struct r600_blit r600_blit;
  771. int msi_enabled; /* msi enabled */
  772. struct r600_ih ih; /* r6/700 interrupt ring */
  773. struct workqueue_struct *wq;
  774. struct work_struct hotplug_work;
  775. int num_crtc; /* number of crtcs */
  776. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  777. /* audio stuff */
  778. struct timer_list audio_timer;
  779. int audio_channels;
  780. int audio_rate;
  781. int audio_bits_per_sample;
  782. uint8_t audio_status_bits;
  783. uint8_t audio_category_code;
  784. };
  785. int radeon_device_init(struct radeon_device *rdev,
  786. struct drm_device *ddev,
  787. struct pci_dev *pdev,
  788. uint32_t flags);
  789. void radeon_device_fini(struct radeon_device *rdev);
  790. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  791. /* r600 blit */
  792. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  793. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  794. void r600_kms_blit_copy(struct radeon_device *rdev,
  795. u64 src_gpu_addr, u64 dst_gpu_addr,
  796. int size_bytes);
  797. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  798. {
  799. if (reg < rdev->rmmio_size)
  800. return readl(((void __iomem *)rdev->rmmio) + reg);
  801. else {
  802. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  803. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  804. }
  805. }
  806. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  807. {
  808. if (reg < rdev->rmmio_size)
  809. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  810. else {
  811. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  812. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  813. }
  814. }
  815. /*
  816. * Cast helper
  817. */
  818. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  819. /*
  820. * Registers read & write functions.
  821. */
  822. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  823. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  824. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  825. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  826. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  827. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  828. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  829. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  830. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  831. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  832. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  833. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  834. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  835. #define WREG32_P(reg, val, mask) \
  836. do { \
  837. uint32_t tmp_ = RREG32(reg); \
  838. tmp_ &= (mask); \
  839. tmp_ |= ((val) & ~(mask)); \
  840. WREG32(reg, tmp_); \
  841. } while (0)
  842. #define WREG32_PLL_P(reg, val, mask) \
  843. do { \
  844. uint32_t tmp_ = RREG32_PLL(reg); \
  845. tmp_ &= (mask); \
  846. tmp_ |= ((val) & ~(mask)); \
  847. WREG32_PLL(reg, tmp_); \
  848. } while (0)
  849. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  850. /*
  851. * Indirect registers accessor
  852. */
  853. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  854. {
  855. uint32_t r;
  856. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  857. r = RREG32(RADEON_PCIE_DATA);
  858. return r;
  859. }
  860. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  861. {
  862. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  863. WREG32(RADEON_PCIE_DATA, (v));
  864. }
  865. void r100_pll_errata_after_index(struct radeon_device *rdev);
  866. /*
  867. * ASICs helpers.
  868. */
  869. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  870. (rdev->pdev->device == 0x5969))
  871. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  872. (rdev->family == CHIP_RV200) || \
  873. (rdev->family == CHIP_RS100) || \
  874. (rdev->family == CHIP_RS200) || \
  875. (rdev->family == CHIP_RV250) || \
  876. (rdev->family == CHIP_RV280) || \
  877. (rdev->family == CHIP_RS300))
  878. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  879. (rdev->family == CHIP_RV350) || \
  880. (rdev->family == CHIP_R350) || \
  881. (rdev->family == CHIP_RV380) || \
  882. (rdev->family == CHIP_R420) || \
  883. (rdev->family == CHIP_R423) || \
  884. (rdev->family == CHIP_RV410) || \
  885. (rdev->family == CHIP_RS400) || \
  886. (rdev->family == CHIP_RS480))
  887. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  888. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  889. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  890. /*
  891. * BIOS helpers.
  892. */
  893. #define RBIOS8(i) (rdev->bios[i])
  894. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  895. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  896. int radeon_combios_init(struct radeon_device *rdev);
  897. void radeon_combios_fini(struct radeon_device *rdev);
  898. int radeon_atombios_init(struct radeon_device *rdev);
  899. void radeon_atombios_fini(struct radeon_device *rdev);
  900. /*
  901. * RING helpers.
  902. */
  903. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  904. {
  905. #if DRM_DEBUG_CODE
  906. if (rdev->cp.count_dw <= 0) {
  907. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  908. }
  909. #endif
  910. rdev->cp.ring[rdev->cp.wptr++] = v;
  911. rdev->cp.wptr &= rdev->cp.ptr_mask;
  912. rdev->cp.count_dw--;
  913. rdev->cp.ring_free_dw--;
  914. }
  915. /*
  916. * ASICs macro.
  917. */
  918. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  919. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  920. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  921. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  922. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  923. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  924. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  925. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  926. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  927. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  928. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  929. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  930. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  931. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  932. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  933. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  934. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  935. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  936. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  937. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  938. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  939. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  940. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  941. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  942. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  943. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  944. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  945. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  946. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  947. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  948. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  949. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  950. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  951. /* Common functions */
  952. /* AGP */
  953. extern void radeon_agp_disable(struct radeon_device *rdev);
  954. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  955. extern int radeon_modeset_init(struct radeon_device *rdev);
  956. extern void radeon_modeset_fini(struct radeon_device *rdev);
  957. extern bool radeon_card_posted(struct radeon_device *rdev);
  958. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  959. extern int radeon_clocks_init(struct radeon_device *rdev);
  960. extern void radeon_clocks_fini(struct radeon_device *rdev);
  961. extern void radeon_scratch_init(struct radeon_device *rdev);
  962. extern void radeon_surface_init(struct radeon_device *rdev);
  963. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  964. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  965. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  966. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  967. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  968. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  969. struct r100_mc_save {
  970. u32 GENMO_WT;
  971. u32 CRTC_EXT_CNTL;
  972. u32 CRTC_GEN_CNTL;
  973. u32 CRTC2_GEN_CNTL;
  974. u32 CUR_OFFSET;
  975. u32 CUR2_OFFSET;
  976. };
  977. extern void r100_cp_disable(struct radeon_device *rdev);
  978. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  979. extern void r100_cp_fini(struct radeon_device *rdev);
  980. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  981. extern int r100_pci_gart_init(struct radeon_device *rdev);
  982. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  983. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  984. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  985. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  986. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  987. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  988. extern void r100_ib_fini(struct radeon_device *rdev);
  989. extern int r100_ib_init(struct radeon_device *rdev);
  990. extern void r100_irq_disable(struct radeon_device *rdev);
  991. extern int r100_irq_set(struct radeon_device *rdev);
  992. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  993. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  994. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  995. extern void r100_wb_disable(struct radeon_device *rdev);
  996. extern void r100_wb_fini(struct radeon_device *rdev);
  997. extern int r100_wb_init(struct radeon_device *rdev);
  998. extern void r100_hdp_reset(struct radeon_device *rdev);
  999. extern int r100_rb2d_reset(struct radeon_device *rdev);
  1000. extern int r100_cp_reset(struct radeon_device *rdev);
  1001. extern void r100_vga_render_disable(struct radeon_device *rdev);
  1002. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1003. struct radeon_cs_packet *pkt,
  1004. struct radeon_bo *robj);
  1005. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1006. struct radeon_cs_packet *pkt,
  1007. const unsigned *auth, unsigned n,
  1008. radeon_packet0_check_t check);
  1009. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1010. struct radeon_cs_packet *pkt,
  1011. unsigned idx);
  1012. extern void r100_enable_bm(struct radeon_device *rdev);
  1013. extern void r100_set_common_regs(struct radeon_device *rdev);
  1014. /* rv200,rv250,rv280 */
  1015. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1016. /* r300,r350,rv350,rv370,rv380 */
  1017. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1018. extern void r300_mc_program(struct radeon_device *rdev);
  1019. extern void r300_vram_info(struct radeon_device *rdev);
  1020. extern void r300_clock_startup(struct radeon_device *rdev);
  1021. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1022. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1023. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1024. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1025. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1026. /* r420,r423,rv410 */
  1027. extern int r420_mc_init(struct radeon_device *rdev);
  1028. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1029. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1030. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1031. extern void r420_pipes_init(struct radeon_device *rdev);
  1032. /* rv515 */
  1033. struct rv515_mc_save {
  1034. u32 d1vga_control;
  1035. u32 d2vga_control;
  1036. u32 vga_render_control;
  1037. u32 vga_hdp_control;
  1038. u32 d1crtc_control;
  1039. u32 d2crtc_control;
  1040. };
  1041. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1042. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1043. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1044. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1045. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1046. extern void rv515_clock_startup(struct radeon_device *rdev);
  1047. extern void rv515_debugfs(struct radeon_device *rdev);
  1048. extern int rv515_suspend(struct radeon_device *rdev);
  1049. /* rs400 */
  1050. extern int rs400_gart_init(struct radeon_device *rdev);
  1051. extern int rs400_gart_enable(struct radeon_device *rdev);
  1052. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1053. extern void rs400_gart_disable(struct radeon_device *rdev);
  1054. extern void rs400_gart_fini(struct radeon_device *rdev);
  1055. /* rs600 */
  1056. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1057. extern int rs600_irq_set(struct radeon_device *rdev);
  1058. extern void rs600_irq_disable(struct radeon_device *rdev);
  1059. /* rs690, rs740 */
  1060. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1061. struct drm_display_mode *mode1,
  1062. struct drm_display_mode *mode2);
  1063. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1064. extern bool r600_card_posted(struct radeon_device *rdev);
  1065. extern void r600_cp_stop(struct radeon_device *rdev);
  1066. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1067. extern int r600_cp_resume(struct radeon_device *rdev);
  1068. extern void r600_cp_fini(struct radeon_device *rdev);
  1069. extern int r600_count_pipe_bits(uint32_t val);
  1070. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  1071. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1072. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1073. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1074. extern int r600_ib_test(struct radeon_device *rdev);
  1075. extern int r600_ring_test(struct radeon_device *rdev);
  1076. extern void r600_wb_fini(struct radeon_device *rdev);
  1077. extern int r600_wb_enable(struct radeon_device *rdev);
  1078. extern void r600_wb_disable(struct radeon_device *rdev);
  1079. extern void r600_scratch_init(struct radeon_device *rdev);
  1080. extern int r600_blit_init(struct radeon_device *rdev);
  1081. extern void r600_blit_fini(struct radeon_device *rdev);
  1082. extern int r600_init_microcode(struct radeon_device *rdev);
  1083. extern int r600_gpu_reset(struct radeon_device *rdev);
  1084. /* r600 irq */
  1085. extern int r600_irq_init(struct radeon_device *rdev);
  1086. extern void r600_irq_fini(struct radeon_device *rdev);
  1087. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1088. extern int r600_irq_set(struct radeon_device *rdev);
  1089. extern void r600_irq_suspend(struct radeon_device *rdev);
  1090. /* r600 audio */
  1091. extern int r600_audio_init(struct radeon_device *rdev);
  1092. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1093. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1094. extern void r600_audio_fini(struct radeon_device *rdev);
  1095. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1096. extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
  1097. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1098. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1099. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1100. int channels,
  1101. int rate,
  1102. int bps,
  1103. uint8_t status_bits,
  1104. uint8_t category_code);
  1105. #include "radeon_object.h"
  1106. #endif