proc-v7.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #ifdef CONFIG_ARM_LPAE
  21. #include "proc-v7-3level.S"
  22. #else
  23. #include "proc-v7-2level.S"
  24. #endif
  25. ENTRY(cpu_v7_proc_init)
  26. mov pc, lr
  27. ENDPROC(cpu_v7_proc_init)
  28. ENTRY(cpu_v7_proc_fin)
  29. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  30. bic r0, r0, #0x1000 @ ...i............
  31. bic r0, r0, #0x0006 @ .............ca.
  32. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  33. mov pc, lr
  34. ENDPROC(cpu_v7_proc_fin)
  35. /*
  36. * cpu_v7_reset(loc)
  37. *
  38. * Perform a soft reset of the system. Put the CPU into the
  39. * same state as it would be if it had been reset, and branch
  40. * to what would be the reset vector.
  41. *
  42. * - loc - location to jump to for soft reset
  43. *
  44. * This code must be executed using a flat identity mapping with
  45. * caches disabled.
  46. */
  47. .align 5
  48. .pushsection .idmap.text, "ax"
  49. ENTRY(cpu_v7_reset)
  50. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  51. bic r1, r1, #0x1 @ ...............m
  52. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  53. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  54. isb
  55. bx r0
  56. ENDPROC(cpu_v7_reset)
  57. .popsection
  58. /*
  59. * cpu_v7_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v7_do_idle)
  66. dsb @ WFI may enter a low-power mode
  67. wfi
  68. mov pc, lr
  69. ENDPROC(cpu_v7_do_idle)
  70. ENTRY(cpu_v7_dcache_clean_area)
  71. ALT_SMP(mov pc, lr) @ MP extensions imply L1 PTW
  72. ALT_UP(W(nop))
  73. dcache_line_size r2, r3
  74. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  75. add r0, r0, r2
  76. subs r1, r1, r2
  77. bhi 1b
  78. dsb
  79. mov pc, lr
  80. ENDPROC(cpu_v7_dcache_clean_area)
  81. string cpu_v7_name, "ARMv7 Processor"
  82. .align
  83. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  84. .globl cpu_v7_suspend_size
  85. .equ cpu_v7_suspend_size, 4 * 8
  86. #ifdef CONFIG_ARM_CPU_SUSPEND
  87. ENTRY(cpu_v7_do_suspend)
  88. stmfd sp!, {r4 - r10, lr}
  89. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  90. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  91. stmia r0!, {r4 - r5}
  92. #ifdef CONFIG_MMU
  93. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  94. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  95. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  96. #endif
  97. mrc p15, 0, r8, c1, c0, 0 @ Control register
  98. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  99. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  100. stmia r0, {r6 - r11}
  101. ldmfd sp!, {r4 - r10, pc}
  102. ENDPROC(cpu_v7_do_suspend)
  103. ENTRY(cpu_v7_do_resume)
  104. mov ip, #0
  105. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  106. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  107. ldmia r0!, {r4 - r5}
  108. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  109. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  110. ldmia r0, {r6 - r11}
  111. #ifdef CONFIG_MMU
  112. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  113. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  114. #ifndef CONFIG_ARM_LPAE
  115. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  116. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  117. #endif
  118. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  119. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  120. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  121. ldr r4, =PRRR @ PRRR
  122. ldr r5, =NMRR @ NMRR
  123. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  124. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  125. #endif /* CONFIG_MMU */
  126. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  127. teq r4, r9 @ Is it already set?
  128. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  129. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  130. isb
  131. dsb
  132. mov r0, r8 @ control register
  133. b cpu_resume_mmu
  134. ENDPROC(cpu_v7_do_resume)
  135. #endif
  136. __CPUINIT
  137. /*
  138. * __v7_setup
  139. *
  140. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  141. * on. Return in r0 the new CP15 C1 control register setting.
  142. *
  143. * This should be able to cover all ARMv7 cores.
  144. *
  145. * It is assumed that:
  146. * - cache type register is implemented
  147. */
  148. __v7_ca5mp_setup:
  149. __v7_ca9mp_setup:
  150. __v7_cr7mp_setup:
  151. mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
  152. b 1f
  153. __v7_ca7mp_setup:
  154. __v7_ca15mp_setup:
  155. mov r10, #0
  156. 1:
  157. #ifdef CONFIG_SMP
  158. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  159. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  160. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  161. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  162. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  163. mcreq p15, 0, r0, c1, c0, 1
  164. #endif
  165. b __v7_setup
  166. __v7_pj4b_setup:
  167. #ifdef CONFIG_CPU_PJ4B
  168. /* Auxiliary Debug Modes Control 1 Register */
  169. #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
  170. #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
  171. #define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
  172. #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
  173. /* Auxiliary Debug Modes Control 2 Register */
  174. #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
  175. #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
  176. #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
  177. #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
  178. #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
  179. #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
  180. PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
  181. /* Auxiliary Functional Modes Control Register 0 */
  182. #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
  183. #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
  184. #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
  185. /* Auxiliary Debug Modes Control 0 Register */
  186. #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
  187. /* Auxiliary Debug Modes Control 1 Register */
  188. mrc p15, 1, r0, c15, c1, 1
  189. orr r0, r0, #PJ4B_CLEAN_LINE
  190. orr r0, r0, #PJ4B_BCK_OFF_STREX
  191. orr r0, r0, #PJ4B_INTER_PARITY
  192. bic r0, r0, #PJ4B_STATIC_BP
  193. mcr p15, 1, r0, c15, c1, 1
  194. /* Auxiliary Debug Modes Control 2 Register */
  195. mrc p15, 1, r0, c15, c1, 2
  196. bic r0, r0, #PJ4B_FAST_LDR
  197. orr r0, r0, #PJ4B_AUX_DBG_CTRL2
  198. mcr p15, 1, r0, c15, c1, 2
  199. /* Auxiliary Functional Modes Control Register 0 */
  200. mrc p15, 1, r0, c15, c2, 0
  201. #ifdef CONFIG_SMP
  202. orr r0, r0, #PJ4B_SMP_CFB
  203. #endif
  204. orr r0, r0, #PJ4B_L1_PAR_CHK
  205. orr r0, r0, #PJ4B_BROADCAST_CACHE
  206. mcr p15, 1, r0, c15, c2, 0
  207. /* Auxiliary Debug Modes Control 0 Register */
  208. mrc p15, 1, r0, c15, c1, 0
  209. orr r0, r0, #PJ4B_WFI_WFE
  210. mcr p15, 1, r0, c15, c1, 0
  211. #endif /* CONFIG_CPU_PJ4B */
  212. __v7_setup:
  213. adr r12, __v7_setup_stack @ the local stack
  214. stmia r12, {r0-r5, r7, r9, r11, lr}
  215. bl v7_flush_dcache_louis
  216. ldmia r12, {r0-r5, r7, r9, r11, lr}
  217. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  218. and r10, r0, #0xff000000 @ ARM?
  219. teq r10, #0x41000000
  220. bne 3f
  221. and r5, r0, #0x00f00000 @ variant
  222. and r6, r0, #0x0000000f @ revision
  223. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  224. ubfx r0, r0, #4, #12 @ primary part number
  225. /* Cortex-A8 Errata */
  226. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  227. teq r0, r10
  228. bne 2f
  229. #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
  230. teq r5, #0x00100000 @ only present in r1p*
  231. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  232. orreq r10, r10, #(1 << 6) @ set IBE to 1
  233. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  234. #endif
  235. #ifdef CONFIG_ARM_ERRATA_458693
  236. teq r6, #0x20 @ only present in r2p0
  237. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  238. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  239. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  240. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  241. #endif
  242. #ifdef CONFIG_ARM_ERRATA_460075
  243. teq r6, #0x20 @ only present in r2p0
  244. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  245. tsteq r10, #1 << 22
  246. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  247. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  248. #endif
  249. b 3f
  250. /* Cortex-A9 Errata */
  251. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  252. teq r0, r10
  253. bne 3f
  254. #ifdef CONFIG_ARM_ERRATA_742230
  255. cmp r6, #0x22 @ only present up to r2p2
  256. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  257. orrle r10, r10, #1 << 4 @ set bit #4
  258. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  259. #endif
  260. #ifdef CONFIG_ARM_ERRATA_742231
  261. teq r6, #0x20 @ present in r2p0
  262. teqne r6, #0x21 @ present in r2p1
  263. teqne r6, #0x22 @ present in r2p2
  264. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  265. orreq r10, r10, #1 << 12 @ set bit #12
  266. orreq r10, r10, #1 << 22 @ set bit #22
  267. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  268. #endif
  269. #ifdef CONFIG_ARM_ERRATA_743622
  270. teq r5, #0x00200000 @ only present in r2p*
  271. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  272. orreq r10, r10, #1 << 6 @ set bit #6
  273. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  274. #endif
  275. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  276. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  277. ALT_UP_B(1f)
  278. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  279. orrlt r10, r10, #1 << 11 @ set bit #11
  280. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  281. 1:
  282. #endif
  283. 3: mov r10, #0
  284. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  285. dsb
  286. #ifdef CONFIG_MMU
  287. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  288. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  289. ldr r5, =PRRR @ PRRR
  290. ldr r6, =NMRR @ NMRR
  291. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  292. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  293. #endif
  294. #ifndef CONFIG_ARM_THUMBEE
  295. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  296. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  297. teq r0, #(1 << 12) @ check if ThumbEE is present
  298. bne 1f
  299. mov r5, #0
  300. mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
  301. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  302. orr r0, r0, #1 @ set the 1st bit in order to
  303. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  304. 1:
  305. #endif
  306. adr r5, v7_crval
  307. ldmia r5, {r5, r6}
  308. #ifdef CONFIG_CPU_ENDIAN_BE8
  309. orr r6, r6, #1 << 25 @ big-endian page tables
  310. #endif
  311. #ifdef CONFIG_SWP_EMULATE
  312. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  313. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  314. #endif
  315. mrc p15, 0, r0, c1, c0, 0 @ read control register
  316. bic r0, r0, r5 @ clear bits them
  317. orr r0, r0, r6 @ set them
  318. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  319. mov pc, lr @ return to head.S:__ret
  320. ENDPROC(__v7_setup)
  321. .align 2
  322. __v7_setup_stack:
  323. .space 4 * 11 @ 11 registers
  324. __INITDATA
  325. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  326. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  327. .section ".rodata"
  328. string cpu_arch_name, "armv7"
  329. string cpu_elf_name, "v7"
  330. .align
  331. .section ".proc.info.init", #alloc, #execinstr
  332. /*
  333. * Standard v7 proc info content
  334. */
  335. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
  336. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  337. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  338. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  339. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  340. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  341. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  342. W(b) \initfunc
  343. .long cpu_arch_name
  344. .long cpu_elf_name
  345. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  346. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  347. .long cpu_v7_name
  348. .long v7_processor_functions
  349. .long v7wbi_tlb_fns
  350. .long v6_user_fns
  351. .long v7_cache_fns
  352. .endm
  353. #ifndef CONFIG_ARM_LPAE
  354. /*
  355. * ARM Ltd. Cortex A5 processor.
  356. */
  357. .type __v7_ca5mp_proc_info, #object
  358. __v7_ca5mp_proc_info:
  359. .long 0x410fc050
  360. .long 0xff0ffff0
  361. __v7_proc __v7_ca5mp_setup
  362. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  363. /*
  364. * ARM Ltd. Cortex A9 processor.
  365. */
  366. .type __v7_ca9mp_proc_info, #object
  367. __v7_ca9mp_proc_info:
  368. .long 0x410fc090
  369. .long 0xff0ffff0
  370. __v7_proc __v7_ca9mp_setup
  371. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  372. #endif /* CONFIG_ARM_LPAE */
  373. /*
  374. * Marvell PJ4B processor.
  375. */
  376. .type __v7_pj4b_proc_info, #object
  377. __v7_pj4b_proc_info:
  378. .long 0x562f5840
  379. .long 0xfffffff0
  380. __v7_proc __v7_pj4b_setup
  381. .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
  382. /*
  383. * ARM Ltd. Cortex R7 processor.
  384. */
  385. .type __v7_cr7mp_proc_info, #object
  386. __v7_cr7mp_proc_info:
  387. .long 0x410fc170
  388. .long 0xff0ffff0
  389. __v7_proc __v7_cr7mp_setup
  390. .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
  391. /*
  392. * ARM Ltd. Cortex A7 processor.
  393. */
  394. .type __v7_ca7mp_proc_info, #object
  395. __v7_ca7mp_proc_info:
  396. .long 0x410fc070
  397. .long 0xff0ffff0
  398. __v7_proc __v7_ca7mp_setup
  399. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  400. /*
  401. * ARM Ltd. Cortex A15 processor.
  402. */
  403. .type __v7_ca15mp_proc_info, #object
  404. __v7_ca15mp_proc_info:
  405. .long 0x410fc0f0
  406. .long 0xff0ffff0
  407. __v7_proc __v7_ca15mp_setup
  408. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  409. /*
  410. * Qualcomm Inc. Krait processors.
  411. */
  412. .type __krait_proc_info, #object
  413. __krait_proc_info:
  414. .long 0x510f0400 @ Required ID value
  415. .long 0xff0ffc00 @ Mask for ID
  416. /*
  417. * Some Krait processors don't indicate support for SDIV and UDIV
  418. * instructions in the ARM instruction set, even though they actually
  419. * do support them.
  420. */
  421. __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
  422. .size __krait_proc_info, . - __krait_proc_info
  423. /*
  424. * Match any ARMv7 processor core.
  425. */
  426. .type __v7_proc_info, #object
  427. __v7_proc_info:
  428. .long 0x000f0000 @ Required ID value
  429. .long 0x000f0000 @ Mask for ID
  430. __v7_proc __v7_setup
  431. .size __v7_proc_info, . - __v7_proc_info