r100.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. */
  65. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  66. struct radeon_cs_packet *pkt,
  67. unsigned idx,
  68. unsigned reg)
  69. {
  70. int r;
  71. u32 tile_flags = 0;
  72. u32 tmp;
  73. struct radeon_cs_reloc *reloc;
  74. u32 value;
  75. r = r100_cs_packet_next_reloc(p, &reloc);
  76. if (r) {
  77. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  78. idx, reg);
  79. r100_cs_dump_packet(p, pkt);
  80. return r;
  81. }
  82. value = radeon_get_ib_value(p, idx);
  83. tmp = value & 0x003fffff;
  84. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  85. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  86. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  87. tile_flags |= RADEON_DST_TILE_MACRO;
  88. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  89. if (reg == RADEON_SRC_PITCH_OFFSET) {
  90. DRM_ERROR("Cannot src blit from microtiled surface\n");
  91. r100_cs_dump_packet(p, pkt);
  92. return -EINVAL;
  93. }
  94. tile_flags |= RADEON_DST_TILE_MICRO;
  95. }
  96. tmp |= tile_flags;
  97. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  98. } else
  99. p->ib->ptr[idx] = (value & 0xffc00000) | tmp;
  100. return 0;
  101. }
  102. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  103. struct radeon_cs_packet *pkt,
  104. int idx)
  105. {
  106. unsigned c, i;
  107. struct radeon_cs_reloc *reloc;
  108. struct r100_cs_track *track;
  109. int r = 0;
  110. volatile uint32_t *ib;
  111. u32 idx_value;
  112. ib = p->ib->ptr;
  113. track = (struct r100_cs_track *)p->track;
  114. c = radeon_get_ib_value(p, idx++) & 0x1F;
  115. if (c > 16) {
  116. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  117. pkt->opcode);
  118. r100_cs_dump_packet(p, pkt);
  119. return -EINVAL;
  120. }
  121. track->num_arrays = c;
  122. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  123. r = r100_cs_packet_next_reloc(p, &reloc);
  124. if (r) {
  125. DRM_ERROR("No reloc for packet3 %d\n",
  126. pkt->opcode);
  127. r100_cs_dump_packet(p, pkt);
  128. return r;
  129. }
  130. idx_value = radeon_get_ib_value(p, idx);
  131. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  132. track->arrays[i + 0].esize = idx_value >> 8;
  133. track->arrays[i + 0].robj = reloc->robj;
  134. track->arrays[i + 0].esize &= 0x7F;
  135. r = r100_cs_packet_next_reloc(p, &reloc);
  136. if (r) {
  137. DRM_ERROR("No reloc for packet3 %d\n",
  138. pkt->opcode);
  139. r100_cs_dump_packet(p, pkt);
  140. return r;
  141. }
  142. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  143. track->arrays[i + 1].robj = reloc->robj;
  144. track->arrays[i + 1].esize = idx_value >> 24;
  145. track->arrays[i + 1].esize &= 0x7F;
  146. }
  147. if (c & 1) {
  148. r = r100_cs_packet_next_reloc(p, &reloc);
  149. if (r) {
  150. DRM_ERROR("No reloc for packet3 %d\n",
  151. pkt->opcode);
  152. r100_cs_dump_packet(p, pkt);
  153. return r;
  154. }
  155. idx_value = radeon_get_ib_value(p, idx);
  156. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  157. track->arrays[i + 0].robj = reloc->robj;
  158. track->arrays[i + 0].esize = idx_value >> 8;
  159. track->arrays[i + 0].esize &= 0x7F;
  160. }
  161. return r;
  162. }
  163. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  164. {
  165. /* enable the pflip int */
  166. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  167. }
  168. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  169. {
  170. /* disable the pflip int */
  171. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  172. }
  173. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  174. {
  175. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  176. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  177. int i;
  178. /* Lock the graphics update lock */
  179. /* update the scanout addresses */
  180. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  181. /* Wait for update_pending to go high. */
  182. for (i = 0; i < rdev->usec_timeout; i++) {
  183. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  184. break;
  185. udelay(1);
  186. }
  187. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  188. /* Unlock the lock, so double-buffering can take place inside vblank */
  189. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  190. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  191. /* Return current update_pending status: */
  192. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  193. }
  194. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  195. {
  196. int i;
  197. rdev->pm.dynpm_can_upclock = true;
  198. rdev->pm.dynpm_can_downclock = true;
  199. switch (rdev->pm.dynpm_planned_action) {
  200. case DYNPM_ACTION_MINIMUM:
  201. rdev->pm.requested_power_state_index = 0;
  202. rdev->pm.dynpm_can_downclock = false;
  203. break;
  204. case DYNPM_ACTION_DOWNCLOCK:
  205. if (rdev->pm.current_power_state_index == 0) {
  206. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  207. rdev->pm.dynpm_can_downclock = false;
  208. } else {
  209. if (rdev->pm.active_crtc_count > 1) {
  210. for (i = 0; i < rdev->pm.num_power_states; i++) {
  211. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  212. continue;
  213. else if (i >= rdev->pm.current_power_state_index) {
  214. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  215. break;
  216. } else {
  217. rdev->pm.requested_power_state_index = i;
  218. break;
  219. }
  220. }
  221. } else
  222. rdev->pm.requested_power_state_index =
  223. rdev->pm.current_power_state_index - 1;
  224. }
  225. /* don't use the power state if crtcs are active and no display flag is set */
  226. if ((rdev->pm.active_crtc_count > 0) &&
  227. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  228. RADEON_PM_MODE_NO_DISPLAY)) {
  229. rdev->pm.requested_power_state_index++;
  230. }
  231. break;
  232. case DYNPM_ACTION_UPCLOCK:
  233. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  234. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  235. rdev->pm.dynpm_can_upclock = false;
  236. } else {
  237. if (rdev->pm.active_crtc_count > 1) {
  238. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  239. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  240. continue;
  241. else if (i <= rdev->pm.current_power_state_index) {
  242. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  243. break;
  244. } else {
  245. rdev->pm.requested_power_state_index = i;
  246. break;
  247. }
  248. }
  249. } else
  250. rdev->pm.requested_power_state_index =
  251. rdev->pm.current_power_state_index + 1;
  252. }
  253. break;
  254. case DYNPM_ACTION_DEFAULT:
  255. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  256. rdev->pm.dynpm_can_upclock = false;
  257. break;
  258. case DYNPM_ACTION_NONE:
  259. default:
  260. DRM_ERROR("Requested mode for not defined action\n");
  261. return;
  262. }
  263. /* only one clock mode per power state */
  264. rdev->pm.requested_clock_mode_index = 0;
  265. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  266. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  267. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  268. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  269. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. pcie_lanes);
  272. }
  273. void r100_pm_init_profile(struct radeon_device *rdev)
  274. {
  275. /* default */
  276. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  277. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  278. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  280. /* low sh */
  281. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  283. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  285. /* mid sh */
  286. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  290. /* high sh */
  291. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  293. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  295. /* low mh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  300. /* mid mh */
  301. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  303. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  305. /* high mh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  310. }
  311. void r100_pm_misc(struct radeon_device *rdev)
  312. {
  313. int requested_index = rdev->pm.requested_power_state_index;
  314. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  315. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  316. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  317. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  318. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  319. tmp = RREG32(voltage->gpio.reg);
  320. if (voltage->active_high)
  321. tmp |= voltage->gpio.mask;
  322. else
  323. tmp &= ~(voltage->gpio.mask);
  324. WREG32(voltage->gpio.reg, tmp);
  325. if (voltage->delay)
  326. udelay(voltage->delay);
  327. } else {
  328. tmp = RREG32(voltage->gpio.reg);
  329. if (voltage->active_high)
  330. tmp &= ~voltage->gpio.mask;
  331. else
  332. tmp |= voltage->gpio.mask;
  333. WREG32(voltage->gpio.reg, tmp);
  334. if (voltage->delay)
  335. udelay(voltage->delay);
  336. }
  337. }
  338. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  339. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  340. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  341. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  342. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  343. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  344. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  345. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  346. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  347. else
  348. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  349. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  350. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  351. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  352. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  353. } else
  354. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  355. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  356. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  357. if (voltage->delay) {
  358. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  359. switch (voltage->delay) {
  360. case 33:
  361. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  362. break;
  363. case 66:
  364. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  365. break;
  366. case 99:
  367. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  368. break;
  369. case 132:
  370. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  371. break;
  372. }
  373. } else
  374. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  375. } else
  376. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  377. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  378. sclk_cntl &= ~FORCE_HDP;
  379. else
  380. sclk_cntl |= FORCE_HDP;
  381. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  382. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  383. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  384. /* set pcie lanes */
  385. if ((rdev->flags & RADEON_IS_PCIE) &&
  386. !(rdev->flags & RADEON_IS_IGP) &&
  387. rdev->asic->set_pcie_lanes &&
  388. (ps->pcie_lanes !=
  389. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  390. radeon_set_pcie_lanes(rdev,
  391. ps->pcie_lanes);
  392. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  393. }
  394. }
  395. void r100_pm_prepare(struct radeon_device *rdev)
  396. {
  397. struct drm_device *ddev = rdev->ddev;
  398. struct drm_crtc *crtc;
  399. struct radeon_crtc *radeon_crtc;
  400. u32 tmp;
  401. /* disable any active CRTCs */
  402. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  403. radeon_crtc = to_radeon_crtc(crtc);
  404. if (radeon_crtc->enabled) {
  405. if (radeon_crtc->crtc_id) {
  406. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  407. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  408. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  409. } else {
  410. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  411. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  412. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  413. }
  414. }
  415. }
  416. }
  417. void r100_pm_finish(struct radeon_device *rdev)
  418. {
  419. struct drm_device *ddev = rdev->ddev;
  420. struct drm_crtc *crtc;
  421. struct radeon_crtc *radeon_crtc;
  422. u32 tmp;
  423. /* enable any active CRTCs */
  424. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  425. radeon_crtc = to_radeon_crtc(crtc);
  426. if (radeon_crtc->enabled) {
  427. if (radeon_crtc->crtc_id) {
  428. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  429. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  430. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  431. } else {
  432. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  433. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  434. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  435. }
  436. }
  437. }
  438. }
  439. bool r100_gui_idle(struct radeon_device *rdev)
  440. {
  441. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  442. return false;
  443. else
  444. return true;
  445. }
  446. /* hpd for digital panel detect/disconnect */
  447. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  448. {
  449. bool connected = false;
  450. switch (hpd) {
  451. case RADEON_HPD_1:
  452. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  453. connected = true;
  454. break;
  455. case RADEON_HPD_2:
  456. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  457. connected = true;
  458. break;
  459. default:
  460. break;
  461. }
  462. return connected;
  463. }
  464. void r100_hpd_set_polarity(struct radeon_device *rdev,
  465. enum radeon_hpd_id hpd)
  466. {
  467. u32 tmp;
  468. bool connected = r100_hpd_sense(rdev, hpd);
  469. switch (hpd) {
  470. case RADEON_HPD_1:
  471. tmp = RREG32(RADEON_FP_GEN_CNTL);
  472. if (connected)
  473. tmp &= ~RADEON_FP_DETECT_INT_POL;
  474. else
  475. tmp |= RADEON_FP_DETECT_INT_POL;
  476. WREG32(RADEON_FP_GEN_CNTL, tmp);
  477. break;
  478. case RADEON_HPD_2:
  479. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  480. if (connected)
  481. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  482. else
  483. tmp |= RADEON_FP2_DETECT_INT_POL;
  484. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  485. break;
  486. default:
  487. break;
  488. }
  489. }
  490. void r100_hpd_init(struct radeon_device *rdev)
  491. {
  492. struct drm_device *dev = rdev->ddev;
  493. struct drm_connector *connector;
  494. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  495. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  496. switch (radeon_connector->hpd.hpd) {
  497. case RADEON_HPD_1:
  498. rdev->irq.hpd[0] = true;
  499. break;
  500. case RADEON_HPD_2:
  501. rdev->irq.hpd[1] = true;
  502. break;
  503. default:
  504. break;
  505. }
  506. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  507. }
  508. if (rdev->irq.installed)
  509. r100_irq_set(rdev);
  510. }
  511. void r100_hpd_fini(struct radeon_device *rdev)
  512. {
  513. struct drm_device *dev = rdev->ddev;
  514. struct drm_connector *connector;
  515. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  516. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  517. switch (radeon_connector->hpd.hpd) {
  518. case RADEON_HPD_1:
  519. rdev->irq.hpd[0] = false;
  520. break;
  521. case RADEON_HPD_2:
  522. rdev->irq.hpd[1] = false;
  523. break;
  524. default:
  525. break;
  526. }
  527. }
  528. }
  529. /*
  530. * PCI GART
  531. */
  532. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  533. {
  534. /* TODO: can we do somethings here ? */
  535. /* It seems hw only cache one entry so we should discard this
  536. * entry otherwise if first GPU GART read hit this entry it
  537. * could end up in wrong address. */
  538. }
  539. int r100_pci_gart_init(struct radeon_device *rdev)
  540. {
  541. int r;
  542. if (rdev->gart.ptr) {
  543. WARN(1, "R100 PCI GART already initialized\n");
  544. return 0;
  545. }
  546. /* Initialize common gart structure */
  547. r = radeon_gart_init(rdev);
  548. if (r)
  549. return r;
  550. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  551. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  552. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  553. return radeon_gart_table_ram_alloc(rdev);
  554. }
  555. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  556. void r100_enable_bm(struct radeon_device *rdev)
  557. {
  558. uint32_t tmp;
  559. /* Enable bus mastering */
  560. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  561. WREG32(RADEON_BUS_CNTL, tmp);
  562. }
  563. int r100_pci_gart_enable(struct radeon_device *rdev)
  564. {
  565. uint32_t tmp;
  566. radeon_gart_restore(rdev);
  567. /* discard memory request outside of configured range */
  568. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  569. WREG32(RADEON_AIC_CNTL, tmp);
  570. /* set address range for PCI address translate */
  571. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  572. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  573. /* set PCI GART page-table base address */
  574. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  575. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  576. WREG32(RADEON_AIC_CNTL, tmp);
  577. r100_pci_gart_tlb_flush(rdev);
  578. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  579. (unsigned)(rdev->mc.gtt_size >> 20),
  580. (unsigned long long)rdev->gart.table_addr);
  581. rdev->gart.ready = true;
  582. return 0;
  583. }
  584. void r100_pci_gart_disable(struct radeon_device *rdev)
  585. {
  586. uint32_t tmp;
  587. /* discard memory request outside of configured range */
  588. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  589. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  590. WREG32(RADEON_AIC_LO_ADDR, 0);
  591. WREG32(RADEON_AIC_HI_ADDR, 0);
  592. }
  593. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  594. {
  595. u32 *gtt = rdev->gart.ptr;
  596. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  597. return -EINVAL;
  598. }
  599. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  600. return 0;
  601. }
  602. void r100_pci_gart_fini(struct radeon_device *rdev)
  603. {
  604. radeon_gart_fini(rdev);
  605. r100_pci_gart_disable(rdev);
  606. radeon_gart_table_ram_free(rdev);
  607. }
  608. int r100_irq_set(struct radeon_device *rdev)
  609. {
  610. uint32_t tmp = 0;
  611. if (!rdev->irq.installed) {
  612. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  613. WREG32(R_000040_GEN_INT_CNTL, 0);
  614. return -EINVAL;
  615. }
  616. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  617. tmp |= RADEON_SW_INT_ENABLE;
  618. }
  619. if (rdev->irq.gui_idle) {
  620. tmp |= RADEON_GUI_IDLE_MASK;
  621. }
  622. if (rdev->irq.crtc_vblank_int[0] ||
  623. rdev->irq.pflip[0]) {
  624. tmp |= RADEON_CRTC_VBLANK_MASK;
  625. }
  626. if (rdev->irq.crtc_vblank_int[1] ||
  627. rdev->irq.pflip[1]) {
  628. tmp |= RADEON_CRTC2_VBLANK_MASK;
  629. }
  630. if (rdev->irq.hpd[0]) {
  631. tmp |= RADEON_FP_DETECT_MASK;
  632. }
  633. if (rdev->irq.hpd[1]) {
  634. tmp |= RADEON_FP2_DETECT_MASK;
  635. }
  636. WREG32(RADEON_GEN_INT_CNTL, tmp);
  637. return 0;
  638. }
  639. void r100_irq_disable(struct radeon_device *rdev)
  640. {
  641. u32 tmp;
  642. WREG32(R_000040_GEN_INT_CNTL, 0);
  643. /* Wait and acknowledge irq */
  644. mdelay(1);
  645. tmp = RREG32(R_000044_GEN_INT_STATUS);
  646. WREG32(R_000044_GEN_INT_STATUS, tmp);
  647. }
  648. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  649. {
  650. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  651. uint32_t irq_mask = RADEON_SW_INT_TEST |
  652. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  653. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  654. /* the interrupt works, but the status bit is permanently asserted */
  655. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  656. if (!rdev->irq.gui_idle_acked)
  657. irq_mask |= RADEON_GUI_IDLE_STAT;
  658. }
  659. if (irqs) {
  660. WREG32(RADEON_GEN_INT_STATUS, irqs);
  661. }
  662. return irqs & irq_mask;
  663. }
  664. int r100_irq_process(struct radeon_device *rdev)
  665. {
  666. uint32_t status, msi_rearm;
  667. bool queue_hotplug = false;
  668. /* reset gui idle ack. the status bit is broken */
  669. rdev->irq.gui_idle_acked = false;
  670. status = r100_irq_ack(rdev);
  671. if (!status) {
  672. return IRQ_NONE;
  673. }
  674. if (rdev->shutdown) {
  675. return IRQ_NONE;
  676. }
  677. while (status) {
  678. /* SW interrupt */
  679. if (status & RADEON_SW_INT_TEST) {
  680. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  681. }
  682. /* gui idle interrupt */
  683. if (status & RADEON_GUI_IDLE_STAT) {
  684. rdev->irq.gui_idle_acked = true;
  685. rdev->pm.gui_idle = true;
  686. wake_up(&rdev->irq.idle_queue);
  687. }
  688. /* Vertical blank interrupts */
  689. if (status & RADEON_CRTC_VBLANK_STAT) {
  690. if (rdev->irq.crtc_vblank_int[0]) {
  691. drm_handle_vblank(rdev->ddev, 0);
  692. rdev->pm.vblank_sync = true;
  693. wake_up(&rdev->irq.vblank_queue);
  694. }
  695. if (rdev->irq.pflip[0])
  696. radeon_crtc_handle_flip(rdev, 0);
  697. }
  698. if (status & RADEON_CRTC2_VBLANK_STAT) {
  699. if (rdev->irq.crtc_vblank_int[1]) {
  700. drm_handle_vblank(rdev->ddev, 1);
  701. rdev->pm.vblank_sync = true;
  702. wake_up(&rdev->irq.vblank_queue);
  703. }
  704. if (rdev->irq.pflip[1])
  705. radeon_crtc_handle_flip(rdev, 1);
  706. }
  707. if (status & RADEON_FP_DETECT_STAT) {
  708. queue_hotplug = true;
  709. DRM_DEBUG("HPD1\n");
  710. }
  711. if (status & RADEON_FP2_DETECT_STAT) {
  712. queue_hotplug = true;
  713. DRM_DEBUG("HPD2\n");
  714. }
  715. status = r100_irq_ack(rdev);
  716. }
  717. /* reset gui idle ack. the status bit is broken */
  718. rdev->irq.gui_idle_acked = false;
  719. if (queue_hotplug)
  720. schedule_work(&rdev->hotplug_work);
  721. if (rdev->msi_enabled) {
  722. switch (rdev->family) {
  723. case CHIP_RS400:
  724. case CHIP_RS480:
  725. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  726. WREG32(RADEON_AIC_CNTL, msi_rearm);
  727. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  728. break;
  729. default:
  730. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  731. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  732. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  733. break;
  734. }
  735. }
  736. return IRQ_HANDLED;
  737. }
  738. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  739. {
  740. if (crtc == 0)
  741. return RREG32(RADEON_CRTC_CRNT_FRAME);
  742. else
  743. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  744. }
  745. /* Who ever call radeon_fence_emit should call ring_lock and ask
  746. * for enough space (today caller are ib schedule and buffer move) */
  747. void r100_fence_ring_emit(struct radeon_device *rdev,
  748. struct radeon_fence *fence)
  749. {
  750. struct radeon_ring *ring = &rdev->ring[fence->ring];
  751. /* We have to make sure that caches are flushed before
  752. * CPU might read something from VRAM. */
  753. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  754. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  755. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  756. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  757. /* Wait until IDLE & CLEAN */
  758. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  759. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  760. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  761. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  762. RADEON_HDP_READ_BUFFER_INVALIDATE);
  763. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  764. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  765. /* Emit fence sequence & fire IRQ */
  766. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  767. radeon_ring_write(ring, fence->seq);
  768. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  769. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  770. }
  771. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  772. struct radeon_ring *ring,
  773. struct radeon_semaphore *semaphore,
  774. bool emit_wait)
  775. {
  776. /* Unused on older asics, since we don't have semaphores or multiple rings */
  777. BUG();
  778. }
  779. int r100_copy_blit(struct radeon_device *rdev,
  780. uint64_t src_offset,
  781. uint64_t dst_offset,
  782. unsigned num_gpu_pages,
  783. struct radeon_fence *fence)
  784. {
  785. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  786. uint32_t cur_pages;
  787. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  788. uint32_t pitch;
  789. uint32_t stride_pixels;
  790. unsigned ndw;
  791. int num_loops;
  792. int r = 0;
  793. /* radeon limited to 16k stride */
  794. stride_bytes &= 0x3fff;
  795. /* radeon pitch is /64 */
  796. pitch = stride_bytes / 64;
  797. stride_pixels = stride_bytes / 4;
  798. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  799. /* Ask for enough room for blit + flush + fence */
  800. ndw = 64 + (10 * num_loops);
  801. r = radeon_ring_lock(rdev, ring, ndw);
  802. if (r) {
  803. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  804. return -EINVAL;
  805. }
  806. while (num_gpu_pages > 0) {
  807. cur_pages = num_gpu_pages;
  808. if (cur_pages > 8191) {
  809. cur_pages = 8191;
  810. }
  811. num_gpu_pages -= cur_pages;
  812. /* pages are in Y direction - height
  813. page width in X direction - width */
  814. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  815. radeon_ring_write(ring,
  816. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  817. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  818. RADEON_GMC_SRC_CLIPPING |
  819. RADEON_GMC_DST_CLIPPING |
  820. RADEON_GMC_BRUSH_NONE |
  821. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  822. RADEON_GMC_SRC_DATATYPE_COLOR |
  823. RADEON_ROP3_S |
  824. RADEON_DP_SRC_SOURCE_MEMORY |
  825. RADEON_GMC_CLR_CMP_CNTL_DIS |
  826. RADEON_GMC_WR_MSK_DIS);
  827. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  828. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  829. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  830. radeon_ring_write(ring, 0);
  831. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  832. radeon_ring_write(ring, num_gpu_pages);
  833. radeon_ring_write(ring, num_gpu_pages);
  834. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  835. }
  836. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  837. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  838. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  839. radeon_ring_write(ring,
  840. RADEON_WAIT_2D_IDLECLEAN |
  841. RADEON_WAIT_HOST_IDLECLEAN |
  842. RADEON_WAIT_DMA_GUI_IDLE);
  843. if (fence) {
  844. r = radeon_fence_emit(rdev, fence);
  845. }
  846. radeon_ring_unlock_commit(rdev, ring);
  847. return r;
  848. }
  849. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  850. {
  851. unsigned i;
  852. u32 tmp;
  853. for (i = 0; i < rdev->usec_timeout; i++) {
  854. tmp = RREG32(R_000E40_RBBM_STATUS);
  855. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  856. return 0;
  857. }
  858. udelay(1);
  859. }
  860. return -1;
  861. }
  862. void r100_ring_start(struct radeon_device *rdev)
  863. {
  864. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  865. int r;
  866. r = radeon_ring_lock(rdev, ring, 2);
  867. if (r) {
  868. return;
  869. }
  870. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  871. radeon_ring_write(ring,
  872. RADEON_ISYNC_ANY2D_IDLE3D |
  873. RADEON_ISYNC_ANY3D_IDLE2D |
  874. RADEON_ISYNC_WAIT_IDLEGUI |
  875. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  876. radeon_ring_unlock_commit(rdev, ring);
  877. }
  878. /* Load the microcode for the CP */
  879. static int r100_cp_init_microcode(struct radeon_device *rdev)
  880. {
  881. struct platform_device *pdev;
  882. const char *fw_name = NULL;
  883. int err;
  884. DRM_DEBUG_KMS("\n");
  885. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  886. err = IS_ERR(pdev);
  887. if (err) {
  888. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  889. return -EINVAL;
  890. }
  891. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  892. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  893. (rdev->family == CHIP_RS200)) {
  894. DRM_INFO("Loading R100 Microcode\n");
  895. fw_name = FIRMWARE_R100;
  896. } else if ((rdev->family == CHIP_R200) ||
  897. (rdev->family == CHIP_RV250) ||
  898. (rdev->family == CHIP_RV280) ||
  899. (rdev->family == CHIP_RS300)) {
  900. DRM_INFO("Loading R200 Microcode\n");
  901. fw_name = FIRMWARE_R200;
  902. } else if ((rdev->family == CHIP_R300) ||
  903. (rdev->family == CHIP_R350) ||
  904. (rdev->family == CHIP_RV350) ||
  905. (rdev->family == CHIP_RV380) ||
  906. (rdev->family == CHIP_RS400) ||
  907. (rdev->family == CHIP_RS480)) {
  908. DRM_INFO("Loading R300 Microcode\n");
  909. fw_name = FIRMWARE_R300;
  910. } else if ((rdev->family == CHIP_R420) ||
  911. (rdev->family == CHIP_R423) ||
  912. (rdev->family == CHIP_RV410)) {
  913. DRM_INFO("Loading R400 Microcode\n");
  914. fw_name = FIRMWARE_R420;
  915. } else if ((rdev->family == CHIP_RS690) ||
  916. (rdev->family == CHIP_RS740)) {
  917. DRM_INFO("Loading RS690/RS740 Microcode\n");
  918. fw_name = FIRMWARE_RS690;
  919. } else if (rdev->family == CHIP_RS600) {
  920. DRM_INFO("Loading RS600 Microcode\n");
  921. fw_name = FIRMWARE_RS600;
  922. } else if ((rdev->family == CHIP_RV515) ||
  923. (rdev->family == CHIP_R520) ||
  924. (rdev->family == CHIP_RV530) ||
  925. (rdev->family == CHIP_R580) ||
  926. (rdev->family == CHIP_RV560) ||
  927. (rdev->family == CHIP_RV570)) {
  928. DRM_INFO("Loading R500 Microcode\n");
  929. fw_name = FIRMWARE_R520;
  930. }
  931. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  932. platform_device_unregister(pdev);
  933. if (err) {
  934. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  935. fw_name);
  936. } else if (rdev->me_fw->size % 8) {
  937. printk(KERN_ERR
  938. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  939. rdev->me_fw->size, fw_name);
  940. err = -EINVAL;
  941. release_firmware(rdev->me_fw);
  942. rdev->me_fw = NULL;
  943. }
  944. return err;
  945. }
  946. static void r100_cp_load_microcode(struct radeon_device *rdev)
  947. {
  948. const __be32 *fw_data;
  949. int i, size;
  950. if (r100_gui_wait_for_idle(rdev)) {
  951. printk(KERN_WARNING "Failed to wait GUI idle while "
  952. "programming pipes. Bad things might happen.\n");
  953. }
  954. if (rdev->me_fw) {
  955. size = rdev->me_fw->size / 4;
  956. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  957. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  958. for (i = 0; i < size; i += 2) {
  959. WREG32(RADEON_CP_ME_RAM_DATAH,
  960. be32_to_cpup(&fw_data[i]));
  961. WREG32(RADEON_CP_ME_RAM_DATAL,
  962. be32_to_cpup(&fw_data[i + 1]));
  963. }
  964. }
  965. }
  966. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  967. {
  968. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  969. unsigned rb_bufsz;
  970. unsigned rb_blksz;
  971. unsigned max_fetch;
  972. unsigned pre_write_timer;
  973. unsigned pre_write_limit;
  974. unsigned indirect2_start;
  975. unsigned indirect1_start;
  976. uint32_t tmp;
  977. int r;
  978. if (r100_debugfs_cp_init(rdev)) {
  979. DRM_ERROR("Failed to register debugfs file for CP !\n");
  980. }
  981. if (!rdev->me_fw) {
  982. r = r100_cp_init_microcode(rdev);
  983. if (r) {
  984. DRM_ERROR("Failed to load firmware!\n");
  985. return r;
  986. }
  987. }
  988. /* Align ring size */
  989. rb_bufsz = drm_order(ring_size / 8);
  990. ring_size = (1 << (rb_bufsz + 1)) * 4;
  991. r100_cp_load_microcode(rdev);
  992. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  993. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  994. 0, 0x7fffff, RADEON_CP_PACKET2);
  995. if (r) {
  996. return r;
  997. }
  998. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  999. * the rptr copy in system ram */
  1000. rb_blksz = 9;
  1001. /* cp will read 128bytes at a time (4 dwords) */
  1002. max_fetch = 1;
  1003. ring->align_mask = 16 - 1;
  1004. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1005. pre_write_timer = 64;
  1006. /* Force CP_RB_WPTR write if written more than one time before the
  1007. * delay expire
  1008. */
  1009. pre_write_limit = 0;
  1010. /* Setup the cp cache like this (cache size is 96 dwords) :
  1011. * RING 0 to 15
  1012. * INDIRECT1 16 to 79
  1013. * INDIRECT2 80 to 95
  1014. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1015. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1016. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1017. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1018. * so it gets the bigger cache.
  1019. */
  1020. indirect2_start = 80;
  1021. indirect1_start = 16;
  1022. /* cp setup */
  1023. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1024. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1025. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1026. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1027. #ifdef __BIG_ENDIAN
  1028. tmp |= RADEON_BUF_SWAP_32BIT;
  1029. #endif
  1030. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1031. /* Set ring address */
  1032. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1033. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1034. /* Force read & write ptr to 0 */
  1035. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1036. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1037. ring->wptr = 0;
  1038. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1039. /* set the wb address whether it's enabled or not */
  1040. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1041. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1042. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1043. if (rdev->wb.enabled)
  1044. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1045. else {
  1046. tmp |= RADEON_RB_NO_UPDATE;
  1047. WREG32(R_000770_SCRATCH_UMSK, 0);
  1048. }
  1049. WREG32(RADEON_CP_RB_CNTL, tmp);
  1050. udelay(10);
  1051. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1052. /* Set cp mode to bus mastering & enable cp*/
  1053. WREG32(RADEON_CP_CSQ_MODE,
  1054. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1055. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1056. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1057. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1058. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1059. radeon_ring_start(rdev);
  1060. r = radeon_ring_test(rdev, ring);
  1061. if (r) {
  1062. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1063. return r;
  1064. }
  1065. ring->ready = true;
  1066. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1067. return 0;
  1068. }
  1069. void r100_cp_fini(struct radeon_device *rdev)
  1070. {
  1071. if (r100_cp_wait_for_idle(rdev)) {
  1072. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1073. }
  1074. /* Disable ring */
  1075. r100_cp_disable(rdev);
  1076. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1077. DRM_INFO("radeon: cp finalized\n");
  1078. }
  1079. void r100_cp_disable(struct radeon_device *rdev)
  1080. {
  1081. /* Disable ring */
  1082. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1083. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1084. WREG32(RADEON_CP_CSQ_MODE, 0);
  1085. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1086. WREG32(R_000770_SCRATCH_UMSK, 0);
  1087. if (r100_gui_wait_for_idle(rdev)) {
  1088. printk(KERN_WARNING "Failed to wait GUI idle while "
  1089. "programming pipes. Bad things might happen.\n");
  1090. }
  1091. }
  1092. /*
  1093. * CS functions
  1094. */
  1095. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1096. struct radeon_cs_packet *pkt,
  1097. const unsigned *auth, unsigned n,
  1098. radeon_packet0_check_t check)
  1099. {
  1100. unsigned reg;
  1101. unsigned i, j, m;
  1102. unsigned idx;
  1103. int r;
  1104. idx = pkt->idx + 1;
  1105. reg = pkt->reg;
  1106. /* Check that register fall into register range
  1107. * determined by the number of entry (n) in the
  1108. * safe register bitmap.
  1109. */
  1110. if (pkt->one_reg_wr) {
  1111. if ((reg >> 7) > n) {
  1112. return -EINVAL;
  1113. }
  1114. } else {
  1115. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1116. return -EINVAL;
  1117. }
  1118. }
  1119. for (i = 0; i <= pkt->count; i++, idx++) {
  1120. j = (reg >> 7);
  1121. m = 1 << ((reg >> 2) & 31);
  1122. if (auth[j] & m) {
  1123. r = check(p, pkt, idx, reg);
  1124. if (r) {
  1125. return r;
  1126. }
  1127. }
  1128. if (pkt->one_reg_wr) {
  1129. if (!(auth[j] & m)) {
  1130. break;
  1131. }
  1132. } else {
  1133. reg += 4;
  1134. }
  1135. }
  1136. return 0;
  1137. }
  1138. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1139. struct radeon_cs_packet *pkt)
  1140. {
  1141. volatile uint32_t *ib;
  1142. unsigned i;
  1143. unsigned idx;
  1144. ib = p->ib->ptr;
  1145. idx = pkt->idx;
  1146. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1147. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1148. }
  1149. }
  1150. /**
  1151. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1152. * @parser: parser structure holding parsing context.
  1153. * @pkt: where to store packet informations
  1154. *
  1155. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1156. * if packet is bigger than remaining ib size. or if packets is unknown.
  1157. **/
  1158. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1159. struct radeon_cs_packet *pkt,
  1160. unsigned idx)
  1161. {
  1162. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1163. uint32_t header;
  1164. if (idx >= ib_chunk->length_dw) {
  1165. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1166. idx, ib_chunk->length_dw);
  1167. return -EINVAL;
  1168. }
  1169. header = radeon_get_ib_value(p, idx);
  1170. pkt->idx = idx;
  1171. pkt->type = CP_PACKET_GET_TYPE(header);
  1172. pkt->count = CP_PACKET_GET_COUNT(header);
  1173. switch (pkt->type) {
  1174. case PACKET_TYPE0:
  1175. pkt->reg = CP_PACKET0_GET_REG(header);
  1176. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1177. break;
  1178. case PACKET_TYPE3:
  1179. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1180. break;
  1181. case PACKET_TYPE2:
  1182. pkt->count = -1;
  1183. break;
  1184. default:
  1185. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1186. return -EINVAL;
  1187. }
  1188. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1189. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1190. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1191. return -EINVAL;
  1192. }
  1193. return 0;
  1194. }
  1195. /**
  1196. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1197. * @parser: parser structure holding parsing context.
  1198. *
  1199. * Userspace sends a special sequence for VLINE waits.
  1200. * PACKET0 - VLINE_START_END + value
  1201. * PACKET0 - WAIT_UNTIL +_value
  1202. * RELOC (P3) - crtc_id in reloc.
  1203. *
  1204. * This function parses this and relocates the VLINE START END
  1205. * and WAIT UNTIL packets to the correct crtc.
  1206. * It also detects a switched off crtc and nulls out the
  1207. * wait in that case.
  1208. */
  1209. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1210. {
  1211. struct drm_mode_object *obj;
  1212. struct drm_crtc *crtc;
  1213. struct radeon_crtc *radeon_crtc;
  1214. struct radeon_cs_packet p3reloc, waitreloc;
  1215. int crtc_id;
  1216. int r;
  1217. uint32_t header, h_idx, reg;
  1218. volatile uint32_t *ib;
  1219. ib = p->ib->ptr;
  1220. /* parse the wait until */
  1221. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1222. if (r)
  1223. return r;
  1224. /* check its a wait until and only 1 count */
  1225. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1226. waitreloc.count != 0) {
  1227. DRM_ERROR("vline wait had illegal wait until segment\n");
  1228. return -EINVAL;
  1229. }
  1230. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1231. DRM_ERROR("vline wait had illegal wait until\n");
  1232. return -EINVAL;
  1233. }
  1234. /* jump over the NOP */
  1235. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1236. if (r)
  1237. return r;
  1238. h_idx = p->idx - 2;
  1239. p->idx += waitreloc.count + 2;
  1240. p->idx += p3reloc.count + 2;
  1241. header = radeon_get_ib_value(p, h_idx);
  1242. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1243. reg = CP_PACKET0_GET_REG(header);
  1244. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1245. if (!obj) {
  1246. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1247. return -EINVAL;
  1248. }
  1249. crtc = obj_to_crtc(obj);
  1250. radeon_crtc = to_radeon_crtc(crtc);
  1251. crtc_id = radeon_crtc->crtc_id;
  1252. if (!crtc->enabled) {
  1253. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1254. ib[h_idx + 2] = PACKET2(0);
  1255. ib[h_idx + 3] = PACKET2(0);
  1256. } else if (crtc_id == 1) {
  1257. switch (reg) {
  1258. case AVIVO_D1MODE_VLINE_START_END:
  1259. header &= ~R300_CP_PACKET0_REG_MASK;
  1260. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1261. break;
  1262. case RADEON_CRTC_GUI_TRIG_VLINE:
  1263. header &= ~R300_CP_PACKET0_REG_MASK;
  1264. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1265. break;
  1266. default:
  1267. DRM_ERROR("unknown crtc reloc\n");
  1268. return -EINVAL;
  1269. }
  1270. ib[h_idx] = header;
  1271. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1272. }
  1273. return 0;
  1274. }
  1275. /**
  1276. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1277. * @parser: parser structure holding parsing context.
  1278. * @data: pointer to relocation data
  1279. * @offset_start: starting offset
  1280. * @offset_mask: offset mask (to align start offset on)
  1281. * @reloc: reloc informations
  1282. *
  1283. * Check next packet is relocation packet3, do bo validation and compute
  1284. * GPU offset using the provided start.
  1285. **/
  1286. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1287. struct radeon_cs_reloc **cs_reloc)
  1288. {
  1289. struct radeon_cs_chunk *relocs_chunk;
  1290. struct radeon_cs_packet p3reloc;
  1291. unsigned idx;
  1292. int r;
  1293. if (p->chunk_relocs_idx == -1) {
  1294. DRM_ERROR("No relocation chunk !\n");
  1295. return -EINVAL;
  1296. }
  1297. *cs_reloc = NULL;
  1298. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1299. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1300. if (r) {
  1301. return r;
  1302. }
  1303. p->idx += p3reloc.count + 2;
  1304. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1305. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1306. p3reloc.idx);
  1307. r100_cs_dump_packet(p, &p3reloc);
  1308. return -EINVAL;
  1309. }
  1310. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1311. if (idx >= relocs_chunk->length_dw) {
  1312. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1313. idx, relocs_chunk->length_dw);
  1314. r100_cs_dump_packet(p, &p3reloc);
  1315. return -EINVAL;
  1316. }
  1317. /* FIXME: we assume reloc size is 4 dwords */
  1318. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1319. return 0;
  1320. }
  1321. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1322. {
  1323. int vtx_size;
  1324. vtx_size = 2;
  1325. /* ordered according to bits in spec */
  1326. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1327. vtx_size++;
  1328. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1329. vtx_size += 3;
  1330. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1331. vtx_size++;
  1332. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1333. vtx_size++;
  1334. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1335. vtx_size += 3;
  1336. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1337. vtx_size++;
  1338. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1339. vtx_size++;
  1340. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1341. vtx_size += 2;
  1342. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1343. vtx_size += 2;
  1344. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1345. vtx_size++;
  1346. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1347. vtx_size += 2;
  1348. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1349. vtx_size++;
  1350. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1351. vtx_size += 2;
  1352. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1353. vtx_size++;
  1354. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1355. vtx_size++;
  1356. /* blend weight */
  1357. if (vtx_fmt & (0x7 << 15))
  1358. vtx_size += (vtx_fmt >> 15) & 0x7;
  1359. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1360. vtx_size += 3;
  1361. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1362. vtx_size += 2;
  1363. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1364. vtx_size++;
  1365. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1366. vtx_size++;
  1367. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1368. vtx_size++;
  1369. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1370. vtx_size++;
  1371. return vtx_size;
  1372. }
  1373. static int r100_packet0_check(struct radeon_cs_parser *p,
  1374. struct radeon_cs_packet *pkt,
  1375. unsigned idx, unsigned reg)
  1376. {
  1377. struct radeon_cs_reloc *reloc;
  1378. struct r100_cs_track *track;
  1379. volatile uint32_t *ib;
  1380. uint32_t tmp;
  1381. int r;
  1382. int i, face;
  1383. u32 tile_flags = 0;
  1384. u32 idx_value;
  1385. ib = p->ib->ptr;
  1386. track = (struct r100_cs_track *)p->track;
  1387. idx_value = radeon_get_ib_value(p, idx);
  1388. switch (reg) {
  1389. case RADEON_CRTC_GUI_TRIG_VLINE:
  1390. r = r100_cs_packet_parse_vline(p);
  1391. if (r) {
  1392. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1393. idx, reg);
  1394. r100_cs_dump_packet(p, pkt);
  1395. return r;
  1396. }
  1397. break;
  1398. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1399. * range access */
  1400. case RADEON_DST_PITCH_OFFSET:
  1401. case RADEON_SRC_PITCH_OFFSET:
  1402. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1403. if (r)
  1404. return r;
  1405. break;
  1406. case RADEON_RB3D_DEPTHOFFSET:
  1407. r = r100_cs_packet_next_reloc(p, &reloc);
  1408. if (r) {
  1409. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1410. idx, reg);
  1411. r100_cs_dump_packet(p, pkt);
  1412. return r;
  1413. }
  1414. track->zb.robj = reloc->robj;
  1415. track->zb.offset = idx_value;
  1416. track->zb_dirty = true;
  1417. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1418. break;
  1419. case RADEON_RB3D_COLOROFFSET:
  1420. r = r100_cs_packet_next_reloc(p, &reloc);
  1421. if (r) {
  1422. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1423. idx, reg);
  1424. r100_cs_dump_packet(p, pkt);
  1425. return r;
  1426. }
  1427. track->cb[0].robj = reloc->robj;
  1428. track->cb[0].offset = idx_value;
  1429. track->cb_dirty = true;
  1430. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1431. break;
  1432. case RADEON_PP_TXOFFSET_0:
  1433. case RADEON_PP_TXOFFSET_1:
  1434. case RADEON_PP_TXOFFSET_2:
  1435. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1436. r = r100_cs_packet_next_reloc(p, &reloc);
  1437. if (r) {
  1438. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1439. idx, reg);
  1440. r100_cs_dump_packet(p, pkt);
  1441. return r;
  1442. }
  1443. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1444. track->textures[i].robj = reloc->robj;
  1445. track->tex_dirty = true;
  1446. break;
  1447. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1448. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1449. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1450. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1451. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1452. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1453. r = r100_cs_packet_next_reloc(p, &reloc);
  1454. if (r) {
  1455. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1456. idx, reg);
  1457. r100_cs_dump_packet(p, pkt);
  1458. return r;
  1459. }
  1460. track->textures[0].cube_info[i].offset = idx_value;
  1461. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1462. track->textures[0].cube_info[i].robj = reloc->robj;
  1463. track->tex_dirty = true;
  1464. break;
  1465. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1466. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1467. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1468. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1469. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1470. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1471. r = r100_cs_packet_next_reloc(p, &reloc);
  1472. if (r) {
  1473. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1474. idx, reg);
  1475. r100_cs_dump_packet(p, pkt);
  1476. return r;
  1477. }
  1478. track->textures[1].cube_info[i].offset = idx_value;
  1479. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1480. track->textures[1].cube_info[i].robj = reloc->robj;
  1481. track->tex_dirty = true;
  1482. break;
  1483. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1484. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1485. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1486. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1487. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1488. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1489. r = r100_cs_packet_next_reloc(p, &reloc);
  1490. if (r) {
  1491. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1492. idx, reg);
  1493. r100_cs_dump_packet(p, pkt);
  1494. return r;
  1495. }
  1496. track->textures[2].cube_info[i].offset = idx_value;
  1497. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1498. track->textures[2].cube_info[i].robj = reloc->robj;
  1499. track->tex_dirty = true;
  1500. break;
  1501. case RADEON_RE_WIDTH_HEIGHT:
  1502. track->maxy = ((idx_value >> 16) & 0x7FF);
  1503. track->cb_dirty = true;
  1504. track->zb_dirty = true;
  1505. break;
  1506. case RADEON_RB3D_COLORPITCH:
  1507. r = r100_cs_packet_next_reloc(p, &reloc);
  1508. if (r) {
  1509. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1510. idx, reg);
  1511. r100_cs_dump_packet(p, pkt);
  1512. return r;
  1513. }
  1514. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1515. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1516. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1517. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1518. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1519. tmp = idx_value & ~(0x7 << 16);
  1520. tmp |= tile_flags;
  1521. ib[idx] = tmp;
  1522. } else
  1523. ib[idx] = idx_value;
  1524. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1525. track->cb_dirty = true;
  1526. break;
  1527. case RADEON_RB3D_DEPTHPITCH:
  1528. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1529. track->zb_dirty = true;
  1530. break;
  1531. case RADEON_RB3D_CNTL:
  1532. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1533. case 7:
  1534. case 8:
  1535. case 9:
  1536. case 11:
  1537. case 12:
  1538. track->cb[0].cpp = 1;
  1539. break;
  1540. case 3:
  1541. case 4:
  1542. case 15:
  1543. track->cb[0].cpp = 2;
  1544. break;
  1545. case 6:
  1546. track->cb[0].cpp = 4;
  1547. break;
  1548. default:
  1549. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1550. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1551. return -EINVAL;
  1552. }
  1553. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1554. track->cb_dirty = true;
  1555. track->zb_dirty = true;
  1556. break;
  1557. case RADEON_RB3D_ZSTENCILCNTL:
  1558. switch (idx_value & 0xf) {
  1559. case 0:
  1560. track->zb.cpp = 2;
  1561. break;
  1562. case 2:
  1563. case 3:
  1564. case 4:
  1565. case 5:
  1566. case 9:
  1567. case 11:
  1568. track->zb.cpp = 4;
  1569. break;
  1570. default:
  1571. break;
  1572. }
  1573. track->zb_dirty = true;
  1574. break;
  1575. case RADEON_RB3D_ZPASS_ADDR:
  1576. r = r100_cs_packet_next_reloc(p, &reloc);
  1577. if (r) {
  1578. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1579. idx, reg);
  1580. r100_cs_dump_packet(p, pkt);
  1581. return r;
  1582. }
  1583. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1584. break;
  1585. case RADEON_PP_CNTL:
  1586. {
  1587. uint32_t temp = idx_value >> 4;
  1588. for (i = 0; i < track->num_texture; i++)
  1589. track->textures[i].enabled = !!(temp & (1 << i));
  1590. track->tex_dirty = true;
  1591. }
  1592. break;
  1593. case RADEON_SE_VF_CNTL:
  1594. track->vap_vf_cntl = idx_value;
  1595. break;
  1596. case RADEON_SE_VTX_FMT:
  1597. track->vtx_size = r100_get_vtx_size(idx_value);
  1598. break;
  1599. case RADEON_PP_TEX_SIZE_0:
  1600. case RADEON_PP_TEX_SIZE_1:
  1601. case RADEON_PP_TEX_SIZE_2:
  1602. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1603. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1604. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1605. track->tex_dirty = true;
  1606. break;
  1607. case RADEON_PP_TEX_PITCH_0:
  1608. case RADEON_PP_TEX_PITCH_1:
  1609. case RADEON_PP_TEX_PITCH_2:
  1610. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1611. track->textures[i].pitch = idx_value + 32;
  1612. track->tex_dirty = true;
  1613. break;
  1614. case RADEON_PP_TXFILTER_0:
  1615. case RADEON_PP_TXFILTER_1:
  1616. case RADEON_PP_TXFILTER_2:
  1617. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1618. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1619. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1620. tmp = (idx_value >> 23) & 0x7;
  1621. if (tmp == 2 || tmp == 6)
  1622. track->textures[i].roundup_w = false;
  1623. tmp = (idx_value >> 27) & 0x7;
  1624. if (tmp == 2 || tmp == 6)
  1625. track->textures[i].roundup_h = false;
  1626. track->tex_dirty = true;
  1627. break;
  1628. case RADEON_PP_TXFORMAT_0:
  1629. case RADEON_PP_TXFORMAT_1:
  1630. case RADEON_PP_TXFORMAT_2:
  1631. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1632. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1633. track->textures[i].use_pitch = 1;
  1634. } else {
  1635. track->textures[i].use_pitch = 0;
  1636. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1637. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1638. }
  1639. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1640. track->textures[i].tex_coord_type = 2;
  1641. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1642. case RADEON_TXFORMAT_I8:
  1643. case RADEON_TXFORMAT_RGB332:
  1644. case RADEON_TXFORMAT_Y8:
  1645. track->textures[i].cpp = 1;
  1646. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1647. break;
  1648. case RADEON_TXFORMAT_AI88:
  1649. case RADEON_TXFORMAT_ARGB1555:
  1650. case RADEON_TXFORMAT_RGB565:
  1651. case RADEON_TXFORMAT_ARGB4444:
  1652. case RADEON_TXFORMAT_VYUY422:
  1653. case RADEON_TXFORMAT_YVYU422:
  1654. case RADEON_TXFORMAT_SHADOW16:
  1655. case RADEON_TXFORMAT_LDUDV655:
  1656. case RADEON_TXFORMAT_DUDV88:
  1657. track->textures[i].cpp = 2;
  1658. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1659. break;
  1660. case RADEON_TXFORMAT_ARGB8888:
  1661. case RADEON_TXFORMAT_RGBA8888:
  1662. case RADEON_TXFORMAT_SHADOW32:
  1663. case RADEON_TXFORMAT_LDUDUV8888:
  1664. track->textures[i].cpp = 4;
  1665. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1666. break;
  1667. case RADEON_TXFORMAT_DXT1:
  1668. track->textures[i].cpp = 1;
  1669. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1670. break;
  1671. case RADEON_TXFORMAT_DXT23:
  1672. case RADEON_TXFORMAT_DXT45:
  1673. track->textures[i].cpp = 1;
  1674. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1675. break;
  1676. }
  1677. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1678. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1679. track->tex_dirty = true;
  1680. break;
  1681. case RADEON_PP_CUBIC_FACES_0:
  1682. case RADEON_PP_CUBIC_FACES_1:
  1683. case RADEON_PP_CUBIC_FACES_2:
  1684. tmp = idx_value;
  1685. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1686. for (face = 0; face < 4; face++) {
  1687. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1688. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1689. }
  1690. track->tex_dirty = true;
  1691. break;
  1692. default:
  1693. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1694. reg, idx);
  1695. return -EINVAL;
  1696. }
  1697. return 0;
  1698. }
  1699. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1700. struct radeon_cs_packet *pkt,
  1701. struct radeon_bo *robj)
  1702. {
  1703. unsigned idx;
  1704. u32 value;
  1705. idx = pkt->idx + 1;
  1706. value = radeon_get_ib_value(p, idx + 2);
  1707. if ((value + 1) > radeon_bo_size(robj)) {
  1708. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1709. "(need %u have %lu) !\n",
  1710. value + 1,
  1711. radeon_bo_size(robj));
  1712. return -EINVAL;
  1713. }
  1714. return 0;
  1715. }
  1716. static int r100_packet3_check(struct radeon_cs_parser *p,
  1717. struct radeon_cs_packet *pkt)
  1718. {
  1719. struct radeon_cs_reloc *reloc;
  1720. struct r100_cs_track *track;
  1721. unsigned idx;
  1722. volatile uint32_t *ib;
  1723. int r;
  1724. ib = p->ib->ptr;
  1725. idx = pkt->idx + 1;
  1726. track = (struct r100_cs_track *)p->track;
  1727. switch (pkt->opcode) {
  1728. case PACKET3_3D_LOAD_VBPNTR:
  1729. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1730. if (r)
  1731. return r;
  1732. break;
  1733. case PACKET3_INDX_BUFFER:
  1734. r = r100_cs_packet_next_reloc(p, &reloc);
  1735. if (r) {
  1736. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1737. r100_cs_dump_packet(p, pkt);
  1738. return r;
  1739. }
  1740. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1741. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1742. if (r) {
  1743. return r;
  1744. }
  1745. break;
  1746. case 0x23:
  1747. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1748. r = r100_cs_packet_next_reloc(p, &reloc);
  1749. if (r) {
  1750. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1751. r100_cs_dump_packet(p, pkt);
  1752. return r;
  1753. }
  1754. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1755. track->num_arrays = 1;
  1756. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1757. track->arrays[0].robj = reloc->robj;
  1758. track->arrays[0].esize = track->vtx_size;
  1759. track->max_indx = radeon_get_ib_value(p, idx+1);
  1760. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1761. track->immd_dwords = pkt->count - 1;
  1762. r = r100_cs_track_check(p->rdev, track);
  1763. if (r)
  1764. return r;
  1765. break;
  1766. case PACKET3_3D_DRAW_IMMD:
  1767. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1768. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1769. return -EINVAL;
  1770. }
  1771. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1772. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1773. track->immd_dwords = pkt->count - 1;
  1774. r = r100_cs_track_check(p->rdev, track);
  1775. if (r)
  1776. return r;
  1777. break;
  1778. /* triggers drawing using in-packet vertex data */
  1779. case PACKET3_3D_DRAW_IMMD_2:
  1780. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1781. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1782. return -EINVAL;
  1783. }
  1784. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1785. track->immd_dwords = pkt->count;
  1786. r = r100_cs_track_check(p->rdev, track);
  1787. if (r)
  1788. return r;
  1789. break;
  1790. /* triggers drawing using in-packet vertex data */
  1791. case PACKET3_3D_DRAW_VBUF_2:
  1792. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1793. r = r100_cs_track_check(p->rdev, track);
  1794. if (r)
  1795. return r;
  1796. break;
  1797. /* triggers drawing of vertex buffers setup elsewhere */
  1798. case PACKET3_3D_DRAW_INDX_2:
  1799. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1800. r = r100_cs_track_check(p->rdev, track);
  1801. if (r)
  1802. return r;
  1803. break;
  1804. /* triggers drawing using indices to vertex buffer */
  1805. case PACKET3_3D_DRAW_VBUF:
  1806. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1807. r = r100_cs_track_check(p->rdev, track);
  1808. if (r)
  1809. return r;
  1810. break;
  1811. /* triggers drawing of vertex buffers setup elsewhere */
  1812. case PACKET3_3D_DRAW_INDX:
  1813. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1814. r = r100_cs_track_check(p->rdev, track);
  1815. if (r)
  1816. return r;
  1817. break;
  1818. /* triggers drawing using indices to vertex buffer */
  1819. case PACKET3_3D_CLEAR_HIZ:
  1820. case PACKET3_3D_CLEAR_ZMASK:
  1821. if (p->rdev->hyperz_filp != p->filp)
  1822. return -EINVAL;
  1823. break;
  1824. case PACKET3_NOP:
  1825. break;
  1826. default:
  1827. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1828. return -EINVAL;
  1829. }
  1830. return 0;
  1831. }
  1832. int r100_cs_parse(struct radeon_cs_parser *p)
  1833. {
  1834. struct radeon_cs_packet pkt;
  1835. struct r100_cs_track *track;
  1836. int r;
  1837. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1838. r100_cs_track_clear(p->rdev, track);
  1839. p->track = track;
  1840. do {
  1841. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1842. if (r) {
  1843. return r;
  1844. }
  1845. p->idx += pkt.count + 2;
  1846. switch (pkt.type) {
  1847. case PACKET_TYPE0:
  1848. if (p->rdev->family >= CHIP_R200)
  1849. r = r100_cs_parse_packet0(p, &pkt,
  1850. p->rdev->config.r100.reg_safe_bm,
  1851. p->rdev->config.r100.reg_safe_bm_size,
  1852. &r200_packet0_check);
  1853. else
  1854. r = r100_cs_parse_packet0(p, &pkt,
  1855. p->rdev->config.r100.reg_safe_bm,
  1856. p->rdev->config.r100.reg_safe_bm_size,
  1857. &r100_packet0_check);
  1858. break;
  1859. case PACKET_TYPE2:
  1860. break;
  1861. case PACKET_TYPE3:
  1862. r = r100_packet3_check(p, &pkt);
  1863. break;
  1864. default:
  1865. DRM_ERROR("Unknown packet type %d !\n",
  1866. pkt.type);
  1867. return -EINVAL;
  1868. }
  1869. if (r) {
  1870. return r;
  1871. }
  1872. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1873. return 0;
  1874. }
  1875. /*
  1876. * Global GPU functions
  1877. */
  1878. void r100_errata(struct radeon_device *rdev)
  1879. {
  1880. rdev->pll_errata = 0;
  1881. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1882. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1883. }
  1884. if (rdev->family == CHIP_RV100 ||
  1885. rdev->family == CHIP_RS100 ||
  1886. rdev->family == CHIP_RS200) {
  1887. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1888. }
  1889. }
  1890. /* Wait for vertical sync on primary CRTC */
  1891. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1892. {
  1893. uint32_t crtc_gen_cntl, tmp;
  1894. int i;
  1895. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1896. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1897. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1898. return;
  1899. }
  1900. /* Clear the CRTC_VBLANK_SAVE bit */
  1901. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1902. for (i = 0; i < rdev->usec_timeout; i++) {
  1903. tmp = RREG32(RADEON_CRTC_STATUS);
  1904. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1905. return;
  1906. }
  1907. DRM_UDELAY(1);
  1908. }
  1909. }
  1910. /* Wait for vertical sync on secondary CRTC */
  1911. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1912. {
  1913. uint32_t crtc2_gen_cntl, tmp;
  1914. int i;
  1915. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1916. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1917. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1918. return;
  1919. /* Clear the CRTC_VBLANK_SAVE bit */
  1920. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1921. for (i = 0; i < rdev->usec_timeout; i++) {
  1922. tmp = RREG32(RADEON_CRTC2_STATUS);
  1923. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1924. return;
  1925. }
  1926. DRM_UDELAY(1);
  1927. }
  1928. }
  1929. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1930. {
  1931. unsigned i;
  1932. uint32_t tmp;
  1933. for (i = 0; i < rdev->usec_timeout; i++) {
  1934. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1935. if (tmp >= n) {
  1936. return 0;
  1937. }
  1938. DRM_UDELAY(1);
  1939. }
  1940. return -1;
  1941. }
  1942. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1943. {
  1944. unsigned i;
  1945. uint32_t tmp;
  1946. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1947. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1948. " Bad things might happen.\n");
  1949. }
  1950. for (i = 0; i < rdev->usec_timeout; i++) {
  1951. tmp = RREG32(RADEON_RBBM_STATUS);
  1952. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1953. return 0;
  1954. }
  1955. DRM_UDELAY(1);
  1956. }
  1957. return -1;
  1958. }
  1959. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1960. {
  1961. unsigned i;
  1962. uint32_t tmp;
  1963. for (i = 0; i < rdev->usec_timeout; i++) {
  1964. /* read MC_STATUS */
  1965. tmp = RREG32(RADEON_MC_STATUS);
  1966. if (tmp & RADEON_MC_IDLE) {
  1967. return 0;
  1968. }
  1969. DRM_UDELAY(1);
  1970. }
  1971. return -1;
  1972. }
  1973. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  1974. {
  1975. lockup->last_cp_rptr = ring->rptr;
  1976. lockup->last_jiffies = jiffies;
  1977. }
  1978. /**
  1979. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1980. * @rdev: radeon device structure
  1981. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1982. * @cp: radeon_cp structure holding CP information
  1983. *
  1984. * We don't need to initialize the lockup tracking information as we will either
  1985. * have CP rptr to a different value of jiffies wrap around which will force
  1986. * initialization of the lockup tracking informations.
  1987. *
  1988. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1989. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1990. * if the elapsed time since last call is bigger than 2 second than we return
  1991. * false and update the tracking information. Due to this the caller must call
  1992. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1993. * the fencing code should be cautious about that.
  1994. *
  1995. * Caller should write to the ring to force CP to do something so we don't get
  1996. * false positive when CP is just gived nothing to do.
  1997. *
  1998. **/
  1999. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  2000. {
  2001. unsigned long cjiffies, elapsed;
  2002. cjiffies = jiffies;
  2003. if (!time_after(cjiffies, lockup->last_jiffies)) {
  2004. /* likely a wrap around */
  2005. lockup->last_cp_rptr = ring->rptr;
  2006. lockup->last_jiffies = jiffies;
  2007. return false;
  2008. }
  2009. if (ring->rptr != lockup->last_cp_rptr) {
  2010. /* CP is still working no lockup */
  2011. lockup->last_cp_rptr = ring->rptr;
  2012. lockup->last_jiffies = jiffies;
  2013. return false;
  2014. }
  2015. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  2016. if (elapsed >= 10000) {
  2017. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  2018. return true;
  2019. }
  2020. /* give a chance to the GPU ... */
  2021. return false;
  2022. }
  2023. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2024. {
  2025. u32 rbbm_status;
  2026. int r;
  2027. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2028. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2029. r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
  2030. return false;
  2031. }
  2032. /* force CP activities */
  2033. r = radeon_ring_lock(rdev, ring, 2);
  2034. if (!r) {
  2035. /* PACKET2 NOP */
  2036. radeon_ring_write(ring, 0x80000000);
  2037. radeon_ring_write(ring, 0x80000000);
  2038. radeon_ring_unlock_commit(rdev, ring);
  2039. }
  2040. ring->rptr = RREG32(ring->rptr_reg);
  2041. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
  2042. }
  2043. void r100_bm_disable(struct radeon_device *rdev)
  2044. {
  2045. u32 tmp;
  2046. /* disable bus mastering */
  2047. tmp = RREG32(R_000030_BUS_CNTL);
  2048. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2049. mdelay(1);
  2050. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2051. mdelay(1);
  2052. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2053. tmp = RREG32(RADEON_BUS_CNTL);
  2054. mdelay(1);
  2055. pci_clear_master(rdev->pdev);
  2056. mdelay(1);
  2057. }
  2058. int r100_asic_reset(struct radeon_device *rdev)
  2059. {
  2060. struct r100_mc_save save;
  2061. u32 status, tmp;
  2062. int ret = 0;
  2063. status = RREG32(R_000E40_RBBM_STATUS);
  2064. if (!G_000E40_GUI_ACTIVE(status)) {
  2065. return 0;
  2066. }
  2067. r100_mc_stop(rdev, &save);
  2068. status = RREG32(R_000E40_RBBM_STATUS);
  2069. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2070. /* stop CP */
  2071. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2072. tmp = RREG32(RADEON_CP_RB_CNTL);
  2073. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2074. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2075. WREG32(RADEON_CP_RB_WPTR, 0);
  2076. WREG32(RADEON_CP_RB_CNTL, tmp);
  2077. /* save PCI state */
  2078. pci_save_state(rdev->pdev);
  2079. /* disable bus mastering */
  2080. r100_bm_disable(rdev);
  2081. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2082. S_0000F0_SOFT_RESET_RE(1) |
  2083. S_0000F0_SOFT_RESET_PP(1) |
  2084. S_0000F0_SOFT_RESET_RB(1));
  2085. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2086. mdelay(500);
  2087. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2088. mdelay(1);
  2089. status = RREG32(R_000E40_RBBM_STATUS);
  2090. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2091. /* reset CP */
  2092. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2093. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2094. mdelay(500);
  2095. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2096. mdelay(1);
  2097. status = RREG32(R_000E40_RBBM_STATUS);
  2098. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2099. /* restore PCI & busmastering */
  2100. pci_restore_state(rdev->pdev);
  2101. r100_enable_bm(rdev);
  2102. /* Check if GPU is idle */
  2103. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2104. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2105. dev_err(rdev->dev, "failed to reset GPU\n");
  2106. rdev->gpu_lockup = true;
  2107. ret = -1;
  2108. } else
  2109. dev_info(rdev->dev, "GPU reset succeed\n");
  2110. r100_mc_resume(rdev, &save);
  2111. return ret;
  2112. }
  2113. void r100_set_common_regs(struct radeon_device *rdev)
  2114. {
  2115. struct drm_device *dev = rdev->ddev;
  2116. bool force_dac2 = false;
  2117. u32 tmp;
  2118. /* set these so they don't interfere with anything */
  2119. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2120. WREG32(RADEON_SUBPIC_CNTL, 0);
  2121. WREG32(RADEON_VIPH_CONTROL, 0);
  2122. WREG32(RADEON_I2C_CNTL_1, 0);
  2123. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2124. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2125. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2126. /* always set up dac2 on rn50 and some rv100 as lots
  2127. * of servers seem to wire it up to a VGA port but
  2128. * don't report it in the bios connector
  2129. * table.
  2130. */
  2131. switch (dev->pdev->device) {
  2132. /* RN50 */
  2133. case 0x515e:
  2134. case 0x5969:
  2135. force_dac2 = true;
  2136. break;
  2137. /* RV100*/
  2138. case 0x5159:
  2139. case 0x515a:
  2140. /* DELL triple head servers */
  2141. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2142. ((dev->pdev->subsystem_device == 0x016c) ||
  2143. (dev->pdev->subsystem_device == 0x016d) ||
  2144. (dev->pdev->subsystem_device == 0x016e) ||
  2145. (dev->pdev->subsystem_device == 0x016f) ||
  2146. (dev->pdev->subsystem_device == 0x0170) ||
  2147. (dev->pdev->subsystem_device == 0x017d) ||
  2148. (dev->pdev->subsystem_device == 0x017e) ||
  2149. (dev->pdev->subsystem_device == 0x0183) ||
  2150. (dev->pdev->subsystem_device == 0x018a) ||
  2151. (dev->pdev->subsystem_device == 0x019a)))
  2152. force_dac2 = true;
  2153. break;
  2154. }
  2155. if (force_dac2) {
  2156. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2157. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2158. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2159. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2160. enable it, even it's detected.
  2161. */
  2162. /* force it to crtc0 */
  2163. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2164. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2165. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2166. /* set up the TV DAC */
  2167. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2168. RADEON_TV_DAC_STD_MASK |
  2169. RADEON_TV_DAC_RDACPD |
  2170. RADEON_TV_DAC_GDACPD |
  2171. RADEON_TV_DAC_BDACPD |
  2172. RADEON_TV_DAC_BGADJ_MASK |
  2173. RADEON_TV_DAC_DACADJ_MASK);
  2174. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2175. RADEON_TV_DAC_NHOLD |
  2176. RADEON_TV_DAC_STD_PS2 |
  2177. (0x58 << 16));
  2178. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2179. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2180. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2181. }
  2182. /* switch PM block to ACPI mode */
  2183. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2184. tmp &= ~RADEON_PM_MODE_SEL;
  2185. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2186. }
  2187. /*
  2188. * VRAM info
  2189. */
  2190. static void r100_vram_get_type(struct radeon_device *rdev)
  2191. {
  2192. uint32_t tmp;
  2193. rdev->mc.vram_is_ddr = false;
  2194. if (rdev->flags & RADEON_IS_IGP)
  2195. rdev->mc.vram_is_ddr = true;
  2196. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2197. rdev->mc.vram_is_ddr = true;
  2198. if ((rdev->family == CHIP_RV100) ||
  2199. (rdev->family == CHIP_RS100) ||
  2200. (rdev->family == CHIP_RS200)) {
  2201. tmp = RREG32(RADEON_MEM_CNTL);
  2202. if (tmp & RV100_HALF_MODE) {
  2203. rdev->mc.vram_width = 32;
  2204. } else {
  2205. rdev->mc.vram_width = 64;
  2206. }
  2207. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2208. rdev->mc.vram_width /= 4;
  2209. rdev->mc.vram_is_ddr = true;
  2210. }
  2211. } else if (rdev->family <= CHIP_RV280) {
  2212. tmp = RREG32(RADEON_MEM_CNTL);
  2213. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2214. rdev->mc.vram_width = 128;
  2215. } else {
  2216. rdev->mc.vram_width = 64;
  2217. }
  2218. } else {
  2219. /* newer IGPs */
  2220. rdev->mc.vram_width = 128;
  2221. }
  2222. }
  2223. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2224. {
  2225. u32 aper_size;
  2226. u8 byte;
  2227. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2228. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2229. * that is has the 2nd generation multifunction PCI interface
  2230. */
  2231. if (rdev->family == CHIP_RV280 ||
  2232. rdev->family >= CHIP_RV350) {
  2233. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2234. ~RADEON_HDP_APER_CNTL);
  2235. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2236. return aper_size * 2;
  2237. }
  2238. /* Older cards have all sorts of funny issues to deal with. First
  2239. * check if it's a multifunction card by reading the PCI config
  2240. * header type... Limit those to one aperture size
  2241. */
  2242. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2243. if (byte & 0x80) {
  2244. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2245. DRM_INFO("Limiting VRAM to one aperture\n");
  2246. return aper_size;
  2247. }
  2248. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2249. * have set it up. We don't write this as it's broken on some ASICs but
  2250. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2251. */
  2252. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2253. return aper_size * 2;
  2254. return aper_size;
  2255. }
  2256. void r100_vram_init_sizes(struct radeon_device *rdev)
  2257. {
  2258. u64 config_aper_size;
  2259. /* work out accessible VRAM */
  2260. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2261. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2262. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2263. /* FIXME we don't use the second aperture yet when we could use it */
  2264. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2265. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2266. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2267. if (rdev->flags & RADEON_IS_IGP) {
  2268. uint32_t tom;
  2269. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2270. tom = RREG32(RADEON_NB_TOM);
  2271. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2272. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2273. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2274. } else {
  2275. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2276. /* Some production boards of m6 will report 0
  2277. * if it's 8 MB
  2278. */
  2279. if (rdev->mc.real_vram_size == 0) {
  2280. rdev->mc.real_vram_size = 8192 * 1024;
  2281. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2282. }
  2283. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2284. * Novell bug 204882 + along with lots of ubuntu ones
  2285. */
  2286. if (rdev->mc.aper_size > config_aper_size)
  2287. config_aper_size = rdev->mc.aper_size;
  2288. if (config_aper_size > rdev->mc.real_vram_size)
  2289. rdev->mc.mc_vram_size = config_aper_size;
  2290. else
  2291. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2292. }
  2293. }
  2294. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2295. {
  2296. uint32_t temp;
  2297. temp = RREG32(RADEON_CONFIG_CNTL);
  2298. if (state == false) {
  2299. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2300. temp |= RADEON_CFG_VGA_IO_DIS;
  2301. } else {
  2302. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2303. }
  2304. WREG32(RADEON_CONFIG_CNTL, temp);
  2305. }
  2306. void r100_mc_init(struct radeon_device *rdev)
  2307. {
  2308. u64 base;
  2309. r100_vram_get_type(rdev);
  2310. r100_vram_init_sizes(rdev);
  2311. base = rdev->mc.aper_base;
  2312. if (rdev->flags & RADEON_IS_IGP)
  2313. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2314. radeon_vram_location(rdev, &rdev->mc, base);
  2315. rdev->mc.gtt_base_align = 0;
  2316. if (!(rdev->flags & RADEON_IS_AGP))
  2317. radeon_gtt_location(rdev, &rdev->mc);
  2318. radeon_update_bandwidth_info(rdev);
  2319. }
  2320. /*
  2321. * Indirect registers accessor
  2322. */
  2323. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2324. {
  2325. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2326. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2327. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2328. }
  2329. }
  2330. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2331. {
  2332. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2333. * or the chip could hang on a subsequent access
  2334. */
  2335. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2336. udelay(5000);
  2337. }
  2338. /* This function is required to workaround a hardware bug in some (all?)
  2339. * revisions of the R300. This workaround should be called after every
  2340. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2341. * may not be correct.
  2342. */
  2343. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2344. uint32_t save, tmp;
  2345. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2346. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2347. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2348. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2349. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2350. }
  2351. }
  2352. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2353. {
  2354. uint32_t data;
  2355. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2356. r100_pll_errata_after_index(rdev);
  2357. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2358. r100_pll_errata_after_data(rdev);
  2359. return data;
  2360. }
  2361. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2362. {
  2363. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2364. r100_pll_errata_after_index(rdev);
  2365. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2366. r100_pll_errata_after_data(rdev);
  2367. }
  2368. void r100_set_safe_registers(struct radeon_device *rdev)
  2369. {
  2370. if (ASIC_IS_RN50(rdev)) {
  2371. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2372. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2373. } else if (rdev->family < CHIP_R200) {
  2374. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2375. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2376. } else {
  2377. r200_set_safe_registers(rdev);
  2378. }
  2379. }
  2380. /*
  2381. * Debugfs info
  2382. */
  2383. #if defined(CONFIG_DEBUG_FS)
  2384. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2385. {
  2386. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2387. struct drm_device *dev = node->minor->dev;
  2388. struct radeon_device *rdev = dev->dev_private;
  2389. uint32_t reg, value;
  2390. unsigned i;
  2391. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2392. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2393. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2394. for (i = 0; i < 64; i++) {
  2395. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2396. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2397. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2398. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2399. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2400. }
  2401. return 0;
  2402. }
  2403. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2404. {
  2405. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2406. struct drm_device *dev = node->minor->dev;
  2407. struct radeon_device *rdev = dev->dev_private;
  2408. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2409. uint32_t rdp, wdp;
  2410. unsigned count, i, j;
  2411. radeon_ring_free_size(rdev, ring);
  2412. rdp = RREG32(RADEON_CP_RB_RPTR);
  2413. wdp = RREG32(RADEON_CP_RB_WPTR);
  2414. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2415. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2416. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2417. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2418. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2419. seq_printf(m, "%u dwords in ring\n", count);
  2420. for (j = 0; j <= count; j++) {
  2421. i = (rdp + j) & ring->ptr_mask;
  2422. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2423. }
  2424. return 0;
  2425. }
  2426. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2427. {
  2428. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2429. struct drm_device *dev = node->minor->dev;
  2430. struct radeon_device *rdev = dev->dev_private;
  2431. uint32_t csq_stat, csq2_stat, tmp;
  2432. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2433. unsigned i;
  2434. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2435. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2436. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2437. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2438. r_rptr = (csq_stat >> 0) & 0x3ff;
  2439. r_wptr = (csq_stat >> 10) & 0x3ff;
  2440. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2441. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2442. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2443. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2444. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2445. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2446. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2447. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2448. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2449. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2450. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2451. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2452. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2453. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2454. seq_printf(m, "Ring fifo:\n");
  2455. for (i = 0; i < 256; i++) {
  2456. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2457. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2458. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2459. }
  2460. seq_printf(m, "Indirect1 fifo:\n");
  2461. for (i = 256; i <= 512; i++) {
  2462. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2463. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2464. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2465. }
  2466. seq_printf(m, "Indirect2 fifo:\n");
  2467. for (i = 640; i < ib1_wptr; i++) {
  2468. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2469. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2470. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2471. }
  2472. return 0;
  2473. }
  2474. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2475. {
  2476. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2477. struct drm_device *dev = node->minor->dev;
  2478. struct radeon_device *rdev = dev->dev_private;
  2479. uint32_t tmp;
  2480. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2481. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2482. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2483. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2484. tmp = RREG32(RADEON_BUS_CNTL);
  2485. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2486. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2487. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2488. tmp = RREG32(RADEON_AGP_BASE);
  2489. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2490. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2491. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2492. tmp = RREG32(0x01D0);
  2493. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2494. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2495. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2496. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2497. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2498. tmp = RREG32(0x01E4);
  2499. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2500. return 0;
  2501. }
  2502. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2503. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2504. };
  2505. static struct drm_info_list r100_debugfs_cp_list[] = {
  2506. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2507. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2508. };
  2509. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2510. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2511. };
  2512. #endif
  2513. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2514. {
  2515. #if defined(CONFIG_DEBUG_FS)
  2516. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2517. #else
  2518. return 0;
  2519. #endif
  2520. }
  2521. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2522. {
  2523. #if defined(CONFIG_DEBUG_FS)
  2524. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2525. #else
  2526. return 0;
  2527. #endif
  2528. }
  2529. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2530. {
  2531. #if defined(CONFIG_DEBUG_FS)
  2532. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2533. #else
  2534. return 0;
  2535. #endif
  2536. }
  2537. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2538. uint32_t tiling_flags, uint32_t pitch,
  2539. uint32_t offset, uint32_t obj_size)
  2540. {
  2541. int surf_index = reg * 16;
  2542. int flags = 0;
  2543. if (rdev->family <= CHIP_RS200) {
  2544. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2545. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2546. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2547. if (tiling_flags & RADEON_TILING_MACRO)
  2548. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2549. } else if (rdev->family <= CHIP_RV280) {
  2550. if (tiling_flags & (RADEON_TILING_MACRO))
  2551. flags |= R200_SURF_TILE_COLOR_MACRO;
  2552. if (tiling_flags & RADEON_TILING_MICRO)
  2553. flags |= R200_SURF_TILE_COLOR_MICRO;
  2554. } else {
  2555. if (tiling_flags & RADEON_TILING_MACRO)
  2556. flags |= R300_SURF_TILE_MACRO;
  2557. if (tiling_flags & RADEON_TILING_MICRO)
  2558. flags |= R300_SURF_TILE_MICRO;
  2559. }
  2560. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2561. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2562. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2563. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2564. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2565. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2566. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2567. if (ASIC_IS_RN50(rdev))
  2568. pitch /= 16;
  2569. }
  2570. /* r100/r200 divide by 16 */
  2571. if (rdev->family < CHIP_R300)
  2572. flags |= pitch / 16;
  2573. else
  2574. flags |= pitch / 8;
  2575. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2576. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2577. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2578. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2579. return 0;
  2580. }
  2581. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2582. {
  2583. int surf_index = reg * 16;
  2584. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2585. }
  2586. void r100_bandwidth_update(struct radeon_device *rdev)
  2587. {
  2588. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2589. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2590. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2591. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2592. fixed20_12 memtcas_ff[8] = {
  2593. dfixed_init(1),
  2594. dfixed_init(2),
  2595. dfixed_init(3),
  2596. dfixed_init(0),
  2597. dfixed_init_half(1),
  2598. dfixed_init_half(2),
  2599. dfixed_init(0),
  2600. };
  2601. fixed20_12 memtcas_rs480_ff[8] = {
  2602. dfixed_init(0),
  2603. dfixed_init(1),
  2604. dfixed_init(2),
  2605. dfixed_init(3),
  2606. dfixed_init(0),
  2607. dfixed_init_half(1),
  2608. dfixed_init_half(2),
  2609. dfixed_init_half(3),
  2610. };
  2611. fixed20_12 memtcas2_ff[8] = {
  2612. dfixed_init(0),
  2613. dfixed_init(1),
  2614. dfixed_init(2),
  2615. dfixed_init(3),
  2616. dfixed_init(4),
  2617. dfixed_init(5),
  2618. dfixed_init(6),
  2619. dfixed_init(7),
  2620. };
  2621. fixed20_12 memtrbs[8] = {
  2622. dfixed_init(1),
  2623. dfixed_init_half(1),
  2624. dfixed_init(2),
  2625. dfixed_init_half(2),
  2626. dfixed_init(3),
  2627. dfixed_init_half(3),
  2628. dfixed_init(4),
  2629. dfixed_init_half(4)
  2630. };
  2631. fixed20_12 memtrbs_r4xx[8] = {
  2632. dfixed_init(4),
  2633. dfixed_init(5),
  2634. dfixed_init(6),
  2635. dfixed_init(7),
  2636. dfixed_init(8),
  2637. dfixed_init(9),
  2638. dfixed_init(10),
  2639. dfixed_init(11)
  2640. };
  2641. fixed20_12 min_mem_eff;
  2642. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2643. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2644. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2645. disp_drain_rate2, read_return_rate;
  2646. fixed20_12 time_disp1_drop_priority;
  2647. int c;
  2648. int cur_size = 16; /* in octawords */
  2649. int critical_point = 0, critical_point2;
  2650. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2651. int stop_req, max_stop_req;
  2652. struct drm_display_mode *mode1 = NULL;
  2653. struct drm_display_mode *mode2 = NULL;
  2654. uint32_t pixel_bytes1 = 0;
  2655. uint32_t pixel_bytes2 = 0;
  2656. radeon_update_display_priority(rdev);
  2657. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2658. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2659. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2660. }
  2661. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2662. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2663. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2664. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2665. }
  2666. }
  2667. min_mem_eff.full = dfixed_const_8(0);
  2668. /* get modes */
  2669. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2670. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2671. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2672. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2673. /* check crtc enables */
  2674. if (mode2)
  2675. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2676. if (mode1)
  2677. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2678. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2679. }
  2680. /*
  2681. * determine is there is enough bw for current mode
  2682. */
  2683. sclk_ff = rdev->pm.sclk;
  2684. mclk_ff = rdev->pm.mclk;
  2685. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2686. temp_ff.full = dfixed_const(temp);
  2687. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2688. pix_clk.full = 0;
  2689. pix_clk2.full = 0;
  2690. peak_disp_bw.full = 0;
  2691. if (mode1) {
  2692. temp_ff.full = dfixed_const(1000);
  2693. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2694. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2695. temp_ff.full = dfixed_const(pixel_bytes1);
  2696. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2697. }
  2698. if (mode2) {
  2699. temp_ff.full = dfixed_const(1000);
  2700. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2701. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2702. temp_ff.full = dfixed_const(pixel_bytes2);
  2703. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2704. }
  2705. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2706. if (peak_disp_bw.full >= mem_bw.full) {
  2707. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2708. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2709. }
  2710. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2711. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2712. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2713. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2714. mem_trp = ((temp & 0x3)) + 1;
  2715. mem_tras = ((temp & 0x70) >> 4) + 1;
  2716. } else if (rdev->family == CHIP_R300 ||
  2717. rdev->family == CHIP_R350) { /* r300, r350 */
  2718. mem_trcd = (temp & 0x7) + 1;
  2719. mem_trp = ((temp >> 8) & 0x7) + 1;
  2720. mem_tras = ((temp >> 11) & 0xf) + 4;
  2721. } else if (rdev->family == CHIP_RV350 ||
  2722. rdev->family <= CHIP_RV380) {
  2723. /* rv3x0 */
  2724. mem_trcd = (temp & 0x7) + 3;
  2725. mem_trp = ((temp >> 8) & 0x7) + 3;
  2726. mem_tras = ((temp >> 11) & 0xf) + 6;
  2727. } else if (rdev->family == CHIP_R420 ||
  2728. rdev->family == CHIP_R423 ||
  2729. rdev->family == CHIP_RV410) {
  2730. /* r4xx */
  2731. mem_trcd = (temp & 0xf) + 3;
  2732. if (mem_trcd > 15)
  2733. mem_trcd = 15;
  2734. mem_trp = ((temp >> 8) & 0xf) + 3;
  2735. if (mem_trp > 15)
  2736. mem_trp = 15;
  2737. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2738. if (mem_tras > 31)
  2739. mem_tras = 31;
  2740. } else { /* RV200, R200 */
  2741. mem_trcd = (temp & 0x7) + 1;
  2742. mem_trp = ((temp >> 8) & 0x7) + 1;
  2743. mem_tras = ((temp >> 12) & 0xf) + 4;
  2744. }
  2745. /* convert to FF */
  2746. trcd_ff.full = dfixed_const(mem_trcd);
  2747. trp_ff.full = dfixed_const(mem_trp);
  2748. tras_ff.full = dfixed_const(mem_tras);
  2749. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2750. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2751. data = (temp & (7 << 20)) >> 20;
  2752. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2753. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2754. tcas_ff = memtcas_rs480_ff[data];
  2755. else
  2756. tcas_ff = memtcas_ff[data];
  2757. } else
  2758. tcas_ff = memtcas2_ff[data];
  2759. if (rdev->family == CHIP_RS400 ||
  2760. rdev->family == CHIP_RS480) {
  2761. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2762. data = (temp >> 23) & 0x7;
  2763. if (data < 5)
  2764. tcas_ff.full += dfixed_const(data);
  2765. }
  2766. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2767. /* on the R300, Tcas is included in Trbs.
  2768. */
  2769. temp = RREG32(RADEON_MEM_CNTL);
  2770. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2771. if (data == 1) {
  2772. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2773. temp = RREG32(R300_MC_IND_INDEX);
  2774. temp &= ~R300_MC_IND_ADDR_MASK;
  2775. temp |= R300_MC_READ_CNTL_CD_mcind;
  2776. WREG32(R300_MC_IND_INDEX, temp);
  2777. temp = RREG32(R300_MC_IND_DATA);
  2778. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2779. } else {
  2780. temp = RREG32(R300_MC_READ_CNTL_AB);
  2781. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2782. }
  2783. } else {
  2784. temp = RREG32(R300_MC_READ_CNTL_AB);
  2785. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2786. }
  2787. if (rdev->family == CHIP_RV410 ||
  2788. rdev->family == CHIP_R420 ||
  2789. rdev->family == CHIP_R423)
  2790. trbs_ff = memtrbs_r4xx[data];
  2791. else
  2792. trbs_ff = memtrbs[data];
  2793. tcas_ff.full += trbs_ff.full;
  2794. }
  2795. sclk_eff_ff.full = sclk_ff.full;
  2796. if (rdev->flags & RADEON_IS_AGP) {
  2797. fixed20_12 agpmode_ff;
  2798. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2799. temp_ff.full = dfixed_const_666(16);
  2800. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2801. }
  2802. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2803. if (ASIC_IS_R300(rdev)) {
  2804. sclk_delay_ff.full = dfixed_const(250);
  2805. } else {
  2806. if ((rdev->family == CHIP_RV100) ||
  2807. rdev->flags & RADEON_IS_IGP) {
  2808. if (rdev->mc.vram_is_ddr)
  2809. sclk_delay_ff.full = dfixed_const(41);
  2810. else
  2811. sclk_delay_ff.full = dfixed_const(33);
  2812. } else {
  2813. if (rdev->mc.vram_width == 128)
  2814. sclk_delay_ff.full = dfixed_const(57);
  2815. else
  2816. sclk_delay_ff.full = dfixed_const(41);
  2817. }
  2818. }
  2819. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2820. if (rdev->mc.vram_is_ddr) {
  2821. if (rdev->mc.vram_width == 32) {
  2822. k1.full = dfixed_const(40);
  2823. c = 3;
  2824. } else {
  2825. k1.full = dfixed_const(20);
  2826. c = 1;
  2827. }
  2828. } else {
  2829. k1.full = dfixed_const(40);
  2830. c = 3;
  2831. }
  2832. temp_ff.full = dfixed_const(2);
  2833. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2834. temp_ff.full = dfixed_const(c);
  2835. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2836. temp_ff.full = dfixed_const(4);
  2837. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2838. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2839. mc_latency_mclk.full += k1.full;
  2840. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2841. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2842. /*
  2843. HW cursor time assuming worst case of full size colour cursor.
  2844. */
  2845. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2846. temp_ff.full += trcd_ff.full;
  2847. if (temp_ff.full < tras_ff.full)
  2848. temp_ff.full = tras_ff.full;
  2849. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2850. temp_ff.full = dfixed_const(cur_size);
  2851. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2852. /*
  2853. Find the total latency for the display data.
  2854. */
  2855. disp_latency_overhead.full = dfixed_const(8);
  2856. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2857. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2858. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2859. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2860. disp_latency.full = mc_latency_mclk.full;
  2861. else
  2862. disp_latency.full = mc_latency_sclk.full;
  2863. /* setup Max GRPH_STOP_REQ default value */
  2864. if (ASIC_IS_RV100(rdev))
  2865. max_stop_req = 0x5c;
  2866. else
  2867. max_stop_req = 0x7c;
  2868. if (mode1) {
  2869. /* CRTC1
  2870. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2871. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2872. */
  2873. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2874. if (stop_req > max_stop_req)
  2875. stop_req = max_stop_req;
  2876. /*
  2877. Find the drain rate of the display buffer.
  2878. */
  2879. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2880. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2881. /*
  2882. Find the critical point of the display buffer.
  2883. */
  2884. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2885. crit_point_ff.full += dfixed_const_half(0);
  2886. critical_point = dfixed_trunc(crit_point_ff);
  2887. if (rdev->disp_priority == 2) {
  2888. critical_point = 0;
  2889. }
  2890. /*
  2891. The critical point should never be above max_stop_req-4. Setting
  2892. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2893. */
  2894. if (max_stop_req - critical_point < 4)
  2895. critical_point = 0;
  2896. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2897. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2898. critical_point = 0x10;
  2899. }
  2900. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2901. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2902. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2903. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2904. if ((rdev->family == CHIP_R350) &&
  2905. (stop_req > 0x15)) {
  2906. stop_req -= 0x10;
  2907. }
  2908. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2909. temp |= RADEON_GRPH_BUFFER_SIZE;
  2910. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2911. RADEON_GRPH_CRITICAL_AT_SOF |
  2912. RADEON_GRPH_STOP_CNTL);
  2913. /*
  2914. Write the result into the register.
  2915. */
  2916. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2917. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2918. #if 0
  2919. if ((rdev->family == CHIP_RS400) ||
  2920. (rdev->family == CHIP_RS480)) {
  2921. /* attempt to program RS400 disp regs correctly ??? */
  2922. temp = RREG32(RS400_DISP1_REG_CNTL);
  2923. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2924. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2925. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2926. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2927. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2928. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2929. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2930. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2931. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2932. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2933. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2934. }
  2935. #endif
  2936. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2937. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2938. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2939. }
  2940. if (mode2) {
  2941. u32 grph2_cntl;
  2942. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2943. if (stop_req > max_stop_req)
  2944. stop_req = max_stop_req;
  2945. /*
  2946. Find the drain rate of the display buffer.
  2947. */
  2948. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2949. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2950. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2951. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2952. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2953. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2954. if ((rdev->family == CHIP_R350) &&
  2955. (stop_req > 0x15)) {
  2956. stop_req -= 0x10;
  2957. }
  2958. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2959. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2960. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2961. RADEON_GRPH_CRITICAL_AT_SOF |
  2962. RADEON_GRPH_STOP_CNTL);
  2963. if ((rdev->family == CHIP_RS100) ||
  2964. (rdev->family == CHIP_RS200))
  2965. critical_point2 = 0;
  2966. else {
  2967. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2968. temp_ff.full = dfixed_const(temp);
  2969. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2970. if (sclk_ff.full < temp_ff.full)
  2971. temp_ff.full = sclk_ff.full;
  2972. read_return_rate.full = temp_ff.full;
  2973. if (mode1) {
  2974. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2975. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2976. } else {
  2977. time_disp1_drop_priority.full = 0;
  2978. }
  2979. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2980. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2981. crit_point_ff.full += dfixed_const_half(0);
  2982. critical_point2 = dfixed_trunc(crit_point_ff);
  2983. if (rdev->disp_priority == 2) {
  2984. critical_point2 = 0;
  2985. }
  2986. if (max_stop_req - critical_point2 < 4)
  2987. critical_point2 = 0;
  2988. }
  2989. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2990. /* some R300 cards have problem with this set to 0 */
  2991. critical_point2 = 0x10;
  2992. }
  2993. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2994. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2995. if ((rdev->family == CHIP_RS400) ||
  2996. (rdev->family == CHIP_RS480)) {
  2997. #if 0
  2998. /* attempt to program RS400 disp2 regs correctly ??? */
  2999. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3000. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3001. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3002. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3003. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3004. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3005. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3006. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3007. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3008. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3009. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3010. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3011. #endif
  3012. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3013. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3014. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3015. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3016. }
  3017. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3018. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3019. }
  3020. }
  3021. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  3022. {
  3023. DRM_ERROR("pitch %d\n", t->pitch);
  3024. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  3025. DRM_ERROR("width %d\n", t->width);
  3026. DRM_ERROR("width_11 %d\n", t->width_11);
  3027. DRM_ERROR("height %d\n", t->height);
  3028. DRM_ERROR("height_11 %d\n", t->height_11);
  3029. DRM_ERROR("num levels %d\n", t->num_levels);
  3030. DRM_ERROR("depth %d\n", t->txdepth);
  3031. DRM_ERROR("bpp %d\n", t->cpp);
  3032. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  3033. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  3034. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  3035. DRM_ERROR("compress format %d\n", t->compress_format);
  3036. }
  3037. static int r100_track_compress_size(int compress_format, int w, int h)
  3038. {
  3039. int block_width, block_height, block_bytes;
  3040. int wblocks, hblocks;
  3041. int min_wblocks;
  3042. int sz;
  3043. block_width = 4;
  3044. block_height = 4;
  3045. switch (compress_format) {
  3046. case R100_TRACK_COMP_DXT1:
  3047. block_bytes = 8;
  3048. min_wblocks = 4;
  3049. break;
  3050. default:
  3051. case R100_TRACK_COMP_DXT35:
  3052. block_bytes = 16;
  3053. min_wblocks = 2;
  3054. break;
  3055. }
  3056. hblocks = (h + block_height - 1) / block_height;
  3057. wblocks = (w + block_width - 1) / block_width;
  3058. if (wblocks < min_wblocks)
  3059. wblocks = min_wblocks;
  3060. sz = wblocks * hblocks * block_bytes;
  3061. return sz;
  3062. }
  3063. static int r100_cs_track_cube(struct radeon_device *rdev,
  3064. struct r100_cs_track *track, unsigned idx)
  3065. {
  3066. unsigned face, w, h;
  3067. struct radeon_bo *cube_robj;
  3068. unsigned long size;
  3069. unsigned compress_format = track->textures[idx].compress_format;
  3070. for (face = 0; face < 5; face++) {
  3071. cube_robj = track->textures[idx].cube_info[face].robj;
  3072. w = track->textures[idx].cube_info[face].width;
  3073. h = track->textures[idx].cube_info[face].height;
  3074. if (compress_format) {
  3075. size = r100_track_compress_size(compress_format, w, h);
  3076. } else
  3077. size = w * h;
  3078. size *= track->textures[idx].cpp;
  3079. size += track->textures[idx].cube_info[face].offset;
  3080. if (size > radeon_bo_size(cube_robj)) {
  3081. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  3082. size, radeon_bo_size(cube_robj));
  3083. r100_cs_track_texture_print(&track->textures[idx]);
  3084. return -1;
  3085. }
  3086. }
  3087. return 0;
  3088. }
  3089. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  3090. struct r100_cs_track *track)
  3091. {
  3092. struct radeon_bo *robj;
  3093. unsigned long size;
  3094. unsigned u, i, w, h, d;
  3095. int ret;
  3096. for (u = 0; u < track->num_texture; u++) {
  3097. if (!track->textures[u].enabled)
  3098. continue;
  3099. if (track->textures[u].lookup_disable)
  3100. continue;
  3101. robj = track->textures[u].robj;
  3102. if (robj == NULL) {
  3103. DRM_ERROR("No texture bound to unit %u\n", u);
  3104. return -EINVAL;
  3105. }
  3106. size = 0;
  3107. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3108. if (track->textures[u].use_pitch) {
  3109. if (rdev->family < CHIP_R300)
  3110. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3111. else
  3112. w = track->textures[u].pitch / (1 << i);
  3113. } else {
  3114. w = track->textures[u].width;
  3115. if (rdev->family >= CHIP_RV515)
  3116. w |= track->textures[u].width_11;
  3117. w = w / (1 << i);
  3118. if (track->textures[u].roundup_w)
  3119. w = roundup_pow_of_two(w);
  3120. }
  3121. h = track->textures[u].height;
  3122. if (rdev->family >= CHIP_RV515)
  3123. h |= track->textures[u].height_11;
  3124. h = h / (1 << i);
  3125. if (track->textures[u].roundup_h)
  3126. h = roundup_pow_of_two(h);
  3127. if (track->textures[u].tex_coord_type == 1) {
  3128. d = (1 << track->textures[u].txdepth) / (1 << i);
  3129. if (!d)
  3130. d = 1;
  3131. } else {
  3132. d = 1;
  3133. }
  3134. if (track->textures[u].compress_format) {
  3135. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3136. /* compressed textures are block based */
  3137. } else
  3138. size += w * h * d;
  3139. }
  3140. size *= track->textures[u].cpp;
  3141. switch (track->textures[u].tex_coord_type) {
  3142. case 0:
  3143. case 1:
  3144. break;
  3145. case 2:
  3146. if (track->separate_cube) {
  3147. ret = r100_cs_track_cube(rdev, track, u);
  3148. if (ret)
  3149. return ret;
  3150. } else
  3151. size *= 6;
  3152. break;
  3153. default:
  3154. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3155. "%u\n", track->textures[u].tex_coord_type, u);
  3156. return -EINVAL;
  3157. }
  3158. if (size > radeon_bo_size(robj)) {
  3159. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3160. "%lu\n", u, size, radeon_bo_size(robj));
  3161. r100_cs_track_texture_print(&track->textures[u]);
  3162. return -EINVAL;
  3163. }
  3164. }
  3165. return 0;
  3166. }
  3167. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3168. {
  3169. unsigned i;
  3170. unsigned long size;
  3171. unsigned prim_walk;
  3172. unsigned nverts;
  3173. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3174. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3175. !track->blend_read_enable)
  3176. num_cb = 0;
  3177. for (i = 0; i < num_cb; i++) {
  3178. if (track->cb[i].robj == NULL) {
  3179. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3180. return -EINVAL;
  3181. }
  3182. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3183. size += track->cb[i].offset;
  3184. if (size > radeon_bo_size(track->cb[i].robj)) {
  3185. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3186. "(need %lu have %lu) !\n", i, size,
  3187. radeon_bo_size(track->cb[i].robj));
  3188. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3189. i, track->cb[i].pitch, track->cb[i].cpp,
  3190. track->cb[i].offset, track->maxy);
  3191. return -EINVAL;
  3192. }
  3193. }
  3194. track->cb_dirty = false;
  3195. if (track->zb_dirty && track->z_enabled) {
  3196. if (track->zb.robj == NULL) {
  3197. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3198. return -EINVAL;
  3199. }
  3200. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3201. size += track->zb.offset;
  3202. if (size > radeon_bo_size(track->zb.robj)) {
  3203. DRM_ERROR("[drm] Buffer too small for z buffer "
  3204. "(need %lu have %lu) !\n", size,
  3205. radeon_bo_size(track->zb.robj));
  3206. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3207. track->zb.pitch, track->zb.cpp,
  3208. track->zb.offset, track->maxy);
  3209. return -EINVAL;
  3210. }
  3211. }
  3212. track->zb_dirty = false;
  3213. if (track->aa_dirty && track->aaresolve) {
  3214. if (track->aa.robj == NULL) {
  3215. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3216. return -EINVAL;
  3217. }
  3218. /* I believe the format comes from colorbuffer0. */
  3219. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3220. size += track->aa.offset;
  3221. if (size > radeon_bo_size(track->aa.robj)) {
  3222. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3223. "(need %lu have %lu) !\n", i, size,
  3224. radeon_bo_size(track->aa.robj));
  3225. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3226. i, track->aa.pitch, track->cb[0].cpp,
  3227. track->aa.offset, track->maxy);
  3228. return -EINVAL;
  3229. }
  3230. }
  3231. track->aa_dirty = false;
  3232. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3233. if (track->vap_vf_cntl & (1 << 14)) {
  3234. nverts = track->vap_alt_nverts;
  3235. } else {
  3236. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3237. }
  3238. switch (prim_walk) {
  3239. case 1:
  3240. for (i = 0; i < track->num_arrays; i++) {
  3241. size = track->arrays[i].esize * track->max_indx * 4;
  3242. if (track->arrays[i].robj == NULL) {
  3243. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3244. "bound\n", prim_walk, i);
  3245. return -EINVAL;
  3246. }
  3247. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3248. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3249. "need %lu dwords have %lu dwords\n",
  3250. prim_walk, i, size >> 2,
  3251. radeon_bo_size(track->arrays[i].robj)
  3252. >> 2);
  3253. DRM_ERROR("Max indices %u\n", track->max_indx);
  3254. return -EINVAL;
  3255. }
  3256. }
  3257. break;
  3258. case 2:
  3259. for (i = 0; i < track->num_arrays; i++) {
  3260. size = track->arrays[i].esize * (nverts - 1) * 4;
  3261. if (track->arrays[i].robj == NULL) {
  3262. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3263. "bound\n", prim_walk, i);
  3264. return -EINVAL;
  3265. }
  3266. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3267. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3268. "need %lu dwords have %lu dwords\n",
  3269. prim_walk, i, size >> 2,
  3270. radeon_bo_size(track->arrays[i].robj)
  3271. >> 2);
  3272. return -EINVAL;
  3273. }
  3274. }
  3275. break;
  3276. case 3:
  3277. size = track->vtx_size * nverts;
  3278. if (size != track->immd_dwords) {
  3279. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3280. track->immd_dwords, size);
  3281. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3282. nverts, track->vtx_size);
  3283. return -EINVAL;
  3284. }
  3285. break;
  3286. default:
  3287. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3288. prim_walk);
  3289. return -EINVAL;
  3290. }
  3291. if (track->tex_dirty) {
  3292. track->tex_dirty = false;
  3293. return r100_cs_track_texture_check(rdev, track);
  3294. }
  3295. return 0;
  3296. }
  3297. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3298. {
  3299. unsigned i, face;
  3300. track->cb_dirty = true;
  3301. track->zb_dirty = true;
  3302. track->tex_dirty = true;
  3303. track->aa_dirty = true;
  3304. if (rdev->family < CHIP_R300) {
  3305. track->num_cb = 1;
  3306. if (rdev->family <= CHIP_RS200)
  3307. track->num_texture = 3;
  3308. else
  3309. track->num_texture = 6;
  3310. track->maxy = 2048;
  3311. track->separate_cube = 1;
  3312. } else {
  3313. track->num_cb = 4;
  3314. track->num_texture = 16;
  3315. track->maxy = 4096;
  3316. track->separate_cube = 0;
  3317. track->aaresolve = false;
  3318. track->aa.robj = NULL;
  3319. }
  3320. for (i = 0; i < track->num_cb; i++) {
  3321. track->cb[i].robj = NULL;
  3322. track->cb[i].pitch = 8192;
  3323. track->cb[i].cpp = 16;
  3324. track->cb[i].offset = 0;
  3325. }
  3326. track->z_enabled = true;
  3327. track->zb.robj = NULL;
  3328. track->zb.pitch = 8192;
  3329. track->zb.cpp = 4;
  3330. track->zb.offset = 0;
  3331. track->vtx_size = 0x7F;
  3332. track->immd_dwords = 0xFFFFFFFFUL;
  3333. track->num_arrays = 11;
  3334. track->max_indx = 0x00FFFFFFUL;
  3335. for (i = 0; i < track->num_arrays; i++) {
  3336. track->arrays[i].robj = NULL;
  3337. track->arrays[i].esize = 0x7F;
  3338. }
  3339. for (i = 0; i < track->num_texture; i++) {
  3340. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3341. track->textures[i].pitch = 16536;
  3342. track->textures[i].width = 16536;
  3343. track->textures[i].height = 16536;
  3344. track->textures[i].width_11 = 1 << 11;
  3345. track->textures[i].height_11 = 1 << 11;
  3346. track->textures[i].num_levels = 12;
  3347. if (rdev->family <= CHIP_RS200) {
  3348. track->textures[i].tex_coord_type = 0;
  3349. track->textures[i].txdepth = 0;
  3350. } else {
  3351. track->textures[i].txdepth = 16;
  3352. track->textures[i].tex_coord_type = 1;
  3353. }
  3354. track->textures[i].cpp = 64;
  3355. track->textures[i].robj = NULL;
  3356. /* CS IB emission code makes sure texture unit are disabled */
  3357. track->textures[i].enabled = false;
  3358. track->textures[i].lookup_disable = false;
  3359. track->textures[i].roundup_w = true;
  3360. track->textures[i].roundup_h = true;
  3361. if (track->separate_cube)
  3362. for (face = 0; face < 5; face++) {
  3363. track->textures[i].cube_info[face].robj = NULL;
  3364. track->textures[i].cube_info[face].width = 16536;
  3365. track->textures[i].cube_info[face].height = 16536;
  3366. track->textures[i].cube_info[face].offset = 0;
  3367. }
  3368. }
  3369. }
  3370. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3371. {
  3372. uint32_t scratch;
  3373. uint32_t tmp = 0;
  3374. unsigned i;
  3375. int r;
  3376. r = radeon_scratch_get(rdev, &scratch);
  3377. if (r) {
  3378. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3379. return r;
  3380. }
  3381. WREG32(scratch, 0xCAFEDEAD);
  3382. r = radeon_ring_lock(rdev, ring, 2);
  3383. if (r) {
  3384. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3385. radeon_scratch_free(rdev, scratch);
  3386. return r;
  3387. }
  3388. radeon_ring_write(ring, PACKET0(scratch, 0));
  3389. radeon_ring_write(ring, 0xDEADBEEF);
  3390. radeon_ring_unlock_commit(rdev, ring);
  3391. for (i = 0; i < rdev->usec_timeout; i++) {
  3392. tmp = RREG32(scratch);
  3393. if (tmp == 0xDEADBEEF) {
  3394. break;
  3395. }
  3396. DRM_UDELAY(1);
  3397. }
  3398. if (i < rdev->usec_timeout) {
  3399. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3400. } else {
  3401. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3402. scratch, tmp);
  3403. r = -EINVAL;
  3404. }
  3405. radeon_scratch_free(rdev, scratch);
  3406. return r;
  3407. }
  3408. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3409. {
  3410. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3411. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3412. radeon_ring_write(ring, ib->gpu_addr);
  3413. radeon_ring_write(ring, ib->length_dw);
  3414. }
  3415. int r100_ib_test(struct radeon_device *rdev)
  3416. {
  3417. struct radeon_ib *ib;
  3418. uint32_t scratch;
  3419. uint32_t tmp = 0;
  3420. unsigned i;
  3421. int r;
  3422. r = radeon_scratch_get(rdev, &scratch);
  3423. if (r) {
  3424. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3425. return r;
  3426. }
  3427. WREG32(scratch, 0xCAFEDEAD);
  3428. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
  3429. if (r) {
  3430. return r;
  3431. }
  3432. ib->ptr[0] = PACKET0(scratch, 0);
  3433. ib->ptr[1] = 0xDEADBEEF;
  3434. ib->ptr[2] = PACKET2(0);
  3435. ib->ptr[3] = PACKET2(0);
  3436. ib->ptr[4] = PACKET2(0);
  3437. ib->ptr[5] = PACKET2(0);
  3438. ib->ptr[6] = PACKET2(0);
  3439. ib->ptr[7] = PACKET2(0);
  3440. ib->length_dw = 8;
  3441. r = radeon_ib_schedule(rdev, ib);
  3442. if (r) {
  3443. radeon_scratch_free(rdev, scratch);
  3444. radeon_ib_free(rdev, &ib);
  3445. return r;
  3446. }
  3447. r = radeon_fence_wait(ib->fence, false);
  3448. if (r) {
  3449. return r;
  3450. }
  3451. for (i = 0; i < rdev->usec_timeout; i++) {
  3452. tmp = RREG32(scratch);
  3453. if (tmp == 0xDEADBEEF) {
  3454. break;
  3455. }
  3456. DRM_UDELAY(1);
  3457. }
  3458. if (i < rdev->usec_timeout) {
  3459. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3460. } else {
  3461. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3462. scratch, tmp);
  3463. r = -EINVAL;
  3464. }
  3465. radeon_scratch_free(rdev, scratch);
  3466. radeon_ib_free(rdev, &ib);
  3467. return r;
  3468. }
  3469. void r100_ib_fini(struct radeon_device *rdev)
  3470. {
  3471. radeon_ib_pool_suspend(rdev);
  3472. radeon_ib_pool_fini(rdev);
  3473. }
  3474. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3475. {
  3476. /* Shutdown CP we shouldn't need to do that but better be safe than
  3477. * sorry
  3478. */
  3479. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3480. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3481. /* Save few CRTC registers */
  3482. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3483. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3484. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3485. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3486. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3487. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3488. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3489. }
  3490. /* Disable VGA aperture access */
  3491. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3492. /* Disable cursor, overlay, crtc */
  3493. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3494. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3495. S_000054_CRTC_DISPLAY_DIS(1));
  3496. WREG32(R_000050_CRTC_GEN_CNTL,
  3497. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3498. S_000050_CRTC_DISP_REQ_EN_B(1));
  3499. WREG32(R_000420_OV0_SCALE_CNTL,
  3500. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3501. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3502. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3503. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3504. S_000360_CUR2_LOCK(1));
  3505. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3506. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3507. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3508. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3509. WREG32(R_000360_CUR2_OFFSET,
  3510. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3511. }
  3512. }
  3513. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3514. {
  3515. /* Update base address for crtc */
  3516. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3517. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3518. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3519. }
  3520. /* Restore CRTC registers */
  3521. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3522. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3523. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3524. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3525. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3526. }
  3527. }
  3528. void r100_vga_render_disable(struct radeon_device *rdev)
  3529. {
  3530. u32 tmp;
  3531. tmp = RREG8(R_0003C2_GENMO_WT);
  3532. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3533. }
  3534. static void r100_debugfs(struct radeon_device *rdev)
  3535. {
  3536. int r;
  3537. r = r100_debugfs_mc_info_init(rdev);
  3538. if (r)
  3539. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3540. }
  3541. static void r100_mc_program(struct radeon_device *rdev)
  3542. {
  3543. struct r100_mc_save save;
  3544. /* Stops all mc clients */
  3545. r100_mc_stop(rdev, &save);
  3546. if (rdev->flags & RADEON_IS_AGP) {
  3547. WREG32(R_00014C_MC_AGP_LOCATION,
  3548. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3549. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3550. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3551. if (rdev->family > CHIP_RV200)
  3552. WREG32(R_00015C_AGP_BASE_2,
  3553. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3554. } else {
  3555. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3556. WREG32(R_000170_AGP_BASE, 0);
  3557. if (rdev->family > CHIP_RV200)
  3558. WREG32(R_00015C_AGP_BASE_2, 0);
  3559. }
  3560. /* Wait for mc idle */
  3561. if (r100_mc_wait_for_idle(rdev))
  3562. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3563. /* Program MC, should be a 32bits limited address space */
  3564. WREG32(R_000148_MC_FB_LOCATION,
  3565. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3566. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3567. r100_mc_resume(rdev, &save);
  3568. }
  3569. void r100_clock_startup(struct radeon_device *rdev)
  3570. {
  3571. u32 tmp;
  3572. if (radeon_dynclks != -1 && radeon_dynclks)
  3573. radeon_legacy_set_clock_gating(rdev, 1);
  3574. /* We need to force on some of the block */
  3575. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3576. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3577. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3578. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3579. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3580. }
  3581. static int r100_startup(struct radeon_device *rdev)
  3582. {
  3583. int r;
  3584. /* set common regs */
  3585. r100_set_common_regs(rdev);
  3586. /* program mc */
  3587. r100_mc_program(rdev);
  3588. /* Resume clock */
  3589. r100_clock_startup(rdev);
  3590. /* Initialize GART (initialize after TTM so we can allocate
  3591. * memory through TTM but finalize after TTM) */
  3592. r100_enable_bm(rdev);
  3593. if (rdev->flags & RADEON_IS_PCI) {
  3594. r = r100_pci_gart_enable(rdev);
  3595. if (r)
  3596. return r;
  3597. }
  3598. /* allocate wb buffer */
  3599. r = radeon_wb_init(rdev);
  3600. if (r)
  3601. return r;
  3602. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3603. if (r) {
  3604. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3605. return r;
  3606. }
  3607. /* Enable IRQ */
  3608. r100_irq_set(rdev);
  3609. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3610. /* 1M ring buffer */
  3611. r = r100_cp_init(rdev, 1024 * 1024);
  3612. if (r) {
  3613. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3614. return r;
  3615. }
  3616. r = radeon_ib_pool_start(rdev);
  3617. if (r)
  3618. return r;
  3619. r = r100_ib_test(rdev);
  3620. if (r) {
  3621. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3622. rdev->accel_working = false;
  3623. return r;
  3624. }
  3625. return 0;
  3626. }
  3627. int r100_resume(struct radeon_device *rdev)
  3628. {
  3629. /* Make sur GART are not working */
  3630. if (rdev->flags & RADEON_IS_PCI)
  3631. r100_pci_gart_disable(rdev);
  3632. /* Resume clock before doing reset */
  3633. r100_clock_startup(rdev);
  3634. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3635. if (radeon_asic_reset(rdev)) {
  3636. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3637. RREG32(R_000E40_RBBM_STATUS),
  3638. RREG32(R_0007C0_CP_STAT));
  3639. }
  3640. /* post */
  3641. radeon_combios_asic_init(rdev->ddev);
  3642. /* Resume clock after posting */
  3643. r100_clock_startup(rdev);
  3644. /* Initialize surface registers */
  3645. radeon_surface_init(rdev);
  3646. rdev->accel_working = true;
  3647. return r100_startup(rdev);
  3648. }
  3649. int r100_suspend(struct radeon_device *rdev)
  3650. {
  3651. radeon_ib_pool_suspend(rdev);
  3652. r100_cp_disable(rdev);
  3653. radeon_wb_disable(rdev);
  3654. r100_irq_disable(rdev);
  3655. if (rdev->flags & RADEON_IS_PCI)
  3656. r100_pci_gart_disable(rdev);
  3657. return 0;
  3658. }
  3659. void r100_fini(struct radeon_device *rdev)
  3660. {
  3661. r100_cp_fini(rdev);
  3662. radeon_wb_fini(rdev);
  3663. r100_ib_fini(rdev);
  3664. radeon_gem_fini(rdev);
  3665. if (rdev->flags & RADEON_IS_PCI)
  3666. r100_pci_gart_fini(rdev);
  3667. radeon_agp_fini(rdev);
  3668. radeon_irq_kms_fini(rdev);
  3669. radeon_fence_driver_fini(rdev);
  3670. radeon_bo_fini(rdev);
  3671. radeon_atombios_fini(rdev);
  3672. kfree(rdev->bios);
  3673. rdev->bios = NULL;
  3674. }
  3675. /*
  3676. * Due to how kexec works, it can leave the hw fully initialised when it
  3677. * boots the new kernel. However doing our init sequence with the CP and
  3678. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3679. * do some quick sanity checks and restore sane values to avoid this
  3680. * problem.
  3681. */
  3682. void r100_restore_sanity(struct radeon_device *rdev)
  3683. {
  3684. u32 tmp;
  3685. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3686. if (tmp) {
  3687. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3688. }
  3689. tmp = RREG32(RADEON_CP_RB_CNTL);
  3690. if (tmp) {
  3691. WREG32(RADEON_CP_RB_CNTL, 0);
  3692. }
  3693. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3694. if (tmp) {
  3695. WREG32(RADEON_SCRATCH_UMSK, 0);
  3696. }
  3697. }
  3698. int r100_init(struct radeon_device *rdev)
  3699. {
  3700. int r;
  3701. /* Register debugfs file specific to this group of asics */
  3702. r100_debugfs(rdev);
  3703. /* Disable VGA */
  3704. r100_vga_render_disable(rdev);
  3705. /* Initialize scratch registers */
  3706. radeon_scratch_init(rdev);
  3707. /* Initialize surface registers */
  3708. radeon_surface_init(rdev);
  3709. /* sanity check some register to avoid hangs like after kexec */
  3710. r100_restore_sanity(rdev);
  3711. /* TODO: disable VGA need to use VGA request */
  3712. /* BIOS*/
  3713. if (!radeon_get_bios(rdev)) {
  3714. if (ASIC_IS_AVIVO(rdev))
  3715. return -EINVAL;
  3716. }
  3717. if (rdev->is_atom_bios) {
  3718. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3719. return -EINVAL;
  3720. } else {
  3721. r = radeon_combios_init(rdev);
  3722. if (r)
  3723. return r;
  3724. }
  3725. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3726. if (radeon_asic_reset(rdev)) {
  3727. dev_warn(rdev->dev,
  3728. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3729. RREG32(R_000E40_RBBM_STATUS),
  3730. RREG32(R_0007C0_CP_STAT));
  3731. }
  3732. /* check if cards are posted or not */
  3733. if (radeon_boot_test_post_card(rdev) == false)
  3734. return -EINVAL;
  3735. /* Set asic errata */
  3736. r100_errata(rdev);
  3737. /* Initialize clocks */
  3738. radeon_get_clock_info(rdev->ddev);
  3739. /* initialize AGP */
  3740. if (rdev->flags & RADEON_IS_AGP) {
  3741. r = radeon_agp_init(rdev);
  3742. if (r) {
  3743. radeon_agp_disable(rdev);
  3744. }
  3745. }
  3746. /* initialize VRAM */
  3747. r100_mc_init(rdev);
  3748. /* Fence driver */
  3749. r = radeon_fence_driver_init(rdev);
  3750. if (r)
  3751. return r;
  3752. r = radeon_irq_kms_init(rdev);
  3753. if (r)
  3754. return r;
  3755. /* Memory manager */
  3756. r = radeon_bo_init(rdev);
  3757. if (r)
  3758. return r;
  3759. if (rdev->flags & RADEON_IS_PCI) {
  3760. r = r100_pci_gart_init(rdev);
  3761. if (r)
  3762. return r;
  3763. }
  3764. r100_set_safe_registers(rdev);
  3765. r = radeon_ib_pool_init(rdev);
  3766. rdev->accel_working = true;
  3767. if (r) {
  3768. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3769. rdev->accel_working = false;
  3770. }
  3771. r = r100_startup(rdev);
  3772. if (r) {
  3773. /* Somethings want wront with the accel init stop accel */
  3774. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3775. r100_cp_fini(rdev);
  3776. radeon_wb_fini(rdev);
  3777. r100_ib_fini(rdev);
  3778. radeon_irq_kms_fini(rdev);
  3779. if (rdev->flags & RADEON_IS_PCI)
  3780. r100_pci_gart_fini(rdev);
  3781. rdev->accel_working = false;
  3782. }
  3783. return 0;
  3784. }
  3785. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3786. {
  3787. if (reg < rdev->rmmio_size)
  3788. return readl(((void __iomem *)rdev->rmmio) + reg);
  3789. else {
  3790. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3791. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3792. }
  3793. }
  3794. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3795. {
  3796. if (reg < rdev->rmmio_size)
  3797. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3798. else {
  3799. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3800. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3801. }
  3802. }
  3803. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3804. {
  3805. if (reg < rdev->rio_mem_size)
  3806. return ioread32(rdev->rio_mem + reg);
  3807. else {
  3808. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3809. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3810. }
  3811. }
  3812. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3813. {
  3814. if (reg < rdev->rio_mem_size)
  3815. iowrite32(v, rdev->rio_mem + reg);
  3816. else {
  3817. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3818. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3819. }
  3820. }