pch_gbe_main.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #define DRV_VERSION "1.00"
  24. const char pch_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  26. #define PCH_GBE_MAR_ENTRIES 16
  27. #define PCH_GBE_SHORT_PKT 64
  28. #define DSC_INIT16 0xC000
  29. #define PCH_GBE_DMA_ALIGN 0
  30. #define PCH_GBE_DMA_PADDING 2
  31. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  32. #define PCH_GBE_COPYBREAK_DEFAULT 256
  33. #define PCH_GBE_PCI_BAR 1
  34. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  35. /* Macros for ML7223 */
  36. #define PCI_VENDOR_ID_ROHM 0x10db
  37. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  38. /* Macros for ML7831 */
  39. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  40. #define PCH_GBE_TX_WEIGHT 64
  41. #define PCH_GBE_RX_WEIGHT 64
  42. #define PCH_GBE_RX_BUFFER_WRITE 16
  43. /* Initialize the wake-on-LAN settings */
  44. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  45. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  46. PCH_GBE_CHIP_TYPE_INTERNAL | \
  47. PCH_GBE_RGMII_MODE_RGMII \
  48. )
  49. /* Ethertype field values */
  50. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  51. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  52. #define PCH_GBE_FRAME_SIZE_2048 2048
  53. #define PCH_GBE_FRAME_SIZE_4096 4096
  54. #define PCH_GBE_FRAME_SIZE_8192 8192
  55. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  56. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  57. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  58. #define PCH_GBE_DESC_UNUSED(R) \
  59. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  60. (R)->next_to_clean - (R)->next_to_use - 1)
  61. /* Pause packet value */
  62. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  63. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  64. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  65. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  66. #define PCH_GBE_ETH_ALEN 6
  67. /* This defines the bits that are set in the Interrupt Mask
  68. * Set/Read Register. Each bit is documented below:
  69. * o RXT0 = Receiver Timer Interrupt (ring 0)
  70. * o TXDW = Transmit Descriptor Written Back
  71. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  72. * o RXSEQ = Receive Sequence Error
  73. * o LSC = Link Status Change
  74. */
  75. #define PCH_GBE_INT_ENABLE_MASK ( \
  76. PCH_GBE_INT_RX_DMA_CMPLT | \
  77. PCH_GBE_INT_RX_DSC_EMP | \
  78. PCH_GBE_INT_RX_FIFO_ERR | \
  79. PCH_GBE_INT_WOL_DET | \
  80. PCH_GBE_INT_TX_CMPLT \
  81. )
  82. #define PCH_GBE_INT_DISABLE_ALL 0
  83. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  84. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  85. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  86. int data);
  87. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  88. {
  89. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  90. }
  91. /**
  92. * pch_gbe_mac_read_mac_addr - Read MAC address
  93. * @hw: Pointer to the HW structure
  94. * Returns
  95. * 0: Successful.
  96. */
  97. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  98. {
  99. u32 adr1a, adr1b;
  100. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  101. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  102. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  103. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  104. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  105. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  106. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  107. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  108. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  109. return 0;
  110. }
  111. /**
  112. * pch_gbe_wait_clr_bit - Wait to clear a bit
  113. * @reg: Pointer of register
  114. * @busy: Busy bit
  115. */
  116. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  117. {
  118. u32 tmp;
  119. /* wait busy */
  120. tmp = 1000;
  121. while ((ioread32(reg) & bit) && --tmp)
  122. cpu_relax();
  123. if (!tmp)
  124. pr_err("Error: busy bit is not cleared\n");
  125. }
  126. /**
  127. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  128. * @reg: Pointer of register
  129. * @busy: Busy bit
  130. */
  131. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  132. {
  133. u32 tmp;
  134. int ret = -1;
  135. /* wait busy */
  136. tmp = 20;
  137. while ((ioread32(reg) & bit) && --tmp)
  138. udelay(5);
  139. if (!tmp)
  140. pr_err("Error: busy bit is not cleared\n");
  141. else
  142. ret = 0;
  143. return ret;
  144. }
  145. /**
  146. * pch_gbe_mac_mar_set - Set MAC address register
  147. * @hw: Pointer to the HW structure
  148. * @addr: Pointer to the MAC address
  149. * @index: MAC address array register
  150. */
  151. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  152. {
  153. u32 mar_low, mar_high, adrmask;
  154. pr_debug("index : 0x%x\n", index);
  155. /*
  156. * HW expects these in little endian so we reverse the byte order
  157. * from network order (big endian) to little endian
  158. */
  159. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  160. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  161. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  162. /* Stop the MAC Address of index. */
  163. adrmask = ioread32(&hw->reg->ADDR_MASK);
  164. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  165. /* wait busy */
  166. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  167. /* Set the MAC address to the MAC address 1A/1B register */
  168. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  169. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  170. /* Start the MAC address of index */
  171. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  172. /* wait busy */
  173. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  174. }
  175. /**
  176. * pch_gbe_mac_reset_hw - Reset hardware
  177. * @hw: Pointer to the HW structure
  178. */
  179. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  180. {
  181. /* Read the MAC address. and store to the private data */
  182. pch_gbe_mac_read_mac_addr(hw);
  183. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  184. #ifdef PCH_GBE_MAC_IFOP_RGMII
  185. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  186. #endif
  187. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  188. /* Setup the receive address */
  189. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  190. return;
  191. }
  192. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  193. {
  194. /* Read the MAC address. and store to the private data */
  195. pch_gbe_mac_read_mac_addr(hw);
  196. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  197. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  198. /* Setup the MAC address */
  199. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  200. return;
  201. }
  202. /**
  203. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  204. * @hw: Pointer to the HW structure
  205. * @mar_count: Receive address registers
  206. */
  207. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  208. {
  209. u32 i;
  210. /* Setup the receive address */
  211. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  212. /* Zero out the other receive addresses */
  213. for (i = 1; i < mar_count; i++) {
  214. iowrite32(0, &hw->reg->mac_adr[i].high);
  215. iowrite32(0, &hw->reg->mac_adr[i].low);
  216. }
  217. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  218. /* wait busy */
  219. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  220. }
  221. /**
  222. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  223. * @hw: Pointer to the HW structure
  224. * @mc_addr_list: Array of multicast addresses to program
  225. * @mc_addr_count: Number of multicast addresses to program
  226. * @mar_used_count: The first MAC Address register free to program
  227. * @mar_total_num: Total number of supported MAC Address Registers
  228. */
  229. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  230. u8 *mc_addr_list, u32 mc_addr_count,
  231. u32 mar_used_count, u32 mar_total_num)
  232. {
  233. u32 i, adrmask;
  234. /* Load the first set of multicast addresses into the exact
  235. * filters (RAR). If there are not enough to fill the RAR
  236. * array, clear the filters.
  237. */
  238. for (i = mar_used_count; i < mar_total_num; i++) {
  239. if (mc_addr_count) {
  240. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  241. mc_addr_count--;
  242. mc_addr_list += PCH_GBE_ETH_ALEN;
  243. } else {
  244. /* Clear MAC address mask */
  245. adrmask = ioread32(&hw->reg->ADDR_MASK);
  246. iowrite32((adrmask | (0x0001 << i)),
  247. &hw->reg->ADDR_MASK);
  248. /* wait busy */
  249. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  250. /* Clear MAC address */
  251. iowrite32(0, &hw->reg->mac_adr[i].high);
  252. iowrite32(0, &hw->reg->mac_adr[i].low);
  253. }
  254. }
  255. }
  256. /**
  257. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  258. * @hw: Pointer to the HW structure
  259. * Returns
  260. * 0: Successful.
  261. * Negative value: Failed.
  262. */
  263. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  264. {
  265. struct pch_gbe_mac_info *mac = &hw->mac;
  266. u32 rx_fctrl;
  267. pr_debug("mac->fc = %u\n", mac->fc);
  268. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  269. switch (mac->fc) {
  270. case PCH_GBE_FC_NONE:
  271. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  272. mac->tx_fc_enable = false;
  273. break;
  274. case PCH_GBE_FC_RX_PAUSE:
  275. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  276. mac->tx_fc_enable = false;
  277. break;
  278. case PCH_GBE_FC_TX_PAUSE:
  279. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  280. mac->tx_fc_enable = true;
  281. break;
  282. case PCH_GBE_FC_FULL:
  283. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  284. mac->tx_fc_enable = true;
  285. break;
  286. default:
  287. pr_err("Flow control param set incorrectly\n");
  288. return -EINVAL;
  289. }
  290. if (mac->link_duplex == DUPLEX_HALF)
  291. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  292. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  293. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  294. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  295. return 0;
  296. }
  297. /**
  298. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  299. * @hw: Pointer to the HW structure
  300. * @wu_evt: Wake up event
  301. */
  302. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  303. {
  304. u32 addr_mask;
  305. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  306. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  307. if (wu_evt) {
  308. /* Set Wake-On-Lan address mask */
  309. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  310. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  311. /* wait busy */
  312. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  313. iowrite32(0, &hw->reg->WOL_ST);
  314. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  315. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  316. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  317. } else {
  318. iowrite32(0, &hw->reg->WOL_CTRL);
  319. iowrite32(0, &hw->reg->WOL_ST);
  320. }
  321. return;
  322. }
  323. /**
  324. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  325. * @hw: Pointer to the HW structure
  326. * @addr: Address of PHY
  327. * @dir: Operetion. (Write or Read)
  328. * @reg: Access register of PHY
  329. * @data: Write data.
  330. *
  331. * Returns: Read date.
  332. */
  333. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  334. u16 data)
  335. {
  336. u32 data_out = 0;
  337. unsigned int i;
  338. unsigned long flags;
  339. spin_lock_irqsave(&hw->miim_lock, flags);
  340. for (i = 100; i; --i) {
  341. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  342. break;
  343. udelay(20);
  344. }
  345. if (i == 0) {
  346. pr_err("pch-gbe.miim won't go Ready\n");
  347. spin_unlock_irqrestore(&hw->miim_lock, flags);
  348. return 0; /* No way to indicate timeout error */
  349. }
  350. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  351. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  352. dir | data), &hw->reg->MIIM);
  353. for (i = 0; i < 100; i++) {
  354. udelay(20);
  355. data_out = ioread32(&hw->reg->MIIM);
  356. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  357. break;
  358. }
  359. spin_unlock_irqrestore(&hw->miim_lock, flags);
  360. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  361. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  362. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  363. return (u16) data_out;
  364. }
  365. /**
  366. * pch_gbe_mac_set_pause_packet - Set pause packet
  367. * @hw: Pointer to the HW structure
  368. */
  369. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  370. {
  371. unsigned long tmp2, tmp3;
  372. /* Set Pause packet */
  373. tmp2 = hw->mac.addr[1];
  374. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  375. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  376. tmp3 = hw->mac.addr[5];
  377. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  378. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  379. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  380. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  381. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  382. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  383. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  384. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  385. /* Transmit Pause Packet */
  386. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  387. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  388. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  389. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  390. ioread32(&hw->reg->PAUSE_PKT5));
  391. return;
  392. }
  393. /**
  394. * pch_gbe_alloc_queues - Allocate memory for all rings
  395. * @adapter: Board private structure to initialize
  396. * Returns
  397. * 0: Successfully
  398. * Negative value: Failed
  399. */
  400. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  401. {
  402. int size;
  403. size = (int)sizeof(struct pch_gbe_tx_ring);
  404. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  405. if (!adapter->tx_ring)
  406. return -ENOMEM;
  407. size = (int)sizeof(struct pch_gbe_rx_ring);
  408. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  409. if (!adapter->rx_ring) {
  410. kfree(adapter->tx_ring);
  411. return -ENOMEM;
  412. }
  413. return 0;
  414. }
  415. /**
  416. * pch_gbe_init_stats - Initialize status
  417. * @adapter: Board private structure to initialize
  418. */
  419. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  420. {
  421. memset(&adapter->stats, 0, sizeof(adapter->stats));
  422. return;
  423. }
  424. /**
  425. * pch_gbe_init_phy - Initialize PHY
  426. * @adapter: Board private structure to initialize
  427. * Returns
  428. * 0: Successfully
  429. * Negative value: Failed
  430. */
  431. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  432. {
  433. struct net_device *netdev = adapter->netdev;
  434. u32 addr;
  435. u16 bmcr, stat;
  436. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  437. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  438. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  439. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  440. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  441. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  442. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  443. break;
  444. }
  445. adapter->hw.phy.addr = adapter->mii.phy_id;
  446. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  447. if (addr == 32)
  448. return -EAGAIN;
  449. /* Selected the phy and isolate the rest */
  450. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  451. if (addr != adapter->mii.phy_id) {
  452. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  453. BMCR_ISOLATE);
  454. } else {
  455. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  456. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  457. bmcr & ~BMCR_ISOLATE);
  458. }
  459. }
  460. /* MII setup */
  461. adapter->mii.phy_id_mask = 0x1F;
  462. adapter->mii.reg_num_mask = 0x1F;
  463. adapter->mii.dev = adapter->netdev;
  464. adapter->mii.mdio_read = pch_gbe_mdio_read;
  465. adapter->mii.mdio_write = pch_gbe_mdio_write;
  466. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  467. return 0;
  468. }
  469. /**
  470. * pch_gbe_mdio_read - The read function for mii
  471. * @netdev: Network interface device structure
  472. * @addr: Phy ID
  473. * @reg: Access location
  474. * Returns
  475. * 0: Successfully
  476. * Negative value: Failed
  477. */
  478. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  479. {
  480. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  481. struct pch_gbe_hw *hw = &adapter->hw;
  482. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  483. (u16) 0);
  484. }
  485. /**
  486. * pch_gbe_mdio_write - The write function for mii
  487. * @netdev: Network interface device structure
  488. * @addr: Phy ID (not used)
  489. * @reg: Access location
  490. * @data: Write data
  491. */
  492. static void pch_gbe_mdio_write(struct net_device *netdev,
  493. int addr, int reg, int data)
  494. {
  495. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  496. struct pch_gbe_hw *hw = &adapter->hw;
  497. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  498. }
  499. /**
  500. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  501. * @work: Pointer of board private structure
  502. */
  503. static void pch_gbe_reset_task(struct work_struct *work)
  504. {
  505. struct pch_gbe_adapter *adapter;
  506. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  507. rtnl_lock();
  508. pch_gbe_reinit_locked(adapter);
  509. rtnl_unlock();
  510. }
  511. /**
  512. * pch_gbe_reinit_locked- Re-initialization
  513. * @adapter: Board private structure
  514. */
  515. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  516. {
  517. pch_gbe_down(adapter);
  518. pch_gbe_up(adapter);
  519. }
  520. /**
  521. * pch_gbe_reset - Reset GbE
  522. * @adapter: Board private structure
  523. */
  524. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  525. {
  526. pch_gbe_mac_reset_hw(&adapter->hw);
  527. /* Setup the receive address. */
  528. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  529. if (pch_gbe_hal_init_hw(&adapter->hw))
  530. pr_err("Hardware Error\n");
  531. }
  532. /**
  533. * pch_gbe_free_irq - Free an interrupt
  534. * @adapter: Board private structure
  535. */
  536. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  537. {
  538. struct net_device *netdev = adapter->netdev;
  539. free_irq(adapter->pdev->irq, netdev);
  540. if (adapter->have_msi) {
  541. pci_disable_msi(adapter->pdev);
  542. pr_debug("call pci_disable_msi\n");
  543. }
  544. }
  545. /**
  546. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  547. * @adapter: Board private structure
  548. */
  549. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  550. {
  551. struct pch_gbe_hw *hw = &adapter->hw;
  552. atomic_inc(&adapter->irq_sem);
  553. iowrite32(0, &hw->reg->INT_EN);
  554. ioread32(&hw->reg->INT_ST);
  555. synchronize_irq(adapter->pdev->irq);
  556. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  557. }
  558. /**
  559. * pch_gbe_irq_enable - Enable default interrupt generation settings
  560. * @adapter: Board private structure
  561. */
  562. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  563. {
  564. struct pch_gbe_hw *hw = &adapter->hw;
  565. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  566. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  567. ioread32(&hw->reg->INT_ST);
  568. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  569. }
  570. /**
  571. * pch_gbe_setup_tctl - configure the Transmit control registers
  572. * @adapter: Board private structure
  573. */
  574. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  575. {
  576. struct pch_gbe_hw *hw = &adapter->hw;
  577. u32 tx_mode, tcpip;
  578. tx_mode = PCH_GBE_TM_LONG_PKT |
  579. PCH_GBE_TM_ST_AND_FD |
  580. PCH_GBE_TM_SHORT_PKT |
  581. PCH_GBE_TM_TH_TX_STRT_8 |
  582. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  583. iowrite32(tx_mode, &hw->reg->TX_MODE);
  584. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  585. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  586. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  587. return;
  588. }
  589. /**
  590. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  591. * @adapter: Board private structure
  592. */
  593. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  594. {
  595. struct pch_gbe_hw *hw = &adapter->hw;
  596. u32 tdba, tdlen, dctrl;
  597. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  598. (unsigned long long)adapter->tx_ring->dma,
  599. adapter->tx_ring->size);
  600. /* Setup the HW Tx Head and Tail descriptor pointers */
  601. tdba = adapter->tx_ring->dma;
  602. tdlen = adapter->tx_ring->size - 0x10;
  603. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  604. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  605. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  606. /* Enables Transmission DMA */
  607. dctrl = ioread32(&hw->reg->DMA_CTRL);
  608. dctrl |= PCH_GBE_TX_DMA_EN;
  609. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  610. }
  611. /**
  612. * pch_gbe_setup_rctl - Configure the receive control registers
  613. * @adapter: Board private structure
  614. */
  615. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  616. {
  617. struct pch_gbe_hw *hw = &adapter->hw;
  618. u32 rx_mode, tcpip;
  619. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  620. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  621. iowrite32(rx_mode, &hw->reg->RX_MODE);
  622. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  623. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  624. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  625. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  626. return;
  627. }
  628. /**
  629. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  630. * @adapter: Board private structure
  631. */
  632. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  633. {
  634. struct pch_gbe_hw *hw = &adapter->hw;
  635. u32 rdba, rdlen, rctl, rxdma;
  636. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  637. (unsigned long long)adapter->rx_ring->dma,
  638. adapter->rx_ring->size);
  639. pch_gbe_mac_force_mac_fc(hw);
  640. /* Disables Receive MAC */
  641. rctl = ioread32(&hw->reg->MAC_RX_EN);
  642. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  643. /* Disables Receive DMA */
  644. rxdma = ioread32(&hw->reg->DMA_CTRL);
  645. rxdma &= ~PCH_GBE_RX_DMA_EN;
  646. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  647. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  648. ioread32(&hw->reg->MAC_RX_EN),
  649. ioread32(&hw->reg->DMA_CTRL));
  650. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  651. * the Base and Length of the Rx Descriptor Ring */
  652. rdba = adapter->rx_ring->dma;
  653. rdlen = adapter->rx_ring->size - 0x10;
  654. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  655. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  656. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  657. }
  658. /**
  659. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  660. * @adapter: Board private structure
  661. * @buffer_info: Buffer information structure
  662. */
  663. static void pch_gbe_unmap_and_free_tx_resource(
  664. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  665. {
  666. if (buffer_info->mapped) {
  667. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  668. buffer_info->length, DMA_TO_DEVICE);
  669. buffer_info->mapped = false;
  670. }
  671. if (buffer_info->skb) {
  672. dev_kfree_skb_any(buffer_info->skb);
  673. buffer_info->skb = NULL;
  674. }
  675. }
  676. /**
  677. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  678. * @adapter: Board private structure
  679. * @buffer_info: Buffer information structure
  680. */
  681. static void pch_gbe_unmap_and_free_rx_resource(
  682. struct pch_gbe_adapter *adapter,
  683. struct pch_gbe_buffer *buffer_info)
  684. {
  685. if (buffer_info->mapped) {
  686. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  687. buffer_info->length, DMA_FROM_DEVICE);
  688. buffer_info->mapped = false;
  689. }
  690. if (buffer_info->skb) {
  691. dev_kfree_skb_any(buffer_info->skb);
  692. buffer_info->skb = NULL;
  693. }
  694. }
  695. /**
  696. * pch_gbe_clean_tx_ring - Free Tx Buffers
  697. * @adapter: Board private structure
  698. * @tx_ring: Ring to be cleaned
  699. */
  700. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  701. struct pch_gbe_tx_ring *tx_ring)
  702. {
  703. struct pch_gbe_hw *hw = &adapter->hw;
  704. struct pch_gbe_buffer *buffer_info;
  705. unsigned long size;
  706. unsigned int i;
  707. /* Free all the Tx ring sk_buffs */
  708. for (i = 0; i < tx_ring->count; i++) {
  709. buffer_info = &tx_ring->buffer_info[i];
  710. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  711. }
  712. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  713. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  714. memset(tx_ring->buffer_info, 0, size);
  715. /* Zero out the descriptor ring */
  716. memset(tx_ring->desc, 0, tx_ring->size);
  717. tx_ring->next_to_use = 0;
  718. tx_ring->next_to_clean = 0;
  719. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  720. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  721. }
  722. /**
  723. * pch_gbe_clean_rx_ring - Free Rx Buffers
  724. * @adapter: Board private structure
  725. * @rx_ring: Ring to free buffers from
  726. */
  727. static void
  728. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  729. struct pch_gbe_rx_ring *rx_ring)
  730. {
  731. struct pch_gbe_hw *hw = &adapter->hw;
  732. struct pch_gbe_buffer *buffer_info;
  733. unsigned long size;
  734. unsigned int i;
  735. /* Free all the Rx ring sk_buffs */
  736. for (i = 0; i < rx_ring->count; i++) {
  737. buffer_info = &rx_ring->buffer_info[i];
  738. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  739. }
  740. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  741. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  742. memset(rx_ring->buffer_info, 0, size);
  743. /* Zero out the descriptor ring */
  744. memset(rx_ring->desc, 0, rx_ring->size);
  745. rx_ring->next_to_clean = 0;
  746. rx_ring->next_to_use = 0;
  747. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  748. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  749. }
  750. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  751. u16 duplex)
  752. {
  753. struct pch_gbe_hw *hw = &adapter->hw;
  754. unsigned long rgmii = 0;
  755. /* Set the RGMII control. */
  756. #ifdef PCH_GBE_MAC_IFOP_RGMII
  757. switch (speed) {
  758. case SPEED_10:
  759. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  760. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  761. break;
  762. case SPEED_100:
  763. rgmii = (PCH_GBE_RGMII_RATE_25M |
  764. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  765. break;
  766. case SPEED_1000:
  767. rgmii = (PCH_GBE_RGMII_RATE_125M |
  768. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  769. break;
  770. }
  771. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  772. #else /* GMII */
  773. rgmii = 0;
  774. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  775. #endif
  776. }
  777. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  778. u16 duplex)
  779. {
  780. struct net_device *netdev = adapter->netdev;
  781. struct pch_gbe_hw *hw = &adapter->hw;
  782. unsigned long mode = 0;
  783. /* Set the communication mode */
  784. switch (speed) {
  785. case SPEED_10:
  786. mode = PCH_GBE_MODE_MII_ETHER;
  787. netdev->tx_queue_len = 10;
  788. break;
  789. case SPEED_100:
  790. mode = PCH_GBE_MODE_MII_ETHER;
  791. netdev->tx_queue_len = 100;
  792. break;
  793. case SPEED_1000:
  794. mode = PCH_GBE_MODE_GMII_ETHER;
  795. break;
  796. }
  797. if (duplex == DUPLEX_FULL)
  798. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  799. else
  800. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  801. iowrite32(mode, &hw->reg->MODE);
  802. }
  803. /**
  804. * pch_gbe_watchdog - Watchdog process
  805. * @data: Board private structure
  806. */
  807. static void pch_gbe_watchdog(unsigned long data)
  808. {
  809. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  810. struct net_device *netdev = adapter->netdev;
  811. struct pch_gbe_hw *hw = &adapter->hw;
  812. pr_debug("right now = %ld\n", jiffies);
  813. pch_gbe_update_stats(adapter);
  814. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  815. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  816. netdev->tx_queue_len = adapter->tx_queue_len;
  817. /* mii library handles link maintenance tasks */
  818. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  819. pr_err("ethtool get setting Error\n");
  820. mod_timer(&adapter->watchdog_timer,
  821. round_jiffies(jiffies +
  822. PCH_GBE_WATCHDOG_PERIOD));
  823. return;
  824. }
  825. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  826. hw->mac.link_duplex = cmd.duplex;
  827. /* Set the RGMII control. */
  828. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  829. hw->mac.link_duplex);
  830. /* Set the communication mode */
  831. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  832. hw->mac.link_duplex);
  833. netdev_dbg(netdev,
  834. "Link is Up %d Mbps %s-Duplex\n",
  835. hw->mac.link_speed,
  836. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  837. netif_carrier_on(netdev);
  838. netif_wake_queue(netdev);
  839. } else if ((!mii_link_ok(&adapter->mii)) &&
  840. (netif_carrier_ok(netdev))) {
  841. netdev_dbg(netdev, "NIC Link is Down\n");
  842. hw->mac.link_speed = SPEED_10;
  843. hw->mac.link_duplex = DUPLEX_HALF;
  844. netif_carrier_off(netdev);
  845. netif_stop_queue(netdev);
  846. }
  847. mod_timer(&adapter->watchdog_timer,
  848. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  849. }
  850. /**
  851. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  852. * @adapter: Board private structure
  853. * @tx_ring: Tx descriptor ring structure
  854. * @skb: Sockt buffer structure
  855. */
  856. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  857. struct pch_gbe_tx_ring *tx_ring,
  858. struct sk_buff *skb)
  859. {
  860. struct pch_gbe_hw *hw = &adapter->hw;
  861. struct pch_gbe_tx_desc *tx_desc;
  862. struct pch_gbe_buffer *buffer_info;
  863. struct sk_buff *tmp_skb;
  864. unsigned int frame_ctrl;
  865. unsigned int ring_num;
  866. unsigned long flags;
  867. /*-- Set frame control --*/
  868. frame_ctrl = 0;
  869. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  870. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  871. if (skb->ip_summed == CHECKSUM_NONE)
  872. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  873. /* Performs checksum processing */
  874. /*
  875. * It is because the hardware accelerator does not support a checksum,
  876. * when the received data size is less than 64 bytes.
  877. */
  878. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  879. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  880. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  881. if (skb->protocol == htons(ETH_P_IP)) {
  882. struct iphdr *iph = ip_hdr(skb);
  883. unsigned int offset;
  884. iph->check = 0;
  885. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  886. offset = skb_transport_offset(skb);
  887. if (iph->protocol == IPPROTO_TCP) {
  888. skb->csum = 0;
  889. tcp_hdr(skb)->check = 0;
  890. skb->csum = skb_checksum(skb, offset,
  891. skb->len - offset, 0);
  892. tcp_hdr(skb)->check =
  893. csum_tcpudp_magic(iph->saddr,
  894. iph->daddr,
  895. skb->len - offset,
  896. IPPROTO_TCP,
  897. skb->csum);
  898. } else if (iph->protocol == IPPROTO_UDP) {
  899. skb->csum = 0;
  900. udp_hdr(skb)->check = 0;
  901. skb->csum =
  902. skb_checksum(skb, offset,
  903. skb->len - offset, 0);
  904. udp_hdr(skb)->check =
  905. csum_tcpudp_magic(iph->saddr,
  906. iph->daddr,
  907. skb->len - offset,
  908. IPPROTO_UDP,
  909. skb->csum);
  910. }
  911. }
  912. }
  913. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  914. ring_num = tx_ring->next_to_use;
  915. if (unlikely((ring_num + 1) == tx_ring->count))
  916. tx_ring->next_to_use = 0;
  917. else
  918. tx_ring->next_to_use = ring_num + 1;
  919. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  920. buffer_info = &tx_ring->buffer_info[ring_num];
  921. tmp_skb = buffer_info->skb;
  922. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  923. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  924. tmp_skb->data[ETH_HLEN] = 0x00;
  925. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  926. tmp_skb->len = skb->len;
  927. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  928. (skb->len - ETH_HLEN));
  929. /*-- Set Buffer information --*/
  930. buffer_info->length = tmp_skb->len;
  931. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  932. buffer_info->length,
  933. DMA_TO_DEVICE);
  934. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  935. pr_err("TX DMA map failed\n");
  936. buffer_info->dma = 0;
  937. buffer_info->time_stamp = 0;
  938. tx_ring->next_to_use = ring_num;
  939. return;
  940. }
  941. buffer_info->mapped = true;
  942. buffer_info->time_stamp = jiffies;
  943. /*-- Set Tx descriptor --*/
  944. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  945. tx_desc->buffer_addr = (buffer_info->dma);
  946. tx_desc->length = (tmp_skb->len);
  947. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  948. tx_desc->tx_frame_ctrl = (frame_ctrl);
  949. tx_desc->gbec_status = (DSC_INIT16);
  950. if (unlikely(++ring_num == tx_ring->count))
  951. ring_num = 0;
  952. /* Update software pointer of TX descriptor */
  953. iowrite32(tx_ring->dma +
  954. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  955. &hw->reg->TX_DSC_SW_P);
  956. dev_kfree_skb_any(skb);
  957. }
  958. /**
  959. * pch_gbe_update_stats - Update the board statistics counters
  960. * @adapter: Board private structure
  961. */
  962. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  963. {
  964. struct net_device *netdev = adapter->netdev;
  965. struct pci_dev *pdev = adapter->pdev;
  966. struct pch_gbe_hw_stats *stats = &adapter->stats;
  967. unsigned long flags;
  968. /*
  969. * Prevent stats update while adapter is being reset, or if the pci
  970. * connection is down.
  971. */
  972. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  973. return;
  974. spin_lock_irqsave(&adapter->stats_lock, flags);
  975. /* Update device status "adapter->stats" */
  976. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  977. stats->tx_errors = stats->tx_length_errors +
  978. stats->tx_aborted_errors +
  979. stats->tx_carrier_errors + stats->tx_timeout_count;
  980. /* Update network device status "adapter->net_stats" */
  981. netdev->stats.rx_packets = stats->rx_packets;
  982. netdev->stats.rx_bytes = stats->rx_bytes;
  983. netdev->stats.rx_dropped = stats->rx_dropped;
  984. netdev->stats.tx_packets = stats->tx_packets;
  985. netdev->stats.tx_bytes = stats->tx_bytes;
  986. netdev->stats.tx_dropped = stats->tx_dropped;
  987. /* Fill out the OS statistics structure */
  988. netdev->stats.multicast = stats->multicast;
  989. netdev->stats.collisions = stats->collisions;
  990. /* Rx Errors */
  991. netdev->stats.rx_errors = stats->rx_errors;
  992. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  993. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  994. /* Tx Errors */
  995. netdev->stats.tx_errors = stats->tx_errors;
  996. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  997. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  998. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  999. }
  1000. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1001. {
  1002. struct pch_gbe_hw *hw = &adapter->hw;
  1003. u32 rxdma;
  1004. u16 value;
  1005. int ret;
  1006. /* Disable Receive DMA */
  1007. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1008. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1009. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1010. /* Wait Rx DMA BUS is IDLE */
  1011. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1012. if (ret) {
  1013. /* Disable Bus master */
  1014. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1015. value &= ~PCI_COMMAND_MASTER;
  1016. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1017. /* Stop Receive */
  1018. pch_gbe_mac_reset_rx(hw);
  1019. /* Enable Bus master */
  1020. value |= PCI_COMMAND_MASTER;
  1021. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1022. } else {
  1023. /* Stop Receive */
  1024. pch_gbe_mac_reset_rx(hw);
  1025. }
  1026. }
  1027. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1028. {
  1029. u32 rxdma;
  1030. /* Enables Receive DMA */
  1031. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1032. rxdma |= PCH_GBE_RX_DMA_EN;
  1033. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1034. /* Enables Receive */
  1035. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1036. return;
  1037. }
  1038. /**
  1039. * pch_gbe_intr - Interrupt Handler
  1040. * @irq: Interrupt number
  1041. * @data: Pointer to a network interface device structure
  1042. * Returns
  1043. * - IRQ_HANDLED: Our interrupt
  1044. * - IRQ_NONE: Not our interrupt
  1045. */
  1046. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1047. {
  1048. struct net_device *netdev = data;
  1049. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1050. struct pch_gbe_hw *hw = &adapter->hw;
  1051. u32 int_st;
  1052. u32 int_en;
  1053. /* Check request status */
  1054. int_st = ioread32(&hw->reg->INT_ST);
  1055. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1056. /* When request status is no interruption factor */
  1057. if (unlikely(!int_st))
  1058. return IRQ_NONE; /* Not our interrupt. End processing. */
  1059. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1060. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1061. adapter->stats.intr_rx_frame_err_count++;
  1062. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1063. if (!adapter->rx_stop_flag) {
  1064. adapter->stats.intr_rx_fifo_err_count++;
  1065. pr_debug("Rx fifo over run\n");
  1066. adapter->rx_stop_flag = true;
  1067. int_en = ioread32(&hw->reg->INT_EN);
  1068. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1069. &hw->reg->INT_EN);
  1070. pch_gbe_stop_receive(adapter);
  1071. int_st |= ioread32(&hw->reg->INT_ST);
  1072. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1073. }
  1074. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1075. adapter->stats.intr_rx_dma_err_count++;
  1076. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1077. adapter->stats.intr_tx_fifo_err_count++;
  1078. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1079. adapter->stats.intr_tx_dma_err_count++;
  1080. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1081. adapter->stats.intr_tcpip_err_count++;
  1082. /* When Rx descriptor is empty */
  1083. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1084. adapter->stats.intr_rx_dsc_empty_count++;
  1085. pr_debug("Rx descriptor is empty\n");
  1086. int_en = ioread32(&hw->reg->INT_EN);
  1087. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1088. if (hw->mac.tx_fc_enable) {
  1089. /* Set Pause packet */
  1090. pch_gbe_mac_set_pause_packet(hw);
  1091. }
  1092. }
  1093. /* When request status is Receive interruption */
  1094. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1095. (adapter->rx_stop_flag == true)) {
  1096. if (likely(napi_schedule_prep(&adapter->napi))) {
  1097. /* Enable only Rx Descriptor empty */
  1098. atomic_inc(&adapter->irq_sem);
  1099. int_en = ioread32(&hw->reg->INT_EN);
  1100. int_en &=
  1101. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1102. iowrite32(int_en, &hw->reg->INT_EN);
  1103. /* Start polling for NAPI */
  1104. __napi_schedule(&adapter->napi);
  1105. }
  1106. }
  1107. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1108. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1109. return IRQ_HANDLED;
  1110. }
  1111. /**
  1112. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1113. * @adapter: Board private structure
  1114. * @rx_ring: Rx descriptor ring
  1115. * @cleaned_count: Cleaned count
  1116. */
  1117. static void
  1118. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1119. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1120. {
  1121. struct net_device *netdev = adapter->netdev;
  1122. struct pci_dev *pdev = adapter->pdev;
  1123. struct pch_gbe_hw *hw = &adapter->hw;
  1124. struct pch_gbe_rx_desc *rx_desc;
  1125. struct pch_gbe_buffer *buffer_info;
  1126. struct sk_buff *skb;
  1127. unsigned int i;
  1128. unsigned int bufsz;
  1129. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1130. i = rx_ring->next_to_use;
  1131. while ((cleaned_count--)) {
  1132. buffer_info = &rx_ring->buffer_info[i];
  1133. skb = netdev_alloc_skb(netdev, bufsz);
  1134. if (unlikely(!skb)) {
  1135. /* Better luck next round */
  1136. adapter->stats.rx_alloc_buff_failed++;
  1137. break;
  1138. }
  1139. /* align */
  1140. skb_reserve(skb, NET_IP_ALIGN);
  1141. buffer_info->skb = skb;
  1142. buffer_info->dma = dma_map_single(&pdev->dev,
  1143. buffer_info->rx_buffer,
  1144. buffer_info->length,
  1145. DMA_FROM_DEVICE);
  1146. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1147. dev_kfree_skb(skb);
  1148. buffer_info->skb = NULL;
  1149. buffer_info->dma = 0;
  1150. adapter->stats.rx_alloc_buff_failed++;
  1151. break; /* while !buffer_info->skb */
  1152. }
  1153. buffer_info->mapped = true;
  1154. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1155. rx_desc->buffer_addr = (buffer_info->dma);
  1156. rx_desc->gbec_status = DSC_INIT16;
  1157. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1158. i, (unsigned long long)buffer_info->dma,
  1159. buffer_info->length);
  1160. if (unlikely(++i == rx_ring->count))
  1161. i = 0;
  1162. }
  1163. if (likely(rx_ring->next_to_use != i)) {
  1164. rx_ring->next_to_use = i;
  1165. if (unlikely(i-- == 0))
  1166. i = (rx_ring->count - 1);
  1167. iowrite32(rx_ring->dma +
  1168. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1169. &hw->reg->RX_DSC_SW_P);
  1170. }
  1171. return;
  1172. }
  1173. static int
  1174. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1175. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1176. {
  1177. struct pci_dev *pdev = adapter->pdev;
  1178. struct pch_gbe_buffer *buffer_info;
  1179. unsigned int i;
  1180. unsigned int bufsz;
  1181. unsigned int size;
  1182. bufsz = adapter->rx_buffer_len;
  1183. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1184. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1185. &rx_ring->rx_buff_pool_logic,
  1186. GFP_KERNEL);
  1187. if (!rx_ring->rx_buff_pool) {
  1188. pr_err("Unable to allocate memory for the receive poll buffer\n");
  1189. return -ENOMEM;
  1190. }
  1191. memset(rx_ring->rx_buff_pool, 0, size);
  1192. rx_ring->rx_buff_pool_size = size;
  1193. for (i = 0; i < rx_ring->count; i++) {
  1194. buffer_info = &rx_ring->buffer_info[i];
  1195. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1196. buffer_info->length = bufsz;
  1197. }
  1198. return 0;
  1199. }
  1200. /**
  1201. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1202. * @adapter: Board private structure
  1203. * @tx_ring: Tx descriptor ring
  1204. */
  1205. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1206. struct pch_gbe_tx_ring *tx_ring)
  1207. {
  1208. struct pch_gbe_buffer *buffer_info;
  1209. struct sk_buff *skb;
  1210. unsigned int i;
  1211. unsigned int bufsz;
  1212. struct pch_gbe_tx_desc *tx_desc;
  1213. bufsz =
  1214. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1215. for (i = 0; i < tx_ring->count; i++) {
  1216. buffer_info = &tx_ring->buffer_info[i];
  1217. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1218. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1219. buffer_info->skb = skb;
  1220. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1221. tx_desc->gbec_status = (DSC_INIT16);
  1222. }
  1223. return;
  1224. }
  1225. /**
  1226. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1227. * @adapter: Board private structure
  1228. * @tx_ring: Tx descriptor ring
  1229. * Returns
  1230. * true: Cleaned the descriptor
  1231. * false: Not cleaned the descriptor
  1232. */
  1233. static bool
  1234. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1235. struct pch_gbe_tx_ring *tx_ring)
  1236. {
  1237. struct pch_gbe_tx_desc *tx_desc;
  1238. struct pch_gbe_buffer *buffer_info;
  1239. struct sk_buff *skb;
  1240. unsigned int i;
  1241. unsigned int cleaned_count = 0;
  1242. bool cleaned = true;
  1243. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1244. i = tx_ring->next_to_clean;
  1245. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1246. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1247. tx_desc->gbec_status, tx_desc->dma_status);
  1248. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1249. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1250. buffer_info = &tx_ring->buffer_info[i];
  1251. skb = buffer_info->skb;
  1252. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1253. adapter->stats.tx_aborted_errors++;
  1254. pr_err("Transfer Abort Error\n");
  1255. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1256. ) {
  1257. adapter->stats.tx_carrier_errors++;
  1258. pr_err("Transfer Carrier Sense Error\n");
  1259. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1260. ) {
  1261. adapter->stats.tx_aborted_errors++;
  1262. pr_err("Transfer Collision Abort Error\n");
  1263. } else if ((tx_desc->gbec_status &
  1264. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1265. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1266. adapter->stats.collisions++;
  1267. adapter->stats.tx_packets++;
  1268. adapter->stats.tx_bytes += skb->len;
  1269. pr_debug("Transfer Collision\n");
  1270. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1271. ) {
  1272. adapter->stats.tx_packets++;
  1273. adapter->stats.tx_bytes += skb->len;
  1274. }
  1275. if (buffer_info->mapped) {
  1276. pr_debug("unmap buffer_info->dma : %d\n", i);
  1277. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1278. buffer_info->length, DMA_TO_DEVICE);
  1279. buffer_info->mapped = false;
  1280. }
  1281. if (buffer_info->skb) {
  1282. pr_debug("trim buffer_info->skb : %d\n", i);
  1283. skb_trim(buffer_info->skb, 0);
  1284. }
  1285. tx_desc->gbec_status = DSC_INIT16;
  1286. if (unlikely(++i == tx_ring->count))
  1287. i = 0;
  1288. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1289. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1290. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1291. cleaned = false;
  1292. break;
  1293. }
  1294. }
  1295. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1296. cleaned_count);
  1297. /* Recover from running out of Tx resources in xmit_frame */
  1298. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1299. netif_wake_queue(adapter->netdev);
  1300. adapter->stats.tx_restart_count++;
  1301. pr_debug("Tx wake queue\n");
  1302. }
  1303. spin_lock(&adapter->tx_queue_lock);
  1304. tx_ring->next_to_clean = i;
  1305. spin_unlock(&adapter->tx_queue_lock);
  1306. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1307. return cleaned;
  1308. }
  1309. /**
  1310. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1311. * @adapter: Board private structure
  1312. * @rx_ring: Rx descriptor ring
  1313. * @work_done: Completed count
  1314. * @work_to_do: Request count
  1315. * Returns
  1316. * true: Cleaned the descriptor
  1317. * false: Not cleaned the descriptor
  1318. */
  1319. static bool
  1320. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1321. struct pch_gbe_rx_ring *rx_ring,
  1322. int *work_done, int work_to_do)
  1323. {
  1324. struct net_device *netdev = adapter->netdev;
  1325. struct pci_dev *pdev = adapter->pdev;
  1326. struct pch_gbe_buffer *buffer_info;
  1327. struct pch_gbe_rx_desc *rx_desc;
  1328. u32 length;
  1329. unsigned int i;
  1330. unsigned int cleaned_count = 0;
  1331. bool cleaned = false;
  1332. struct sk_buff *skb;
  1333. u8 dma_status;
  1334. u16 gbec_status;
  1335. u32 tcp_ip_status;
  1336. i = rx_ring->next_to_clean;
  1337. while (*work_done < work_to_do) {
  1338. /* Check Rx descriptor status */
  1339. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1340. if (rx_desc->gbec_status == DSC_INIT16)
  1341. break;
  1342. cleaned = true;
  1343. cleaned_count++;
  1344. dma_status = rx_desc->dma_status;
  1345. gbec_status = rx_desc->gbec_status;
  1346. tcp_ip_status = rx_desc->tcp_ip_status;
  1347. rx_desc->gbec_status = DSC_INIT16;
  1348. buffer_info = &rx_ring->buffer_info[i];
  1349. skb = buffer_info->skb;
  1350. buffer_info->skb = NULL;
  1351. /* unmap dma */
  1352. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1353. buffer_info->length, DMA_FROM_DEVICE);
  1354. buffer_info->mapped = false;
  1355. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1356. "TCP:0x%08x] BufInf = 0x%p\n",
  1357. i, dma_status, gbec_status, tcp_ip_status,
  1358. buffer_info);
  1359. /* Error check */
  1360. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1361. adapter->stats.rx_frame_errors++;
  1362. pr_err("Receive Not Octal Error\n");
  1363. } else if (unlikely(gbec_status &
  1364. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1365. adapter->stats.rx_frame_errors++;
  1366. pr_err("Receive Nibble Error\n");
  1367. } else if (unlikely(gbec_status &
  1368. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1369. adapter->stats.rx_crc_errors++;
  1370. pr_err("Receive CRC Error\n");
  1371. } else {
  1372. /* get receive length */
  1373. /* length convert[-3], length includes FCS length */
  1374. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1375. if (rx_desc->rx_words_eob & 0x02)
  1376. length = length - 4;
  1377. /*
  1378. * buffer_info->rx_buffer: [Header:14][payload]
  1379. * skb->data: [Reserve:2][Header:14][payload]
  1380. */
  1381. memcpy(skb->data, buffer_info->rx_buffer, length);
  1382. /* update status of driver */
  1383. adapter->stats.rx_bytes += length;
  1384. adapter->stats.rx_packets++;
  1385. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1386. adapter->stats.multicast++;
  1387. /* Write meta date of skb */
  1388. skb_put(skb, length);
  1389. skb->protocol = eth_type_trans(skb, netdev);
  1390. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1391. skb->ip_summed = CHECKSUM_NONE;
  1392. else
  1393. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1394. napi_gro_receive(&adapter->napi, skb);
  1395. (*work_done)++;
  1396. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1397. skb->ip_summed, length);
  1398. }
  1399. /* return some buffers to hardware, one at a time is too slow */
  1400. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1401. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1402. cleaned_count);
  1403. cleaned_count = 0;
  1404. }
  1405. if (++i == rx_ring->count)
  1406. i = 0;
  1407. }
  1408. rx_ring->next_to_clean = i;
  1409. if (cleaned_count)
  1410. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1411. return cleaned;
  1412. }
  1413. /**
  1414. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1415. * @adapter: Board private structure
  1416. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1417. * Returns
  1418. * 0: Successfully
  1419. * Negative value: Failed
  1420. */
  1421. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1422. struct pch_gbe_tx_ring *tx_ring)
  1423. {
  1424. struct pci_dev *pdev = adapter->pdev;
  1425. struct pch_gbe_tx_desc *tx_desc;
  1426. int size;
  1427. int desNo;
  1428. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1429. tx_ring->buffer_info = vzalloc(size);
  1430. if (!tx_ring->buffer_info) {
  1431. pr_err("Unable to allocate memory for the buffer information\n");
  1432. return -ENOMEM;
  1433. }
  1434. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1435. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1436. &tx_ring->dma, GFP_KERNEL);
  1437. if (!tx_ring->desc) {
  1438. vfree(tx_ring->buffer_info);
  1439. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1440. return -ENOMEM;
  1441. }
  1442. memset(tx_ring->desc, 0, tx_ring->size);
  1443. tx_ring->next_to_use = 0;
  1444. tx_ring->next_to_clean = 0;
  1445. spin_lock_init(&tx_ring->tx_lock);
  1446. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1447. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1448. tx_desc->gbec_status = DSC_INIT16;
  1449. }
  1450. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1451. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1452. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1453. tx_ring->next_to_clean, tx_ring->next_to_use);
  1454. return 0;
  1455. }
  1456. /**
  1457. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1458. * @adapter: Board private structure
  1459. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1460. * Returns
  1461. * 0: Successfully
  1462. * Negative value: Failed
  1463. */
  1464. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1465. struct pch_gbe_rx_ring *rx_ring)
  1466. {
  1467. struct pci_dev *pdev = adapter->pdev;
  1468. struct pch_gbe_rx_desc *rx_desc;
  1469. int size;
  1470. int desNo;
  1471. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1472. rx_ring->buffer_info = vzalloc(size);
  1473. if (!rx_ring->buffer_info) {
  1474. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1475. return -ENOMEM;
  1476. }
  1477. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1478. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1479. &rx_ring->dma, GFP_KERNEL);
  1480. if (!rx_ring->desc) {
  1481. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1482. vfree(rx_ring->buffer_info);
  1483. return -ENOMEM;
  1484. }
  1485. memset(rx_ring->desc, 0, rx_ring->size);
  1486. rx_ring->next_to_clean = 0;
  1487. rx_ring->next_to_use = 0;
  1488. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1489. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1490. rx_desc->gbec_status = DSC_INIT16;
  1491. }
  1492. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1493. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1494. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1495. rx_ring->next_to_clean, rx_ring->next_to_use);
  1496. return 0;
  1497. }
  1498. /**
  1499. * pch_gbe_free_tx_resources - Free Tx Resources
  1500. * @adapter: Board private structure
  1501. * @tx_ring: Tx descriptor ring for a specific queue
  1502. */
  1503. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1504. struct pch_gbe_tx_ring *tx_ring)
  1505. {
  1506. struct pci_dev *pdev = adapter->pdev;
  1507. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1508. vfree(tx_ring->buffer_info);
  1509. tx_ring->buffer_info = NULL;
  1510. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1511. tx_ring->desc = NULL;
  1512. }
  1513. /**
  1514. * pch_gbe_free_rx_resources - Free Rx Resources
  1515. * @adapter: Board private structure
  1516. * @rx_ring: Ring to clean the resources from
  1517. */
  1518. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1519. struct pch_gbe_rx_ring *rx_ring)
  1520. {
  1521. struct pci_dev *pdev = adapter->pdev;
  1522. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1523. vfree(rx_ring->buffer_info);
  1524. rx_ring->buffer_info = NULL;
  1525. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1526. rx_ring->desc = NULL;
  1527. }
  1528. /**
  1529. * pch_gbe_request_irq - Allocate an interrupt line
  1530. * @adapter: Board private structure
  1531. * Returns
  1532. * 0: Successfully
  1533. * Negative value: Failed
  1534. */
  1535. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1536. {
  1537. struct net_device *netdev = adapter->netdev;
  1538. int err;
  1539. int flags;
  1540. flags = IRQF_SHARED;
  1541. adapter->have_msi = false;
  1542. err = pci_enable_msi(adapter->pdev);
  1543. pr_debug("call pci_enable_msi\n");
  1544. if (err) {
  1545. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1546. } else {
  1547. flags = 0;
  1548. adapter->have_msi = true;
  1549. }
  1550. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1551. flags, netdev->name, netdev);
  1552. if (err)
  1553. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1554. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1555. adapter->have_msi, flags, err);
  1556. return err;
  1557. }
  1558. static void pch_gbe_set_multi(struct net_device *netdev);
  1559. /**
  1560. * pch_gbe_up - Up GbE network device
  1561. * @adapter: Board private structure
  1562. * Returns
  1563. * 0: Successfully
  1564. * Negative value: Failed
  1565. */
  1566. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1567. {
  1568. struct net_device *netdev = adapter->netdev;
  1569. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1570. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1571. int err;
  1572. /* hardware has been reset, we need to reload some things */
  1573. pch_gbe_set_multi(netdev);
  1574. pch_gbe_setup_tctl(adapter);
  1575. pch_gbe_configure_tx(adapter);
  1576. pch_gbe_setup_rctl(adapter);
  1577. pch_gbe_configure_rx(adapter);
  1578. err = pch_gbe_request_irq(adapter);
  1579. if (err) {
  1580. pr_err("Error: can't bring device up\n");
  1581. return err;
  1582. }
  1583. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1584. if (err) {
  1585. pr_err("Error: can't bring device up\n");
  1586. return err;
  1587. }
  1588. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1589. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1590. adapter->tx_queue_len = netdev->tx_queue_len;
  1591. pch_gbe_start_receive(&adapter->hw);
  1592. mod_timer(&adapter->watchdog_timer, jiffies);
  1593. napi_enable(&adapter->napi);
  1594. pch_gbe_irq_enable(adapter);
  1595. netif_start_queue(adapter->netdev);
  1596. return 0;
  1597. }
  1598. /**
  1599. * pch_gbe_down - Down GbE network device
  1600. * @adapter: Board private structure
  1601. */
  1602. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1603. {
  1604. struct net_device *netdev = adapter->netdev;
  1605. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1606. /* signal that we're down so the interrupt handler does not
  1607. * reschedule our watchdog timer */
  1608. napi_disable(&adapter->napi);
  1609. atomic_set(&adapter->irq_sem, 0);
  1610. pch_gbe_irq_disable(adapter);
  1611. pch_gbe_free_irq(adapter);
  1612. del_timer_sync(&adapter->watchdog_timer);
  1613. netdev->tx_queue_len = adapter->tx_queue_len;
  1614. netif_carrier_off(netdev);
  1615. netif_stop_queue(netdev);
  1616. pch_gbe_reset(adapter);
  1617. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1618. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1619. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1620. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1621. rx_ring->rx_buff_pool_logic = 0;
  1622. rx_ring->rx_buff_pool_size = 0;
  1623. rx_ring->rx_buff_pool = NULL;
  1624. }
  1625. /**
  1626. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1627. * @adapter: Board private structure to initialize
  1628. * Returns
  1629. * 0: Successfully
  1630. * Negative value: Failed
  1631. */
  1632. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1633. {
  1634. struct pch_gbe_hw *hw = &adapter->hw;
  1635. struct net_device *netdev = adapter->netdev;
  1636. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1637. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1638. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1639. /* Initialize the hardware-specific values */
  1640. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1641. pr_err("Hardware Initialization Failure\n");
  1642. return -EIO;
  1643. }
  1644. if (pch_gbe_alloc_queues(adapter)) {
  1645. pr_err("Unable to allocate memory for queues\n");
  1646. return -ENOMEM;
  1647. }
  1648. spin_lock_init(&adapter->hw.miim_lock);
  1649. spin_lock_init(&adapter->tx_queue_lock);
  1650. spin_lock_init(&adapter->stats_lock);
  1651. spin_lock_init(&adapter->ethtool_lock);
  1652. atomic_set(&adapter->irq_sem, 0);
  1653. pch_gbe_irq_disable(adapter);
  1654. pch_gbe_init_stats(adapter);
  1655. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1656. (u32) adapter->rx_buffer_len,
  1657. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1658. return 0;
  1659. }
  1660. /**
  1661. * pch_gbe_open - Called when a network interface is made active
  1662. * @netdev: Network interface device structure
  1663. * Returns
  1664. * 0: Successfully
  1665. * Negative value: Failed
  1666. */
  1667. static int pch_gbe_open(struct net_device *netdev)
  1668. {
  1669. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1670. struct pch_gbe_hw *hw = &adapter->hw;
  1671. int err;
  1672. /* allocate transmit descriptors */
  1673. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1674. if (err)
  1675. goto err_setup_tx;
  1676. /* allocate receive descriptors */
  1677. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1678. if (err)
  1679. goto err_setup_rx;
  1680. pch_gbe_hal_power_up_phy(hw);
  1681. err = pch_gbe_up(adapter);
  1682. if (err)
  1683. goto err_up;
  1684. pr_debug("Success End\n");
  1685. return 0;
  1686. err_up:
  1687. if (!adapter->wake_up_evt)
  1688. pch_gbe_hal_power_down_phy(hw);
  1689. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1690. err_setup_rx:
  1691. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1692. err_setup_tx:
  1693. pch_gbe_reset(adapter);
  1694. pr_err("Error End\n");
  1695. return err;
  1696. }
  1697. /**
  1698. * pch_gbe_stop - Disables a network interface
  1699. * @netdev: Network interface device structure
  1700. * Returns
  1701. * 0: Successfully
  1702. */
  1703. static int pch_gbe_stop(struct net_device *netdev)
  1704. {
  1705. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1706. struct pch_gbe_hw *hw = &adapter->hw;
  1707. pch_gbe_down(adapter);
  1708. if (!adapter->wake_up_evt)
  1709. pch_gbe_hal_power_down_phy(hw);
  1710. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1711. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1712. return 0;
  1713. }
  1714. /**
  1715. * pch_gbe_xmit_frame - Packet transmitting start
  1716. * @skb: Socket buffer structure
  1717. * @netdev: Network interface device structure
  1718. * Returns
  1719. * - NETDEV_TX_OK: Normal end
  1720. * - NETDEV_TX_BUSY: Error end
  1721. */
  1722. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1723. {
  1724. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1725. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1726. unsigned long flags;
  1727. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1728. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1729. skb->len, adapter->hw.mac.max_frame_size);
  1730. dev_kfree_skb_any(skb);
  1731. adapter->stats.tx_length_errors++;
  1732. return NETDEV_TX_OK;
  1733. }
  1734. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1735. /* Collision - tell upper layer to requeue */
  1736. return NETDEV_TX_LOCKED;
  1737. }
  1738. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1739. netif_stop_queue(netdev);
  1740. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1741. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1742. tx_ring->next_to_use, tx_ring->next_to_clean);
  1743. return NETDEV_TX_BUSY;
  1744. }
  1745. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1746. /* CRC,ITAG no support */
  1747. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1748. return NETDEV_TX_OK;
  1749. }
  1750. /**
  1751. * pch_gbe_get_stats - Get System Network Statistics
  1752. * @netdev: Network interface device structure
  1753. * Returns: The current stats
  1754. */
  1755. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1756. {
  1757. /* only return the current stats */
  1758. return &netdev->stats;
  1759. }
  1760. /**
  1761. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1762. * @netdev: Network interface device structure
  1763. */
  1764. static void pch_gbe_set_multi(struct net_device *netdev)
  1765. {
  1766. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1767. struct pch_gbe_hw *hw = &adapter->hw;
  1768. struct netdev_hw_addr *ha;
  1769. u8 *mta_list;
  1770. u32 rctl;
  1771. int i;
  1772. int mc_count;
  1773. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1774. /* Check for Promiscuous and All Multicast modes */
  1775. rctl = ioread32(&hw->reg->RX_MODE);
  1776. mc_count = netdev_mc_count(netdev);
  1777. if ((netdev->flags & IFF_PROMISC)) {
  1778. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1779. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1780. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1781. /* all the multicasting receive permissions */
  1782. rctl |= PCH_GBE_ADD_FIL_EN;
  1783. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1784. } else {
  1785. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1786. /* all the multicasting receive permissions */
  1787. rctl |= PCH_GBE_ADD_FIL_EN;
  1788. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1789. } else {
  1790. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1791. }
  1792. }
  1793. iowrite32(rctl, &hw->reg->RX_MODE);
  1794. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1795. return;
  1796. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1797. if (!mta_list)
  1798. return;
  1799. /* The shared function expects a packed array of only addresses. */
  1800. i = 0;
  1801. netdev_for_each_mc_addr(ha, netdev) {
  1802. if (i == mc_count)
  1803. break;
  1804. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1805. }
  1806. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1807. PCH_GBE_MAR_ENTRIES);
  1808. kfree(mta_list);
  1809. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1810. ioread32(&hw->reg->RX_MODE), mc_count);
  1811. }
  1812. /**
  1813. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1814. * @netdev: Network interface device structure
  1815. * @addr: Pointer to an address structure
  1816. * Returns
  1817. * 0: Successfully
  1818. * -EADDRNOTAVAIL: Failed
  1819. */
  1820. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1821. {
  1822. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1823. struct sockaddr *skaddr = addr;
  1824. int ret_val;
  1825. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1826. ret_val = -EADDRNOTAVAIL;
  1827. } else {
  1828. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1829. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1830. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1831. ret_val = 0;
  1832. }
  1833. pr_debug("ret_val : 0x%08x\n", ret_val);
  1834. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1835. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1836. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1837. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1838. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1839. return ret_val;
  1840. }
  1841. /**
  1842. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1843. * @netdev: Network interface device structure
  1844. * @new_mtu: New value for maximum frame size
  1845. * Returns
  1846. * 0: Successfully
  1847. * -EINVAL: Failed
  1848. */
  1849. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1850. {
  1851. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1852. int max_frame;
  1853. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  1854. int err;
  1855. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1856. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1857. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1858. pr_err("Invalid MTU setting\n");
  1859. return -EINVAL;
  1860. }
  1861. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1862. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1863. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1864. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1865. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1866. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1867. else
  1868. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  1869. if (netif_running(netdev)) {
  1870. pch_gbe_down(adapter);
  1871. err = pch_gbe_up(adapter);
  1872. if (err) {
  1873. adapter->rx_buffer_len = old_rx_buffer_len;
  1874. pch_gbe_up(adapter);
  1875. return -ENOMEM;
  1876. } else {
  1877. netdev->mtu = new_mtu;
  1878. adapter->hw.mac.max_frame_size = max_frame;
  1879. }
  1880. } else {
  1881. pch_gbe_reset(adapter);
  1882. netdev->mtu = new_mtu;
  1883. adapter->hw.mac.max_frame_size = max_frame;
  1884. }
  1885. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1886. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1887. adapter->hw.mac.max_frame_size);
  1888. return 0;
  1889. }
  1890. /**
  1891. * pch_gbe_set_features - Reset device after features changed
  1892. * @netdev: Network interface device structure
  1893. * @features: New features
  1894. * Returns
  1895. * 0: HW state updated successfully
  1896. */
  1897. static int pch_gbe_set_features(struct net_device *netdev,
  1898. netdev_features_t features)
  1899. {
  1900. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1901. netdev_features_t changed = features ^ netdev->features;
  1902. if (!(changed & NETIF_F_RXCSUM))
  1903. return 0;
  1904. if (netif_running(netdev))
  1905. pch_gbe_reinit_locked(adapter);
  1906. else
  1907. pch_gbe_reset(adapter);
  1908. return 0;
  1909. }
  1910. /**
  1911. * pch_gbe_ioctl - Controls register through a MII interface
  1912. * @netdev: Network interface device structure
  1913. * @ifr: Pointer to ifr structure
  1914. * @cmd: Control command
  1915. * Returns
  1916. * 0: Successfully
  1917. * Negative value: Failed
  1918. */
  1919. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1920. {
  1921. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1922. pr_debug("cmd : 0x%04x\n", cmd);
  1923. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1924. }
  1925. /**
  1926. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1927. * @netdev: Network interface device structure
  1928. */
  1929. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1930. {
  1931. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1932. /* Do the reset outside of interrupt context */
  1933. adapter->stats.tx_timeout_count++;
  1934. schedule_work(&adapter->reset_task);
  1935. }
  1936. /**
  1937. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1938. * @napi: Pointer of polling device struct
  1939. * @budget: The maximum number of a packet
  1940. * Returns
  1941. * false: Exit the polling mode
  1942. * true: Continue the polling mode
  1943. */
  1944. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1945. {
  1946. struct pch_gbe_adapter *adapter =
  1947. container_of(napi, struct pch_gbe_adapter, napi);
  1948. int work_done = 0;
  1949. bool poll_end_flag = false;
  1950. bool cleaned = false;
  1951. u32 int_en;
  1952. pr_debug("budget : %d\n", budget);
  1953. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1954. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1955. if (!cleaned)
  1956. work_done = budget;
  1957. /* If no Tx and not enough Rx work done,
  1958. * exit the polling mode
  1959. */
  1960. if (work_done < budget)
  1961. poll_end_flag = true;
  1962. if (poll_end_flag) {
  1963. napi_complete(napi);
  1964. if (adapter->rx_stop_flag) {
  1965. adapter->rx_stop_flag = false;
  1966. pch_gbe_start_receive(&adapter->hw);
  1967. }
  1968. pch_gbe_irq_enable(adapter);
  1969. } else
  1970. if (adapter->rx_stop_flag) {
  1971. adapter->rx_stop_flag = false;
  1972. pch_gbe_start_receive(&adapter->hw);
  1973. int_en = ioread32(&adapter->hw.reg->INT_EN);
  1974. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  1975. &adapter->hw.reg->INT_EN);
  1976. }
  1977. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1978. poll_end_flag, work_done, budget);
  1979. return work_done;
  1980. }
  1981. #ifdef CONFIG_NET_POLL_CONTROLLER
  1982. /**
  1983. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1984. * @netdev: Network interface device structure
  1985. */
  1986. static void pch_gbe_netpoll(struct net_device *netdev)
  1987. {
  1988. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1989. disable_irq(adapter->pdev->irq);
  1990. pch_gbe_intr(adapter->pdev->irq, netdev);
  1991. enable_irq(adapter->pdev->irq);
  1992. }
  1993. #endif
  1994. static const struct net_device_ops pch_gbe_netdev_ops = {
  1995. .ndo_open = pch_gbe_open,
  1996. .ndo_stop = pch_gbe_stop,
  1997. .ndo_start_xmit = pch_gbe_xmit_frame,
  1998. .ndo_get_stats = pch_gbe_get_stats,
  1999. .ndo_set_mac_address = pch_gbe_set_mac,
  2000. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2001. .ndo_change_mtu = pch_gbe_change_mtu,
  2002. .ndo_set_features = pch_gbe_set_features,
  2003. .ndo_do_ioctl = pch_gbe_ioctl,
  2004. .ndo_set_rx_mode = pch_gbe_set_multi,
  2005. #ifdef CONFIG_NET_POLL_CONTROLLER
  2006. .ndo_poll_controller = pch_gbe_netpoll,
  2007. #endif
  2008. };
  2009. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2010. pci_channel_state_t state)
  2011. {
  2012. struct net_device *netdev = pci_get_drvdata(pdev);
  2013. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2014. netif_device_detach(netdev);
  2015. if (netif_running(netdev))
  2016. pch_gbe_down(adapter);
  2017. pci_disable_device(pdev);
  2018. /* Request a slot slot reset. */
  2019. return PCI_ERS_RESULT_NEED_RESET;
  2020. }
  2021. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2022. {
  2023. struct net_device *netdev = pci_get_drvdata(pdev);
  2024. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2025. struct pch_gbe_hw *hw = &adapter->hw;
  2026. if (pci_enable_device(pdev)) {
  2027. pr_err("Cannot re-enable PCI device after reset\n");
  2028. return PCI_ERS_RESULT_DISCONNECT;
  2029. }
  2030. pci_set_master(pdev);
  2031. pci_enable_wake(pdev, PCI_D0, 0);
  2032. pch_gbe_hal_power_up_phy(hw);
  2033. pch_gbe_reset(adapter);
  2034. /* Clear wake up status */
  2035. pch_gbe_mac_set_wol_event(hw, 0);
  2036. return PCI_ERS_RESULT_RECOVERED;
  2037. }
  2038. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2039. {
  2040. struct net_device *netdev = pci_get_drvdata(pdev);
  2041. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2042. if (netif_running(netdev)) {
  2043. if (pch_gbe_up(adapter)) {
  2044. pr_debug("can't bring device back up after reset\n");
  2045. return;
  2046. }
  2047. }
  2048. netif_device_attach(netdev);
  2049. }
  2050. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2051. {
  2052. struct net_device *netdev = pci_get_drvdata(pdev);
  2053. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2054. struct pch_gbe_hw *hw = &adapter->hw;
  2055. u32 wufc = adapter->wake_up_evt;
  2056. int retval = 0;
  2057. netif_device_detach(netdev);
  2058. if (netif_running(netdev))
  2059. pch_gbe_down(adapter);
  2060. if (wufc) {
  2061. pch_gbe_set_multi(netdev);
  2062. pch_gbe_setup_rctl(adapter);
  2063. pch_gbe_configure_rx(adapter);
  2064. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2065. hw->mac.link_duplex);
  2066. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2067. hw->mac.link_duplex);
  2068. pch_gbe_mac_set_wol_event(hw, wufc);
  2069. pci_disable_device(pdev);
  2070. } else {
  2071. pch_gbe_hal_power_down_phy(hw);
  2072. pch_gbe_mac_set_wol_event(hw, wufc);
  2073. pci_disable_device(pdev);
  2074. }
  2075. return retval;
  2076. }
  2077. #ifdef CONFIG_PM
  2078. static int pch_gbe_suspend(struct device *device)
  2079. {
  2080. struct pci_dev *pdev = to_pci_dev(device);
  2081. return __pch_gbe_suspend(pdev);
  2082. }
  2083. static int pch_gbe_resume(struct device *device)
  2084. {
  2085. struct pci_dev *pdev = to_pci_dev(device);
  2086. struct net_device *netdev = pci_get_drvdata(pdev);
  2087. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2088. struct pch_gbe_hw *hw = &adapter->hw;
  2089. u32 err;
  2090. err = pci_enable_device(pdev);
  2091. if (err) {
  2092. pr_err("Cannot enable PCI device from suspend\n");
  2093. return err;
  2094. }
  2095. pci_set_master(pdev);
  2096. pch_gbe_hal_power_up_phy(hw);
  2097. pch_gbe_reset(adapter);
  2098. /* Clear wake on lan control and status */
  2099. pch_gbe_mac_set_wol_event(hw, 0);
  2100. if (netif_running(netdev))
  2101. pch_gbe_up(adapter);
  2102. netif_device_attach(netdev);
  2103. return 0;
  2104. }
  2105. #endif /* CONFIG_PM */
  2106. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2107. {
  2108. __pch_gbe_suspend(pdev);
  2109. if (system_state == SYSTEM_POWER_OFF) {
  2110. pci_wake_from_d3(pdev, true);
  2111. pci_set_power_state(pdev, PCI_D3hot);
  2112. }
  2113. }
  2114. static void pch_gbe_remove(struct pci_dev *pdev)
  2115. {
  2116. struct net_device *netdev = pci_get_drvdata(pdev);
  2117. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2118. cancel_work_sync(&adapter->reset_task);
  2119. unregister_netdev(netdev);
  2120. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2121. kfree(adapter->tx_ring);
  2122. kfree(adapter->rx_ring);
  2123. iounmap(adapter->hw.reg);
  2124. pci_release_regions(pdev);
  2125. free_netdev(netdev);
  2126. pci_disable_device(pdev);
  2127. }
  2128. static int pch_gbe_probe(struct pci_dev *pdev,
  2129. const struct pci_device_id *pci_id)
  2130. {
  2131. struct net_device *netdev;
  2132. struct pch_gbe_adapter *adapter;
  2133. int ret;
  2134. ret = pci_enable_device(pdev);
  2135. if (ret)
  2136. return ret;
  2137. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2138. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2139. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2140. if (ret) {
  2141. ret = pci_set_consistent_dma_mask(pdev,
  2142. DMA_BIT_MASK(32));
  2143. if (ret) {
  2144. dev_err(&pdev->dev, "ERR: No usable DMA "
  2145. "configuration, aborting\n");
  2146. goto err_disable_device;
  2147. }
  2148. }
  2149. }
  2150. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2151. if (ret) {
  2152. dev_err(&pdev->dev,
  2153. "ERR: Can't reserve PCI I/O and memory resources\n");
  2154. goto err_disable_device;
  2155. }
  2156. pci_set_master(pdev);
  2157. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2158. if (!netdev) {
  2159. ret = -ENOMEM;
  2160. dev_err(&pdev->dev,
  2161. "ERR: Can't allocate and set up an Ethernet device\n");
  2162. goto err_release_pci;
  2163. }
  2164. SET_NETDEV_DEV(netdev, &pdev->dev);
  2165. pci_set_drvdata(pdev, netdev);
  2166. adapter = netdev_priv(netdev);
  2167. adapter->netdev = netdev;
  2168. adapter->pdev = pdev;
  2169. adapter->hw.back = adapter;
  2170. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2171. if (!adapter->hw.reg) {
  2172. ret = -EIO;
  2173. dev_err(&pdev->dev, "Can't ioremap\n");
  2174. goto err_free_netdev;
  2175. }
  2176. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2177. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2178. netif_napi_add(netdev, &adapter->napi,
  2179. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2180. netdev->hw_features = NETIF_F_RXCSUM |
  2181. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2182. netdev->features = netdev->hw_features;
  2183. pch_gbe_set_ethtool_ops(netdev);
  2184. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2185. pch_gbe_mac_reset_hw(&adapter->hw);
  2186. /* setup the private structure */
  2187. ret = pch_gbe_sw_init(adapter);
  2188. if (ret)
  2189. goto err_iounmap;
  2190. /* Initialize PHY */
  2191. ret = pch_gbe_init_phy(adapter);
  2192. if (ret) {
  2193. dev_err(&pdev->dev, "PHY initialize error\n");
  2194. goto err_free_adapter;
  2195. }
  2196. pch_gbe_hal_get_bus_info(&adapter->hw);
  2197. /* Read the MAC address. and store to the private data */
  2198. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2199. if (ret) {
  2200. dev_err(&pdev->dev, "MAC address Read Error\n");
  2201. goto err_free_adapter;
  2202. }
  2203. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2204. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2205. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2206. ret = -EIO;
  2207. goto err_free_adapter;
  2208. }
  2209. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2210. (unsigned long)adapter);
  2211. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2212. pch_gbe_check_options(adapter);
  2213. /* initialize the wol settings based on the eeprom settings */
  2214. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2215. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2216. /* reset the hardware with the new settings */
  2217. pch_gbe_reset(adapter);
  2218. ret = register_netdev(netdev);
  2219. if (ret)
  2220. goto err_free_adapter;
  2221. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2222. netif_carrier_off(netdev);
  2223. netif_stop_queue(netdev);
  2224. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2225. device_set_wakeup_enable(&pdev->dev, 1);
  2226. return 0;
  2227. err_free_adapter:
  2228. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2229. kfree(adapter->tx_ring);
  2230. kfree(adapter->rx_ring);
  2231. err_iounmap:
  2232. iounmap(adapter->hw.reg);
  2233. err_free_netdev:
  2234. free_netdev(netdev);
  2235. err_release_pci:
  2236. pci_release_regions(pdev);
  2237. err_disable_device:
  2238. pci_disable_device(pdev);
  2239. return ret;
  2240. }
  2241. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2242. {.vendor = PCI_VENDOR_ID_INTEL,
  2243. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2244. .subvendor = PCI_ANY_ID,
  2245. .subdevice = PCI_ANY_ID,
  2246. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2247. .class_mask = (0xFFFF00)
  2248. },
  2249. {.vendor = PCI_VENDOR_ID_ROHM,
  2250. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2251. .subvendor = PCI_ANY_ID,
  2252. .subdevice = PCI_ANY_ID,
  2253. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2254. .class_mask = (0xFFFF00)
  2255. },
  2256. {.vendor = PCI_VENDOR_ID_ROHM,
  2257. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2258. .subvendor = PCI_ANY_ID,
  2259. .subdevice = PCI_ANY_ID,
  2260. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2261. .class_mask = (0xFFFF00)
  2262. },
  2263. /* required last entry */
  2264. {0}
  2265. };
  2266. #ifdef CONFIG_PM
  2267. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2268. .suspend = pch_gbe_suspend,
  2269. .resume = pch_gbe_resume,
  2270. .freeze = pch_gbe_suspend,
  2271. .thaw = pch_gbe_resume,
  2272. .poweroff = pch_gbe_suspend,
  2273. .restore = pch_gbe_resume,
  2274. };
  2275. #endif
  2276. static struct pci_error_handlers pch_gbe_err_handler = {
  2277. .error_detected = pch_gbe_io_error_detected,
  2278. .slot_reset = pch_gbe_io_slot_reset,
  2279. .resume = pch_gbe_io_resume
  2280. };
  2281. static struct pci_driver pch_gbe_driver = {
  2282. .name = KBUILD_MODNAME,
  2283. .id_table = pch_gbe_pcidev_id,
  2284. .probe = pch_gbe_probe,
  2285. .remove = pch_gbe_remove,
  2286. #ifdef CONFIG_PM
  2287. .driver.pm = &pch_gbe_pm_ops,
  2288. #endif
  2289. .shutdown = pch_gbe_shutdown,
  2290. .err_handler = &pch_gbe_err_handler
  2291. };
  2292. static int __init pch_gbe_init_module(void)
  2293. {
  2294. int ret;
  2295. ret = pci_register_driver(&pch_gbe_driver);
  2296. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2297. if (copybreak == 0) {
  2298. pr_info("copybreak disabled\n");
  2299. } else {
  2300. pr_info("copybreak enabled for packets <= %u bytes\n",
  2301. copybreak);
  2302. }
  2303. }
  2304. return ret;
  2305. }
  2306. static void __exit pch_gbe_exit_module(void)
  2307. {
  2308. pci_unregister_driver(&pch_gbe_driver);
  2309. }
  2310. module_init(pch_gbe_init_module);
  2311. module_exit(pch_gbe_exit_module);
  2312. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2313. MODULE_AUTHOR("OKI SEMICONDUCTOR, <toshiharu-linux@dsn.okisemi.com>");
  2314. MODULE_LICENSE("GPL");
  2315. MODULE_VERSION(DRV_VERSION);
  2316. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2317. module_param(copybreak, uint, 0644);
  2318. MODULE_PARM_DESC(copybreak,
  2319. "Maximum size of packet that is copied to a new buffer on receive");
  2320. /* pch_gbe_main.c */