sky2.c 134 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ip.h>
  35. #include <linux/slab.h>
  36. #include <net/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/in.h>
  39. #include <linux/delay.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/debugfs.h>
  44. #include <linux/mii.h>
  45. #include <asm/irq.h>
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.29"
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. /* This is the worst case number of transmit list elements for a single skb:
  59. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  60. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  61. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  62. #define TX_MAX_PENDING 1024
  63. #define TX_DEF_PENDING 127
  64. #define TX_WATCHDOG (5 * HZ)
  65. #define NAPI_WEIGHT 64
  66. #define PHY_RETRIES 1000
  67. #define SKY2_EEPROM_MAGIC 0x9955aabb
  68. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  69. static const u32 default_msg =
  70. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  71. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  72. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  73. static int debug = -1; /* defaults above */
  74. module_param(debug, int, 0);
  75. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  76. static int copybreak __read_mostly = 128;
  77. module_param(copybreak, int, 0);
  78. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  79. static int disable_msi = 0;
  80. module_param(disable_msi, int, 0);
  81. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  82. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  83. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. static irqreturn_t sky2_intr(int irq, void *dev_id);
  133. /* Access to PHY via serial interconnect */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  142. if (ctrl == 0xffff)
  143. goto io_error;
  144. if (!(ctrl & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(10);
  147. }
  148. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. io_error:
  151. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  152. return -EIO;
  153. }
  154. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  155. {
  156. int i;
  157. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  158. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  159. for (i = 0; i < PHY_RETRIES; i++) {
  160. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  161. if (ctrl == 0xffff)
  162. goto io_error;
  163. if (ctrl & GM_SMI_CT_RD_VAL) {
  164. *val = gma_read16(hw, port, GM_SMI_DATA);
  165. return 0;
  166. }
  167. udelay(10);
  168. }
  169. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  170. return -ETIMEDOUT;
  171. io_error:
  172. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  173. return -EIO;
  174. }
  175. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  176. {
  177. u16 v;
  178. __gm_phy_read(hw, port, reg, &v);
  179. return v;
  180. }
  181. static void sky2_power_on(struct sky2_hw *hw)
  182. {
  183. /* switch power to VCC (WA for VAUX problem) */
  184. sky2_write8(hw, B0_POWER_CTRL,
  185. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  186. /* disable Core Clock Division, */
  187. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  189. /* enable bits are inverted */
  190. sky2_write8(hw, B2_Y2_CLK_GATE,
  191. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  192. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  193. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  194. else
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  197. u32 reg;
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. /* set all bits to 0 except bits 15..12 and 8 */
  201. reg &= P_ASPM_CONTROL_MSK;
  202. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  204. /* set all bits to 0 except bits 28 & 27 */
  205. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  207. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  208. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  209. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  210. reg = sky2_read32(hw, B2_GP_IO);
  211. reg |= GLB_GPIO_STAT_RACE_DIS;
  212. sky2_write32(hw, B2_GP_IO, reg);
  213. sky2_read32(hw, B2_GP_IO);
  214. }
  215. /* Turn on "driver loaded" LED */
  216. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  217. }
  218. static void sky2_power_aux(struct sky2_hw *hw)
  219. {
  220. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  221. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  222. else
  223. /* enable bits are inverted */
  224. sky2_write8(hw, B2_Y2_CLK_GATE,
  225. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  226. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  227. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  228. /* switch power to VAUX if supported and PME from D3cold */
  229. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  230. pci_pme_capable(hw->pdev, PCI_D3cold))
  231. sky2_write8(hw, B0_POWER_CTRL,
  232. (PC_VAUX_ENA | PC_VCC_ENA |
  233. PC_VAUX_ON | PC_VCC_OFF));
  234. /* turn off "driver loaded LED" */
  235. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  236. }
  237. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  238. {
  239. u16 reg;
  240. /* disable all GMAC IRQ's */
  241. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  243. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  246. reg = gma_read16(hw, port, GM_RX_CTRL);
  247. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  248. gma_write16(hw, port, GM_RX_CTRL, reg);
  249. }
  250. /* flow control to advertise bits */
  251. static const u16 copper_fc_adv[] = {
  252. [FC_NONE] = 0,
  253. [FC_TX] = PHY_M_AN_ASP,
  254. [FC_RX] = PHY_M_AN_PC,
  255. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  256. };
  257. /* flow control to advertise bits when using 1000BaseX */
  258. static const u16 fiber_fc_adv[] = {
  259. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  260. [FC_TX] = PHY_M_P_ASYM_MD_X,
  261. [FC_RX] = PHY_M_P_SYM_MD_X,
  262. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  263. };
  264. /* flow control to GMA disable bits */
  265. static const u16 gm_fc_disable[] = {
  266. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  267. [FC_TX] = GM_GPCR_FC_RX_DIS,
  268. [FC_RX] = GM_GPCR_FC_TX_DIS,
  269. [FC_BOTH] = 0,
  270. };
  271. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  272. {
  273. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  274. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  275. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  276. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  277. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  278. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  279. PHY_M_EC_MAC_S_MSK);
  280. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  281. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  282. if (hw->chip_id == CHIP_ID_YUKON_EC)
  283. /* set downshift counter to 3x and enable downshift */
  284. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  285. else
  286. /* set master & slave downshift counter to 1x */
  287. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  288. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  289. }
  290. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  291. if (sky2_is_copper(hw)) {
  292. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  295. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  296. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  297. u16 spec;
  298. /* Enable Class A driver for FE+ A0 */
  299. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  300. spec |= PHY_M_FESC_SEL_CL_A;
  301. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  302. }
  303. } else {
  304. /* disable energy detect */
  305. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  306. /* enable automatic crossover */
  307. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  308. /* downshift on PHY 88E1112 and 88E1149 is changed */
  309. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  310. (hw->flags & SKY2_HW_NEWER_PHY)) {
  311. /* set downshift counter to 3x and enable downshift */
  312. ctrl &= ~PHY_M_PC_DSC_MSK;
  313. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  314. }
  315. }
  316. } else {
  317. /* workaround for deviation #4.88 (CRC errors) */
  318. /* disable Automatic Crossover */
  319. ctrl &= ~PHY_M_PC_MDIX_MSK;
  320. }
  321. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  322. /* special setup for PHY 88E1112 Fiber */
  323. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  324. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  325. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl &= ~PHY_M_MAC_MD_MSK;
  329. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  330. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  331. if (hw->pmd_type == 'P') {
  332. /* select page 1 to access Fiber registers */
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  334. /* for SFP-module set SIGDET polarity to low */
  335. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  336. ctrl |= PHY_M_FIB_SIGD_POL;
  337. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  338. }
  339. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  340. }
  341. ctrl = PHY_CT_RESET;
  342. ct1000 = 0;
  343. adv = PHY_AN_CSMA;
  344. reg = 0;
  345. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  346. if (sky2_is_copper(hw)) {
  347. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  348. ct1000 |= PHY_M_1000C_AFD;
  349. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  350. ct1000 |= PHY_M_1000C_AHD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Full)
  352. adv |= PHY_M_AN_100_FD;
  353. if (sky2->advertising & ADVERTISED_100baseT_Half)
  354. adv |= PHY_M_AN_100_HD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Full)
  356. adv |= PHY_M_AN_10_FD;
  357. if (sky2->advertising & ADVERTISED_10baseT_Half)
  358. adv |= PHY_M_AN_10_HD;
  359. } else { /* special defines for FIBER (88E1040S only) */
  360. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  361. adv |= PHY_M_AN_1000X_AFD;
  362. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  363. adv |= PHY_M_AN_1000X_AHD;
  364. }
  365. /* Restart Auto-negotiation */
  366. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  367. } else {
  368. /* forced speed/duplex settings */
  369. ct1000 = PHY_M_1000C_MSE;
  370. /* Disable auto update for duplex flow control and duplex */
  371. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  372. switch (sky2->speed) {
  373. case SPEED_1000:
  374. ctrl |= PHY_CT_SP1000;
  375. reg |= GM_GPCR_SPEED_1000;
  376. break;
  377. case SPEED_100:
  378. ctrl |= PHY_CT_SP100;
  379. reg |= GM_GPCR_SPEED_100;
  380. break;
  381. }
  382. if (sky2->duplex == DUPLEX_FULL) {
  383. reg |= GM_GPCR_DUP_FULL;
  384. ctrl |= PHY_CT_DUP_MD;
  385. } else if (sky2->speed < SPEED_1000)
  386. sky2->flow_mode = FC_NONE;
  387. }
  388. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  389. if (sky2_is_copper(hw))
  390. adv |= copper_fc_adv[sky2->flow_mode];
  391. else
  392. adv |= fiber_fc_adv[sky2->flow_mode];
  393. } else {
  394. reg |= GM_GPCR_AU_FCT_DIS;
  395. reg |= gm_fc_disable[sky2->flow_mode];
  396. /* Forward pause packets to GMAC? */
  397. if (sky2->flow_mode & FC_RX)
  398. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  399. else
  400. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  401. }
  402. gma_write16(hw, port, GM_GP_CTRL, reg);
  403. if (hw->flags & SKY2_HW_GIGABIT)
  404. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  405. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  406. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  407. /* Setup Phy LED's */
  408. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  409. ledover = 0;
  410. switch (hw->chip_id) {
  411. case CHIP_ID_YUKON_FE:
  412. /* on 88E3082 these bits are at 11..9 (shifted left) */
  413. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  414. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  415. /* delete ACT LED control bits */
  416. ctrl &= ~PHY_M_FELP_LED1_MSK;
  417. /* change ACT LED control to blink mode */
  418. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  419. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  420. break;
  421. case CHIP_ID_YUKON_FE_P:
  422. /* Enable Link Partner Next Page */
  423. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  424. ctrl |= PHY_M_PC_ENA_LIP_NP;
  425. /* disable Energy Detect and enable scrambler */
  426. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  427. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  428. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  429. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  430. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  431. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  432. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  433. break;
  434. case CHIP_ID_YUKON_XL:
  435. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  436. /* select page 3 to access LED control register */
  437. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  438. /* set LED Function Control register */
  439. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  440. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  441. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  442. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  443. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  444. /* set Polarity Control register */
  445. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  446. (PHY_M_POLC_LS1_P_MIX(4) |
  447. PHY_M_POLC_IS0_P_MIX(4) |
  448. PHY_M_POLC_LOS_CTRL(2) |
  449. PHY_M_POLC_INIT_CTRL(2) |
  450. PHY_M_POLC_STA1_CTRL(2) |
  451. PHY_M_POLC_STA0_CTRL(2)));
  452. /* restore page register */
  453. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  454. break;
  455. case CHIP_ID_YUKON_EC_U:
  456. case CHIP_ID_YUKON_EX:
  457. case CHIP_ID_YUKON_SUPR:
  458. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  459. /* select page 3 to access LED control register */
  460. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  461. /* set LED Function Control register */
  462. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  463. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  464. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  465. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  466. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  467. /* set Blink Rate in LED Timer Control Register */
  468. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  469. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  470. /* restore page register */
  471. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  472. break;
  473. default:
  474. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  475. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  476. /* turn off the Rx LED (LED_RX) */
  477. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  478. }
  479. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  480. /* apply fixes in PHY AFE */
  481. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  482. /* increase differential signal amplitude in 10BASE-T */
  483. gm_phy_write(hw, port, 0x18, 0xaa99);
  484. gm_phy_write(hw, port, 0x17, 0x2011);
  485. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  486. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  487. gm_phy_write(hw, port, 0x18, 0xa204);
  488. gm_phy_write(hw, port, 0x17, 0x2002);
  489. }
  490. /* set page register to 0 */
  491. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  492. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  493. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  494. /* apply workaround for integrated resistors calibration */
  495. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  496. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  497. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  498. /* apply fixes in PHY AFE */
  499. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  500. /* apply RDAC termination workaround */
  501. gm_phy_write(hw, port, 24, 0x2800);
  502. gm_phy_write(hw, port, 23, 0x2001);
  503. /* set page register back to 0 */
  504. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  505. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  506. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  507. /* no effect on Yukon-XL */
  508. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  509. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  510. sky2->speed == SPEED_100) {
  511. /* turn on 100 Mbps LED (LED_LINK100) */
  512. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  513. }
  514. if (ledover)
  515. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  516. } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  517. (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
  518. int i;
  519. /* This a phy register setup workaround copied from vendor driver. */
  520. static const struct {
  521. u16 reg, val;
  522. } eee_afe[] = {
  523. { 0x156, 0x58ce },
  524. { 0x153, 0x99eb },
  525. { 0x141, 0x8064 },
  526. /* { 0x155, 0x130b },*/
  527. { 0x000, 0x0000 },
  528. { 0x151, 0x8433 },
  529. { 0x14b, 0x8c44 },
  530. { 0x14c, 0x0f90 },
  531. { 0x14f, 0x39aa },
  532. /* { 0x154, 0x2f39 },*/
  533. { 0x14d, 0xba33 },
  534. { 0x144, 0x0048 },
  535. { 0x152, 0x2010 },
  536. /* { 0x158, 0x1223 },*/
  537. { 0x140, 0x4444 },
  538. { 0x154, 0x2f3b },
  539. { 0x158, 0xb203 },
  540. { 0x157, 0x2029 },
  541. };
  542. /* Start Workaround for OptimaEEE Rev.Z0 */
  543. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
  544. gm_phy_write(hw, port, 1, 0x4099);
  545. gm_phy_write(hw, port, 3, 0x1120);
  546. gm_phy_write(hw, port, 11, 0x113c);
  547. gm_phy_write(hw, port, 14, 0x8100);
  548. gm_phy_write(hw, port, 15, 0x112a);
  549. gm_phy_write(hw, port, 17, 0x1008);
  550. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
  551. gm_phy_write(hw, port, 1, 0x20b0);
  552. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  553. for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
  554. /* apply AFE settings */
  555. gm_phy_write(hw, port, 17, eee_afe[i].val);
  556. gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
  557. }
  558. /* End Workaround for OptimaEEE */
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  560. /* Enable 10Base-Te (EEE) */
  561. if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
  562. reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  563. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
  564. reg | PHY_M_10B_TE_ENABLE);
  565. }
  566. }
  567. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  568. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  569. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  570. else
  571. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  572. }
  573. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  574. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  575. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  576. {
  577. u32 reg1;
  578. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  579. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  580. reg1 &= ~phy_power[port];
  581. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  582. reg1 |= coma_mode[port];
  583. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  584. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  585. sky2_pci_read32(hw, PCI_DEV_REG1);
  586. if (hw->chip_id == CHIP_ID_YUKON_FE)
  587. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  588. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  589. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  590. }
  591. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  592. {
  593. u32 reg1;
  594. u16 ctrl;
  595. /* release GPHY Control reset */
  596. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  597. /* release GMAC reset */
  598. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  599. if (hw->flags & SKY2_HW_NEWER_PHY) {
  600. /* select page 2 to access MAC control register */
  601. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  602. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  603. /* allow GMII Power Down */
  604. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  605. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  606. /* set page register back to 0 */
  607. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  608. }
  609. /* setup General Purpose Control Register */
  610. gma_write16(hw, port, GM_GP_CTRL,
  611. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  612. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  613. GM_GPCR_AU_SPD_DIS);
  614. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  615. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  616. /* select page 2 to access MAC control register */
  617. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  618. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  619. /* enable Power Down */
  620. ctrl |= PHY_M_PC_POW_D_ENA;
  621. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  622. /* set page register back to 0 */
  623. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  624. }
  625. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  626. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  627. }
  628. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  629. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  630. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  631. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  632. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  633. }
  634. /* configure IPG according to used link speed */
  635. static void sky2_set_ipg(struct sky2_port *sky2)
  636. {
  637. u16 reg;
  638. reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
  639. reg &= ~GM_SMOD_IPG_MSK;
  640. if (sky2->speed > SPEED_100)
  641. reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  642. else
  643. reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  644. gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
  645. }
  646. /* Enable Rx/Tx */
  647. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  648. {
  649. struct sky2_hw *hw = sky2->hw;
  650. unsigned port = sky2->port;
  651. u16 reg;
  652. reg = gma_read16(hw, port, GM_GP_CTRL);
  653. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  654. gma_write16(hw, port, GM_GP_CTRL, reg);
  655. }
  656. /* Force a renegotiation */
  657. static void sky2_phy_reinit(struct sky2_port *sky2)
  658. {
  659. spin_lock_bh(&sky2->phy_lock);
  660. sky2_phy_init(sky2->hw, sky2->port);
  661. sky2_enable_rx_tx(sky2);
  662. spin_unlock_bh(&sky2->phy_lock);
  663. }
  664. /* Put device in state to listen for Wake On Lan */
  665. static void sky2_wol_init(struct sky2_port *sky2)
  666. {
  667. struct sky2_hw *hw = sky2->hw;
  668. unsigned port = sky2->port;
  669. enum flow_control save_mode;
  670. u16 ctrl;
  671. /* Bring hardware out of reset */
  672. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  673. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  674. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  675. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  676. /* Force to 10/100
  677. * sky2_reset will re-enable on resume
  678. */
  679. save_mode = sky2->flow_mode;
  680. ctrl = sky2->advertising;
  681. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  682. sky2->flow_mode = FC_NONE;
  683. spin_lock_bh(&sky2->phy_lock);
  684. sky2_phy_power_up(hw, port);
  685. sky2_phy_init(hw, port);
  686. spin_unlock_bh(&sky2->phy_lock);
  687. sky2->flow_mode = save_mode;
  688. sky2->advertising = ctrl;
  689. /* Set GMAC to no flow control and auto update for speed/duplex */
  690. gma_write16(hw, port, GM_GP_CTRL,
  691. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  692. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  693. /* Set WOL address */
  694. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  695. sky2->netdev->dev_addr, ETH_ALEN);
  696. /* Turn on appropriate WOL control bits */
  697. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  698. ctrl = 0;
  699. if (sky2->wol & WAKE_PHY)
  700. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  701. else
  702. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  703. if (sky2->wol & WAKE_MAGIC)
  704. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  705. else
  706. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  707. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  708. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  709. /* Disable PiG firmware */
  710. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  711. /* block receiver */
  712. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  713. }
  714. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  715. {
  716. struct net_device *dev = hw->dev[port];
  717. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  718. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  719. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  720. /* Yukon-Extreme B0 and further Extreme devices */
  721. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  722. } else if (dev->mtu > ETH_DATA_LEN) {
  723. /* set Tx GMAC FIFO Almost Empty Threshold */
  724. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  725. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  726. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  727. } else
  728. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  729. }
  730. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  731. {
  732. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  733. u16 reg;
  734. u32 rx_reg;
  735. int i;
  736. const u8 *addr = hw->dev[port]->dev_addr;
  737. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  738. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  739. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  740. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  741. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  742. port == 1) {
  743. /* WA DEV_472 -- looks like crossed wires on port 2 */
  744. /* clear GMAC 1 Control reset */
  745. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  746. do {
  747. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  748. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  749. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  750. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  751. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  752. }
  753. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  754. /* Enable Transmit FIFO Underrun */
  755. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  756. spin_lock_bh(&sky2->phy_lock);
  757. sky2_phy_power_up(hw, port);
  758. sky2_phy_init(hw, port);
  759. spin_unlock_bh(&sky2->phy_lock);
  760. /* MIB clear */
  761. reg = gma_read16(hw, port, GM_PHY_ADDR);
  762. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  763. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  764. gma_read16(hw, port, i);
  765. gma_write16(hw, port, GM_PHY_ADDR, reg);
  766. /* transmit control */
  767. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  768. /* receive control reg: unicast + multicast + no FCS */
  769. gma_write16(hw, port, GM_RX_CTRL,
  770. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  771. /* transmit flow control */
  772. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  773. /* transmit parameter */
  774. gma_write16(hw, port, GM_TX_PARAM,
  775. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  776. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  777. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  778. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  779. /* serial mode register */
  780. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  781. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
  782. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  783. reg |= GM_SMOD_JUMBO_ENA;
  784. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  785. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  786. reg |= GM_NEW_FLOW_CTRL;
  787. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  788. /* virtual address for data */
  789. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  790. /* physical address: used for pause frames */
  791. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  792. /* ignore counter overflows */
  793. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  794. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  795. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  796. /* Configure Rx MAC FIFO */
  797. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  798. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  799. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  800. hw->chip_id == CHIP_ID_YUKON_FE_P)
  801. rx_reg |= GMF_RX_OVER_ON;
  802. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  803. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  804. /* Hardware errata - clear flush mask */
  805. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  806. } else {
  807. /* Flush Rx MAC FIFO on any flow control or error */
  808. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  809. }
  810. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  811. reg = RX_GMF_FL_THR_DEF + 1;
  812. /* Another magic mystery workaround from sk98lin */
  813. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  814. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  815. reg = 0x178;
  816. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  817. /* Configure Tx MAC FIFO */
  818. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  819. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  820. /* On chips without ram buffer, pause is controlled by MAC level */
  821. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  822. /* Pause threshold is scaled by 8 in bytes */
  823. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  824. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  825. reg = 1568 / 8;
  826. else
  827. reg = 1024 / 8;
  828. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  829. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  830. sky2_set_tx_stfwd(hw, port);
  831. }
  832. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  833. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  834. /* disable dynamic watermark */
  835. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  836. reg &= ~TX_DYN_WM_ENA;
  837. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  838. }
  839. }
  840. /* Assign Ram Buffer allocation to queue */
  841. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  842. {
  843. u32 end;
  844. /* convert from K bytes to qwords used for hw register */
  845. start *= 1024/8;
  846. space *= 1024/8;
  847. end = start + space - 1;
  848. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  849. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  850. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  851. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  852. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  853. if (q == Q_R1 || q == Q_R2) {
  854. u32 tp = space - space/4;
  855. /* On receive queue's set the thresholds
  856. * give receiver priority when > 3/4 full
  857. * send pause when down to 2K
  858. */
  859. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  860. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  861. tp = space - 2048/8;
  862. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  863. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  864. } else {
  865. /* Enable store & forward on Tx queue's because
  866. * Tx FIFO is only 1K on Yukon
  867. */
  868. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  869. }
  870. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  871. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  872. }
  873. /* Setup Bus Memory Interface */
  874. static void sky2_qset(struct sky2_hw *hw, u16 q)
  875. {
  876. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  877. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  878. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  879. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  880. }
  881. /* Setup prefetch unit registers. This is the interface between
  882. * hardware and driver list elements
  883. */
  884. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  885. dma_addr_t addr, u32 last)
  886. {
  887. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  888. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  889. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  890. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  891. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  892. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  893. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  894. }
  895. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  896. {
  897. struct sky2_tx_le *le = sky2->tx_le + *slot;
  898. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  899. le->ctrl = 0;
  900. return le;
  901. }
  902. static void tx_init(struct sky2_port *sky2)
  903. {
  904. struct sky2_tx_le *le;
  905. sky2->tx_prod = sky2->tx_cons = 0;
  906. sky2->tx_tcpsum = 0;
  907. sky2->tx_last_mss = 0;
  908. le = get_tx_le(sky2, &sky2->tx_prod);
  909. le->addr = 0;
  910. le->opcode = OP_ADDR64 | HW_OWNER;
  911. sky2->tx_last_upper = 0;
  912. }
  913. /* Update chip's next pointer */
  914. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  915. {
  916. /* Make sure write' to descriptors are complete before we tell hardware */
  917. wmb();
  918. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  919. /* Synchronize I/O on since next processor may write to tail */
  920. mmiowb();
  921. }
  922. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  923. {
  924. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  925. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  926. le->ctrl = 0;
  927. return le;
  928. }
  929. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  930. {
  931. unsigned size;
  932. /* Space needed for frame data + headers rounded up */
  933. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  934. /* Stopping point for hardware truncation */
  935. return (size - 8) / sizeof(u32);
  936. }
  937. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  938. {
  939. struct rx_ring_info *re;
  940. unsigned size;
  941. /* Space needed for frame data + headers rounded up */
  942. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  943. sky2->rx_nfrags = size >> PAGE_SHIFT;
  944. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  945. /* Compute residue after pages */
  946. size -= sky2->rx_nfrags << PAGE_SHIFT;
  947. /* Optimize to handle small packets and headers */
  948. if (size < copybreak)
  949. size = copybreak;
  950. if (size < ETH_HLEN)
  951. size = ETH_HLEN;
  952. return size;
  953. }
  954. /* Build description to hardware for one receive segment */
  955. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  956. dma_addr_t map, unsigned len)
  957. {
  958. struct sky2_rx_le *le;
  959. if (sizeof(dma_addr_t) > sizeof(u32)) {
  960. le = sky2_next_rx(sky2);
  961. le->addr = cpu_to_le32(upper_32_bits(map));
  962. le->opcode = OP_ADDR64 | HW_OWNER;
  963. }
  964. le = sky2_next_rx(sky2);
  965. le->addr = cpu_to_le32(lower_32_bits(map));
  966. le->length = cpu_to_le16(len);
  967. le->opcode = op | HW_OWNER;
  968. }
  969. /* Build description to hardware for one possibly fragmented skb */
  970. static void sky2_rx_submit(struct sky2_port *sky2,
  971. const struct rx_ring_info *re)
  972. {
  973. int i;
  974. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  975. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  976. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  977. }
  978. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  979. unsigned size)
  980. {
  981. struct sk_buff *skb = re->skb;
  982. int i;
  983. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  984. if (pci_dma_mapping_error(pdev, re->data_addr))
  985. goto mapping_error;
  986. dma_unmap_len_set(re, data_size, size);
  987. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  988. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  989. re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
  990. skb_frag_size(frag),
  991. DMA_FROM_DEVICE);
  992. if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
  993. goto map_page_error;
  994. }
  995. return 0;
  996. map_page_error:
  997. while (--i >= 0) {
  998. pci_unmap_page(pdev, re->frag_addr[i],
  999. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1000. PCI_DMA_FROMDEVICE);
  1001. }
  1002. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1003. PCI_DMA_FROMDEVICE);
  1004. mapping_error:
  1005. if (net_ratelimit())
  1006. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  1007. skb->dev->name);
  1008. return -EIO;
  1009. }
  1010. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  1011. {
  1012. struct sk_buff *skb = re->skb;
  1013. int i;
  1014. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1015. PCI_DMA_FROMDEVICE);
  1016. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  1017. pci_unmap_page(pdev, re->frag_addr[i],
  1018. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1019. PCI_DMA_FROMDEVICE);
  1020. }
  1021. /* Tell chip where to start receive checksum.
  1022. * Actually has two checksums, but set both same to avoid possible byte
  1023. * order problems.
  1024. */
  1025. static void rx_set_checksum(struct sky2_port *sky2)
  1026. {
  1027. struct sky2_rx_le *le = sky2_next_rx(sky2);
  1028. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  1029. le->ctrl = 0;
  1030. le->opcode = OP_TCPSTART | HW_OWNER;
  1031. sky2_write32(sky2->hw,
  1032. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1033. (sky2->netdev->features & NETIF_F_RXCSUM)
  1034. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1035. }
  1036. /* Enable/disable receive hash calculation (RSS) */
  1037. static void rx_set_rss(struct net_device *dev, netdev_features_t features)
  1038. {
  1039. struct sky2_port *sky2 = netdev_priv(dev);
  1040. struct sky2_hw *hw = sky2->hw;
  1041. int i, nkeys = 4;
  1042. /* Supports IPv6 and other modes */
  1043. if (hw->flags & SKY2_HW_NEW_LE) {
  1044. nkeys = 10;
  1045. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  1046. }
  1047. /* Program RSS initial values */
  1048. if (features & NETIF_F_RXHASH) {
  1049. u32 key[nkeys];
  1050. get_random_bytes(key, nkeys * sizeof(u32));
  1051. for (i = 0; i < nkeys; i++)
  1052. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  1053. key[i]);
  1054. /* Need to turn on (undocumented) flag to make hashing work */
  1055. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  1056. RX_STFW_ENA);
  1057. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1058. BMU_ENA_RX_RSS_HASH);
  1059. } else
  1060. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1061. BMU_DIS_RX_RSS_HASH);
  1062. }
  1063. /*
  1064. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1065. * reach the end of packet and since we can't make sure that we have
  1066. * incoming data, we must reset the BMU while it is not doing a DMA
  1067. * transfer. Since it is possible that the RX path is still active,
  1068. * the RX RAM buffer will be stopped first, so any possible incoming
  1069. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1070. * BMU is polled until any DMA in progress is ended and only then it
  1071. * will be reset.
  1072. */
  1073. static void sky2_rx_stop(struct sky2_port *sky2)
  1074. {
  1075. struct sky2_hw *hw = sky2->hw;
  1076. unsigned rxq = rxqaddr[sky2->port];
  1077. int i;
  1078. /* disable the RAM Buffer receive queue */
  1079. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1080. for (i = 0; i < 0xffff; i++)
  1081. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1082. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1083. goto stopped;
  1084. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1085. stopped:
  1086. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1087. /* reset the Rx prefetch unit */
  1088. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1089. mmiowb();
  1090. }
  1091. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1092. static void sky2_rx_clean(struct sky2_port *sky2)
  1093. {
  1094. unsigned i;
  1095. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1096. for (i = 0; i < sky2->rx_pending; i++) {
  1097. struct rx_ring_info *re = sky2->rx_ring + i;
  1098. if (re->skb) {
  1099. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1100. kfree_skb(re->skb);
  1101. re->skb = NULL;
  1102. }
  1103. }
  1104. }
  1105. /* Basic MII support */
  1106. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1107. {
  1108. struct mii_ioctl_data *data = if_mii(ifr);
  1109. struct sky2_port *sky2 = netdev_priv(dev);
  1110. struct sky2_hw *hw = sky2->hw;
  1111. int err = -EOPNOTSUPP;
  1112. if (!netif_running(dev))
  1113. return -ENODEV; /* Phy still in reset */
  1114. switch (cmd) {
  1115. case SIOCGMIIPHY:
  1116. data->phy_id = PHY_ADDR_MARV;
  1117. /* fallthru */
  1118. case SIOCGMIIREG: {
  1119. u16 val = 0;
  1120. spin_lock_bh(&sky2->phy_lock);
  1121. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1122. spin_unlock_bh(&sky2->phy_lock);
  1123. data->val_out = val;
  1124. break;
  1125. }
  1126. case SIOCSMIIREG:
  1127. spin_lock_bh(&sky2->phy_lock);
  1128. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1129. data->val_in);
  1130. spin_unlock_bh(&sky2->phy_lock);
  1131. break;
  1132. }
  1133. return err;
  1134. }
  1135. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1136. static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
  1137. {
  1138. struct sky2_port *sky2 = netdev_priv(dev);
  1139. struct sky2_hw *hw = sky2->hw;
  1140. u16 port = sky2->port;
  1141. if (features & NETIF_F_HW_VLAN_RX)
  1142. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1143. RX_VLAN_STRIP_ON);
  1144. else
  1145. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1146. RX_VLAN_STRIP_OFF);
  1147. if (features & NETIF_F_HW_VLAN_TX) {
  1148. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1149. TX_VLAN_TAG_ON);
  1150. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1151. } else {
  1152. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1153. TX_VLAN_TAG_OFF);
  1154. /* Can't do transmit offload of vlan without hw vlan */
  1155. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1156. }
  1157. }
  1158. /* Amount of required worst case padding in rx buffer */
  1159. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1160. {
  1161. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1162. }
  1163. /*
  1164. * Allocate an skb for receiving. If the MTU is large enough
  1165. * make the skb non-linear with a fragment list of pages.
  1166. */
  1167. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
  1168. {
  1169. struct sk_buff *skb;
  1170. int i;
  1171. skb = __netdev_alloc_skb(sky2->netdev,
  1172. sky2->rx_data_size + sky2_rx_pad(sky2->hw),
  1173. gfp);
  1174. if (!skb)
  1175. goto nomem;
  1176. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1177. unsigned char *start;
  1178. /*
  1179. * Workaround for a bug in FIFO that cause hang
  1180. * if the FIFO if the receive buffer is not 64 byte aligned.
  1181. * The buffer returned from netdev_alloc_skb is
  1182. * aligned except if slab debugging is enabled.
  1183. */
  1184. start = PTR_ALIGN(skb->data, 8);
  1185. skb_reserve(skb, start - skb->data);
  1186. } else
  1187. skb_reserve(skb, NET_IP_ALIGN);
  1188. for (i = 0; i < sky2->rx_nfrags; i++) {
  1189. struct page *page = alloc_page(gfp);
  1190. if (!page)
  1191. goto free_partial;
  1192. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1193. }
  1194. return skb;
  1195. free_partial:
  1196. kfree_skb(skb);
  1197. nomem:
  1198. return NULL;
  1199. }
  1200. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1201. {
  1202. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1203. }
  1204. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1205. {
  1206. struct sky2_hw *hw = sky2->hw;
  1207. unsigned i;
  1208. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1209. /* Fill Rx ring */
  1210. for (i = 0; i < sky2->rx_pending; i++) {
  1211. struct rx_ring_info *re = sky2->rx_ring + i;
  1212. re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
  1213. if (!re->skb)
  1214. return -ENOMEM;
  1215. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1216. dev_kfree_skb(re->skb);
  1217. re->skb = NULL;
  1218. return -ENOMEM;
  1219. }
  1220. }
  1221. return 0;
  1222. }
  1223. /*
  1224. * Setup receiver buffer pool.
  1225. * Normal case this ends up creating one list element for skb
  1226. * in the receive ring. Worst case if using large MTU and each
  1227. * allocation falls on a different 64 bit region, that results
  1228. * in 6 list elements per ring entry.
  1229. * One element is used for checksum enable/disable, and one
  1230. * extra to avoid wrap.
  1231. */
  1232. static void sky2_rx_start(struct sky2_port *sky2)
  1233. {
  1234. struct sky2_hw *hw = sky2->hw;
  1235. struct rx_ring_info *re;
  1236. unsigned rxq = rxqaddr[sky2->port];
  1237. unsigned i, thresh;
  1238. sky2->rx_put = sky2->rx_next = 0;
  1239. sky2_qset(hw, rxq);
  1240. /* On PCI express lowering the watermark gives better performance */
  1241. if (pci_is_pcie(hw->pdev))
  1242. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1243. /* These chips have no ram buffer?
  1244. * MAC Rx RAM Read is controlled by hardware */
  1245. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1246. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1247. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1248. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1249. if (!(hw->flags & SKY2_HW_NEW_LE))
  1250. rx_set_checksum(sky2);
  1251. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1252. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1253. /* submit Rx ring */
  1254. for (i = 0; i < sky2->rx_pending; i++) {
  1255. re = sky2->rx_ring + i;
  1256. sky2_rx_submit(sky2, re);
  1257. }
  1258. /*
  1259. * The receiver hangs if it receives frames larger than the
  1260. * packet buffer. As a workaround, truncate oversize frames, but
  1261. * the register is limited to 9 bits, so if you do frames > 2052
  1262. * you better get the MTU right!
  1263. */
  1264. thresh = sky2_get_rx_threshold(sky2);
  1265. if (thresh > 0x1ff)
  1266. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1267. else {
  1268. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1269. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1270. }
  1271. /* Tell chip about available buffers */
  1272. sky2_rx_update(sky2, rxq);
  1273. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1274. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1275. /*
  1276. * Disable flushing of non ASF packets;
  1277. * must be done after initializing the BMUs;
  1278. * drivers without ASF support should do this too, otherwise
  1279. * it may happen that they cannot run on ASF devices;
  1280. * remember that the MAC FIFO isn't reset during initialization.
  1281. */
  1282. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1283. }
  1284. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1285. /* Enable RX Home Address & Routing Header checksum fix */
  1286. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1287. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1288. /* Enable TX Home Address & Routing Header checksum fix */
  1289. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1290. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1291. }
  1292. }
  1293. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1294. {
  1295. struct sky2_hw *hw = sky2->hw;
  1296. /* must be power of 2 */
  1297. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1298. sky2->tx_ring_size *
  1299. sizeof(struct sky2_tx_le),
  1300. &sky2->tx_le_map);
  1301. if (!sky2->tx_le)
  1302. goto nomem;
  1303. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1304. GFP_KERNEL);
  1305. if (!sky2->tx_ring)
  1306. goto nomem;
  1307. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1308. &sky2->rx_le_map);
  1309. if (!sky2->rx_le)
  1310. goto nomem;
  1311. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1312. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1313. GFP_KERNEL);
  1314. if (!sky2->rx_ring)
  1315. goto nomem;
  1316. return sky2_alloc_rx_skbs(sky2);
  1317. nomem:
  1318. return -ENOMEM;
  1319. }
  1320. static void sky2_free_buffers(struct sky2_port *sky2)
  1321. {
  1322. struct sky2_hw *hw = sky2->hw;
  1323. sky2_rx_clean(sky2);
  1324. if (sky2->rx_le) {
  1325. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1326. sky2->rx_le, sky2->rx_le_map);
  1327. sky2->rx_le = NULL;
  1328. }
  1329. if (sky2->tx_le) {
  1330. pci_free_consistent(hw->pdev,
  1331. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1332. sky2->tx_le, sky2->tx_le_map);
  1333. sky2->tx_le = NULL;
  1334. }
  1335. kfree(sky2->tx_ring);
  1336. kfree(sky2->rx_ring);
  1337. sky2->tx_ring = NULL;
  1338. sky2->rx_ring = NULL;
  1339. }
  1340. static void sky2_hw_up(struct sky2_port *sky2)
  1341. {
  1342. struct sky2_hw *hw = sky2->hw;
  1343. unsigned port = sky2->port;
  1344. u32 ramsize;
  1345. int cap;
  1346. struct net_device *otherdev = hw->dev[sky2->port^1];
  1347. tx_init(sky2);
  1348. /*
  1349. * On dual port PCI-X card, there is an problem where status
  1350. * can be received out of order due to split transactions
  1351. */
  1352. if (otherdev && netif_running(otherdev) &&
  1353. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1354. u16 cmd;
  1355. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1356. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1357. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1358. }
  1359. sky2_mac_init(hw, port);
  1360. /* Register is number of 4K blocks on internal RAM buffer. */
  1361. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1362. if (ramsize > 0) {
  1363. u32 rxspace;
  1364. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1365. if (ramsize < 16)
  1366. rxspace = ramsize / 2;
  1367. else
  1368. rxspace = 8 + (2*(ramsize - 16))/3;
  1369. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1370. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1371. /* Make sure SyncQ is disabled */
  1372. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1373. RB_RST_SET);
  1374. }
  1375. sky2_qset(hw, txqaddr[port]);
  1376. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1377. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1378. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1379. /* Set almost empty threshold */
  1380. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1381. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1382. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1383. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1384. sky2->tx_ring_size - 1);
  1385. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1386. netdev_update_features(sky2->netdev);
  1387. sky2_rx_start(sky2);
  1388. }
  1389. /* Setup device IRQ and enable napi to process */
  1390. static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
  1391. {
  1392. struct pci_dev *pdev = hw->pdev;
  1393. int err;
  1394. err = request_irq(pdev->irq, sky2_intr,
  1395. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  1396. name, hw);
  1397. if (err)
  1398. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  1399. else {
  1400. napi_enable(&hw->napi);
  1401. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  1402. sky2_read32(hw, B0_IMSK);
  1403. }
  1404. return err;
  1405. }
  1406. /* Bring up network interface. */
  1407. static int sky2_up(struct net_device *dev)
  1408. {
  1409. struct sky2_port *sky2 = netdev_priv(dev);
  1410. struct sky2_hw *hw = sky2->hw;
  1411. unsigned port = sky2->port;
  1412. u32 imask;
  1413. int err;
  1414. netif_carrier_off(dev);
  1415. err = sky2_alloc_buffers(sky2);
  1416. if (err)
  1417. goto err_out;
  1418. /* With single port, IRQ is setup when device is brought up */
  1419. if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
  1420. goto err_out;
  1421. sky2_hw_up(sky2);
  1422. /* Enable interrupts from phy/mac for port */
  1423. imask = sky2_read32(hw, B0_IMSK);
  1424. imask |= portirq_msk[port];
  1425. sky2_write32(hw, B0_IMSK, imask);
  1426. sky2_read32(hw, B0_IMSK);
  1427. netif_info(sky2, ifup, dev, "enabling interface\n");
  1428. return 0;
  1429. err_out:
  1430. sky2_free_buffers(sky2);
  1431. return err;
  1432. }
  1433. /* Modular subtraction in ring */
  1434. static inline int tx_inuse(const struct sky2_port *sky2)
  1435. {
  1436. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1437. }
  1438. /* Number of list elements available for next tx */
  1439. static inline int tx_avail(const struct sky2_port *sky2)
  1440. {
  1441. return sky2->tx_pending - tx_inuse(sky2);
  1442. }
  1443. /* Estimate of number of transmit list elements required */
  1444. static unsigned tx_le_req(const struct sk_buff *skb)
  1445. {
  1446. unsigned count;
  1447. count = (skb_shinfo(skb)->nr_frags + 1)
  1448. * (sizeof(dma_addr_t) / sizeof(u32));
  1449. if (skb_is_gso(skb))
  1450. ++count;
  1451. else if (sizeof(dma_addr_t) == sizeof(u32))
  1452. ++count; /* possible vlan */
  1453. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1454. ++count;
  1455. return count;
  1456. }
  1457. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1458. {
  1459. if (re->flags & TX_MAP_SINGLE)
  1460. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1461. dma_unmap_len(re, maplen),
  1462. PCI_DMA_TODEVICE);
  1463. else if (re->flags & TX_MAP_PAGE)
  1464. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1465. dma_unmap_len(re, maplen),
  1466. PCI_DMA_TODEVICE);
  1467. re->flags = 0;
  1468. }
  1469. /*
  1470. * Put one packet in ring for transmit.
  1471. * A single packet can generate multiple list elements, and
  1472. * the number of ring elements will probably be less than the number
  1473. * of list elements used.
  1474. */
  1475. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1476. struct net_device *dev)
  1477. {
  1478. struct sky2_port *sky2 = netdev_priv(dev);
  1479. struct sky2_hw *hw = sky2->hw;
  1480. struct sky2_tx_le *le = NULL;
  1481. struct tx_ring_info *re;
  1482. unsigned i, len;
  1483. dma_addr_t mapping;
  1484. u32 upper;
  1485. u16 slot;
  1486. u16 mss;
  1487. u8 ctrl;
  1488. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1489. return NETDEV_TX_BUSY;
  1490. len = skb_headlen(skb);
  1491. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1492. if (pci_dma_mapping_error(hw->pdev, mapping))
  1493. goto mapping_error;
  1494. slot = sky2->tx_prod;
  1495. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1496. "tx queued, slot %u, len %d\n", slot, skb->len);
  1497. /* Send high bits if needed */
  1498. upper = upper_32_bits(mapping);
  1499. if (upper != sky2->tx_last_upper) {
  1500. le = get_tx_le(sky2, &slot);
  1501. le->addr = cpu_to_le32(upper);
  1502. sky2->tx_last_upper = upper;
  1503. le->opcode = OP_ADDR64 | HW_OWNER;
  1504. }
  1505. /* Check for TCP Segmentation Offload */
  1506. mss = skb_shinfo(skb)->gso_size;
  1507. if (mss != 0) {
  1508. if (!(hw->flags & SKY2_HW_NEW_LE))
  1509. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1510. if (mss != sky2->tx_last_mss) {
  1511. le = get_tx_le(sky2, &slot);
  1512. le->addr = cpu_to_le32(mss);
  1513. if (hw->flags & SKY2_HW_NEW_LE)
  1514. le->opcode = OP_MSS | HW_OWNER;
  1515. else
  1516. le->opcode = OP_LRGLEN | HW_OWNER;
  1517. sky2->tx_last_mss = mss;
  1518. }
  1519. }
  1520. ctrl = 0;
  1521. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1522. if (vlan_tx_tag_present(skb)) {
  1523. if (!le) {
  1524. le = get_tx_le(sky2, &slot);
  1525. le->addr = 0;
  1526. le->opcode = OP_VLAN|HW_OWNER;
  1527. } else
  1528. le->opcode |= OP_VLAN;
  1529. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1530. ctrl |= INS_VLAN;
  1531. }
  1532. /* Handle TCP checksum offload */
  1533. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1534. /* On Yukon EX (some versions) encoding change. */
  1535. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1536. ctrl |= CALSUM; /* auto checksum */
  1537. else {
  1538. const unsigned offset = skb_transport_offset(skb);
  1539. u32 tcpsum;
  1540. tcpsum = offset << 16; /* sum start */
  1541. tcpsum |= offset + skb->csum_offset; /* sum write */
  1542. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1543. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1544. ctrl |= UDPTCP;
  1545. if (tcpsum != sky2->tx_tcpsum) {
  1546. sky2->tx_tcpsum = tcpsum;
  1547. le = get_tx_le(sky2, &slot);
  1548. le->addr = cpu_to_le32(tcpsum);
  1549. le->length = 0; /* initial checksum value */
  1550. le->ctrl = 1; /* one packet */
  1551. le->opcode = OP_TCPLISW | HW_OWNER;
  1552. }
  1553. }
  1554. }
  1555. re = sky2->tx_ring + slot;
  1556. re->flags = TX_MAP_SINGLE;
  1557. dma_unmap_addr_set(re, mapaddr, mapping);
  1558. dma_unmap_len_set(re, maplen, len);
  1559. le = get_tx_le(sky2, &slot);
  1560. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1561. le->length = cpu_to_le16(len);
  1562. le->ctrl = ctrl;
  1563. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1564. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1565. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1566. mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  1567. skb_frag_size(frag), DMA_TO_DEVICE);
  1568. if (dma_mapping_error(&hw->pdev->dev, mapping))
  1569. goto mapping_unwind;
  1570. upper = upper_32_bits(mapping);
  1571. if (upper != sky2->tx_last_upper) {
  1572. le = get_tx_le(sky2, &slot);
  1573. le->addr = cpu_to_le32(upper);
  1574. sky2->tx_last_upper = upper;
  1575. le->opcode = OP_ADDR64 | HW_OWNER;
  1576. }
  1577. re = sky2->tx_ring + slot;
  1578. re->flags = TX_MAP_PAGE;
  1579. dma_unmap_addr_set(re, mapaddr, mapping);
  1580. dma_unmap_len_set(re, maplen, skb_frag_size(frag));
  1581. le = get_tx_le(sky2, &slot);
  1582. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1583. le->length = cpu_to_le16(skb_frag_size(frag));
  1584. le->ctrl = ctrl;
  1585. le->opcode = OP_BUFFER | HW_OWNER;
  1586. }
  1587. re->skb = skb;
  1588. le->ctrl |= EOP;
  1589. sky2->tx_prod = slot;
  1590. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1591. netif_stop_queue(dev);
  1592. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1593. return NETDEV_TX_OK;
  1594. mapping_unwind:
  1595. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1596. re = sky2->tx_ring + i;
  1597. sky2_tx_unmap(hw->pdev, re);
  1598. }
  1599. mapping_error:
  1600. if (net_ratelimit())
  1601. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1602. dev_kfree_skb(skb);
  1603. return NETDEV_TX_OK;
  1604. }
  1605. /*
  1606. * Free ring elements from starting at tx_cons until "done"
  1607. *
  1608. * NB:
  1609. * 1. The hardware will tell us about partial completion of multi-part
  1610. * buffers so make sure not to free skb to early.
  1611. * 2. This may run in parallel start_xmit because the it only
  1612. * looks at the tail of the queue of FIFO (tx_cons), not
  1613. * the head (tx_prod)
  1614. */
  1615. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1616. {
  1617. struct net_device *dev = sky2->netdev;
  1618. unsigned idx;
  1619. BUG_ON(done >= sky2->tx_ring_size);
  1620. for (idx = sky2->tx_cons; idx != done;
  1621. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1622. struct tx_ring_info *re = sky2->tx_ring + idx;
  1623. struct sk_buff *skb = re->skb;
  1624. sky2_tx_unmap(sky2->hw->pdev, re);
  1625. if (skb) {
  1626. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1627. "tx done %u\n", idx);
  1628. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1629. ++sky2->tx_stats.packets;
  1630. sky2->tx_stats.bytes += skb->len;
  1631. u64_stats_update_end(&sky2->tx_stats.syncp);
  1632. re->skb = NULL;
  1633. dev_kfree_skb_any(skb);
  1634. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1635. }
  1636. }
  1637. sky2->tx_cons = idx;
  1638. smp_mb();
  1639. }
  1640. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1641. {
  1642. /* Disable Force Sync bit and Enable Alloc bit */
  1643. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1644. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1645. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1646. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1647. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1648. /* Reset the PCI FIFO of the async Tx queue */
  1649. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1650. BMU_RST_SET | BMU_FIFO_RST);
  1651. /* Reset the Tx prefetch units */
  1652. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1653. PREF_UNIT_RST_SET);
  1654. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1655. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1656. }
  1657. static void sky2_hw_down(struct sky2_port *sky2)
  1658. {
  1659. struct sky2_hw *hw = sky2->hw;
  1660. unsigned port = sky2->port;
  1661. u16 ctrl;
  1662. /* Force flow control off */
  1663. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1664. /* Stop transmitter */
  1665. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1666. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1667. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1668. RB_RST_SET | RB_DIS_OP_MD);
  1669. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1670. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1671. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1672. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1673. /* Workaround shared GMAC reset */
  1674. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1675. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1676. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1677. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1678. /* Force any delayed status interrupt and NAPI */
  1679. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1680. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1681. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1682. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1683. sky2_rx_stop(sky2);
  1684. spin_lock_bh(&sky2->phy_lock);
  1685. sky2_phy_power_down(hw, port);
  1686. spin_unlock_bh(&sky2->phy_lock);
  1687. sky2_tx_reset(hw, port);
  1688. /* Free any pending frames stuck in HW queue */
  1689. sky2_tx_complete(sky2, sky2->tx_prod);
  1690. }
  1691. /* Network shutdown */
  1692. static int sky2_down(struct net_device *dev)
  1693. {
  1694. struct sky2_port *sky2 = netdev_priv(dev);
  1695. struct sky2_hw *hw = sky2->hw;
  1696. /* Never really got started! */
  1697. if (!sky2->tx_le)
  1698. return 0;
  1699. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1700. /* Disable port IRQ */
  1701. sky2_write32(hw, B0_IMSK,
  1702. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1703. sky2_read32(hw, B0_IMSK);
  1704. if (hw->ports == 1) {
  1705. napi_disable(&hw->napi);
  1706. free_irq(hw->pdev->irq, hw);
  1707. } else {
  1708. synchronize_irq(hw->pdev->irq);
  1709. napi_synchronize(&hw->napi);
  1710. }
  1711. sky2_hw_down(sky2);
  1712. sky2_free_buffers(sky2);
  1713. return 0;
  1714. }
  1715. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1716. {
  1717. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1718. return SPEED_1000;
  1719. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1720. if (aux & PHY_M_PS_SPEED_100)
  1721. return SPEED_100;
  1722. else
  1723. return SPEED_10;
  1724. }
  1725. switch (aux & PHY_M_PS_SPEED_MSK) {
  1726. case PHY_M_PS_SPEED_1000:
  1727. return SPEED_1000;
  1728. case PHY_M_PS_SPEED_100:
  1729. return SPEED_100;
  1730. default:
  1731. return SPEED_10;
  1732. }
  1733. }
  1734. static void sky2_link_up(struct sky2_port *sky2)
  1735. {
  1736. struct sky2_hw *hw = sky2->hw;
  1737. unsigned port = sky2->port;
  1738. static const char *fc_name[] = {
  1739. [FC_NONE] = "none",
  1740. [FC_TX] = "tx",
  1741. [FC_RX] = "rx",
  1742. [FC_BOTH] = "both",
  1743. };
  1744. sky2_set_ipg(sky2);
  1745. sky2_enable_rx_tx(sky2);
  1746. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1747. netif_carrier_on(sky2->netdev);
  1748. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1749. /* Turn on link LED */
  1750. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1751. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1752. netif_info(sky2, link, sky2->netdev,
  1753. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1754. sky2->speed,
  1755. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1756. fc_name[sky2->flow_status]);
  1757. }
  1758. static void sky2_link_down(struct sky2_port *sky2)
  1759. {
  1760. struct sky2_hw *hw = sky2->hw;
  1761. unsigned port = sky2->port;
  1762. u16 reg;
  1763. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1764. reg = gma_read16(hw, port, GM_GP_CTRL);
  1765. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1766. gma_write16(hw, port, GM_GP_CTRL, reg);
  1767. netif_carrier_off(sky2->netdev);
  1768. /* Turn off link LED */
  1769. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1770. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1771. sky2_phy_init(hw, port);
  1772. }
  1773. static enum flow_control sky2_flow(int rx, int tx)
  1774. {
  1775. if (rx)
  1776. return tx ? FC_BOTH : FC_RX;
  1777. else
  1778. return tx ? FC_TX : FC_NONE;
  1779. }
  1780. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1781. {
  1782. struct sky2_hw *hw = sky2->hw;
  1783. unsigned port = sky2->port;
  1784. u16 advert, lpa;
  1785. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1786. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1787. if (lpa & PHY_M_AN_RF) {
  1788. netdev_err(sky2->netdev, "remote fault\n");
  1789. return -1;
  1790. }
  1791. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1792. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1793. return -1;
  1794. }
  1795. sky2->speed = sky2_phy_speed(hw, aux);
  1796. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1797. /* Since the pause result bits seem to in different positions on
  1798. * different chips. look at registers.
  1799. */
  1800. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1801. /* Shift for bits in fiber PHY */
  1802. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1803. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1804. if (advert & ADVERTISE_1000XPAUSE)
  1805. advert |= ADVERTISE_PAUSE_CAP;
  1806. if (advert & ADVERTISE_1000XPSE_ASYM)
  1807. advert |= ADVERTISE_PAUSE_ASYM;
  1808. if (lpa & LPA_1000XPAUSE)
  1809. lpa |= LPA_PAUSE_CAP;
  1810. if (lpa & LPA_1000XPAUSE_ASYM)
  1811. lpa |= LPA_PAUSE_ASYM;
  1812. }
  1813. sky2->flow_status = FC_NONE;
  1814. if (advert & ADVERTISE_PAUSE_CAP) {
  1815. if (lpa & LPA_PAUSE_CAP)
  1816. sky2->flow_status = FC_BOTH;
  1817. else if (advert & ADVERTISE_PAUSE_ASYM)
  1818. sky2->flow_status = FC_RX;
  1819. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1820. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1821. sky2->flow_status = FC_TX;
  1822. }
  1823. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1824. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1825. sky2->flow_status = FC_NONE;
  1826. if (sky2->flow_status & FC_TX)
  1827. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1828. else
  1829. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1830. return 0;
  1831. }
  1832. /* Interrupt from PHY */
  1833. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1834. {
  1835. struct net_device *dev = hw->dev[port];
  1836. struct sky2_port *sky2 = netdev_priv(dev);
  1837. u16 istatus, phystat;
  1838. if (!netif_running(dev))
  1839. return;
  1840. spin_lock(&sky2->phy_lock);
  1841. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1842. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1843. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1844. istatus, phystat);
  1845. if (istatus & PHY_M_IS_AN_COMPL) {
  1846. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1847. !netif_carrier_ok(dev))
  1848. sky2_link_up(sky2);
  1849. goto out;
  1850. }
  1851. if (istatus & PHY_M_IS_LSP_CHANGE)
  1852. sky2->speed = sky2_phy_speed(hw, phystat);
  1853. if (istatus & PHY_M_IS_DUP_CHANGE)
  1854. sky2->duplex =
  1855. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1856. if (istatus & PHY_M_IS_LST_CHANGE) {
  1857. if (phystat & PHY_M_PS_LINK_UP)
  1858. sky2_link_up(sky2);
  1859. else
  1860. sky2_link_down(sky2);
  1861. }
  1862. out:
  1863. spin_unlock(&sky2->phy_lock);
  1864. }
  1865. /* Special quick link interrupt (Yukon-2 Optima only) */
  1866. static void sky2_qlink_intr(struct sky2_hw *hw)
  1867. {
  1868. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1869. u32 imask;
  1870. u16 phy;
  1871. /* disable irq */
  1872. imask = sky2_read32(hw, B0_IMSK);
  1873. imask &= ~Y2_IS_PHY_QLNK;
  1874. sky2_write32(hw, B0_IMSK, imask);
  1875. /* reset PHY Link Detect */
  1876. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1877. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1878. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1879. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1880. sky2_link_up(sky2);
  1881. }
  1882. /* Transmit timeout is only called if we are running, carrier is up
  1883. * and tx queue is full (stopped).
  1884. */
  1885. static void sky2_tx_timeout(struct net_device *dev)
  1886. {
  1887. struct sky2_port *sky2 = netdev_priv(dev);
  1888. struct sky2_hw *hw = sky2->hw;
  1889. netif_err(sky2, timer, dev, "tx timeout\n");
  1890. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1891. sky2->tx_cons, sky2->tx_prod,
  1892. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1893. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1894. /* can't restart safely under softirq */
  1895. schedule_work(&hw->restart_work);
  1896. }
  1897. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1898. {
  1899. struct sky2_port *sky2 = netdev_priv(dev);
  1900. struct sky2_hw *hw = sky2->hw;
  1901. unsigned port = sky2->port;
  1902. int err;
  1903. u16 ctl, mode;
  1904. u32 imask;
  1905. /* MTU size outside the spec */
  1906. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1907. return -EINVAL;
  1908. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1909. if (new_mtu > ETH_DATA_LEN &&
  1910. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1911. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1912. return -EINVAL;
  1913. if (!netif_running(dev)) {
  1914. dev->mtu = new_mtu;
  1915. netdev_update_features(dev);
  1916. return 0;
  1917. }
  1918. imask = sky2_read32(hw, B0_IMSK);
  1919. sky2_write32(hw, B0_IMSK, 0);
  1920. dev->trans_start = jiffies; /* prevent tx timeout */
  1921. napi_disable(&hw->napi);
  1922. netif_tx_disable(dev);
  1923. synchronize_irq(hw->pdev->irq);
  1924. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1925. sky2_set_tx_stfwd(hw, port);
  1926. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1927. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1928. sky2_rx_stop(sky2);
  1929. sky2_rx_clean(sky2);
  1930. dev->mtu = new_mtu;
  1931. netdev_update_features(dev);
  1932. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
  1933. if (sky2->speed > SPEED_100)
  1934. mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  1935. else
  1936. mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  1937. if (dev->mtu > ETH_DATA_LEN)
  1938. mode |= GM_SMOD_JUMBO_ENA;
  1939. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1940. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1941. err = sky2_alloc_rx_skbs(sky2);
  1942. if (!err)
  1943. sky2_rx_start(sky2);
  1944. else
  1945. sky2_rx_clean(sky2);
  1946. sky2_write32(hw, B0_IMSK, imask);
  1947. sky2_read32(hw, B0_Y2_SP_LISR);
  1948. napi_enable(&hw->napi);
  1949. if (err)
  1950. dev_close(dev);
  1951. else {
  1952. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1953. netif_wake_queue(dev);
  1954. }
  1955. return err;
  1956. }
  1957. /* For small just reuse existing skb for next receive */
  1958. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1959. const struct rx_ring_info *re,
  1960. unsigned length)
  1961. {
  1962. struct sk_buff *skb;
  1963. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1964. if (likely(skb)) {
  1965. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1966. length, PCI_DMA_FROMDEVICE);
  1967. skb_copy_from_linear_data(re->skb, skb->data, length);
  1968. skb->ip_summed = re->skb->ip_summed;
  1969. skb->csum = re->skb->csum;
  1970. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1971. length, PCI_DMA_FROMDEVICE);
  1972. re->skb->ip_summed = CHECKSUM_NONE;
  1973. skb_put(skb, length);
  1974. }
  1975. return skb;
  1976. }
  1977. /* Adjust length of skb with fragments to match received data */
  1978. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1979. unsigned int length)
  1980. {
  1981. int i, num_frags;
  1982. unsigned int size;
  1983. /* put header into skb */
  1984. size = min(length, hdr_space);
  1985. skb->tail += size;
  1986. skb->len += size;
  1987. length -= size;
  1988. num_frags = skb_shinfo(skb)->nr_frags;
  1989. for (i = 0; i < num_frags; i++) {
  1990. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1991. if (length == 0) {
  1992. /* don't need this page */
  1993. __skb_frag_unref(frag);
  1994. --skb_shinfo(skb)->nr_frags;
  1995. } else {
  1996. size = min(length, (unsigned) PAGE_SIZE);
  1997. skb_frag_size_set(frag, size);
  1998. skb->data_len += size;
  1999. skb->truesize += PAGE_SIZE;
  2000. skb->len += size;
  2001. length -= size;
  2002. }
  2003. }
  2004. }
  2005. /* Normal packet - take skb from ring element and put in a new one */
  2006. static struct sk_buff *receive_new(struct sky2_port *sky2,
  2007. struct rx_ring_info *re,
  2008. unsigned int length)
  2009. {
  2010. struct sk_buff *skb;
  2011. struct rx_ring_info nre;
  2012. unsigned hdr_space = sky2->rx_data_size;
  2013. nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
  2014. if (unlikely(!nre.skb))
  2015. goto nobuf;
  2016. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  2017. goto nomap;
  2018. skb = re->skb;
  2019. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  2020. prefetch(skb->data);
  2021. *re = nre;
  2022. if (skb_shinfo(skb)->nr_frags)
  2023. skb_put_frags(skb, hdr_space, length);
  2024. else
  2025. skb_put(skb, length);
  2026. return skb;
  2027. nomap:
  2028. dev_kfree_skb(nre.skb);
  2029. nobuf:
  2030. return NULL;
  2031. }
  2032. /*
  2033. * Receive one packet.
  2034. * For larger packets, get new buffer.
  2035. */
  2036. static struct sk_buff *sky2_receive(struct net_device *dev,
  2037. u16 length, u32 status)
  2038. {
  2039. struct sky2_port *sky2 = netdev_priv(dev);
  2040. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  2041. struct sk_buff *skb = NULL;
  2042. u16 count = (status & GMR_FS_LEN) >> 16;
  2043. if (status & GMR_FS_VLAN)
  2044. count -= VLAN_HLEN; /* Account for vlan tag */
  2045. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  2046. "rx slot %u status 0x%x len %d\n",
  2047. sky2->rx_next, status, length);
  2048. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  2049. prefetch(sky2->rx_ring + sky2->rx_next);
  2050. /* This chip has hardware problems that generates bogus status.
  2051. * So do only marginal checking and expect higher level protocols
  2052. * to handle crap frames.
  2053. */
  2054. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  2055. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  2056. length != count)
  2057. goto okay;
  2058. if (status & GMR_FS_ANY_ERR)
  2059. goto error;
  2060. if (!(status & GMR_FS_RX_OK))
  2061. goto resubmit;
  2062. /* if length reported by DMA does not match PHY, packet was truncated */
  2063. if (length != count)
  2064. goto error;
  2065. okay:
  2066. if (length < copybreak)
  2067. skb = receive_copy(sky2, re, length);
  2068. else
  2069. skb = receive_new(sky2, re, length);
  2070. dev->stats.rx_dropped += (skb == NULL);
  2071. resubmit:
  2072. sky2_rx_submit(sky2, re);
  2073. return skb;
  2074. error:
  2075. ++dev->stats.rx_errors;
  2076. if (net_ratelimit())
  2077. netif_info(sky2, rx_err, dev,
  2078. "rx error, status 0x%x length %d\n", status, length);
  2079. goto resubmit;
  2080. }
  2081. /* Transmit complete */
  2082. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2083. {
  2084. struct sky2_port *sky2 = netdev_priv(dev);
  2085. if (netif_running(dev)) {
  2086. sky2_tx_complete(sky2, last);
  2087. /* Wake unless it's detached, and called e.g. from sky2_down() */
  2088. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2089. netif_wake_queue(dev);
  2090. }
  2091. }
  2092. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2093. u32 status, struct sk_buff *skb)
  2094. {
  2095. if (status & GMR_FS_VLAN)
  2096. __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
  2097. if (skb->ip_summed == CHECKSUM_NONE)
  2098. netif_receive_skb(skb);
  2099. else
  2100. napi_gro_receive(&sky2->hw->napi, skb);
  2101. }
  2102. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2103. unsigned packets, unsigned bytes)
  2104. {
  2105. struct net_device *dev = hw->dev[port];
  2106. struct sky2_port *sky2 = netdev_priv(dev);
  2107. if (packets == 0)
  2108. return;
  2109. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2110. sky2->rx_stats.packets += packets;
  2111. sky2->rx_stats.bytes += bytes;
  2112. u64_stats_update_end(&sky2->rx_stats.syncp);
  2113. dev->last_rx = jiffies;
  2114. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2115. }
  2116. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2117. {
  2118. /* If this happens then driver assuming wrong format for chip type */
  2119. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2120. /* Both checksum counters are programmed to start at
  2121. * the same offset, so unless there is a problem they
  2122. * should match. This failure is an early indication that
  2123. * hardware receive checksumming won't work.
  2124. */
  2125. if (likely((u16)(status >> 16) == (u16)status)) {
  2126. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2127. skb->ip_summed = CHECKSUM_COMPLETE;
  2128. skb->csum = le16_to_cpu(status);
  2129. } else {
  2130. dev_notice(&sky2->hw->pdev->dev,
  2131. "%s: receive checksum problem (status = %#x)\n",
  2132. sky2->netdev->name, status);
  2133. /* Disable checksum offload
  2134. * It will be reenabled on next ndo_set_features, but if it's
  2135. * really broken, will get disabled again
  2136. */
  2137. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2138. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2139. BMU_DIS_RX_CHKSUM);
  2140. }
  2141. }
  2142. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2143. {
  2144. struct sk_buff *skb;
  2145. skb = sky2->rx_ring[sky2->rx_next].skb;
  2146. skb->rxhash = le32_to_cpu(status);
  2147. }
  2148. /* Process status response ring */
  2149. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2150. {
  2151. int work_done = 0;
  2152. unsigned int total_bytes[2] = { 0 };
  2153. unsigned int total_packets[2] = { 0 };
  2154. rmb();
  2155. do {
  2156. struct sky2_port *sky2;
  2157. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2158. unsigned port;
  2159. struct net_device *dev;
  2160. struct sk_buff *skb;
  2161. u32 status;
  2162. u16 length;
  2163. u8 opcode = le->opcode;
  2164. if (!(opcode & HW_OWNER))
  2165. break;
  2166. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2167. port = le->css & CSS_LINK_BIT;
  2168. dev = hw->dev[port];
  2169. sky2 = netdev_priv(dev);
  2170. length = le16_to_cpu(le->length);
  2171. status = le32_to_cpu(le->status);
  2172. le->opcode = 0;
  2173. switch (opcode & ~HW_OWNER) {
  2174. case OP_RXSTAT:
  2175. total_packets[port]++;
  2176. total_bytes[port] += length;
  2177. skb = sky2_receive(dev, length, status);
  2178. if (!skb)
  2179. break;
  2180. /* This chip reports checksum status differently */
  2181. if (hw->flags & SKY2_HW_NEW_LE) {
  2182. if ((dev->features & NETIF_F_RXCSUM) &&
  2183. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2184. (le->css & CSS_TCPUDPCSOK))
  2185. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2186. else
  2187. skb->ip_summed = CHECKSUM_NONE;
  2188. }
  2189. skb->protocol = eth_type_trans(skb, dev);
  2190. sky2_skb_rx(sky2, status, skb);
  2191. /* Stop after net poll weight */
  2192. if (++work_done >= to_do)
  2193. goto exit_loop;
  2194. break;
  2195. case OP_RXVLAN:
  2196. sky2->rx_tag = length;
  2197. break;
  2198. case OP_RXCHKSVLAN:
  2199. sky2->rx_tag = length;
  2200. /* fall through */
  2201. case OP_RXCHKS:
  2202. if (likely(dev->features & NETIF_F_RXCSUM))
  2203. sky2_rx_checksum(sky2, status);
  2204. break;
  2205. case OP_RSS_HASH:
  2206. sky2_rx_hash(sky2, status);
  2207. break;
  2208. case OP_TXINDEXLE:
  2209. /* TX index reports status for both ports */
  2210. sky2_tx_done(hw->dev[0], status & 0xfff);
  2211. if (hw->dev[1])
  2212. sky2_tx_done(hw->dev[1],
  2213. ((status >> 24) & 0xff)
  2214. | (u16)(length & 0xf) << 8);
  2215. break;
  2216. default:
  2217. if (net_ratelimit())
  2218. pr_warning("unknown status opcode 0x%x\n", opcode);
  2219. }
  2220. } while (hw->st_idx != idx);
  2221. /* Fully processed status ring so clear irq */
  2222. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2223. exit_loop:
  2224. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2225. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2226. return work_done;
  2227. }
  2228. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2229. {
  2230. struct net_device *dev = hw->dev[port];
  2231. if (net_ratelimit())
  2232. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2233. if (status & Y2_IS_PAR_RD1) {
  2234. if (net_ratelimit())
  2235. netdev_err(dev, "ram data read parity error\n");
  2236. /* Clear IRQ */
  2237. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2238. }
  2239. if (status & Y2_IS_PAR_WR1) {
  2240. if (net_ratelimit())
  2241. netdev_err(dev, "ram data write parity error\n");
  2242. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2243. }
  2244. if (status & Y2_IS_PAR_MAC1) {
  2245. if (net_ratelimit())
  2246. netdev_err(dev, "MAC parity error\n");
  2247. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2248. }
  2249. if (status & Y2_IS_PAR_RX1) {
  2250. if (net_ratelimit())
  2251. netdev_err(dev, "RX parity error\n");
  2252. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2253. }
  2254. if (status & Y2_IS_TCP_TXA1) {
  2255. if (net_ratelimit())
  2256. netdev_err(dev, "TCP segmentation error\n");
  2257. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2258. }
  2259. }
  2260. static void sky2_hw_intr(struct sky2_hw *hw)
  2261. {
  2262. struct pci_dev *pdev = hw->pdev;
  2263. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2264. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2265. status &= hwmsk;
  2266. if (status & Y2_IS_TIST_OV)
  2267. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2268. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2269. u16 pci_err;
  2270. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2271. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2272. if (net_ratelimit())
  2273. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2274. pci_err);
  2275. sky2_pci_write16(hw, PCI_STATUS,
  2276. pci_err | PCI_STATUS_ERROR_BITS);
  2277. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2278. }
  2279. if (status & Y2_IS_PCI_EXP) {
  2280. /* PCI-Express uncorrectable Error occurred */
  2281. u32 err;
  2282. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2283. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2284. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2285. 0xfffffffful);
  2286. if (net_ratelimit())
  2287. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2288. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2289. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2290. }
  2291. if (status & Y2_HWE_L1_MASK)
  2292. sky2_hw_error(hw, 0, status);
  2293. status >>= 8;
  2294. if (status & Y2_HWE_L1_MASK)
  2295. sky2_hw_error(hw, 1, status);
  2296. }
  2297. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2298. {
  2299. struct net_device *dev = hw->dev[port];
  2300. struct sky2_port *sky2 = netdev_priv(dev);
  2301. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2302. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2303. if (status & GM_IS_RX_CO_OV)
  2304. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2305. if (status & GM_IS_TX_CO_OV)
  2306. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2307. if (status & GM_IS_RX_FF_OR) {
  2308. ++dev->stats.rx_fifo_errors;
  2309. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2310. }
  2311. if (status & GM_IS_TX_FF_UR) {
  2312. ++dev->stats.tx_fifo_errors;
  2313. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2314. }
  2315. }
  2316. /* This should never happen it is a bug. */
  2317. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2318. {
  2319. struct net_device *dev = hw->dev[port];
  2320. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2321. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2322. dev->name, (unsigned) q, (unsigned) idx,
  2323. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2324. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2325. }
  2326. static int sky2_rx_hung(struct net_device *dev)
  2327. {
  2328. struct sky2_port *sky2 = netdev_priv(dev);
  2329. struct sky2_hw *hw = sky2->hw;
  2330. unsigned port = sky2->port;
  2331. unsigned rxq = rxqaddr[port];
  2332. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2333. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2334. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2335. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2336. /* If idle and MAC or PCI is stuck */
  2337. if (sky2->check.last == dev->last_rx &&
  2338. ((mac_rp == sky2->check.mac_rp &&
  2339. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2340. /* Check if the PCI RX hang */
  2341. (fifo_rp == sky2->check.fifo_rp &&
  2342. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2343. netdev_printk(KERN_DEBUG, dev,
  2344. "hung mac %d:%d fifo %d (%d:%d)\n",
  2345. mac_lev, mac_rp, fifo_lev,
  2346. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2347. return 1;
  2348. } else {
  2349. sky2->check.last = dev->last_rx;
  2350. sky2->check.mac_rp = mac_rp;
  2351. sky2->check.mac_lev = mac_lev;
  2352. sky2->check.fifo_rp = fifo_rp;
  2353. sky2->check.fifo_lev = fifo_lev;
  2354. return 0;
  2355. }
  2356. }
  2357. static void sky2_watchdog(unsigned long arg)
  2358. {
  2359. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2360. /* Check for lost IRQ once a second */
  2361. if (sky2_read32(hw, B0_ISRC)) {
  2362. napi_schedule(&hw->napi);
  2363. } else {
  2364. int i, active = 0;
  2365. for (i = 0; i < hw->ports; i++) {
  2366. struct net_device *dev = hw->dev[i];
  2367. if (!netif_running(dev))
  2368. continue;
  2369. ++active;
  2370. /* For chips with Rx FIFO, check if stuck */
  2371. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2372. sky2_rx_hung(dev)) {
  2373. netdev_info(dev, "receiver hang detected\n");
  2374. schedule_work(&hw->restart_work);
  2375. return;
  2376. }
  2377. }
  2378. if (active == 0)
  2379. return;
  2380. }
  2381. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2382. }
  2383. /* Hardware/software error handling */
  2384. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2385. {
  2386. if (net_ratelimit())
  2387. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2388. if (status & Y2_IS_HW_ERR)
  2389. sky2_hw_intr(hw);
  2390. if (status & Y2_IS_IRQ_MAC1)
  2391. sky2_mac_intr(hw, 0);
  2392. if (status & Y2_IS_IRQ_MAC2)
  2393. sky2_mac_intr(hw, 1);
  2394. if (status & Y2_IS_CHK_RX1)
  2395. sky2_le_error(hw, 0, Q_R1);
  2396. if (status & Y2_IS_CHK_RX2)
  2397. sky2_le_error(hw, 1, Q_R2);
  2398. if (status & Y2_IS_CHK_TXA1)
  2399. sky2_le_error(hw, 0, Q_XA1);
  2400. if (status & Y2_IS_CHK_TXA2)
  2401. sky2_le_error(hw, 1, Q_XA2);
  2402. }
  2403. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2404. {
  2405. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2406. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2407. int work_done = 0;
  2408. u16 idx;
  2409. if (unlikely(status & Y2_IS_ERROR))
  2410. sky2_err_intr(hw, status);
  2411. if (status & Y2_IS_IRQ_PHY1)
  2412. sky2_phy_intr(hw, 0);
  2413. if (status & Y2_IS_IRQ_PHY2)
  2414. sky2_phy_intr(hw, 1);
  2415. if (status & Y2_IS_PHY_QLNK)
  2416. sky2_qlink_intr(hw);
  2417. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2418. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2419. if (work_done >= work_limit)
  2420. goto done;
  2421. }
  2422. napi_complete(napi);
  2423. sky2_read32(hw, B0_Y2_SP_LISR);
  2424. done:
  2425. return work_done;
  2426. }
  2427. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2428. {
  2429. struct sky2_hw *hw = dev_id;
  2430. u32 status;
  2431. /* Reading this mask interrupts as side effect */
  2432. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2433. if (status == 0 || status == ~0)
  2434. return IRQ_NONE;
  2435. prefetch(&hw->st_le[hw->st_idx]);
  2436. napi_schedule(&hw->napi);
  2437. return IRQ_HANDLED;
  2438. }
  2439. #ifdef CONFIG_NET_POLL_CONTROLLER
  2440. static void sky2_netpoll(struct net_device *dev)
  2441. {
  2442. struct sky2_port *sky2 = netdev_priv(dev);
  2443. napi_schedule(&sky2->hw->napi);
  2444. }
  2445. #endif
  2446. /* Chip internal frequency for clock calculations */
  2447. static u32 sky2_mhz(const struct sky2_hw *hw)
  2448. {
  2449. switch (hw->chip_id) {
  2450. case CHIP_ID_YUKON_EC:
  2451. case CHIP_ID_YUKON_EC_U:
  2452. case CHIP_ID_YUKON_EX:
  2453. case CHIP_ID_YUKON_SUPR:
  2454. case CHIP_ID_YUKON_UL_2:
  2455. case CHIP_ID_YUKON_OPT:
  2456. case CHIP_ID_YUKON_PRM:
  2457. case CHIP_ID_YUKON_OP_2:
  2458. return 125;
  2459. case CHIP_ID_YUKON_FE:
  2460. return 100;
  2461. case CHIP_ID_YUKON_FE_P:
  2462. return 50;
  2463. case CHIP_ID_YUKON_XL:
  2464. return 156;
  2465. default:
  2466. BUG();
  2467. }
  2468. }
  2469. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2470. {
  2471. return sky2_mhz(hw) * us;
  2472. }
  2473. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2474. {
  2475. return clk / sky2_mhz(hw);
  2476. }
  2477. static int __devinit sky2_init(struct sky2_hw *hw)
  2478. {
  2479. u8 t8;
  2480. /* Enable all clocks and check for bad PCI access */
  2481. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2482. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2483. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2484. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2485. switch (hw->chip_id) {
  2486. case CHIP_ID_YUKON_XL:
  2487. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2488. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2489. hw->flags |= SKY2_HW_RSS_BROKEN;
  2490. break;
  2491. case CHIP_ID_YUKON_EC_U:
  2492. hw->flags = SKY2_HW_GIGABIT
  2493. | SKY2_HW_NEWER_PHY
  2494. | SKY2_HW_ADV_POWER_CTL;
  2495. break;
  2496. case CHIP_ID_YUKON_EX:
  2497. hw->flags = SKY2_HW_GIGABIT
  2498. | SKY2_HW_NEWER_PHY
  2499. | SKY2_HW_NEW_LE
  2500. | SKY2_HW_ADV_POWER_CTL
  2501. | SKY2_HW_RSS_CHKSUM;
  2502. /* New transmit checksum */
  2503. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2504. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2505. break;
  2506. case CHIP_ID_YUKON_EC:
  2507. /* This rev is really old, and requires untested workarounds */
  2508. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2509. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2510. return -EOPNOTSUPP;
  2511. }
  2512. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2513. break;
  2514. case CHIP_ID_YUKON_FE:
  2515. hw->flags = SKY2_HW_RSS_BROKEN;
  2516. break;
  2517. case CHIP_ID_YUKON_FE_P:
  2518. hw->flags = SKY2_HW_NEWER_PHY
  2519. | SKY2_HW_NEW_LE
  2520. | SKY2_HW_AUTO_TX_SUM
  2521. | SKY2_HW_ADV_POWER_CTL;
  2522. /* The workaround for status conflicts VLAN tag detection. */
  2523. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2524. hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
  2525. break;
  2526. case CHIP_ID_YUKON_SUPR:
  2527. hw->flags = SKY2_HW_GIGABIT
  2528. | SKY2_HW_NEWER_PHY
  2529. | SKY2_HW_NEW_LE
  2530. | SKY2_HW_AUTO_TX_SUM
  2531. | SKY2_HW_ADV_POWER_CTL;
  2532. if (hw->chip_rev == CHIP_REV_YU_SU_A0)
  2533. hw->flags |= SKY2_HW_RSS_CHKSUM;
  2534. break;
  2535. case CHIP_ID_YUKON_UL_2:
  2536. hw->flags = SKY2_HW_GIGABIT
  2537. | SKY2_HW_ADV_POWER_CTL;
  2538. break;
  2539. case CHIP_ID_YUKON_OPT:
  2540. case CHIP_ID_YUKON_PRM:
  2541. case CHIP_ID_YUKON_OP_2:
  2542. hw->flags = SKY2_HW_GIGABIT
  2543. | SKY2_HW_NEW_LE
  2544. | SKY2_HW_ADV_POWER_CTL;
  2545. break;
  2546. default:
  2547. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2548. hw->chip_id);
  2549. return -EOPNOTSUPP;
  2550. }
  2551. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2552. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2553. hw->flags |= SKY2_HW_FIBRE_PHY;
  2554. hw->ports = 1;
  2555. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2556. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2557. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2558. ++hw->ports;
  2559. }
  2560. if (sky2_read8(hw, B2_E_0))
  2561. hw->flags |= SKY2_HW_RAM_BUFFER;
  2562. return 0;
  2563. }
  2564. static void sky2_reset(struct sky2_hw *hw)
  2565. {
  2566. struct pci_dev *pdev = hw->pdev;
  2567. u16 status;
  2568. int i;
  2569. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2570. /* disable ASF */
  2571. if (hw->chip_id == CHIP_ID_YUKON_EX
  2572. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2573. sky2_write32(hw, CPU_WDOG, 0);
  2574. status = sky2_read16(hw, HCU_CCSR);
  2575. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2576. HCU_CCSR_UC_STATE_MSK);
  2577. /*
  2578. * CPU clock divider shouldn't be used because
  2579. * - ASF firmware may malfunction
  2580. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2581. */
  2582. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2583. sky2_write16(hw, HCU_CCSR, status);
  2584. sky2_write32(hw, CPU_WDOG, 0);
  2585. } else
  2586. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2587. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2588. /* do a SW reset */
  2589. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2590. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2591. /* allow writes to PCI config */
  2592. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2593. /* clear PCI errors, if any */
  2594. status = sky2_pci_read16(hw, PCI_STATUS);
  2595. status |= PCI_STATUS_ERROR_BITS;
  2596. sky2_pci_write16(hw, PCI_STATUS, status);
  2597. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2598. if (pci_is_pcie(pdev)) {
  2599. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2600. 0xfffffffful);
  2601. /* If error bit is stuck on ignore it */
  2602. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2603. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2604. else
  2605. hwe_mask |= Y2_IS_PCI_EXP;
  2606. }
  2607. sky2_power_on(hw);
  2608. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2609. for (i = 0; i < hw->ports; i++) {
  2610. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2611. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2612. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2613. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2614. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2615. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2616. | GMC_BYP_RETR_ON);
  2617. }
  2618. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2619. /* enable MACSec clock gating */
  2620. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2621. }
  2622. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  2623. hw->chip_id == CHIP_ID_YUKON_PRM ||
  2624. hw->chip_id == CHIP_ID_YUKON_OP_2) {
  2625. u16 reg;
  2626. u32 msk;
  2627. if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  2628. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2629. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2630. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2631. reg = 10;
  2632. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2633. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2634. } else {
  2635. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2636. reg = 3;
  2637. }
  2638. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2639. reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
  2640. /* reset PHY Link Detect */
  2641. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2642. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2643. /* enable PHY Quick Link */
  2644. msk = sky2_read32(hw, B0_IMSK);
  2645. msk |= Y2_IS_PHY_QLNK;
  2646. sky2_write32(hw, B0_IMSK, msk);
  2647. /* check if PSMv2 was running before */
  2648. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2649. if (reg & PCI_EXP_LNKCTL_ASPMC)
  2650. /* restore the PCIe Link Control register */
  2651. sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
  2652. reg);
  2653. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2654. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2655. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2656. }
  2657. /* Clear I2C IRQ noise */
  2658. sky2_write32(hw, B2_I2C_IRQ, 1);
  2659. /* turn off hardware timer (unused) */
  2660. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2661. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2662. /* Turn off descriptor polling */
  2663. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2664. /* Turn off receive timestamp */
  2665. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2666. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2667. /* enable the Tx Arbiters */
  2668. for (i = 0; i < hw->ports; i++)
  2669. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2670. /* Initialize ram interface */
  2671. for (i = 0; i < hw->ports; i++) {
  2672. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2673. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2674. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2675. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2676. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2677. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2678. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2679. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2680. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2681. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2682. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2683. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2684. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2685. }
  2686. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2687. for (i = 0; i < hw->ports; i++)
  2688. sky2_gmac_reset(hw, i);
  2689. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2690. hw->st_idx = 0;
  2691. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2692. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2693. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2694. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2695. /* Set the list last index */
  2696. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2697. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2698. sky2_write8(hw, STAT_FIFO_WM, 16);
  2699. /* set Status-FIFO ISR watermark */
  2700. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2701. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2702. else
  2703. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2704. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2705. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2706. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2707. /* enable status unit */
  2708. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2709. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2710. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2711. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2712. }
  2713. /* Take device down (offline).
  2714. * Equivalent to doing dev_stop() but this does not
  2715. * inform upper layers of the transition.
  2716. */
  2717. static void sky2_detach(struct net_device *dev)
  2718. {
  2719. if (netif_running(dev)) {
  2720. netif_tx_lock(dev);
  2721. netif_device_detach(dev); /* stop txq */
  2722. netif_tx_unlock(dev);
  2723. sky2_down(dev);
  2724. }
  2725. }
  2726. /* Bring device back after doing sky2_detach */
  2727. static int sky2_reattach(struct net_device *dev)
  2728. {
  2729. int err = 0;
  2730. if (netif_running(dev)) {
  2731. err = sky2_up(dev);
  2732. if (err) {
  2733. netdev_info(dev, "could not restart %d\n", err);
  2734. dev_close(dev);
  2735. } else {
  2736. netif_device_attach(dev);
  2737. sky2_set_multicast(dev);
  2738. }
  2739. }
  2740. return err;
  2741. }
  2742. static void sky2_all_down(struct sky2_hw *hw)
  2743. {
  2744. int i;
  2745. sky2_read32(hw, B0_IMSK);
  2746. sky2_write32(hw, B0_IMSK, 0);
  2747. synchronize_irq(hw->pdev->irq);
  2748. napi_disable(&hw->napi);
  2749. for (i = 0; i < hw->ports; i++) {
  2750. struct net_device *dev = hw->dev[i];
  2751. struct sky2_port *sky2 = netdev_priv(dev);
  2752. if (!netif_running(dev))
  2753. continue;
  2754. netif_carrier_off(dev);
  2755. netif_tx_disable(dev);
  2756. sky2_hw_down(sky2);
  2757. }
  2758. }
  2759. static void sky2_all_up(struct sky2_hw *hw)
  2760. {
  2761. u32 imask = Y2_IS_BASE;
  2762. int i;
  2763. for (i = 0; i < hw->ports; i++) {
  2764. struct net_device *dev = hw->dev[i];
  2765. struct sky2_port *sky2 = netdev_priv(dev);
  2766. if (!netif_running(dev))
  2767. continue;
  2768. sky2_hw_up(sky2);
  2769. sky2_set_multicast(dev);
  2770. imask |= portirq_msk[i];
  2771. netif_wake_queue(dev);
  2772. }
  2773. sky2_write32(hw, B0_IMSK, imask);
  2774. sky2_read32(hw, B0_IMSK);
  2775. sky2_read32(hw, B0_Y2_SP_LISR);
  2776. napi_enable(&hw->napi);
  2777. }
  2778. static void sky2_restart(struct work_struct *work)
  2779. {
  2780. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2781. rtnl_lock();
  2782. sky2_all_down(hw);
  2783. sky2_reset(hw);
  2784. sky2_all_up(hw);
  2785. rtnl_unlock();
  2786. }
  2787. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2788. {
  2789. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2790. }
  2791. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2792. {
  2793. const struct sky2_port *sky2 = netdev_priv(dev);
  2794. wol->supported = sky2_wol_supported(sky2->hw);
  2795. wol->wolopts = sky2->wol;
  2796. }
  2797. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2798. {
  2799. struct sky2_port *sky2 = netdev_priv(dev);
  2800. struct sky2_hw *hw = sky2->hw;
  2801. bool enable_wakeup = false;
  2802. int i;
  2803. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2804. !device_can_wakeup(&hw->pdev->dev))
  2805. return -EOPNOTSUPP;
  2806. sky2->wol = wol->wolopts;
  2807. for (i = 0; i < hw->ports; i++) {
  2808. struct net_device *dev = hw->dev[i];
  2809. struct sky2_port *sky2 = netdev_priv(dev);
  2810. if (sky2->wol)
  2811. enable_wakeup = true;
  2812. }
  2813. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2814. return 0;
  2815. }
  2816. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2817. {
  2818. if (sky2_is_copper(hw)) {
  2819. u32 modes = SUPPORTED_10baseT_Half
  2820. | SUPPORTED_10baseT_Full
  2821. | SUPPORTED_100baseT_Half
  2822. | SUPPORTED_100baseT_Full;
  2823. if (hw->flags & SKY2_HW_GIGABIT)
  2824. modes |= SUPPORTED_1000baseT_Half
  2825. | SUPPORTED_1000baseT_Full;
  2826. return modes;
  2827. } else
  2828. return SUPPORTED_1000baseT_Half
  2829. | SUPPORTED_1000baseT_Full;
  2830. }
  2831. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2832. {
  2833. struct sky2_port *sky2 = netdev_priv(dev);
  2834. struct sky2_hw *hw = sky2->hw;
  2835. ecmd->transceiver = XCVR_INTERNAL;
  2836. ecmd->supported = sky2_supported_modes(hw);
  2837. ecmd->phy_address = PHY_ADDR_MARV;
  2838. if (sky2_is_copper(hw)) {
  2839. ecmd->port = PORT_TP;
  2840. ethtool_cmd_speed_set(ecmd, sky2->speed);
  2841. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2842. } else {
  2843. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  2844. ecmd->port = PORT_FIBRE;
  2845. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2846. }
  2847. ecmd->advertising = sky2->advertising;
  2848. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2849. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2850. ecmd->duplex = sky2->duplex;
  2851. return 0;
  2852. }
  2853. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2854. {
  2855. struct sky2_port *sky2 = netdev_priv(dev);
  2856. const struct sky2_hw *hw = sky2->hw;
  2857. u32 supported = sky2_supported_modes(hw);
  2858. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2859. if (ecmd->advertising & ~supported)
  2860. return -EINVAL;
  2861. if (sky2_is_copper(hw))
  2862. sky2->advertising = ecmd->advertising |
  2863. ADVERTISED_TP |
  2864. ADVERTISED_Autoneg;
  2865. else
  2866. sky2->advertising = ecmd->advertising |
  2867. ADVERTISED_FIBRE |
  2868. ADVERTISED_Autoneg;
  2869. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2870. sky2->duplex = -1;
  2871. sky2->speed = -1;
  2872. } else {
  2873. u32 setting;
  2874. u32 speed = ethtool_cmd_speed(ecmd);
  2875. switch (speed) {
  2876. case SPEED_1000:
  2877. if (ecmd->duplex == DUPLEX_FULL)
  2878. setting = SUPPORTED_1000baseT_Full;
  2879. else if (ecmd->duplex == DUPLEX_HALF)
  2880. setting = SUPPORTED_1000baseT_Half;
  2881. else
  2882. return -EINVAL;
  2883. break;
  2884. case SPEED_100:
  2885. if (ecmd->duplex == DUPLEX_FULL)
  2886. setting = SUPPORTED_100baseT_Full;
  2887. else if (ecmd->duplex == DUPLEX_HALF)
  2888. setting = SUPPORTED_100baseT_Half;
  2889. else
  2890. return -EINVAL;
  2891. break;
  2892. case SPEED_10:
  2893. if (ecmd->duplex == DUPLEX_FULL)
  2894. setting = SUPPORTED_10baseT_Full;
  2895. else if (ecmd->duplex == DUPLEX_HALF)
  2896. setting = SUPPORTED_10baseT_Half;
  2897. else
  2898. return -EINVAL;
  2899. break;
  2900. default:
  2901. return -EINVAL;
  2902. }
  2903. if ((setting & supported) == 0)
  2904. return -EINVAL;
  2905. sky2->speed = speed;
  2906. sky2->duplex = ecmd->duplex;
  2907. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2908. }
  2909. if (netif_running(dev)) {
  2910. sky2_phy_reinit(sky2);
  2911. sky2_set_multicast(dev);
  2912. }
  2913. return 0;
  2914. }
  2915. static void sky2_get_drvinfo(struct net_device *dev,
  2916. struct ethtool_drvinfo *info)
  2917. {
  2918. struct sky2_port *sky2 = netdev_priv(dev);
  2919. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  2920. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  2921. strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
  2922. strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
  2923. sizeof(info->bus_info));
  2924. }
  2925. static const struct sky2_stat {
  2926. char name[ETH_GSTRING_LEN];
  2927. u16 offset;
  2928. } sky2_stats[] = {
  2929. { "tx_bytes", GM_TXO_OK_HI },
  2930. { "rx_bytes", GM_RXO_OK_HI },
  2931. { "tx_broadcast", GM_TXF_BC_OK },
  2932. { "rx_broadcast", GM_RXF_BC_OK },
  2933. { "tx_multicast", GM_TXF_MC_OK },
  2934. { "rx_multicast", GM_RXF_MC_OK },
  2935. { "tx_unicast", GM_TXF_UC_OK },
  2936. { "rx_unicast", GM_RXF_UC_OK },
  2937. { "tx_mac_pause", GM_TXF_MPAUSE },
  2938. { "rx_mac_pause", GM_RXF_MPAUSE },
  2939. { "collisions", GM_TXF_COL },
  2940. { "late_collision",GM_TXF_LAT_COL },
  2941. { "aborted", GM_TXF_ABO_COL },
  2942. { "single_collisions", GM_TXF_SNG_COL },
  2943. { "multi_collisions", GM_TXF_MUL_COL },
  2944. { "rx_short", GM_RXF_SHT },
  2945. { "rx_runt", GM_RXE_FRAG },
  2946. { "rx_64_byte_packets", GM_RXF_64B },
  2947. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2948. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2949. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2950. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2951. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2952. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2953. { "rx_too_long", GM_RXF_LNG_ERR },
  2954. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2955. { "rx_jabber", GM_RXF_JAB_PKT },
  2956. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2957. { "tx_64_byte_packets", GM_TXF_64B },
  2958. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2959. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2960. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2961. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2962. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2963. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2964. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2965. };
  2966. static u32 sky2_get_msglevel(struct net_device *netdev)
  2967. {
  2968. struct sky2_port *sky2 = netdev_priv(netdev);
  2969. return sky2->msg_enable;
  2970. }
  2971. static int sky2_nway_reset(struct net_device *dev)
  2972. {
  2973. struct sky2_port *sky2 = netdev_priv(dev);
  2974. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2975. return -EINVAL;
  2976. sky2_phy_reinit(sky2);
  2977. sky2_set_multicast(dev);
  2978. return 0;
  2979. }
  2980. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2981. {
  2982. struct sky2_hw *hw = sky2->hw;
  2983. unsigned port = sky2->port;
  2984. int i;
  2985. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  2986. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  2987. for (i = 2; i < count; i++)
  2988. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  2989. }
  2990. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2991. {
  2992. struct sky2_port *sky2 = netdev_priv(netdev);
  2993. sky2->msg_enable = value;
  2994. }
  2995. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2996. {
  2997. switch (sset) {
  2998. case ETH_SS_STATS:
  2999. return ARRAY_SIZE(sky2_stats);
  3000. default:
  3001. return -EOPNOTSUPP;
  3002. }
  3003. }
  3004. static void sky2_get_ethtool_stats(struct net_device *dev,
  3005. struct ethtool_stats *stats, u64 * data)
  3006. {
  3007. struct sky2_port *sky2 = netdev_priv(dev);
  3008. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  3009. }
  3010. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  3011. {
  3012. int i;
  3013. switch (stringset) {
  3014. case ETH_SS_STATS:
  3015. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  3016. memcpy(data + i * ETH_GSTRING_LEN,
  3017. sky2_stats[i].name, ETH_GSTRING_LEN);
  3018. break;
  3019. }
  3020. }
  3021. static int sky2_set_mac_address(struct net_device *dev, void *p)
  3022. {
  3023. struct sky2_port *sky2 = netdev_priv(dev);
  3024. struct sky2_hw *hw = sky2->hw;
  3025. unsigned port = sky2->port;
  3026. const struct sockaddr *addr = p;
  3027. if (!is_valid_ether_addr(addr->sa_data))
  3028. return -EADDRNOTAVAIL;
  3029. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  3030. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  3031. dev->dev_addr, ETH_ALEN);
  3032. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  3033. dev->dev_addr, ETH_ALEN);
  3034. /* virtual address for data */
  3035. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  3036. /* physical address: used for pause frames */
  3037. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  3038. return 0;
  3039. }
  3040. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  3041. {
  3042. u32 bit;
  3043. bit = ether_crc(ETH_ALEN, addr) & 63;
  3044. filter[bit >> 3] |= 1 << (bit & 7);
  3045. }
  3046. static void sky2_set_multicast(struct net_device *dev)
  3047. {
  3048. struct sky2_port *sky2 = netdev_priv(dev);
  3049. struct sky2_hw *hw = sky2->hw;
  3050. unsigned port = sky2->port;
  3051. struct netdev_hw_addr *ha;
  3052. u16 reg;
  3053. u8 filter[8];
  3054. int rx_pause;
  3055. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  3056. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  3057. memset(filter, 0, sizeof(filter));
  3058. reg = gma_read16(hw, port, GM_RX_CTRL);
  3059. reg |= GM_RXCR_UCF_ENA;
  3060. if (dev->flags & IFF_PROMISC) /* promiscuous */
  3061. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  3062. else if (dev->flags & IFF_ALLMULTI)
  3063. memset(filter, 0xff, sizeof(filter));
  3064. else if (netdev_mc_empty(dev) && !rx_pause)
  3065. reg &= ~GM_RXCR_MCF_ENA;
  3066. else {
  3067. reg |= GM_RXCR_MCF_ENA;
  3068. if (rx_pause)
  3069. sky2_add_filter(filter, pause_mc_addr);
  3070. netdev_for_each_mc_addr(ha, dev)
  3071. sky2_add_filter(filter, ha->addr);
  3072. }
  3073. gma_write16(hw, port, GM_MC_ADDR_H1,
  3074. (u16) filter[0] | ((u16) filter[1] << 8));
  3075. gma_write16(hw, port, GM_MC_ADDR_H2,
  3076. (u16) filter[2] | ((u16) filter[3] << 8));
  3077. gma_write16(hw, port, GM_MC_ADDR_H3,
  3078. (u16) filter[4] | ((u16) filter[5] << 8));
  3079. gma_write16(hw, port, GM_MC_ADDR_H4,
  3080. (u16) filter[6] | ((u16) filter[7] << 8));
  3081. gma_write16(hw, port, GM_RX_CTRL, reg);
  3082. }
  3083. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  3084. struct rtnl_link_stats64 *stats)
  3085. {
  3086. struct sky2_port *sky2 = netdev_priv(dev);
  3087. struct sky2_hw *hw = sky2->hw;
  3088. unsigned port = sky2->port;
  3089. unsigned int start;
  3090. u64 _bytes, _packets;
  3091. do {
  3092. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  3093. _bytes = sky2->rx_stats.bytes;
  3094. _packets = sky2->rx_stats.packets;
  3095. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  3096. stats->rx_packets = _packets;
  3097. stats->rx_bytes = _bytes;
  3098. do {
  3099. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  3100. _bytes = sky2->tx_stats.bytes;
  3101. _packets = sky2->tx_stats.packets;
  3102. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3103. stats->tx_packets = _packets;
  3104. stats->tx_bytes = _bytes;
  3105. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3106. + get_stats32(hw, port, GM_RXF_BC_OK);
  3107. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3108. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3109. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3110. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3111. + get_stats32(hw, port, GM_RXE_FRAG);
  3112. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3113. stats->rx_dropped = dev->stats.rx_dropped;
  3114. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3115. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3116. return stats;
  3117. }
  3118. /* Can have one global because blinking is controlled by
  3119. * ethtool and that is always under RTNL mutex
  3120. */
  3121. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3122. {
  3123. struct sky2_hw *hw = sky2->hw;
  3124. unsigned port = sky2->port;
  3125. spin_lock_bh(&sky2->phy_lock);
  3126. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3127. hw->chip_id == CHIP_ID_YUKON_EX ||
  3128. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3129. u16 pg;
  3130. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3131. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3132. switch (mode) {
  3133. case MO_LED_OFF:
  3134. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3135. PHY_M_LEDC_LOS_CTRL(8) |
  3136. PHY_M_LEDC_INIT_CTRL(8) |
  3137. PHY_M_LEDC_STA1_CTRL(8) |
  3138. PHY_M_LEDC_STA0_CTRL(8));
  3139. break;
  3140. case MO_LED_ON:
  3141. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3142. PHY_M_LEDC_LOS_CTRL(9) |
  3143. PHY_M_LEDC_INIT_CTRL(9) |
  3144. PHY_M_LEDC_STA1_CTRL(9) |
  3145. PHY_M_LEDC_STA0_CTRL(9));
  3146. break;
  3147. case MO_LED_BLINK:
  3148. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3149. PHY_M_LEDC_LOS_CTRL(0xa) |
  3150. PHY_M_LEDC_INIT_CTRL(0xa) |
  3151. PHY_M_LEDC_STA1_CTRL(0xa) |
  3152. PHY_M_LEDC_STA0_CTRL(0xa));
  3153. break;
  3154. case MO_LED_NORM:
  3155. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3156. PHY_M_LEDC_LOS_CTRL(1) |
  3157. PHY_M_LEDC_INIT_CTRL(8) |
  3158. PHY_M_LEDC_STA1_CTRL(7) |
  3159. PHY_M_LEDC_STA0_CTRL(7));
  3160. }
  3161. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3162. } else
  3163. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3164. PHY_M_LED_MO_DUP(mode) |
  3165. PHY_M_LED_MO_10(mode) |
  3166. PHY_M_LED_MO_100(mode) |
  3167. PHY_M_LED_MO_1000(mode) |
  3168. PHY_M_LED_MO_RX(mode) |
  3169. PHY_M_LED_MO_TX(mode));
  3170. spin_unlock_bh(&sky2->phy_lock);
  3171. }
  3172. /* blink LED's for finding board */
  3173. static int sky2_set_phys_id(struct net_device *dev,
  3174. enum ethtool_phys_id_state state)
  3175. {
  3176. struct sky2_port *sky2 = netdev_priv(dev);
  3177. switch (state) {
  3178. case ETHTOOL_ID_ACTIVE:
  3179. return 1; /* cycle on/off once per second */
  3180. case ETHTOOL_ID_INACTIVE:
  3181. sky2_led(sky2, MO_LED_NORM);
  3182. break;
  3183. case ETHTOOL_ID_ON:
  3184. sky2_led(sky2, MO_LED_ON);
  3185. break;
  3186. case ETHTOOL_ID_OFF:
  3187. sky2_led(sky2, MO_LED_OFF);
  3188. break;
  3189. }
  3190. return 0;
  3191. }
  3192. static void sky2_get_pauseparam(struct net_device *dev,
  3193. struct ethtool_pauseparam *ecmd)
  3194. {
  3195. struct sky2_port *sky2 = netdev_priv(dev);
  3196. switch (sky2->flow_mode) {
  3197. case FC_NONE:
  3198. ecmd->tx_pause = ecmd->rx_pause = 0;
  3199. break;
  3200. case FC_TX:
  3201. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3202. break;
  3203. case FC_RX:
  3204. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3205. break;
  3206. case FC_BOTH:
  3207. ecmd->tx_pause = ecmd->rx_pause = 1;
  3208. }
  3209. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3210. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3211. }
  3212. static int sky2_set_pauseparam(struct net_device *dev,
  3213. struct ethtool_pauseparam *ecmd)
  3214. {
  3215. struct sky2_port *sky2 = netdev_priv(dev);
  3216. if (ecmd->autoneg == AUTONEG_ENABLE)
  3217. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3218. else
  3219. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3220. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3221. if (netif_running(dev))
  3222. sky2_phy_reinit(sky2);
  3223. return 0;
  3224. }
  3225. static int sky2_get_coalesce(struct net_device *dev,
  3226. struct ethtool_coalesce *ecmd)
  3227. {
  3228. struct sky2_port *sky2 = netdev_priv(dev);
  3229. struct sky2_hw *hw = sky2->hw;
  3230. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3231. ecmd->tx_coalesce_usecs = 0;
  3232. else {
  3233. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3234. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3235. }
  3236. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3237. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3238. ecmd->rx_coalesce_usecs = 0;
  3239. else {
  3240. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3241. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3242. }
  3243. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3244. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3245. ecmd->rx_coalesce_usecs_irq = 0;
  3246. else {
  3247. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3248. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3249. }
  3250. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3251. return 0;
  3252. }
  3253. /* Note: this affect both ports */
  3254. static int sky2_set_coalesce(struct net_device *dev,
  3255. struct ethtool_coalesce *ecmd)
  3256. {
  3257. struct sky2_port *sky2 = netdev_priv(dev);
  3258. struct sky2_hw *hw = sky2->hw;
  3259. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3260. if (ecmd->tx_coalesce_usecs > tmax ||
  3261. ecmd->rx_coalesce_usecs > tmax ||
  3262. ecmd->rx_coalesce_usecs_irq > tmax)
  3263. return -EINVAL;
  3264. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3265. return -EINVAL;
  3266. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3267. return -EINVAL;
  3268. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3269. return -EINVAL;
  3270. if (ecmd->tx_coalesce_usecs == 0)
  3271. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3272. else {
  3273. sky2_write32(hw, STAT_TX_TIMER_INI,
  3274. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3275. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3276. }
  3277. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3278. if (ecmd->rx_coalesce_usecs == 0)
  3279. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3280. else {
  3281. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3282. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3283. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3284. }
  3285. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3286. if (ecmd->rx_coalesce_usecs_irq == 0)
  3287. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3288. else {
  3289. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3290. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3291. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3292. }
  3293. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3294. return 0;
  3295. }
  3296. static void sky2_get_ringparam(struct net_device *dev,
  3297. struct ethtool_ringparam *ering)
  3298. {
  3299. struct sky2_port *sky2 = netdev_priv(dev);
  3300. ering->rx_max_pending = RX_MAX_PENDING;
  3301. ering->tx_max_pending = TX_MAX_PENDING;
  3302. ering->rx_pending = sky2->rx_pending;
  3303. ering->tx_pending = sky2->tx_pending;
  3304. }
  3305. static int sky2_set_ringparam(struct net_device *dev,
  3306. struct ethtool_ringparam *ering)
  3307. {
  3308. struct sky2_port *sky2 = netdev_priv(dev);
  3309. if (ering->rx_pending > RX_MAX_PENDING ||
  3310. ering->rx_pending < 8 ||
  3311. ering->tx_pending < TX_MIN_PENDING ||
  3312. ering->tx_pending > TX_MAX_PENDING)
  3313. return -EINVAL;
  3314. sky2_detach(dev);
  3315. sky2->rx_pending = ering->rx_pending;
  3316. sky2->tx_pending = ering->tx_pending;
  3317. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3318. return sky2_reattach(dev);
  3319. }
  3320. static int sky2_get_regs_len(struct net_device *dev)
  3321. {
  3322. return 0x4000;
  3323. }
  3324. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3325. {
  3326. /* This complicated switch statement is to make sure and
  3327. * only access regions that are unreserved.
  3328. * Some blocks are only valid on dual port cards.
  3329. */
  3330. switch (b) {
  3331. /* second port */
  3332. case 5: /* Tx Arbiter 2 */
  3333. case 9: /* RX2 */
  3334. case 14 ... 15: /* TX2 */
  3335. case 17: case 19: /* Ram Buffer 2 */
  3336. case 22 ... 23: /* Tx Ram Buffer 2 */
  3337. case 25: /* Rx MAC Fifo 1 */
  3338. case 27: /* Tx MAC Fifo 2 */
  3339. case 31: /* GPHY 2 */
  3340. case 40 ... 47: /* Pattern Ram 2 */
  3341. case 52: case 54: /* TCP Segmentation 2 */
  3342. case 112 ... 116: /* GMAC 2 */
  3343. return hw->ports > 1;
  3344. case 0: /* Control */
  3345. case 2: /* Mac address */
  3346. case 4: /* Tx Arbiter 1 */
  3347. case 7: /* PCI express reg */
  3348. case 8: /* RX1 */
  3349. case 12 ... 13: /* TX1 */
  3350. case 16: case 18:/* Rx Ram Buffer 1 */
  3351. case 20 ... 21: /* Tx Ram Buffer 1 */
  3352. case 24: /* Rx MAC Fifo 1 */
  3353. case 26: /* Tx MAC Fifo 1 */
  3354. case 28 ... 29: /* Descriptor and status unit */
  3355. case 30: /* GPHY 1*/
  3356. case 32 ... 39: /* Pattern Ram 1 */
  3357. case 48: case 50: /* TCP Segmentation 1 */
  3358. case 56 ... 60: /* PCI space */
  3359. case 80 ... 84: /* GMAC 1 */
  3360. return 1;
  3361. default:
  3362. return 0;
  3363. }
  3364. }
  3365. /*
  3366. * Returns copy of control register region
  3367. * Note: ethtool_get_regs always provides full size (16k) buffer
  3368. */
  3369. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3370. void *p)
  3371. {
  3372. const struct sky2_port *sky2 = netdev_priv(dev);
  3373. const void __iomem *io = sky2->hw->regs;
  3374. unsigned int b;
  3375. regs->version = 1;
  3376. for (b = 0; b < 128; b++) {
  3377. /* skip poisonous diagnostic ram region in block 3 */
  3378. if (b == 3)
  3379. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3380. else if (sky2_reg_access_ok(sky2->hw, b))
  3381. memcpy_fromio(p, io, 128);
  3382. else
  3383. memset(p, 0, 128);
  3384. p += 128;
  3385. io += 128;
  3386. }
  3387. }
  3388. static int sky2_get_eeprom_len(struct net_device *dev)
  3389. {
  3390. struct sky2_port *sky2 = netdev_priv(dev);
  3391. struct sky2_hw *hw = sky2->hw;
  3392. u16 reg2;
  3393. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3394. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3395. }
  3396. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3397. {
  3398. unsigned long start = jiffies;
  3399. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3400. /* Can take up to 10.6 ms for write */
  3401. if (time_after(jiffies, start + HZ/4)) {
  3402. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3403. return -ETIMEDOUT;
  3404. }
  3405. mdelay(1);
  3406. }
  3407. return 0;
  3408. }
  3409. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3410. u16 offset, size_t length)
  3411. {
  3412. int rc = 0;
  3413. while (length > 0) {
  3414. u32 val;
  3415. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3416. rc = sky2_vpd_wait(hw, cap, 0);
  3417. if (rc)
  3418. break;
  3419. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3420. memcpy(data, &val, min(sizeof(val), length));
  3421. offset += sizeof(u32);
  3422. data += sizeof(u32);
  3423. length -= sizeof(u32);
  3424. }
  3425. return rc;
  3426. }
  3427. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3428. u16 offset, unsigned int length)
  3429. {
  3430. unsigned int i;
  3431. int rc = 0;
  3432. for (i = 0; i < length; i += sizeof(u32)) {
  3433. u32 val = *(u32 *)(data + i);
  3434. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3435. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3436. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3437. if (rc)
  3438. break;
  3439. }
  3440. return rc;
  3441. }
  3442. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3443. u8 *data)
  3444. {
  3445. struct sky2_port *sky2 = netdev_priv(dev);
  3446. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3447. if (!cap)
  3448. return -EINVAL;
  3449. eeprom->magic = SKY2_EEPROM_MAGIC;
  3450. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3451. }
  3452. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3453. u8 *data)
  3454. {
  3455. struct sky2_port *sky2 = netdev_priv(dev);
  3456. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3457. if (!cap)
  3458. return -EINVAL;
  3459. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3460. return -EINVAL;
  3461. /* Partial writes not supported */
  3462. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3463. return -EINVAL;
  3464. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3465. }
  3466. static netdev_features_t sky2_fix_features(struct net_device *dev,
  3467. netdev_features_t features)
  3468. {
  3469. const struct sky2_port *sky2 = netdev_priv(dev);
  3470. const struct sky2_hw *hw = sky2->hw;
  3471. /* In order to do Jumbo packets on these chips, need to turn off the
  3472. * transmit store/forward. Therefore checksum offload won't work.
  3473. */
  3474. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
  3475. netdev_info(dev, "checksum offload not possible with jumbo frames\n");
  3476. features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  3477. }
  3478. /* Some hardware requires receive checksum for RSS to work. */
  3479. if ( (features & NETIF_F_RXHASH) &&
  3480. !(features & NETIF_F_RXCSUM) &&
  3481. (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
  3482. netdev_info(dev, "receive hashing forces receive checksum\n");
  3483. features |= NETIF_F_RXCSUM;
  3484. }
  3485. return features;
  3486. }
  3487. static int sky2_set_features(struct net_device *dev, netdev_features_t features)
  3488. {
  3489. struct sky2_port *sky2 = netdev_priv(dev);
  3490. netdev_features_t changed = dev->features ^ features;
  3491. if (changed & NETIF_F_RXCSUM) {
  3492. int on = !!(features & NETIF_F_RXCSUM);
  3493. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3494. on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3495. }
  3496. if (changed & NETIF_F_RXHASH)
  3497. rx_set_rss(dev, features);
  3498. if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3499. sky2_vlan_mode(dev, features);
  3500. return 0;
  3501. }
  3502. static const struct ethtool_ops sky2_ethtool_ops = {
  3503. .get_settings = sky2_get_settings,
  3504. .set_settings = sky2_set_settings,
  3505. .get_drvinfo = sky2_get_drvinfo,
  3506. .get_wol = sky2_get_wol,
  3507. .set_wol = sky2_set_wol,
  3508. .get_msglevel = sky2_get_msglevel,
  3509. .set_msglevel = sky2_set_msglevel,
  3510. .nway_reset = sky2_nway_reset,
  3511. .get_regs_len = sky2_get_regs_len,
  3512. .get_regs = sky2_get_regs,
  3513. .get_link = ethtool_op_get_link,
  3514. .get_eeprom_len = sky2_get_eeprom_len,
  3515. .get_eeprom = sky2_get_eeprom,
  3516. .set_eeprom = sky2_set_eeprom,
  3517. .get_strings = sky2_get_strings,
  3518. .get_coalesce = sky2_get_coalesce,
  3519. .set_coalesce = sky2_set_coalesce,
  3520. .get_ringparam = sky2_get_ringparam,
  3521. .set_ringparam = sky2_set_ringparam,
  3522. .get_pauseparam = sky2_get_pauseparam,
  3523. .set_pauseparam = sky2_set_pauseparam,
  3524. .set_phys_id = sky2_set_phys_id,
  3525. .get_sset_count = sky2_get_sset_count,
  3526. .get_ethtool_stats = sky2_get_ethtool_stats,
  3527. };
  3528. #ifdef CONFIG_SKY2_DEBUG
  3529. static struct dentry *sky2_debug;
  3530. /*
  3531. * Read and parse the first part of Vital Product Data
  3532. */
  3533. #define VPD_SIZE 128
  3534. #define VPD_MAGIC 0x82
  3535. static const struct vpd_tag {
  3536. char tag[2];
  3537. char *label;
  3538. } vpd_tags[] = {
  3539. { "PN", "Part Number" },
  3540. { "EC", "Engineering Level" },
  3541. { "MN", "Manufacturer" },
  3542. { "SN", "Serial Number" },
  3543. { "YA", "Asset Tag" },
  3544. { "VL", "First Error Log Message" },
  3545. { "VF", "Second Error Log Message" },
  3546. { "VB", "Boot Agent ROM Configuration" },
  3547. { "VE", "EFI UNDI Configuration" },
  3548. };
  3549. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3550. {
  3551. size_t vpd_size;
  3552. loff_t offs;
  3553. u8 len;
  3554. unsigned char *buf;
  3555. u16 reg2;
  3556. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3557. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3558. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3559. buf = kmalloc(vpd_size, GFP_KERNEL);
  3560. if (!buf) {
  3561. seq_puts(seq, "no memory!\n");
  3562. return;
  3563. }
  3564. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3565. seq_puts(seq, "VPD read failed\n");
  3566. goto out;
  3567. }
  3568. if (buf[0] != VPD_MAGIC) {
  3569. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3570. goto out;
  3571. }
  3572. len = buf[1];
  3573. if (len == 0 || len > vpd_size - 4) {
  3574. seq_printf(seq, "Invalid id length: %d\n", len);
  3575. goto out;
  3576. }
  3577. seq_printf(seq, "%.*s\n", len, buf + 3);
  3578. offs = len + 3;
  3579. while (offs < vpd_size - 4) {
  3580. int i;
  3581. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3582. break;
  3583. len = buf[offs + 2];
  3584. if (offs + len + 3 >= vpd_size)
  3585. break;
  3586. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3587. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3588. seq_printf(seq, " %s: %.*s\n",
  3589. vpd_tags[i].label, len, buf + offs + 3);
  3590. break;
  3591. }
  3592. }
  3593. offs += len + 3;
  3594. }
  3595. out:
  3596. kfree(buf);
  3597. }
  3598. static int sky2_debug_show(struct seq_file *seq, void *v)
  3599. {
  3600. struct net_device *dev = seq->private;
  3601. const struct sky2_port *sky2 = netdev_priv(dev);
  3602. struct sky2_hw *hw = sky2->hw;
  3603. unsigned port = sky2->port;
  3604. unsigned idx, last;
  3605. int sop;
  3606. sky2_show_vpd(seq, hw);
  3607. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3608. sky2_read32(hw, B0_ISRC),
  3609. sky2_read32(hw, B0_IMSK),
  3610. sky2_read32(hw, B0_Y2_SP_ICR));
  3611. if (!netif_running(dev)) {
  3612. seq_printf(seq, "network not running\n");
  3613. return 0;
  3614. }
  3615. napi_disable(&hw->napi);
  3616. last = sky2_read16(hw, STAT_PUT_IDX);
  3617. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3618. if (hw->st_idx == last)
  3619. seq_puts(seq, "Status ring (empty)\n");
  3620. else {
  3621. seq_puts(seq, "Status ring\n");
  3622. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3623. idx = RING_NEXT(idx, hw->st_size)) {
  3624. const struct sky2_status_le *le = hw->st_le + idx;
  3625. seq_printf(seq, "[%d] %#x %d %#x\n",
  3626. idx, le->opcode, le->length, le->status);
  3627. }
  3628. seq_puts(seq, "\n");
  3629. }
  3630. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3631. sky2->tx_cons, sky2->tx_prod,
  3632. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3633. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3634. /* Dump contents of tx ring */
  3635. sop = 1;
  3636. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3637. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3638. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3639. u32 a = le32_to_cpu(le->addr);
  3640. if (sop)
  3641. seq_printf(seq, "%u:", idx);
  3642. sop = 0;
  3643. switch (le->opcode & ~HW_OWNER) {
  3644. case OP_ADDR64:
  3645. seq_printf(seq, " %#x:", a);
  3646. break;
  3647. case OP_LRGLEN:
  3648. seq_printf(seq, " mtu=%d", a);
  3649. break;
  3650. case OP_VLAN:
  3651. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3652. break;
  3653. case OP_TCPLISW:
  3654. seq_printf(seq, " csum=%#x", a);
  3655. break;
  3656. case OP_LARGESEND:
  3657. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3658. break;
  3659. case OP_PACKET:
  3660. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3661. break;
  3662. case OP_BUFFER:
  3663. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3664. break;
  3665. default:
  3666. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3667. a, le16_to_cpu(le->length));
  3668. }
  3669. if (le->ctrl & EOP) {
  3670. seq_putc(seq, '\n');
  3671. sop = 1;
  3672. }
  3673. }
  3674. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3675. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3676. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3677. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3678. sky2_read32(hw, B0_Y2_SP_LISR);
  3679. napi_enable(&hw->napi);
  3680. return 0;
  3681. }
  3682. static int sky2_debug_open(struct inode *inode, struct file *file)
  3683. {
  3684. return single_open(file, sky2_debug_show, inode->i_private);
  3685. }
  3686. static const struct file_operations sky2_debug_fops = {
  3687. .owner = THIS_MODULE,
  3688. .open = sky2_debug_open,
  3689. .read = seq_read,
  3690. .llseek = seq_lseek,
  3691. .release = single_release,
  3692. };
  3693. /*
  3694. * Use network device events to create/remove/rename
  3695. * debugfs file entries
  3696. */
  3697. static int sky2_device_event(struct notifier_block *unused,
  3698. unsigned long event, void *ptr)
  3699. {
  3700. struct net_device *dev = ptr;
  3701. struct sky2_port *sky2 = netdev_priv(dev);
  3702. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3703. return NOTIFY_DONE;
  3704. switch (event) {
  3705. case NETDEV_CHANGENAME:
  3706. if (sky2->debugfs) {
  3707. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3708. sky2_debug, dev->name);
  3709. }
  3710. break;
  3711. case NETDEV_GOING_DOWN:
  3712. if (sky2->debugfs) {
  3713. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3714. debugfs_remove(sky2->debugfs);
  3715. sky2->debugfs = NULL;
  3716. }
  3717. break;
  3718. case NETDEV_UP:
  3719. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3720. sky2_debug, dev,
  3721. &sky2_debug_fops);
  3722. if (IS_ERR(sky2->debugfs))
  3723. sky2->debugfs = NULL;
  3724. }
  3725. return NOTIFY_DONE;
  3726. }
  3727. static struct notifier_block sky2_notifier = {
  3728. .notifier_call = sky2_device_event,
  3729. };
  3730. static __init void sky2_debug_init(void)
  3731. {
  3732. struct dentry *ent;
  3733. ent = debugfs_create_dir("sky2", NULL);
  3734. if (!ent || IS_ERR(ent))
  3735. return;
  3736. sky2_debug = ent;
  3737. register_netdevice_notifier(&sky2_notifier);
  3738. }
  3739. static __exit void sky2_debug_cleanup(void)
  3740. {
  3741. if (sky2_debug) {
  3742. unregister_netdevice_notifier(&sky2_notifier);
  3743. debugfs_remove(sky2_debug);
  3744. sky2_debug = NULL;
  3745. }
  3746. }
  3747. #else
  3748. #define sky2_debug_init()
  3749. #define sky2_debug_cleanup()
  3750. #endif
  3751. /* Two copies of network device operations to handle special case of
  3752. not allowing netpoll on second port */
  3753. static const struct net_device_ops sky2_netdev_ops[2] = {
  3754. {
  3755. .ndo_open = sky2_up,
  3756. .ndo_stop = sky2_down,
  3757. .ndo_start_xmit = sky2_xmit_frame,
  3758. .ndo_do_ioctl = sky2_ioctl,
  3759. .ndo_validate_addr = eth_validate_addr,
  3760. .ndo_set_mac_address = sky2_set_mac_address,
  3761. .ndo_set_rx_mode = sky2_set_multicast,
  3762. .ndo_change_mtu = sky2_change_mtu,
  3763. .ndo_fix_features = sky2_fix_features,
  3764. .ndo_set_features = sky2_set_features,
  3765. .ndo_tx_timeout = sky2_tx_timeout,
  3766. .ndo_get_stats64 = sky2_get_stats,
  3767. #ifdef CONFIG_NET_POLL_CONTROLLER
  3768. .ndo_poll_controller = sky2_netpoll,
  3769. #endif
  3770. },
  3771. {
  3772. .ndo_open = sky2_up,
  3773. .ndo_stop = sky2_down,
  3774. .ndo_start_xmit = sky2_xmit_frame,
  3775. .ndo_do_ioctl = sky2_ioctl,
  3776. .ndo_validate_addr = eth_validate_addr,
  3777. .ndo_set_mac_address = sky2_set_mac_address,
  3778. .ndo_set_rx_mode = sky2_set_multicast,
  3779. .ndo_change_mtu = sky2_change_mtu,
  3780. .ndo_fix_features = sky2_fix_features,
  3781. .ndo_set_features = sky2_set_features,
  3782. .ndo_tx_timeout = sky2_tx_timeout,
  3783. .ndo_get_stats64 = sky2_get_stats,
  3784. },
  3785. };
  3786. /* Initialize network device */
  3787. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3788. unsigned port,
  3789. int highmem, int wol)
  3790. {
  3791. struct sky2_port *sky2;
  3792. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3793. if (!dev) {
  3794. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3795. return NULL;
  3796. }
  3797. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3798. dev->irq = hw->pdev->irq;
  3799. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3800. dev->watchdog_timeo = TX_WATCHDOG;
  3801. dev->netdev_ops = &sky2_netdev_ops[port];
  3802. sky2 = netdev_priv(dev);
  3803. sky2->netdev = dev;
  3804. sky2->hw = hw;
  3805. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3806. /* Auto speed and flow control */
  3807. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3808. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3809. dev->hw_features |= NETIF_F_RXCSUM;
  3810. sky2->flow_mode = FC_BOTH;
  3811. sky2->duplex = -1;
  3812. sky2->speed = -1;
  3813. sky2->advertising = sky2_supported_modes(hw);
  3814. sky2->wol = wol;
  3815. spin_lock_init(&sky2->phy_lock);
  3816. sky2->tx_pending = TX_DEF_PENDING;
  3817. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3818. sky2->rx_pending = RX_DEF_PENDING;
  3819. hw->dev[port] = dev;
  3820. sky2->port = port;
  3821. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3822. if (highmem)
  3823. dev->features |= NETIF_F_HIGHDMA;
  3824. /* Enable receive hashing unless hardware is known broken */
  3825. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3826. dev->hw_features |= NETIF_F_RXHASH;
  3827. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3828. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3829. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3830. }
  3831. dev->features |= dev->hw_features;
  3832. /* read the mac address */
  3833. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3834. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3835. return dev;
  3836. }
  3837. static void __devinit sky2_show_addr(struct net_device *dev)
  3838. {
  3839. const struct sky2_port *sky2 = netdev_priv(dev);
  3840. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3841. }
  3842. /* Handle software interrupt used during MSI test */
  3843. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3844. {
  3845. struct sky2_hw *hw = dev_id;
  3846. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3847. if (status == 0)
  3848. return IRQ_NONE;
  3849. if (status & Y2_IS_IRQ_SW) {
  3850. hw->flags |= SKY2_HW_USE_MSI;
  3851. wake_up(&hw->msi_wait);
  3852. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3853. }
  3854. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3855. return IRQ_HANDLED;
  3856. }
  3857. /* Test interrupt path by forcing a a software IRQ */
  3858. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3859. {
  3860. struct pci_dev *pdev = hw->pdev;
  3861. int err;
  3862. init_waitqueue_head(&hw->msi_wait);
  3863. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3864. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3865. if (err) {
  3866. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3867. return err;
  3868. }
  3869. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3870. sky2_read8(hw, B0_CTST);
  3871. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3872. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3873. /* MSI test failed, go back to INTx mode */
  3874. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3875. "switching to INTx mode.\n");
  3876. err = -EOPNOTSUPP;
  3877. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3878. }
  3879. sky2_write32(hw, B0_IMSK, 0);
  3880. sky2_read32(hw, B0_IMSK);
  3881. free_irq(pdev->irq, hw);
  3882. return err;
  3883. }
  3884. /* This driver supports yukon2 chipset only */
  3885. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3886. {
  3887. const char *name[] = {
  3888. "XL", /* 0xb3 */
  3889. "EC Ultra", /* 0xb4 */
  3890. "Extreme", /* 0xb5 */
  3891. "EC", /* 0xb6 */
  3892. "FE", /* 0xb7 */
  3893. "FE+", /* 0xb8 */
  3894. "Supreme", /* 0xb9 */
  3895. "UL 2", /* 0xba */
  3896. "Unknown", /* 0xbb */
  3897. "Optima", /* 0xbc */
  3898. "Optima Prime", /* 0xbd */
  3899. "Optima 2", /* 0xbe */
  3900. };
  3901. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
  3902. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3903. else
  3904. snprintf(buf, sz, "(chip %#x)", chipid);
  3905. return buf;
  3906. }
  3907. static int __devinit sky2_probe(struct pci_dev *pdev,
  3908. const struct pci_device_id *ent)
  3909. {
  3910. struct net_device *dev, *dev1;
  3911. struct sky2_hw *hw;
  3912. int err, using_dac = 0, wol_default;
  3913. u32 reg;
  3914. char buf1[16];
  3915. err = pci_enable_device(pdev);
  3916. if (err) {
  3917. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3918. goto err_out;
  3919. }
  3920. /* Get configuration information
  3921. * Note: only regular PCI config access once to test for HW issues
  3922. * other PCI access through shared memory for speed and to
  3923. * avoid MMCONFIG problems.
  3924. */
  3925. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3926. if (err) {
  3927. dev_err(&pdev->dev, "PCI read config failed\n");
  3928. goto err_out;
  3929. }
  3930. if (~reg == 0) {
  3931. dev_err(&pdev->dev, "PCI configuration read error\n");
  3932. goto err_out;
  3933. }
  3934. err = pci_request_regions(pdev, DRV_NAME);
  3935. if (err) {
  3936. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3937. goto err_out_disable;
  3938. }
  3939. pci_set_master(pdev);
  3940. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3941. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3942. using_dac = 1;
  3943. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3944. if (err < 0) {
  3945. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3946. "for consistent allocations\n");
  3947. goto err_out_free_regions;
  3948. }
  3949. } else {
  3950. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3951. if (err) {
  3952. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3953. goto err_out_free_regions;
  3954. }
  3955. }
  3956. #ifdef __BIG_ENDIAN
  3957. /* The sk98lin vendor driver uses hardware byte swapping but
  3958. * this driver uses software swapping.
  3959. */
  3960. reg &= ~PCI_REV_DESC;
  3961. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3962. if (err) {
  3963. dev_err(&pdev->dev, "PCI write config failed\n");
  3964. goto err_out_free_regions;
  3965. }
  3966. #endif
  3967. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3968. err = -ENOMEM;
  3969. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3970. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3971. if (!hw) {
  3972. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3973. goto err_out_free_regions;
  3974. }
  3975. hw->pdev = pdev;
  3976. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3977. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3978. if (!hw->regs) {
  3979. dev_err(&pdev->dev, "cannot map device registers\n");
  3980. goto err_out_free_hw;
  3981. }
  3982. err = sky2_init(hw);
  3983. if (err)
  3984. goto err_out_iounmap;
  3985. /* ring for status responses */
  3986. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3987. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3988. &hw->st_dma);
  3989. if (!hw->st_le)
  3990. goto err_out_reset;
  3991. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3992. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3993. sky2_reset(hw);
  3994. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3995. if (!dev) {
  3996. err = -ENOMEM;
  3997. goto err_out_free_pci;
  3998. }
  3999. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  4000. err = sky2_test_msi(hw);
  4001. if (err == -EOPNOTSUPP)
  4002. pci_disable_msi(pdev);
  4003. else if (err)
  4004. goto err_out_free_netdev;
  4005. }
  4006. err = register_netdev(dev);
  4007. if (err) {
  4008. dev_err(&pdev->dev, "cannot register net device\n");
  4009. goto err_out_free_netdev;
  4010. }
  4011. netif_carrier_off(dev);
  4012. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  4013. sky2_show_addr(dev);
  4014. if (hw->ports > 1) {
  4015. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  4016. if (!dev1) {
  4017. err = -ENOMEM;
  4018. goto err_out_unregister;
  4019. }
  4020. err = register_netdev(dev1);
  4021. if (err) {
  4022. dev_err(&pdev->dev, "cannot register second net device\n");
  4023. goto err_out_free_dev1;
  4024. }
  4025. err = sky2_setup_irq(hw, hw->irq_name);
  4026. if (err)
  4027. goto err_out_unregister_dev1;
  4028. sky2_show_addr(dev1);
  4029. }
  4030. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  4031. INIT_WORK(&hw->restart_work, sky2_restart);
  4032. pci_set_drvdata(pdev, hw);
  4033. pdev->d3_delay = 150;
  4034. return 0;
  4035. err_out_unregister_dev1:
  4036. unregister_netdev(dev1);
  4037. err_out_free_dev1:
  4038. free_netdev(dev1);
  4039. err_out_unregister:
  4040. if (hw->flags & SKY2_HW_USE_MSI)
  4041. pci_disable_msi(pdev);
  4042. unregister_netdev(dev);
  4043. err_out_free_netdev:
  4044. free_netdev(dev);
  4045. err_out_free_pci:
  4046. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4047. hw->st_le, hw->st_dma);
  4048. err_out_reset:
  4049. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4050. err_out_iounmap:
  4051. iounmap(hw->regs);
  4052. err_out_free_hw:
  4053. kfree(hw);
  4054. err_out_free_regions:
  4055. pci_release_regions(pdev);
  4056. err_out_disable:
  4057. pci_disable_device(pdev);
  4058. err_out:
  4059. pci_set_drvdata(pdev, NULL);
  4060. return err;
  4061. }
  4062. static void __devexit sky2_remove(struct pci_dev *pdev)
  4063. {
  4064. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4065. int i;
  4066. if (!hw)
  4067. return;
  4068. del_timer_sync(&hw->watchdog_timer);
  4069. cancel_work_sync(&hw->restart_work);
  4070. for (i = hw->ports-1; i >= 0; --i)
  4071. unregister_netdev(hw->dev[i]);
  4072. sky2_write32(hw, B0_IMSK, 0);
  4073. sky2_read32(hw, B0_IMSK);
  4074. sky2_power_aux(hw);
  4075. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4076. sky2_read8(hw, B0_CTST);
  4077. if (hw->ports > 1) {
  4078. napi_disable(&hw->napi);
  4079. free_irq(pdev->irq, hw);
  4080. }
  4081. if (hw->flags & SKY2_HW_USE_MSI)
  4082. pci_disable_msi(pdev);
  4083. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4084. hw->st_le, hw->st_dma);
  4085. pci_release_regions(pdev);
  4086. pci_disable_device(pdev);
  4087. for (i = hw->ports-1; i >= 0; --i)
  4088. free_netdev(hw->dev[i]);
  4089. iounmap(hw->regs);
  4090. kfree(hw);
  4091. pci_set_drvdata(pdev, NULL);
  4092. }
  4093. static int sky2_suspend(struct device *dev)
  4094. {
  4095. struct pci_dev *pdev = to_pci_dev(dev);
  4096. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4097. int i;
  4098. if (!hw)
  4099. return 0;
  4100. del_timer_sync(&hw->watchdog_timer);
  4101. cancel_work_sync(&hw->restart_work);
  4102. rtnl_lock();
  4103. sky2_all_down(hw);
  4104. for (i = 0; i < hw->ports; i++) {
  4105. struct net_device *dev = hw->dev[i];
  4106. struct sky2_port *sky2 = netdev_priv(dev);
  4107. if (sky2->wol)
  4108. sky2_wol_init(sky2);
  4109. }
  4110. sky2_power_aux(hw);
  4111. rtnl_unlock();
  4112. return 0;
  4113. }
  4114. #ifdef CONFIG_PM_SLEEP
  4115. static int sky2_resume(struct device *dev)
  4116. {
  4117. struct pci_dev *pdev = to_pci_dev(dev);
  4118. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4119. int err;
  4120. if (!hw)
  4121. return 0;
  4122. /* Re-enable all clocks */
  4123. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4124. if (err) {
  4125. dev_err(&pdev->dev, "PCI write config failed\n");
  4126. goto out;
  4127. }
  4128. rtnl_lock();
  4129. sky2_reset(hw);
  4130. sky2_all_up(hw);
  4131. rtnl_unlock();
  4132. return 0;
  4133. out:
  4134. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4135. pci_disable_device(pdev);
  4136. return err;
  4137. }
  4138. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4139. #define SKY2_PM_OPS (&sky2_pm_ops)
  4140. #else
  4141. #define SKY2_PM_OPS NULL
  4142. #endif
  4143. static void sky2_shutdown(struct pci_dev *pdev)
  4144. {
  4145. sky2_suspend(&pdev->dev);
  4146. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4147. pci_set_power_state(pdev, PCI_D3hot);
  4148. }
  4149. static struct pci_driver sky2_driver = {
  4150. .name = DRV_NAME,
  4151. .id_table = sky2_id_table,
  4152. .probe = sky2_probe,
  4153. .remove = __devexit_p(sky2_remove),
  4154. .shutdown = sky2_shutdown,
  4155. .driver.pm = SKY2_PM_OPS,
  4156. };
  4157. static int __init sky2_init_module(void)
  4158. {
  4159. pr_info("driver version " DRV_VERSION "\n");
  4160. sky2_debug_init();
  4161. return pci_register_driver(&sky2_driver);
  4162. }
  4163. static void __exit sky2_cleanup_module(void)
  4164. {
  4165. pci_unregister_driver(&sky2_driver);
  4166. sky2_debug_cleanup();
  4167. }
  4168. module_init(sky2_init_module);
  4169. module_exit(sky2_cleanup_module);
  4170. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4171. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4172. MODULE_LICENSE("GPL");
  4173. MODULE_VERSION(DRV_VERSION);