mmci.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. /*
  2. * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
  5. * Copyright (C) 2010 ST-Ericsson SA
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/device.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/kernel.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/highmem.h>
  21. #include <linux/log2.h>
  22. #include <linux/mmc/host.h>
  23. #include <linux/mmc/card.h>
  24. #include <linux/amba/bus.h>
  25. #include <linux/clk.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/gpio.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/amba/mmci.h>
  32. #include <asm/div64.h>
  33. #include <asm/io.h>
  34. #include <asm/sizes.h>
  35. #include "mmci.h"
  36. #define DRIVER_NAME "mmci-pl18x"
  37. static unsigned int fmax = 515633;
  38. /**
  39. * struct variant_data - MMCI variant-specific quirks
  40. * @clkreg: default value for MCICLOCK register
  41. * @clkreg_enable: enable value for MMCICLOCK register
  42. * @datalength_bits: number of bits in the MMCIDATALENGTH register
  43. * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
  44. * is asserted (likewise for RX)
  45. * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
  46. * is asserted (likewise for RX)
  47. * @sdio: variant supports SDIO
  48. * @st_clkdiv: true if using a ST-specific clock divider algorithm
  49. */
  50. struct variant_data {
  51. unsigned int clkreg;
  52. unsigned int clkreg_enable;
  53. unsigned int datalength_bits;
  54. unsigned int fifosize;
  55. unsigned int fifohalfsize;
  56. bool sdio;
  57. bool st_clkdiv;
  58. };
  59. static struct variant_data variant_arm = {
  60. .fifosize = 16 * 4,
  61. .fifohalfsize = 8 * 4,
  62. .datalength_bits = 16,
  63. };
  64. static struct variant_data variant_u300 = {
  65. .fifosize = 16 * 4,
  66. .fifohalfsize = 8 * 4,
  67. .clkreg_enable = 1 << 13, /* HWFCEN */
  68. .datalength_bits = 16,
  69. .sdio = true,
  70. };
  71. static struct variant_data variant_ux500 = {
  72. .fifosize = 30 * 4,
  73. .fifohalfsize = 8 * 4,
  74. .clkreg = MCI_CLK_ENABLE,
  75. .clkreg_enable = 1 << 14, /* HWFCEN */
  76. .datalength_bits = 24,
  77. .sdio = true,
  78. .st_clkdiv = true,
  79. };
  80. /*
  81. * This must be called with host->lock held
  82. */
  83. static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
  84. {
  85. struct variant_data *variant = host->variant;
  86. u32 clk = variant->clkreg;
  87. if (desired) {
  88. if (desired >= host->mclk) {
  89. clk = MCI_CLK_BYPASS;
  90. host->cclk = host->mclk;
  91. } else if (variant->st_clkdiv) {
  92. /*
  93. * DB8500 TRM says f = mclk / (clkdiv + 2)
  94. * => clkdiv = (mclk / f) - 2
  95. * Round the divider up so we don't exceed the max
  96. * frequency
  97. */
  98. clk = DIV_ROUND_UP(host->mclk, desired) - 2;
  99. if (clk >= 256)
  100. clk = 255;
  101. host->cclk = host->mclk / (clk + 2);
  102. } else {
  103. /*
  104. * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
  105. * => clkdiv = mclk / (2 * f) - 1
  106. */
  107. clk = host->mclk / (2 * desired) - 1;
  108. if (clk >= 256)
  109. clk = 255;
  110. host->cclk = host->mclk / (2 * (clk + 1));
  111. }
  112. clk |= variant->clkreg_enable;
  113. clk |= MCI_CLK_ENABLE;
  114. /* This hasn't proven to be worthwhile */
  115. /* clk |= MCI_CLK_PWRSAVE; */
  116. }
  117. if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
  118. clk |= MCI_4BIT_BUS;
  119. if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
  120. clk |= MCI_ST_8BIT_BUS;
  121. writel(clk, host->base + MMCICLOCK);
  122. }
  123. static void
  124. mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
  125. {
  126. writel(0, host->base + MMCICOMMAND);
  127. BUG_ON(host->data);
  128. host->mrq = NULL;
  129. host->cmd = NULL;
  130. /*
  131. * Need to drop the host lock here; mmc_request_done may call
  132. * back into the driver...
  133. */
  134. spin_unlock(&host->lock);
  135. mmc_request_done(host->mmc, mrq);
  136. spin_lock(&host->lock);
  137. }
  138. static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
  139. {
  140. void __iomem *base = host->base;
  141. if (host->singleirq) {
  142. unsigned int mask0 = readl(base + MMCIMASK0);
  143. mask0 &= ~MCI_IRQ1MASK;
  144. mask0 |= mask;
  145. writel(mask0, base + MMCIMASK0);
  146. }
  147. writel(mask, base + MMCIMASK1);
  148. }
  149. static void mmci_stop_data(struct mmci_host *host)
  150. {
  151. writel(0, host->base + MMCIDATACTRL);
  152. mmci_set_mask1(host, 0);
  153. host->data = NULL;
  154. }
  155. static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
  156. {
  157. unsigned int flags = SG_MITER_ATOMIC;
  158. if (data->flags & MMC_DATA_READ)
  159. flags |= SG_MITER_TO_SG;
  160. else
  161. flags |= SG_MITER_FROM_SG;
  162. sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
  163. }
  164. /*
  165. * All the DMA operation mode stuff goes inside this ifdef.
  166. * This assumes that you have a generic DMA device interface,
  167. * no custom DMA interfaces are supported.
  168. */
  169. #ifdef CONFIG_DMA_ENGINE
  170. static void __devinit mmci_dma_setup(struct mmci_host *host)
  171. {
  172. struct mmci_platform_data *plat = host->plat;
  173. const char *rxname, *txname;
  174. dma_cap_mask_t mask;
  175. if (!plat || !plat->dma_filter) {
  176. dev_info(mmc_dev(host->mmc), "no DMA platform data\n");
  177. return;
  178. }
  179. /* Try to acquire a generic DMA engine slave channel */
  180. dma_cap_zero(mask);
  181. dma_cap_set(DMA_SLAVE, mask);
  182. /*
  183. * If only an RX channel is specified, the driver will
  184. * attempt to use it bidirectionally, however if it is
  185. * is specified but cannot be located, DMA will be disabled.
  186. */
  187. if (plat->dma_rx_param) {
  188. host->dma_rx_channel = dma_request_channel(mask,
  189. plat->dma_filter,
  190. plat->dma_rx_param);
  191. /* E.g if no DMA hardware is present */
  192. if (!host->dma_rx_channel)
  193. dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
  194. }
  195. if (plat->dma_tx_param) {
  196. host->dma_tx_channel = dma_request_channel(mask,
  197. plat->dma_filter,
  198. plat->dma_tx_param);
  199. if (!host->dma_tx_channel)
  200. dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
  201. } else {
  202. host->dma_tx_channel = host->dma_rx_channel;
  203. }
  204. if (host->dma_rx_channel)
  205. rxname = dma_chan_name(host->dma_rx_channel);
  206. else
  207. rxname = "none";
  208. if (host->dma_tx_channel)
  209. txname = dma_chan_name(host->dma_tx_channel);
  210. else
  211. txname = "none";
  212. dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
  213. rxname, txname);
  214. /*
  215. * Limit the maximum segment size in any SG entry according to
  216. * the parameters of the DMA engine device.
  217. */
  218. if (host->dma_tx_channel) {
  219. struct device *dev = host->dma_tx_channel->device->dev;
  220. unsigned int max_seg_size = dma_get_max_seg_size(dev);
  221. if (max_seg_size < host->mmc->max_seg_size)
  222. host->mmc->max_seg_size = max_seg_size;
  223. }
  224. if (host->dma_rx_channel) {
  225. struct device *dev = host->dma_rx_channel->device->dev;
  226. unsigned int max_seg_size = dma_get_max_seg_size(dev);
  227. if (max_seg_size < host->mmc->max_seg_size)
  228. host->mmc->max_seg_size = max_seg_size;
  229. }
  230. }
  231. /*
  232. * This is used in __devinit or __devexit so inline it
  233. * so it can be discarded.
  234. */
  235. static inline void mmci_dma_release(struct mmci_host *host)
  236. {
  237. struct mmci_platform_data *plat = host->plat;
  238. if (host->dma_rx_channel)
  239. dma_release_channel(host->dma_rx_channel);
  240. if (host->dma_tx_channel && plat->dma_tx_param)
  241. dma_release_channel(host->dma_tx_channel);
  242. host->dma_rx_channel = host->dma_tx_channel = NULL;
  243. }
  244. static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
  245. {
  246. struct dma_chan *chan = host->dma_current;
  247. enum dma_data_direction dir;
  248. u32 status;
  249. int i;
  250. /* Wait up to 1ms for the DMA to complete */
  251. for (i = 0; ; i++) {
  252. status = readl(host->base + MMCISTATUS);
  253. if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
  254. break;
  255. udelay(10);
  256. }
  257. /*
  258. * Check to see whether we still have some data left in the FIFO -
  259. * this catches DMA controllers which are unable to monitor the
  260. * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
  261. * contiguous buffers. On TX, we'll get a FIFO underrun error.
  262. */
  263. if (status & MCI_RXDATAAVLBLMASK) {
  264. dmaengine_terminate_all(chan);
  265. if (!data->error)
  266. data->error = -EIO;
  267. }
  268. if (data->flags & MMC_DATA_WRITE) {
  269. dir = DMA_TO_DEVICE;
  270. } else {
  271. dir = DMA_FROM_DEVICE;
  272. }
  273. dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
  274. /*
  275. * Use of DMA with scatter-gather is impossible.
  276. * Give up with DMA and switch back to PIO mode.
  277. */
  278. if (status & MCI_RXDATAAVLBLMASK) {
  279. dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
  280. mmci_dma_release(host);
  281. }
  282. }
  283. static void mmci_dma_data_error(struct mmci_host *host)
  284. {
  285. dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
  286. dmaengine_terminate_all(host->dma_current);
  287. }
  288. static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
  289. {
  290. struct variant_data *variant = host->variant;
  291. struct dma_slave_config conf = {
  292. .src_addr = host->phybase + MMCIFIFO,
  293. .dst_addr = host->phybase + MMCIFIFO,
  294. .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  295. .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  296. .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
  297. .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
  298. };
  299. struct mmc_data *data = host->data;
  300. struct dma_chan *chan;
  301. struct dma_device *device;
  302. struct dma_async_tx_descriptor *desc;
  303. int nr_sg;
  304. host->dma_current = NULL;
  305. if (data->flags & MMC_DATA_READ) {
  306. conf.direction = DMA_FROM_DEVICE;
  307. chan = host->dma_rx_channel;
  308. } else {
  309. conf.direction = DMA_TO_DEVICE;
  310. chan = host->dma_tx_channel;
  311. }
  312. /* If there's no DMA channel, fall back to PIO */
  313. if (!chan)
  314. return -EINVAL;
  315. /* If less than or equal to the fifo size, don't bother with DMA */
  316. if (host->size <= variant->fifosize)
  317. return -EINVAL;
  318. device = chan->device;
  319. nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, conf.direction);
  320. if (nr_sg == 0)
  321. return -EINVAL;
  322. dmaengine_slave_config(chan, &conf);
  323. desc = device->device_prep_slave_sg(chan, data->sg, nr_sg,
  324. conf.direction, DMA_CTRL_ACK);
  325. if (!desc)
  326. goto unmap_exit;
  327. /* Okay, go for it. */
  328. host->dma_current = chan;
  329. dev_vdbg(mmc_dev(host->mmc),
  330. "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
  331. data->sg_len, data->blksz, data->blocks, data->flags);
  332. dmaengine_submit(desc);
  333. dma_async_issue_pending(chan);
  334. datactrl |= MCI_DPSM_DMAENABLE;
  335. /* Trigger the DMA transfer */
  336. writel(datactrl, host->base + MMCIDATACTRL);
  337. /*
  338. * Let the MMCI say when the data is ended and it's time
  339. * to fire next DMA request. When that happens, MMCI will
  340. * call mmci_data_end()
  341. */
  342. writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
  343. host->base + MMCIMASK0);
  344. return 0;
  345. unmap_exit:
  346. dmaengine_terminate_all(chan);
  347. dma_unmap_sg(device->dev, data->sg, data->sg_len, conf.direction);
  348. return -ENOMEM;
  349. }
  350. #else
  351. /* Blank functions if the DMA engine is not available */
  352. static inline void mmci_dma_setup(struct mmci_host *host)
  353. {
  354. }
  355. static inline void mmci_dma_release(struct mmci_host *host)
  356. {
  357. }
  358. static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
  359. {
  360. }
  361. static inline void mmci_dma_data_error(struct mmci_host *host)
  362. {
  363. }
  364. static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
  365. {
  366. return -ENOSYS;
  367. }
  368. #endif
  369. static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
  370. {
  371. struct variant_data *variant = host->variant;
  372. unsigned int datactrl, timeout, irqmask;
  373. unsigned long long clks;
  374. void __iomem *base;
  375. int blksz_bits;
  376. dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
  377. data->blksz, data->blocks, data->flags);
  378. host->data = data;
  379. host->size = data->blksz * data->blocks;
  380. data->bytes_xfered = 0;
  381. clks = (unsigned long long)data->timeout_ns * host->cclk;
  382. do_div(clks, 1000000000UL);
  383. timeout = data->timeout_clks + (unsigned int)clks;
  384. base = host->base;
  385. writel(timeout, base + MMCIDATATIMER);
  386. writel(host->size, base + MMCIDATALENGTH);
  387. blksz_bits = ffs(data->blksz) - 1;
  388. BUG_ON(1 << blksz_bits != data->blksz);
  389. datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
  390. if (data->flags & MMC_DATA_READ)
  391. datactrl |= MCI_DPSM_DIRECTION;
  392. /*
  393. * Attempt to use DMA operation mode, if this
  394. * should fail, fall back to PIO mode
  395. */
  396. if (!mmci_dma_start_data(host, datactrl))
  397. return;
  398. /* IRQ mode, map the SG list for CPU reading/writing */
  399. mmci_init_sg(host, data);
  400. if (data->flags & MMC_DATA_READ) {
  401. irqmask = MCI_RXFIFOHALFFULLMASK;
  402. /*
  403. * If we have less than the fifo 'half-full' threshold to
  404. * transfer, trigger a PIO interrupt as soon as any data
  405. * is available.
  406. */
  407. if (host->size < variant->fifohalfsize)
  408. irqmask |= MCI_RXDATAAVLBLMASK;
  409. } else {
  410. /*
  411. * We don't actually need to include "FIFO empty" here
  412. * since its implicit in "FIFO half empty".
  413. */
  414. irqmask = MCI_TXFIFOHALFEMPTYMASK;
  415. }
  416. /* The ST Micro variants has a special bit to enable SDIO */
  417. if (variant->sdio && host->mmc->card)
  418. if (mmc_card_sdio(host->mmc->card))
  419. datactrl |= MCI_ST_DPSM_SDIOEN;
  420. writel(datactrl, base + MMCIDATACTRL);
  421. writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
  422. mmci_set_mask1(host, irqmask);
  423. }
  424. static void
  425. mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
  426. {
  427. void __iomem *base = host->base;
  428. dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
  429. cmd->opcode, cmd->arg, cmd->flags);
  430. if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
  431. writel(0, base + MMCICOMMAND);
  432. udelay(1);
  433. }
  434. c |= cmd->opcode | MCI_CPSM_ENABLE;
  435. if (cmd->flags & MMC_RSP_PRESENT) {
  436. if (cmd->flags & MMC_RSP_136)
  437. c |= MCI_CPSM_LONGRSP;
  438. c |= MCI_CPSM_RESPONSE;
  439. }
  440. if (/*interrupt*/0)
  441. c |= MCI_CPSM_INTERRUPT;
  442. host->cmd = cmd;
  443. writel(cmd->arg, base + MMCIARGUMENT);
  444. writel(c, base + MMCICOMMAND);
  445. }
  446. static void
  447. mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
  448. unsigned int status)
  449. {
  450. /* First check for errors */
  451. if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
  452. u32 remain, success;
  453. /* Terminate the DMA transfer */
  454. if (dma_inprogress(host))
  455. mmci_dma_data_error(host);
  456. /*
  457. * Calculate how far we are into the transfer. Note that
  458. * the data counter gives the number of bytes transferred
  459. * on the MMC bus, not on the host side. On reads, this
  460. * can be as much as a FIFO-worth of data ahead. This
  461. * matters for FIFO overruns only.
  462. */
  463. remain = readl(host->base + MMCIDATACNT);
  464. success = data->blksz * data->blocks - remain;
  465. dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
  466. status, success);
  467. if (status & MCI_DATACRCFAIL) {
  468. /* Last block was not successful */
  469. success -= 1;
  470. data->error = -EILSEQ;
  471. } else if (status & MCI_DATATIMEOUT) {
  472. data->error = -ETIMEDOUT;
  473. } else if (status & MCI_TXUNDERRUN) {
  474. data->error = -EIO;
  475. } else if (status & MCI_RXOVERRUN) {
  476. if (success > host->variant->fifosize)
  477. success -= host->variant->fifosize;
  478. else
  479. success = 0;
  480. data->error = -EIO;
  481. }
  482. data->bytes_xfered = round_down(success, data->blksz);
  483. }
  484. if (status & MCI_DATABLOCKEND)
  485. dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
  486. if (status & MCI_DATAEND || data->error) {
  487. if (dma_inprogress(host))
  488. mmci_dma_unmap(host, data);
  489. mmci_stop_data(host);
  490. if (!data->error)
  491. /* The error clause is handled above, success! */
  492. data->bytes_xfered = data->blksz * data->blocks;
  493. if (!data->stop) {
  494. mmci_request_end(host, data->mrq);
  495. } else {
  496. mmci_start_command(host, data->stop, 0);
  497. }
  498. }
  499. }
  500. static void
  501. mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
  502. unsigned int status)
  503. {
  504. void __iomem *base = host->base;
  505. host->cmd = NULL;
  506. if (status & MCI_CMDTIMEOUT) {
  507. cmd->error = -ETIMEDOUT;
  508. } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
  509. cmd->error = -EILSEQ;
  510. } else {
  511. cmd->resp[0] = readl(base + MMCIRESPONSE0);
  512. cmd->resp[1] = readl(base + MMCIRESPONSE1);
  513. cmd->resp[2] = readl(base + MMCIRESPONSE2);
  514. cmd->resp[3] = readl(base + MMCIRESPONSE3);
  515. }
  516. if (!cmd->data || cmd->error) {
  517. if (host->data)
  518. mmci_stop_data(host);
  519. mmci_request_end(host, cmd->mrq);
  520. } else if (!(cmd->data->flags & MMC_DATA_READ)) {
  521. mmci_start_data(host, cmd->data);
  522. }
  523. }
  524. static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
  525. {
  526. void __iomem *base = host->base;
  527. char *ptr = buffer;
  528. u32 status;
  529. int host_remain = host->size;
  530. do {
  531. int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
  532. if (count > remain)
  533. count = remain;
  534. if (count <= 0)
  535. break;
  536. readsl(base + MMCIFIFO, ptr, count >> 2);
  537. ptr += count;
  538. remain -= count;
  539. host_remain -= count;
  540. if (remain == 0)
  541. break;
  542. status = readl(base + MMCISTATUS);
  543. } while (status & MCI_RXDATAAVLBL);
  544. return ptr - buffer;
  545. }
  546. static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
  547. {
  548. struct variant_data *variant = host->variant;
  549. void __iomem *base = host->base;
  550. char *ptr = buffer;
  551. do {
  552. unsigned int count, maxcnt;
  553. maxcnt = status & MCI_TXFIFOEMPTY ?
  554. variant->fifosize : variant->fifohalfsize;
  555. count = min(remain, maxcnt);
  556. /*
  557. * The ST Micro variant for SDIO transfer sizes
  558. * less then 8 bytes should have clock H/W flow
  559. * control disabled.
  560. */
  561. if (variant->sdio &&
  562. mmc_card_sdio(host->mmc->card)) {
  563. if (count < 8)
  564. writel(readl(host->base + MMCICLOCK) &
  565. ~variant->clkreg_enable,
  566. host->base + MMCICLOCK);
  567. else
  568. writel(readl(host->base + MMCICLOCK) |
  569. variant->clkreg_enable,
  570. host->base + MMCICLOCK);
  571. }
  572. /*
  573. * SDIO especially may want to send something that is
  574. * not divisible by 4 (as opposed to card sectors
  575. * etc), and the FIFO only accept full 32-bit writes.
  576. * So compensate by adding +3 on the count, a single
  577. * byte become a 32bit write, 7 bytes will be two
  578. * 32bit writes etc.
  579. */
  580. writesl(base + MMCIFIFO, ptr, (count + 3) >> 2);
  581. ptr += count;
  582. remain -= count;
  583. if (remain == 0)
  584. break;
  585. status = readl(base + MMCISTATUS);
  586. } while (status & MCI_TXFIFOHALFEMPTY);
  587. return ptr - buffer;
  588. }
  589. /*
  590. * PIO data transfer IRQ handler.
  591. */
  592. static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
  593. {
  594. struct mmci_host *host = dev_id;
  595. struct sg_mapping_iter *sg_miter = &host->sg_miter;
  596. struct variant_data *variant = host->variant;
  597. void __iomem *base = host->base;
  598. unsigned long flags;
  599. u32 status;
  600. status = readl(base + MMCISTATUS);
  601. dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
  602. local_irq_save(flags);
  603. do {
  604. unsigned int remain, len;
  605. char *buffer;
  606. /*
  607. * For write, we only need to test the half-empty flag
  608. * here - if the FIFO is completely empty, then by
  609. * definition it is more than half empty.
  610. *
  611. * For read, check for data available.
  612. */
  613. if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
  614. break;
  615. if (!sg_miter_next(sg_miter))
  616. break;
  617. buffer = sg_miter->addr;
  618. remain = sg_miter->length;
  619. len = 0;
  620. if (status & MCI_RXACTIVE)
  621. len = mmci_pio_read(host, buffer, remain);
  622. if (status & MCI_TXACTIVE)
  623. len = mmci_pio_write(host, buffer, remain, status);
  624. sg_miter->consumed = len;
  625. host->size -= len;
  626. remain -= len;
  627. if (remain)
  628. break;
  629. status = readl(base + MMCISTATUS);
  630. } while (1);
  631. sg_miter_stop(sg_miter);
  632. local_irq_restore(flags);
  633. /*
  634. * If we have less than the fifo 'half-full' threshold to transfer,
  635. * trigger a PIO interrupt as soon as any data is available.
  636. */
  637. if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
  638. mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
  639. /*
  640. * If we run out of data, disable the data IRQs; this
  641. * prevents a race where the FIFO becomes empty before
  642. * the chip itself has disabled the data path, and
  643. * stops us racing with our data end IRQ.
  644. */
  645. if (host->size == 0) {
  646. mmci_set_mask1(host, 0);
  647. writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
  648. }
  649. return IRQ_HANDLED;
  650. }
  651. /*
  652. * Handle completion of command and data transfers.
  653. */
  654. static irqreturn_t mmci_irq(int irq, void *dev_id)
  655. {
  656. struct mmci_host *host = dev_id;
  657. u32 status;
  658. int ret = 0;
  659. spin_lock(&host->lock);
  660. do {
  661. struct mmc_command *cmd;
  662. struct mmc_data *data;
  663. status = readl(host->base + MMCISTATUS);
  664. if (host->singleirq) {
  665. if (status & readl(host->base + MMCIMASK1))
  666. mmci_pio_irq(irq, dev_id);
  667. status &= ~MCI_IRQ1MASK;
  668. }
  669. status &= readl(host->base + MMCIMASK0);
  670. writel(status, host->base + MMCICLEAR);
  671. dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
  672. data = host->data;
  673. if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|
  674. MCI_RXOVERRUN|MCI_DATAEND|MCI_DATABLOCKEND) && data)
  675. mmci_data_irq(host, data, status);
  676. cmd = host->cmd;
  677. if (status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
  678. mmci_cmd_irq(host, cmd, status);
  679. ret = 1;
  680. } while (status);
  681. spin_unlock(&host->lock);
  682. return IRQ_RETVAL(ret);
  683. }
  684. static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  685. {
  686. struct mmci_host *host = mmc_priv(mmc);
  687. unsigned long flags;
  688. WARN_ON(host->mrq != NULL);
  689. if (mrq->data && !is_power_of_2(mrq->data->blksz)) {
  690. dev_err(mmc_dev(mmc), "unsupported block size (%d bytes)\n",
  691. mrq->data->blksz);
  692. mrq->cmd->error = -EINVAL;
  693. mmc_request_done(mmc, mrq);
  694. return;
  695. }
  696. spin_lock_irqsave(&host->lock, flags);
  697. host->mrq = mrq;
  698. if (mrq->data && mrq->data->flags & MMC_DATA_READ)
  699. mmci_start_data(host, mrq->data);
  700. mmci_start_command(host, mrq->cmd, 0);
  701. spin_unlock_irqrestore(&host->lock, flags);
  702. }
  703. static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  704. {
  705. struct mmci_host *host = mmc_priv(mmc);
  706. u32 pwr = 0;
  707. unsigned long flags;
  708. int ret;
  709. switch (ios->power_mode) {
  710. case MMC_POWER_OFF:
  711. if (host->vcc)
  712. ret = mmc_regulator_set_ocr(mmc, host->vcc, 0);
  713. break;
  714. case MMC_POWER_UP:
  715. if (host->vcc) {
  716. ret = mmc_regulator_set_ocr(mmc, host->vcc, ios->vdd);
  717. if (ret) {
  718. dev_err(mmc_dev(mmc), "unable to set OCR\n");
  719. /*
  720. * The .set_ios() function in the mmc_host_ops
  721. * struct return void, and failing to set the
  722. * power should be rare so we print an error
  723. * and return here.
  724. */
  725. return;
  726. }
  727. }
  728. if (host->plat->vdd_handler)
  729. pwr |= host->plat->vdd_handler(mmc_dev(mmc), ios->vdd,
  730. ios->power_mode);
  731. /* The ST version does not have this, fall through to POWER_ON */
  732. if (host->hw_designer != AMBA_VENDOR_ST) {
  733. pwr |= MCI_PWR_UP;
  734. break;
  735. }
  736. case MMC_POWER_ON:
  737. pwr |= MCI_PWR_ON;
  738. break;
  739. }
  740. if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
  741. if (host->hw_designer != AMBA_VENDOR_ST)
  742. pwr |= MCI_ROD;
  743. else {
  744. /*
  745. * The ST Micro variant use the ROD bit for something
  746. * else and only has OD (Open Drain).
  747. */
  748. pwr |= MCI_OD;
  749. }
  750. }
  751. spin_lock_irqsave(&host->lock, flags);
  752. mmci_set_clkreg(host, ios->clock);
  753. if (host->pwr != pwr) {
  754. host->pwr = pwr;
  755. writel(pwr, host->base + MMCIPOWER);
  756. }
  757. spin_unlock_irqrestore(&host->lock, flags);
  758. }
  759. static int mmci_get_ro(struct mmc_host *mmc)
  760. {
  761. struct mmci_host *host = mmc_priv(mmc);
  762. if (host->gpio_wp == -ENOSYS)
  763. return -ENOSYS;
  764. return gpio_get_value_cansleep(host->gpio_wp);
  765. }
  766. static int mmci_get_cd(struct mmc_host *mmc)
  767. {
  768. struct mmci_host *host = mmc_priv(mmc);
  769. struct mmci_platform_data *plat = host->plat;
  770. unsigned int status;
  771. if (host->gpio_cd == -ENOSYS) {
  772. if (!plat->status)
  773. return 1; /* Assume always present */
  774. status = plat->status(mmc_dev(host->mmc));
  775. } else
  776. status = !!gpio_get_value_cansleep(host->gpio_cd)
  777. ^ plat->cd_invert;
  778. /*
  779. * Use positive logic throughout - status is zero for no card,
  780. * non-zero for card inserted.
  781. */
  782. return status;
  783. }
  784. static irqreturn_t mmci_cd_irq(int irq, void *dev_id)
  785. {
  786. struct mmci_host *host = dev_id;
  787. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  788. return IRQ_HANDLED;
  789. }
  790. static const struct mmc_host_ops mmci_ops = {
  791. .request = mmci_request,
  792. .set_ios = mmci_set_ios,
  793. .get_ro = mmci_get_ro,
  794. .get_cd = mmci_get_cd,
  795. };
  796. static int __devinit mmci_probe(struct amba_device *dev, struct amba_id *id)
  797. {
  798. struct mmci_platform_data *plat = dev->dev.platform_data;
  799. struct variant_data *variant = id->data;
  800. struct mmci_host *host;
  801. struct mmc_host *mmc;
  802. int ret;
  803. /* must have platform data */
  804. if (!plat) {
  805. ret = -EINVAL;
  806. goto out;
  807. }
  808. ret = amba_request_regions(dev, DRIVER_NAME);
  809. if (ret)
  810. goto out;
  811. mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
  812. if (!mmc) {
  813. ret = -ENOMEM;
  814. goto rel_regions;
  815. }
  816. host = mmc_priv(mmc);
  817. host->mmc = mmc;
  818. host->gpio_wp = -ENOSYS;
  819. host->gpio_cd = -ENOSYS;
  820. host->gpio_cd_irq = -1;
  821. host->hw_designer = amba_manf(dev);
  822. host->hw_revision = amba_rev(dev);
  823. dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
  824. dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
  825. host->clk = clk_get(&dev->dev, NULL);
  826. if (IS_ERR(host->clk)) {
  827. ret = PTR_ERR(host->clk);
  828. host->clk = NULL;
  829. goto host_free;
  830. }
  831. ret = clk_enable(host->clk);
  832. if (ret)
  833. goto clk_free;
  834. host->plat = plat;
  835. host->variant = variant;
  836. host->mclk = clk_get_rate(host->clk);
  837. /*
  838. * According to the spec, mclk is max 100 MHz,
  839. * so we try to adjust the clock down to this,
  840. * (if possible).
  841. */
  842. if (host->mclk > 100000000) {
  843. ret = clk_set_rate(host->clk, 100000000);
  844. if (ret < 0)
  845. goto clk_disable;
  846. host->mclk = clk_get_rate(host->clk);
  847. dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
  848. host->mclk);
  849. }
  850. host->phybase = dev->res.start;
  851. host->base = ioremap(dev->res.start, resource_size(&dev->res));
  852. if (!host->base) {
  853. ret = -ENOMEM;
  854. goto clk_disable;
  855. }
  856. mmc->ops = &mmci_ops;
  857. mmc->f_min = (host->mclk + 511) / 512;
  858. /*
  859. * If the platform data supplies a maximum operating
  860. * frequency, this takes precedence. Else, we fall back
  861. * to using the module parameter, which has a (low)
  862. * default value in case it is not specified. Either
  863. * value must not exceed the clock rate into the block,
  864. * of course.
  865. */
  866. if (plat->f_max)
  867. mmc->f_max = min(host->mclk, plat->f_max);
  868. else
  869. mmc->f_max = min(host->mclk, fmax);
  870. dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
  871. #ifdef CONFIG_REGULATOR
  872. /* If we're using the regulator framework, try to fetch a regulator */
  873. host->vcc = regulator_get(&dev->dev, "vmmc");
  874. if (IS_ERR(host->vcc))
  875. host->vcc = NULL;
  876. else {
  877. int mask = mmc_regulator_get_ocrmask(host->vcc);
  878. if (mask < 0)
  879. dev_err(&dev->dev, "error getting OCR mask (%d)\n",
  880. mask);
  881. else {
  882. host->mmc->ocr_avail = (u32) mask;
  883. if (plat->ocr_mask)
  884. dev_warn(&dev->dev,
  885. "Provided ocr_mask/setpower will not be used "
  886. "(using regulator instead)\n");
  887. }
  888. }
  889. #endif
  890. /* Fall back to platform data if no regulator is found */
  891. if (host->vcc == NULL)
  892. mmc->ocr_avail = plat->ocr_mask;
  893. mmc->caps = plat->capabilities;
  894. /*
  895. * We can do SGIO
  896. */
  897. mmc->max_segs = NR_SG;
  898. /*
  899. * Since only a certain number of bits are valid in the data length
  900. * register, we must ensure that we don't exceed 2^num-1 bytes in a
  901. * single request.
  902. */
  903. mmc->max_req_size = (1 << variant->datalength_bits) - 1;
  904. /*
  905. * Set the maximum segment size. Since we aren't doing DMA
  906. * (yet) we are only limited by the data length register.
  907. */
  908. mmc->max_seg_size = mmc->max_req_size;
  909. /*
  910. * Block size can be up to 2048 bytes, but must be a power of two.
  911. */
  912. mmc->max_blk_size = 2048;
  913. /*
  914. * No limit on the number of blocks transferred.
  915. */
  916. mmc->max_blk_count = mmc->max_req_size;
  917. spin_lock_init(&host->lock);
  918. writel(0, host->base + MMCIMASK0);
  919. writel(0, host->base + MMCIMASK1);
  920. writel(0xfff, host->base + MMCICLEAR);
  921. if (gpio_is_valid(plat->gpio_cd)) {
  922. ret = gpio_request(plat->gpio_cd, DRIVER_NAME " (cd)");
  923. if (ret == 0)
  924. ret = gpio_direction_input(plat->gpio_cd);
  925. if (ret == 0)
  926. host->gpio_cd = plat->gpio_cd;
  927. else if (ret != -ENOSYS)
  928. goto err_gpio_cd;
  929. ret = request_any_context_irq(gpio_to_irq(plat->gpio_cd),
  930. mmci_cd_irq, 0,
  931. DRIVER_NAME " (cd)", host);
  932. if (ret >= 0)
  933. host->gpio_cd_irq = gpio_to_irq(plat->gpio_cd);
  934. }
  935. if (gpio_is_valid(plat->gpio_wp)) {
  936. ret = gpio_request(plat->gpio_wp, DRIVER_NAME " (wp)");
  937. if (ret == 0)
  938. ret = gpio_direction_input(plat->gpio_wp);
  939. if (ret == 0)
  940. host->gpio_wp = plat->gpio_wp;
  941. else if (ret != -ENOSYS)
  942. goto err_gpio_wp;
  943. }
  944. if ((host->plat->status || host->gpio_cd != -ENOSYS)
  945. && host->gpio_cd_irq < 0)
  946. mmc->caps |= MMC_CAP_NEEDS_POLL;
  947. ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
  948. if (ret)
  949. goto unmap;
  950. if (dev->irq[1] == NO_IRQ)
  951. host->singleirq = true;
  952. else {
  953. ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED,
  954. DRIVER_NAME " (pio)", host);
  955. if (ret)
  956. goto irq0_free;
  957. }
  958. writel(MCI_IRQENABLE, host->base + MMCIMASK0);
  959. amba_set_drvdata(dev, mmc);
  960. dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
  961. mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
  962. amba_rev(dev), (unsigned long long)dev->res.start,
  963. dev->irq[0], dev->irq[1]);
  964. mmci_dma_setup(host);
  965. mmc_add_host(mmc);
  966. return 0;
  967. irq0_free:
  968. free_irq(dev->irq[0], host);
  969. unmap:
  970. if (host->gpio_wp != -ENOSYS)
  971. gpio_free(host->gpio_wp);
  972. err_gpio_wp:
  973. if (host->gpio_cd_irq >= 0)
  974. free_irq(host->gpio_cd_irq, host);
  975. if (host->gpio_cd != -ENOSYS)
  976. gpio_free(host->gpio_cd);
  977. err_gpio_cd:
  978. iounmap(host->base);
  979. clk_disable:
  980. clk_disable(host->clk);
  981. clk_free:
  982. clk_put(host->clk);
  983. host_free:
  984. mmc_free_host(mmc);
  985. rel_regions:
  986. amba_release_regions(dev);
  987. out:
  988. return ret;
  989. }
  990. static int __devexit mmci_remove(struct amba_device *dev)
  991. {
  992. struct mmc_host *mmc = amba_get_drvdata(dev);
  993. amba_set_drvdata(dev, NULL);
  994. if (mmc) {
  995. struct mmci_host *host = mmc_priv(mmc);
  996. mmc_remove_host(mmc);
  997. writel(0, host->base + MMCIMASK0);
  998. writel(0, host->base + MMCIMASK1);
  999. writel(0, host->base + MMCICOMMAND);
  1000. writel(0, host->base + MMCIDATACTRL);
  1001. mmci_dma_release(host);
  1002. free_irq(dev->irq[0], host);
  1003. if (!host->singleirq)
  1004. free_irq(dev->irq[1], host);
  1005. if (host->gpio_wp != -ENOSYS)
  1006. gpio_free(host->gpio_wp);
  1007. if (host->gpio_cd_irq >= 0)
  1008. free_irq(host->gpio_cd_irq, host);
  1009. if (host->gpio_cd != -ENOSYS)
  1010. gpio_free(host->gpio_cd);
  1011. iounmap(host->base);
  1012. clk_disable(host->clk);
  1013. clk_put(host->clk);
  1014. if (host->vcc)
  1015. mmc_regulator_set_ocr(mmc, host->vcc, 0);
  1016. regulator_put(host->vcc);
  1017. mmc_free_host(mmc);
  1018. amba_release_regions(dev);
  1019. }
  1020. return 0;
  1021. }
  1022. #ifdef CONFIG_PM
  1023. static int mmci_suspend(struct amba_device *dev, pm_message_t state)
  1024. {
  1025. struct mmc_host *mmc = amba_get_drvdata(dev);
  1026. int ret = 0;
  1027. if (mmc) {
  1028. struct mmci_host *host = mmc_priv(mmc);
  1029. ret = mmc_suspend_host(mmc);
  1030. if (ret == 0)
  1031. writel(0, host->base + MMCIMASK0);
  1032. }
  1033. return ret;
  1034. }
  1035. static int mmci_resume(struct amba_device *dev)
  1036. {
  1037. struct mmc_host *mmc = amba_get_drvdata(dev);
  1038. int ret = 0;
  1039. if (mmc) {
  1040. struct mmci_host *host = mmc_priv(mmc);
  1041. writel(MCI_IRQENABLE, host->base + MMCIMASK0);
  1042. ret = mmc_resume_host(mmc);
  1043. }
  1044. return ret;
  1045. }
  1046. #else
  1047. #define mmci_suspend NULL
  1048. #define mmci_resume NULL
  1049. #endif
  1050. static struct amba_id mmci_ids[] = {
  1051. {
  1052. .id = 0x00041180,
  1053. .mask = 0x000fffff,
  1054. .data = &variant_arm,
  1055. },
  1056. {
  1057. .id = 0x00041181,
  1058. .mask = 0x000fffff,
  1059. .data = &variant_arm,
  1060. },
  1061. /* ST Micro variants */
  1062. {
  1063. .id = 0x00180180,
  1064. .mask = 0x00ffffff,
  1065. .data = &variant_u300,
  1066. },
  1067. {
  1068. .id = 0x00280180,
  1069. .mask = 0x00ffffff,
  1070. .data = &variant_u300,
  1071. },
  1072. {
  1073. .id = 0x00480180,
  1074. .mask = 0x00ffffff,
  1075. .data = &variant_ux500,
  1076. },
  1077. { 0, 0 },
  1078. };
  1079. static struct amba_driver mmci_driver = {
  1080. .drv = {
  1081. .name = DRIVER_NAME,
  1082. },
  1083. .probe = mmci_probe,
  1084. .remove = __devexit_p(mmci_remove),
  1085. .suspend = mmci_suspend,
  1086. .resume = mmci_resume,
  1087. .id_table = mmci_ids,
  1088. };
  1089. static int __init mmci_init(void)
  1090. {
  1091. return amba_driver_register(&mmci_driver);
  1092. }
  1093. static void __exit mmci_exit(void)
  1094. {
  1095. amba_driver_unregister(&mmci_driver);
  1096. }
  1097. module_init(mmci_init);
  1098. module_exit(mmci_exit);
  1099. module_param(fmax, uint, 0444);
  1100. MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
  1101. MODULE_LICENSE("GPL");