intel_ringbuffer.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. enum {
  4. RCS = 0x0,
  5. VCS,
  6. BCS,
  7. I915_NUM_RINGS,
  8. };
  9. struct intel_hw_status_page {
  10. u32 __iomem *page_addr;
  11. unsigned int gfx_addr;
  12. struct drm_i915_gem_object *obj;
  13. };
  14. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  15. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  16. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  17. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  18. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  19. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  20. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  21. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  22. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  23. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  24. #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
  25. #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
  26. #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
  27. struct intel_ring_buffer {
  28. const char *name;
  29. enum intel_ring_id {
  30. RING_RENDER = 0x1,
  31. RING_BSD = 0x2,
  32. RING_BLT = 0x4,
  33. } id;
  34. u32 mmio_base;
  35. void __iomem *virtual_start;
  36. struct drm_device *dev;
  37. struct drm_i915_gem_object *obj;
  38. u32 head;
  39. u32 tail;
  40. int space;
  41. int size;
  42. int effective_size;
  43. struct intel_hw_status_page status_page;
  44. spinlock_t irq_lock;
  45. u32 irq_refcount;
  46. u32 irq_mask;
  47. u32 irq_seqno; /* last seq seem at irq time */
  48. u32 trace_irq_seqno;
  49. u32 waiting_seqno;
  50. u32 sync_seqno[I915_NUM_RINGS-1];
  51. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  52. void (*irq_put)(struct intel_ring_buffer *ring);
  53. int (*init)(struct intel_ring_buffer *ring);
  54. void (*write_tail)(struct intel_ring_buffer *ring,
  55. u32 value);
  56. int __must_check (*flush)(struct intel_ring_buffer *ring,
  57. u32 invalidate_domains,
  58. u32 flush_domains);
  59. int (*add_request)(struct intel_ring_buffer *ring,
  60. u32 *seqno);
  61. u32 (*get_seqno)(struct intel_ring_buffer *ring);
  62. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  63. u32 offset, u32 length);
  64. void (*cleanup)(struct intel_ring_buffer *ring);
  65. int (*sync_to)(struct intel_ring_buffer *ring,
  66. struct intel_ring_buffer *to,
  67. u32 seqno);
  68. u32 semaphore_register[3]; /*our mbox written by others */
  69. u32 signal_mbox[2]; /* mboxes this ring signals to */
  70. /**
  71. * List of objects currently involved in rendering from the
  72. * ringbuffer.
  73. *
  74. * Includes buffers having the contents of their GPU caches
  75. * flushed, not necessarily primitives. last_rendering_seqno
  76. * represents when the rendering involved will be completed.
  77. *
  78. * A reference is held on the buffer while on this list.
  79. */
  80. struct list_head active_list;
  81. /**
  82. * List of breadcrumbs associated with GPU requests currently
  83. * outstanding.
  84. */
  85. struct list_head request_list;
  86. /**
  87. * List of objects currently pending a GPU write flush.
  88. *
  89. * All elements on this list will belong to either the
  90. * active_list or flushing_list, last_rendering_seqno can
  91. * be used to differentiate between the two elements.
  92. */
  93. struct list_head gpu_write_list;
  94. /**
  95. * Do we have some not yet emitted requests outstanding?
  96. */
  97. u32 outstanding_lazy_request;
  98. wait_queue_head_t irq_queue;
  99. drm_local_map_t map;
  100. void *private;
  101. };
  102. static inline u32
  103. intel_ring_sync_index(struct intel_ring_buffer *ring,
  104. struct intel_ring_buffer *other)
  105. {
  106. int idx;
  107. /*
  108. * cs -> 0 = vcs, 1 = bcs
  109. * vcs -> 0 = bcs, 1 = cs,
  110. * bcs -> 0 = cs, 1 = vcs.
  111. */
  112. idx = (other - ring) - 1;
  113. if (idx < 0)
  114. idx += I915_NUM_RINGS;
  115. return idx;
  116. }
  117. static inline u32
  118. intel_read_status_page(struct intel_ring_buffer *ring,
  119. int reg)
  120. {
  121. return ioread32(ring->status_page.page_addr + reg);
  122. }
  123. /**
  124. * Reads a dword out of the status page, which is written to from the command
  125. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  126. * MI_STORE_DATA_IMM.
  127. *
  128. * The following dwords have a reserved meaning:
  129. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  130. * 0x04: ring 0 head pointer
  131. * 0x05: ring 1 head pointer (915-class)
  132. * 0x06: ring 2 head pointer (915-class)
  133. * 0x10-0x1b: Context status DWords (GM45)
  134. * 0x1f: Last written status offset. (GM45)
  135. *
  136. * The area from dword 0x20 to 0x3ff is available for driver usage.
  137. */
  138. #define READ_HWSP(dev_priv, reg) intel_read_status_page(LP_RING(dev_priv), reg)
  139. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  140. #define I915_GEM_HWS_INDEX 0x20
  141. #define I915_BREADCRUMB_INDEX 0x21
  142. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  143. int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
  144. static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
  145. {
  146. return intel_wait_ring_buffer(ring, ring->size - 8);
  147. }
  148. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  149. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  150. u32 data)
  151. {
  152. iowrite32(data, ring->virtual_start + ring->tail);
  153. ring->tail += 4;
  154. }
  155. void intel_ring_advance(struct intel_ring_buffer *ring);
  156. u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
  157. int intel_init_render_ring_buffer(struct drm_device *dev);
  158. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  159. int intel_init_blt_ring_buffer(struct drm_device *dev);
  160. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  161. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  162. static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
  163. {
  164. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  165. ring->trace_irq_seqno = seqno;
  166. }
  167. /* DRI warts */
  168. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  169. #endif /* _INTEL_RINGBUFFER_H_ */