radeon_legacy_encoders.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. bool is_mac = false;
  47. DRM_DEBUG("\n");
  48. if (radeon_encoder->enc_priv) {
  49. if (rdev->is_atom_bios) {
  50. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  51. panel_pwr_delay = lvds->panel_pwr_delay;
  52. } else {
  53. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  54. panel_pwr_delay = lvds->panel_pwr_delay;
  55. }
  56. }
  57. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  58. * Taken from radeonfb.
  59. */
  60. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  61. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  62. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  63. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  64. is_mac = true;
  65. switch (mode) {
  66. case DRM_MODE_DPMS_ON:
  67. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  68. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  69. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  70. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  71. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  72. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  73. udelay(1000);
  74. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  75. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  76. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  77. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  78. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  79. if (is_mac)
  80. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. break;
  85. case DRM_MODE_DPMS_STANDBY:
  86. case DRM_MODE_DPMS_SUSPEND:
  87. case DRM_MODE_DPMS_OFF:
  88. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  89. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  90. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  91. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  92. if (is_mac) {
  93. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  94. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  95. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  96. } else {
  97. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  98. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  99. }
  100. udelay(panel_pwr_delay * 1000);
  101. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  102. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  103. break;
  104. }
  105. if (rdev->is_atom_bios)
  106. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  107. else
  108. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  109. }
  110. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  111. {
  112. struct radeon_device *rdev = encoder->dev->dev_private;
  113. if (rdev->is_atom_bios)
  114. radeon_atom_output_lock(encoder, true);
  115. else
  116. radeon_combios_output_lock(encoder, true);
  117. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  118. }
  119. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  120. {
  121. struct radeon_device *rdev = encoder->dev->dev_private;
  122. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  123. if (rdev->is_atom_bios)
  124. radeon_atom_output_lock(encoder, false);
  125. else
  126. radeon_combios_output_lock(encoder, false);
  127. }
  128. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  129. struct drm_display_mode *mode,
  130. struct drm_display_mode *adjusted_mode)
  131. {
  132. struct drm_device *dev = encoder->dev;
  133. struct radeon_device *rdev = dev->dev_private;
  134. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  135. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  136. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  137. DRM_DEBUG("\n");
  138. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  139. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  140. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  141. if (rdev->is_atom_bios) {
  142. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  143. * need to call that on resume to set up the reg properly.
  144. */
  145. radeon_encoder->pixel_clock = adjusted_mode->clock;
  146. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  147. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  148. } else {
  149. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  150. if (lvds) {
  151. DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  152. lvds_gen_cntl = lvds->lvds_gen_cntl;
  153. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  154. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  155. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  156. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  157. } else
  158. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  159. }
  160. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  161. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  162. RADEON_LVDS_BLON |
  163. RADEON_LVDS_EN |
  164. RADEON_LVDS_RST_FM);
  165. if (ASIC_IS_R300(rdev))
  166. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  167. if (radeon_crtc->crtc_id == 0) {
  168. if (ASIC_IS_R300(rdev)) {
  169. if (radeon_encoder->rmx_type != RMX_OFF)
  170. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  171. } else
  172. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  173. } else {
  174. if (ASIC_IS_R300(rdev))
  175. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  176. else
  177. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  178. }
  179. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  180. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  181. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  182. if (rdev->family == CHIP_RV410)
  183. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  184. if (rdev->is_atom_bios)
  185. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  186. else
  187. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  188. }
  189. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  190. struct drm_display_mode *mode,
  191. struct drm_display_mode *adjusted_mode)
  192. {
  193. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  194. /* set the active encoder to connector routing */
  195. radeon_encoder_set_active_device(encoder);
  196. drm_mode_set_crtcinfo(adjusted_mode, 0);
  197. /* get the native mode for LVDS */
  198. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  199. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  200. int mode_id = adjusted_mode->base.id;
  201. *adjusted_mode = *native_mode;
  202. adjusted_mode->hdisplay = mode->hdisplay;
  203. adjusted_mode->vdisplay = mode->vdisplay;
  204. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  205. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  206. adjusted_mode->base.id = mode_id;
  207. }
  208. return true;
  209. }
  210. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  211. .dpms = radeon_legacy_lvds_dpms,
  212. .mode_fixup = radeon_legacy_mode_fixup,
  213. .prepare = radeon_legacy_lvds_prepare,
  214. .mode_set = radeon_legacy_lvds_mode_set,
  215. .commit = radeon_legacy_lvds_commit,
  216. .disable = radeon_legacy_encoder_disable,
  217. };
  218. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  219. .destroy = radeon_enc_destroy,
  220. };
  221. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  222. {
  223. struct drm_device *dev = encoder->dev;
  224. struct radeon_device *rdev = dev->dev_private;
  225. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  226. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  227. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  228. DRM_DEBUG("\n");
  229. switch (mode) {
  230. case DRM_MODE_DPMS_ON:
  231. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  232. dac_cntl &= ~RADEON_DAC_PDWN;
  233. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  234. RADEON_DAC_PDWN_G |
  235. RADEON_DAC_PDWN_B);
  236. break;
  237. case DRM_MODE_DPMS_STANDBY:
  238. case DRM_MODE_DPMS_SUSPEND:
  239. case DRM_MODE_DPMS_OFF:
  240. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  241. dac_cntl |= RADEON_DAC_PDWN;
  242. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  243. RADEON_DAC_PDWN_G |
  244. RADEON_DAC_PDWN_B);
  245. break;
  246. }
  247. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  248. WREG32(RADEON_DAC_CNTL, dac_cntl);
  249. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  250. if (rdev->is_atom_bios)
  251. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  252. else
  253. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  254. }
  255. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  256. {
  257. struct radeon_device *rdev = encoder->dev->dev_private;
  258. if (rdev->is_atom_bios)
  259. radeon_atom_output_lock(encoder, true);
  260. else
  261. radeon_combios_output_lock(encoder, true);
  262. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  263. }
  264. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  265. {
  266. struct radeon_device *rdev = encoder->dev->dev_private;
  267. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  268. if (rdev->is_atom_bios)
  269. radeon_atom_output_lock(encoder, false);
  270. else
  271. radeon_combios_output_lock(encoder, false);
  272. }
  273. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  274. struct drm_display_mode *mode,
  275. struct drm_display_mode *adjusted_mode)
  276. {
  277. struct drm_device *dev = encoder->dev;
  278. struct radeon_device *rdev = dev->dev_private;
  279. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  280. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  281. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  282. DRM_DEBUG("\n");
  283. if (radeon_crtc->crtc_id == 0) {
  284. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  285. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  286. ~(RADEON_DISP_DAC_SOURCE_MASK);
  287. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  288. } else {
  289. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  290. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  291. }
  292. } else {
  293. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  294. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  295. ~(RADEON_DISP_DAC_SOURCE_MASK);
  296. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  297. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  298. } else {
  299. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  300. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  301. }
  302. }
  303. dac_cntl = (RADEON_DAC_MASK_ALL |
  304. RADEON_DAC_VGA_ADR_EN |
  305. /* TODO 6-bits */
  306. RADEON_DAC_8BIT_EN);
  307. WREG32_P(RADEON_DAC_CNTL,
  308. dac_cntl,
  309. RADEON_DAC_RANGE_CNTL |
  310. RADEON_DAC_BLANKING);
  311. if (radeon_encoder->enc_priv) {
  312. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  313. dac_macro_cntl = p_dac->ps2_pdac_adj;
  314. } else
  315. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  316. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  317. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  318. if (rdev->is_atom_bios)
  319. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  320. else
  321. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  322. }
  323. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  324. struct drm_connector *connector)
  325. {
  326. struct drm_device *dev = encoder->dev;
  327. struct radeon_device *rdev = dev->dev_private;
  328. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  329. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  330. enum drm_connector_status found = connector_status_disconnected;
  331. bool color = true;
  332. /* save the regs we need */
  333. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  334. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  335. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  336. dac_cntl = RREG32(RADEON_DAC_CNTL);
  337. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  338. tmp = vclk_ecp_cntl &
  339. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  340. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  341. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  342. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  343. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  344. RADEON_DAC_FORCE_DATA_EN;
  345. if (color)
  346. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  347. else
  348. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  349. if (ASIC_IS_R300(rdev))
  350. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  351. else
  352. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  353. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  354. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  355. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  356. WREG32(RADEON_DAC_CNTL, tmp);
  357. tmp &= ~(RADEON_DAC_PDWN_R |
  358. RADEON_DAC_PDWN_G |
  359. RADEON_DAC_PDWN_B);
  360. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  361. udelay(2000);
  362. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  363. found = connector_status_connected;
  364. /* restore the regs we used */
  365. WREG32(RADEON_DAC_CNTL, dac_cntl);
  366. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  367. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  368. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  369. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  370. return found;
  371. }
  372. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  373. .dpms = radeon_legacy_primary_dac_dpms,
  374. .mode_fixup = radeon_legacy_mode_fixup,
  375. .prepare = radeon_legacy_primary_dac_prepare,
  376. .mode_set = radeon_legacy_primary_dac_mode_set,
  377. .commit = radeon_legacy_primary_dac_commit,
  378. .detect = radeon_legacy_primary_dac_detect,
  379. .disable = radeon_legacy_encoder_disable,
  380. };
  381. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  382. .destroy = radeon_enc_destroy,
  383. };
  384. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  385. {
  386. struct drm_device *dev = encoder->dev;
  387. struct radeon_device *rdev = dev->dev_private;
  388. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  389. DRM_DEBUG("\n");
  390. switch (mode) {
  391. case DRM_MODE_DPMS_ON:
  392. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  393. break;
  394. case DRM_MODE_DPMS_STANDBY:
  395. case DRM_MODE_DPMS_SUSPEND:
  396. case DRM_MODE_DPMS_OFF:
  397. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  398. break;
  399. }
  400. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  401. if (rdev->is_atom_bios)
  402. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  403. else
  404. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  405. }
  406. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  407. {
  408. struct radeon_device *rdev = encoder->dev->dev_private;
  409. if (rdev->is_atom_bios)
  410. radeon_atom_output_lock(encoder, true);
  411. else
  412. radeon_combios_output_lock(encoder, true);
  413. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  414. }
  415. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  416. {
  417. struct radeon_device *rdev = encoder->dev->dev_private;
  418. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  419. if (rdev->is_atom_bios)
  420. radeon_atom_output_lock(encoder, true);
  421. else
  422. radeon_combios_output_lock(encoder, true);
  423. }
  424. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  425. struct drm_display_mode *mode,
  426. struct drm_display_mode *adjusted_mode)
  427. {
  428. struct drm_device *dev = encoder->dev;
  429. struct radeon_device *rdev = dev->dev_private;
  430. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  431. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  432. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  433. int i;
  434. DRM_DEBUG("\n");
  435. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  436. tmp &= 0xfffff;
  437. if (rdev->family == CHIP_RV280) {
  438. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  439. tmp ^= (1 << 22);
  440. tmds_pll_cntl ^= (1 << 22);
  441. }
  442. if (radeon_encoder->enc_priv) {
  443. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  444. for (i = 0; i < 4; i++) {
  445. if (tmds->tmds_pll[i].freq == 0)
  446. break;
  447. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  448. tmp = tmds->tmds_pll[i].value ;
  449. break;
  450. }
  451. }
  452. }
  453. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  454. if (tmp & 0xfff00000)
  455. tmds_pll_cntl = tmp;
  456. else {
  457. tmds_pll_cntl &= 0xfff00000;
  458. tmds_pll_cntl |= tmp;
  459. }
  460. } else
  461. tmds_pll_cntl = tmp;
  462. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  463. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  464. if (rdev->family == CHIP_R200 ||
  465. rdev->family == CHIP_R100 ||
  466. ASIC_IS_R300(rdev))
  467. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  468. else /* RV chips got this bit reversed */
  469. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  470. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  471. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  472. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  473. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  474. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  475. RADEON_FP_DFP_SYNC_SEL |
  476. RADEON_FP_CRT_SYNC_SEL |
  477. RADEON_FP_CRTC_LOCK_8DOT |
  478. RADEON_FP_USE_SHADOW_EN |
  479. RADEON_FP_CRTC_USE_SHADOW_VEND |
  480. RADEON_FP_CRT_SYNC_ALT);
  481. if (1) /* FIXME rgbBits == 8 */
  482. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  483. else
  484. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  485. if (radeon_crtc->crtc_id == 0) {
  486. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  487. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  488. if (radeon_encoder->rmx_type != RMX_OFF)
  489. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  490. else
  491. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  492. } else
  493. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  494. } else {
  495. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  496. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  497. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  498. } else
  499. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  500. }
  501. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  502. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  503. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  504. if (rdev->is_atom_bios)
  505. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  506. else
  507. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  508. }
  509. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  510. .dpms = radeon_legacy_tmds_int_dpms,
  511. .mode_fixup = radeon_legacy_mode_fixup,
  512. .prepare = radeon_legacy_tmds_int_prepare,
  513. .mode_set = radeon_legacy_tmds_int_mode_set,
  514. .commit = radeon_legacy_tmds_int_commit,
  515. .disable = radeon_legacy_encoder_disable,
  516. };
  517. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  518. .destroy = radeon_enc_destroy,
  519. };
  520. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  521. {
  522. struct drm_device *dev = encoder->dev;
  523. struct radeon_device *rdev = dev->dev_private;
  524. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  525. DRM_DEBUG("\n");
  526. switch (mode) {
  527. case DRM_MODE_DPMS_ON:
  528. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  529. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  530. break;
  531. case DRM_MODE_DPMS_STANDBY:
  532. case DRM_MODE_DPMS_SUSPEND:
  533. case DRM_MODE_DPMS_OFF:
  534. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  535. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  536. break;
  537. }
  538. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  539. if (rdev->is_atom_bios)
  540. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  541. else
  542. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  543. }
  544. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  545. {
  546. struct radeon_device *rdev = encoder->dev->dev_private;
  547. if (rdev->is_atom_bios)
  548. radeon_atom_output_lock(encoder, true);
  549. else
  550. radeon_combios_output_lock(encoder, true);
  551. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  552. }
  553. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  554. {
  555. struct radeon_device *rdev = encoder->dev->dev_private;
  556. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  557. if (rdev->is_atom_bios)
  558. radeon_atom_output_lock(encoder, false);
  559. else
  560. radeon_combios_output_lock(encoder, false);
  561. }
  562. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  563. struct drm_display_mode *mode,
  564. struct drm_display_mode *adjusted_mode)
  565. {
  566. struct drm_device *dev = encoder->dev;
  567. struct radeon_device *rdev = dev->dev_private;
  568. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  569. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  570. uint32_t fp2_gen_cntl;
  571. DRM_DEBUG("\n");
  572. if (rdev->is_atom_bios) {
  573. radeon_encoder->pixel_clock = adjusted_mode->clock;
  574. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  575. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  576. } else {
  577. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  578. if (1) /* FIXME rgbBits == 8 */
  579. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  580. else
  581. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  582. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  583. RADEON_FP2_DVO_EN |
  584. RADEON_FP2_DVO_RATE_SEL_SDR);
  585. /* XXX: these are oem specific */
  586. if (ASIC_IS_R300(rdev)) {
  587. if ((dev->pdev->device == 0x4850) &&
  588. (dev->pdev->subsystem_vendor == 0x1028) &&
  589. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  590. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  591. else
  592. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  593. /*if (mode->clock > 165000)
  594. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  595. }
  596. if (!radeon_combios_external_tmds_setup(encoder))
  597. radeon_external_tmds_setup(encoder);
  598. }
  599. if (radeon_crtc->crtc_id == 0) {
  600. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  601. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  602. if (radeon_encoder->rmx_type != RMX_OFF)
  603. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  604. else
  605. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  606. } else
  607. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  608. } else {
  609. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  610. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  611. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  612. } else
  613. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  614. }
  615. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  616. if (rdev->is_atom_bios)
  617. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  618. else
  619. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  620. }
  621. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  622. {
  623. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  624. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  625. if (tmds) {
  626. if (tmds->i2c_bus)
  627. radeon_i2c_destroy(tmds->i2c_bus);
  628. }
  629. kfree(radeon_encoder->enc_priv);
  630. drm_encoder_cleanup(encoder);
  631. kfree(radeon_encoder);
  632. }
  633. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  634. .dpms = radeon_legacy_tmds_ext_dpms,
  635. .mode_fixup = radeon_legacy_mode_fixup,
  636. .prepare = radeon_legacy_tmds_ext_prepare,
  637. .mode_set = radeon_legacy_tmds_ext_mode_set,
  638. .commit = radeon_legacy_tmds_ext_commit,
  639. .disable = radeon_legacy_encoder_disable,
  640. };
  641. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  642. .destroy = radeon_ext_tmds_enc_destroy,
  643. };
  644. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  645. {
  646. struct drm_device *dev = encoder->dev;
  647. struct radeon_device *rdev = dev->dev_private;
  648. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  649. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  650. uint32_t tv_master_cntl = 0;
  651. bool is_tv;
  652. DRM_DEBUG("\n");
  653. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  654. if (rdev->family == CHIP_R200)
  655. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  656. else {
  657. if (is_tv)
  658. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  659. else
  660. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  661. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  662. }
  663. switch (mode) {
  664. case DRM_MODE_DPMS_ON:
  665. if (rdev->family == CHIP_R200) {
  666. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  667. } else {
  668. if (is_tv)
  669. tv_master_cntl |= RADEON_TV_ON;
  670. else
  671. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  672. if (rdev->family == CHIP_R420 ||
  673. rdev->family == CHIP_R423 ||
  674. rdev->family == CHIP_RV410)
  675. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  676. R420_TV_DAC_GDACPD |
  677. R420_TV_DAC_BDACPD |
  678. RADEON_TV_DAC_BGSLEEP);
  679. else
  680. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  681. RADEON_TV_DAC_GDACPD |
  682. RADEON_TV_DAC_BDACPD |
  683. RADEON_TV_DAC_BGSLEEP);
  684. }
  685. break;
  686. case DRM_MODE_DPMS_STANDBY:
  687. case DRM_MODE_DPMS_SUSPEND:
  688. case DRM_MODE_DPMS_OFF:
  689. if (rdev->family == CHIP_R200)
  690. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  691. else {
  692. if (is_tv)
  693. tv_master_cntl &= ~RADEON_TV_ON;
  694. else
  695. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  696. if (rdev->family == CHIP_R420 ||
  697. rdev->family == CHIP_R423 ||
  698. rdev->family == CHIP_RV410)
  699. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  700. R420_TV_DAC_GDACPD |
  701. R420_TV_DAC_BDACPD |
  702. RADEON_TV_DAC_BGSLEEP);
  703. else
  704. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  705. RADEON_TV_DAC_GDACPD |
  706. RADEON_TV_DAC_BDACPD |
  707. RADEON_TV_DAC_BGSLEEP);
  708. }
  709. break;
  710. }
  711. if (rdev->family == CHIP_R200) {
  712. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  713. } else {
  714. if (is_tv)
  715. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  716. else
  717. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  718. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  719. }
  720. if (rdev->is_atom_bios)
  721. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  722. else
  723. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  724. }
  725. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  726. {
  727. struct radeon_device *rdev = encoder->dev->dev_private;
  728. if (rdev->is_atom_bios)
  729. radeon_atom_output_lock(encoder, true);
  730. else
  731. radeon_combios_output_lock(encoder, true);
  732. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  733. }
  734. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  735. {
  736. struct radeon_device *rdev = encoder->dev->dev_private;
  737. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  738. if (rdev->is_atom_bios)
  739. radeon_atom_output_lock(encoder, true);
  740. else
  741. radeon_combios_output_lock(encoder, true);
  742. }
  743. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  744. struct drm_display_mode *mode,
  745. struct drm_display_mode *adjusted_mode)
  746. {
  747. struct drm_device *dev = encoder->dev;
  748. struct radeon_device *rdev = dev->dev_private;
  749. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  750. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  751. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  752. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  753. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  754. bool is_tv = false;
  755. DRM_DEBUG("\n");
  756. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  757. if (rdev->family != CHIP_R200) {
  758. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  759. if (rdev->family == CHIP_R420 ||
  760. rdev->family == CHIP_R423 ||
  761. rdev->family == CHIP_RV410) {
  762. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  763. RADEON_TV_DAC_BGADJ_MASK |
  764. R420_TV_DAC_DACADJ_MASK |
  765. R420_TV_DAC_RDACPD |
  766. R420_TV_DAC_GDACPD |
  767. R420_TV_DAC_BDACPD |
  768. R420_TV_DAC_TVENABLE);
  769. } else {
  770. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  771. RADEON_TV_DAC_BGADJ_MASK |
  772. RADEON_TV_DAC_DACADJ_MASK |
  773. RADEON_TV_DAC_RDACPD |
  774. RADEON_TV_DAC_GDACPD |
  775. RADEON_TV_DAC_BDACPD);
  776. }
  777. /* FIXME TV */
  778. if (tv_dac) {
  779. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  780. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  781. RADEON_TV_DAC_NHOLD |
  782. RADEON_TV_DAC_STD_PS2 |
  783. tv_dac->ps2_tvdac_adj);
  784. } else
  785. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  786. RADEON_TV_DAC_NHOLD |
  787. RADEON_TV_DAC_STD_PS2);
  788. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  789. }
  790. if (ASIC_IS_R300(rdev)) {
  791. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  792. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  793. }
  794. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
  795. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  796. else
  797. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  798. if (rdev->family == CHIP_R200)
  799. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  800. if (is_tv) {
  801. uint32_t dac_cntl;
  802. dac_cntl = RREG32(RADEON_DAC_CNTL);
  803. dac_cntl &= ~RADEON_DAC_TVO_EN;
  804. WREG32(RADEON_DAC_CNTL, dac_cntl);
  805. if (ASIC_IS_R300(rdev))
  806. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  807. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  808. if (radeon_crtc->crtc_id == 0) {
  809. if (ASIC_IS_R300(rdev)) {
  810. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  811. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  812. RADEON_DISP_TV_SOURCE_CRTC);
  813. }
  814. if (rdev->family >= CHIP_R200) {
  815. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  816. } else {
  817. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  818. }
  819. } else {
  820. if (ASIC_IS_R300(rdev)) {
  821. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  822. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  823. }
  824. if (rdev->family >= CHIP_R200) {
  825. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  826. } else {
  827. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  828. }
  829. }
  830. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  831. } else {
  832. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  833. if (radeon_crtc->crtc_id == 0) {
  834. if (ASIC_IS_R300(rdev)) {
  835. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  836. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  837. } else if (rdev->family == CHIP_R200) {
  838. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  839. RADEON_FP2_DVO_RATE_SEL_SDR);
  840. } else
  841. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  842. } else {
  843. if (ASIC_IS_R300(rdev)) {
  844. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  845. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  846. } else if (rdev->family == CHIP_R200) {
  847. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  848. RADEON_FP2_DVO_RATE_SEL_SDR);
  849. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  850. } else
  851. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  852. }
  853. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  854. }
  855. if (ASIC_IS_R300(rdev)) {
  856. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  857. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  858. }
  859. if (rdev->family >= CHIP_R200)
  860. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  861. else
  862. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  863. if (rdev->family == CHIP_R200)
  864. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  865. if (is_tv)
  866. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  867. if (rdev->is_atom_bios)
  868. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  869. else
  870. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  871. }
  872. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  873. struct drm_connector *connector)
  874. {
  875. struct drm_device *dev = encoder->dev;
  876. struct radeon_device *rdev = dev->dev_private;
  877. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  878. uint32_t disp_output_cntl, gpiopad_a, tmp;
  879. bool found = false;
  880. /* save regs needed */
  881. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  882. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  883. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  884. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  885. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  886. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  887. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  888. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  889. WREG32(RADEON_CRTC2_GEN_CNTL,
  890. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  891. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  892. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  893. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  894. WREG32(RADEON_DAC_EXT_CNTL,
  895. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  896. RADEON_DAC2_FORCE_DATA_EN |
  897. RADEON_DAC_FORCE_DATA_SEL_RGB |
  898. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  899. WREG32(RADEON_TV_DAC_CNTL,
  900. RADEON_TV_DAC_STD_NTSC |
  901. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  902. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  903. RREG32(RADEON_TV_DAC_CNTL);
  904. mdelay(4);
  905. WREG32(RADEON_TV_DAC_CNTL,
  906. RADEON_TV_DAC_NBLANK |
  907. RADEON_TV_DAC_NHOLD |
  908. RADEON_TV_MONITOR_DETECT_EN |
  909. RADEON_TV_DAC_STD_NTSC |
  910. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  911. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  912. RREG32(RADEON_TV_DAC_CNTL);
  913. mdelay(6);
  914. tmp = RREG32(RADEON_TV_DAC_CNTL);
  915. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  916. found = true;
  917. DRM_DEBUG("S-video TV connection detected\n");
  918. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  919. found = true;
  920. DRM_DEBUG("Composite TV connection detected\n");
  921. }
  922. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  923. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  924. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  925. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  926. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  927. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  928. return found;
  929. }
  930. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  931. struct drm_connector *connector)
  932. {
  933. struct drm_device *dev = encoder->dev;
  934. struct radeon_device *rdev = dev->dev_private;
  935. uint32_t tv_dac_cntl, dac_cntl2;
  936. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  937. bool found = false;
  938. if (ASIC_IS_R300(rdev))
  939. return r300_legacy_tv_detect(encoder, connector);
  940. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  941. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  942. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  943. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  944. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  945. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  946. WREG32(RADEON_DAC_CNTL2, tmp);
  947. tmp = tv_master_cntl | RADEON_TV_ON;
  948. tmp &= ~(RADEON_TV_ASYNC_RST |
  949. RADEON_RESTART_PHASE_FIX |
  950. RADEON_CRT_FIFO_CE_EN |
  951. RADEON_TV_FIFO_CE_EN |
  952. RADEON_RE_SYNC_NOW_SEL_MASK);
  953. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  954. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  955. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  956. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  957. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  958. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  959. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  960. else
  961. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  962. WREG32(RADEON_TV_DAC_CNTL, tmp);
  963. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  964. RADEON_RED_MX_FORCE_DAC_DATA |
  965. RADEON_GRN_MX_FORCE_DAC_DATA |
  966. RADEON_BLU_MX_FORCE_DAC_DATA |
  967. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  968. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  969. mdelay(3);
  970. tmp = RREG32(RADEON_TV_DAC_CNTL);
  971. if (tmp & RADEON_TV_DAC_GDACDET) {
  972. found = true;
  973. DRM_DEBUG("S-video TV connection detected\n");
  974. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  975. found = true;
  976. DRM_DEBUG("Composite TV connection detected\n");
  977. }
  978. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  979. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  980. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  981. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  982. return found;
  983. }
  984. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  985. struct drm_connector *connector)
  986. {
  987. struct drm_device *dev = encoder->dev;
  988. struct radeon_device *rdev = dev->dev_private;
  989. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  990. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  991. enum drm_connector_status found = connector_status_disconnected;
  992. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  993. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  994. bool color = true;
  995. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  996. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  997. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  998. bool tv_detect;
  999. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1000. return connector_status_disconnected;
  1001. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1002. if (tv_detect && tv_dac)
  1003. found = connector_status_connected;
  1004. return found;
  1005. }
  1006. /* don't probe if the encoder is being used for something else not CRT related */
  1007. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1008. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1009. return connector_status_disconnected;
  1010. }
  1011. /* save the regs we need */
  1012. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1013. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1014. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1015. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1016. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1017. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1018. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1019. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1020. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1021. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1022. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1023. if (ASIC_IS_R300(rdev))
  1024. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1025. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1026. tmp |= RADEON_CRTC2_CRT2_ON |
  1027. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1028. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1029. if (ASIC_IS_R300(rdev)) {
  1030. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1031. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1032. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1033. } else {
  1034. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1035. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1036. }
  1037. tmp = RADEON_TV_DAC_NBLANK |
  1038. RADEON_TV_DAC_NHOLD |
  1039. RADEON_TV_MONITOR_DETECT_EN |
  1040. RADEON_TV_DAC_STD_PS2;
  1041. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1042. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1043. RADEON_DAC2_FORCE_DATA_EN;
  1044. if (color)
  1045. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1046. else
  1047. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1048. if (ASIC_IS_R300(rdev))
  1049. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1050. else
  1051. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1052. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1053. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1054. WREG32(RADEON_DAC_CNTL2, tmp);
  1055. udelay(10000);
  1056. if (ASIC_IS_R300(rdev)) {
  1057. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1058. found = connector_status_connected;
  1059. } else {
  1060. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1061. found = connector_status_connected;
  1062. }
  1063. /* restore regs we used */
  1064. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1065. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1066. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1067. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1068. if (ASIC_IS_R300(rdev)) {
  1069. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1070. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1071. } else {
  1072. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1073. }
  1074. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1075. return found;
  1076. }
  1077. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1078. .dpms = radeon_legacy_tv_dac_dpms,
  1079. .mode_fixup = radeon_legacy_mode_fixup,
  1080. .prepare = radeon_legacy_tv_dac_prepare,
  1081. .mode_set = radeon_legacy_tv_dac_mode_set,
  1082. .commit = radeon_legacy_tv_dac_commit,
  1083. .detect = radeon_legacy_tv_dac_detect,
  1084. .disable = radeon_legacy_encoder_disable,
  1085. };
  1086. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1087. .destroy = radeon_enc_destroy,
  1088. };
  1089. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1090. {
  1091. struct drm_device *dev = encoder->base.dev;
  1092. struct radeon_device *rdev = dev->dev_private;
  1093. struct radeon_encoder_int_tmds *tmds = NULL;
  1094. bool ret;
  1095. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1096. if (!tmds)
  1097. return NULL;
  1098. if (rdev->is_atom_bios)
  1099. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1100. else
  1101. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1102. if (ret == false)
  1103. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1104. return tmds;
  1105. }
  1106. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1107. {
  1108. struct drm_device *dev = encoder->base.dev;
  1109. struct radeon_device *rdev = dev->dev_private;
  1110. struct radeon_encoder_ext_tmds *tmds = NULL;
  1111. bool ret;
  1112. if (rdev->is_atom_bios)
  1113. return NULL;
  1114. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1115. if (!tmds)
  1116. return NULL;
  1117. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1118. if (ret == false)
  1119. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1120. return tmds;
  1121. }
  1122. void
  1123. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1124. {
  1125. struct radeon_device *rdev = dev->dev_private;
  1126. struct drm_encoder *encoder;
  1127. struct radeon_encoder *radeon_encoder;
  1128. /* see if we already added it */
  1129. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1130. radeon_encoder = to_radeon_encoder(encoder);
  1131. if (radeon_encoder->encoder_id == encoder_id) {
  1132. radeon_encoder->devices |= supported_device;
  1133. return;
  1134. }
  1135. }
  1136. /* add a new one */
  1137. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1138. if (!radeon_encoder)
  1139. return;
  1140. encoder = &radeon_encoder->base;
  1141. if (rdev->flags & RADEON_SINGLE_CRTC)
  1142. encoder->possible_crtcs = 0x1;
  1143. else
  1144. encoder->possible_crtcs = 0x3;
  1145. radeon_encoder->enc_priv = NULL;
  1146. radeon_encoder->encoder_id = encoder_id;
  1147. radeon_encoder->devices = supported_device;
  1148. radeon_encoder->rmx_type = RMX_OFF;
  1149. switch (radeon_encoder->encoder_id) {
  1150. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1151. encoder->possible_crtcs = 0x1;
  1152. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1153. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1154. if (rdev->is_atom_bios)
  1155. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1156. else
  1157. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1158. radeon_encoder->rmx_type = RMX_FULL;
  1159. break;
  1160. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1161. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1162. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1163. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1164. break;
  1165. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1166. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1167. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1168. if (rdev->is_atom_bios)
  1169. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1170. else
  1171. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1172. break;
  1173. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1174. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1175. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1176. if (rdev->is_atom_bios)
  1177. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1178. else
  1179. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1180. break;
  1181. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1182. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1183. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1184. if (!rdev->is_atom_bios)
  1185. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1186. break;
  1187. }
  1188. }