r420.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "r100d.h"
  34. #include "r420d.h"
  35. #include "r420_reg_safe.h"
  36. static void r420_set_reg_safe(struct radeon_device *rdev)
  37. {
  38. rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
  39. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
  40. }
  41. int r420_mc_init(struct radeon_device *rdev)
  42. {
  43. int r;
  44. /* Setup GPU memory space */
  45. rdev->mc.vram_location = 0xFFFFFFFFUL;
  46. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  47. if (rdev->flags & RADEON_IS_AGP) {
  48. r = radeon_agp_init(rdev);
  49. if (r) {
  50. radeon_agp_disable(rdev);
  51. } else {
  52. rdev->mc.gtt_location = rdev->mc.agp_base;
  53. }
  54. }
  55. r = radeon_mc_setup(rdev);
  56. if (r) {
  57. return r;
  58. }
  59. return 0;
  60. }
  61. void r420_pipes_init(struct radeon_device *rdev)
  62. {
  63. unsigned tmp;
  64. unsigned gb_pipe_select;
  65. unsigned num_pipes;
  66. /* GA_ENHANCE workaround TCL deadlock issue */
  67. WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3));
  68. /* add idle wait as per freedesktop.org bug 24041 */
  69. if (r100_gui_wait_for_idle(rdev)) {
  70. printk(KERN_WARNING "Failed to wait GUI idle while "
  71. "programming pipes. Bad things might happen.\n");
  72. }
  73. /* get max number of pipes */
  74. gb_pipe_select = RREG32(0x402C);
  75. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  76. rdev->num_gb_pipes = num_pipes;
  77. tmp = 0;
  78. switch (num_pipes) {
  79. default:
  80. /* force to 1 pipe */
  81. num_pipes = 1;
  82. case 1:
  83. tmp = (0 << 1);
  84. break;
  85. case 2:
  86. tmp = (3 << 1);
  87. break;
  88. case 3:
  89. tmp = (6 << 1);
  90. break;
  91. case 4:
  92. tmp = (7 << 1);
  93. break;
  94. }
  95. WREG32(0x42C8, (1 << num_pipes) - 1);
  96. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  97. tmp |= (1 << 4) | (1 << 0);
  98. WREG32(0x4018, tmp);
  99. if (r100_gui_wait_for_idle(rdev)) {
  100. printk(KERN_WARNING "Failed to wait GUI idle while "
  101. "programming pipes. Bad things might happen.\n");
  102. }
  103. tmp = RREG32(0x170C);
  104. WREG32(0x170C, tmp | (1 << 31));
  105. WREG32(R300_RB2D_DSTCACHE_MODE,
  106. RREG32(R300_RB2D_DSTCACHE_MODE) |
  107. R300_DC_AUTOFLUSH_ENABLE |
  108. R300_DC_DC_DISABLE_IGNORE_PE);
  109. if (r100_gui_wait_for_idle(rdev)) {
  110. printk(KERN_WARNING "Failed to wait GUI idle while "
  111. "programming pipes. Bad things might happen.\n");
  112. }
  113. if (rdev->family == CHIP_RV530) {
  114. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  115. if ((tmp & 3) == 3)
  116. rdev->num_z_pipes = 2;
  117. else
  118. rdev->num_z_pipes = 1;
  119. } else
  120. rdev->num_z_pipes = 1;
  121. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  122. rdev->num_gb_pipes, rdev->num_z_pipes);
  123. }
  124. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  125. {
  126. u32 r;
  127. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  128. r = RREG32(R_0001FC_MC_IND_DATA);
  129. return r;
  130. }
  131. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  132. {
  133. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  134. S_0001F8_MC_IND_WR_EN(1));
  135. WREG32(R_0001FC_MC_IND_DATA, v);
  136. }
  137. static void r420_debugfs(struct radeon_device *rdev)
  138. {
  139. if (r100_debugfs_rbbm_init(rdev)) {
  140. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  141. }
  142. if (r420_debugfs_pipes_info_init(rdev)) {
  143. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  144. }
  145. }
  146. static void r420_clock_resume(struct radeon_device *rdev)
  147. {
  148. u32 sclk_cntl;
  149. if (radeon_dynclks != -1 && radeon_dynclks)
  150. radeon_atom_set_clock_gating(rdev, 1);
  151. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  152. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  153. if (rdev->family == CHIP_R420)
  154. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  155. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  156. }
  157. static void r420_cp_errata_init(struct radeon_device *rdev)
  158. {
  159. /* RV410 and R420 can lock up if CP DMA to host memory happens
  160. * while the 2D engine is busy.
  161. *
  162. * The proper workaround is to queue a RESYNC at the beginning
  163. * of the CP init, apparently.
  164. */
  165. radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
  166. radeon_ring_lock(rdev, 8);
  167. radeon_ring_write(rdev, PACKET0(R300_CP_RESYNC_ADDR, 1));
  168. radeon_ring_write(rdev, rdev->config.r300.resync_scratch);
  169. radeon_ring_write(rdev, 0xDEADBEEF);
  170. radeon_ring_unlock_commit(rdev);
  171. }
  172. static void r420_cp_errata_fini(struct radeon_device *rdev)
  173. {
  174. /* Catch the RESYNC we dispatched all the way back,
  175. * at the very beginning of the CP init.
  176. */
  177. radeon_ring_lock(rdev, 8);
  178. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  179. radeon_ring_write(rdev, R300_RB3D_DC_FINISH);
  180. radeon_ring_unlock_commit(rdev);
  181. radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
  182. }
  183. static int r420_startup(struct radeon_device *rdev)
  184. {
  185. int r;
  186. /* set common regs */
  187. r100_set_common_regs(rdev);
  188. /* program mc */
  189. r300_mc_program(rdev);
  190. /* Resume clock */
  191. r420_clock_resume(rdev);
  192. /* Initialize GART (initialize after TTM so we can allocate
  193. * memory through TTM but finalize after TTM) */
  194. if (rdev->flags & RADEON_IS_PCIE) {
  195. r = rv370_pcie_gart_enable(rdev);
  196. if (r)
  197. return r;
  198. }
  199. if (rdev->flags & RADEON_IS_PCI) {
  200. r = r100_pci_gart_enable(rdev);
  201. if (r)
  202. return r;
  203. }
  204. r420_pipes_init(rdev);
  205. /* Enable IRQ */
  206. r100_irq_set(rdev);
  207. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  208. /* 1M ring buffer */
  209. r = r100_cp_init(rdev, 1024 * 1024);
  210. if (r) {
  211. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  212. return r;
  213. }
  214. r420_cp_errata_init(rdev);
  215. r = r100_wb_init(rdev);
  216. if (r) {
  217. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  218. }
  219. r = r100_ib_init(rdev);
  220. if (r) {
  221. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  222. return r;
  223. }
  224. return 0;
  225. }
  226. int r420_resume(struct radeon_device *rdev)
  227. {
  228. /* Make sur GART are not working */
  229. if (rdev->flags & RADEON_IS_PCIE)
  230. rv370_pcie_gart_disable(rdev);
  231. if (rdev->flags & RADEON_IS_PCI)
  232. r100_pci_gart_disable(rdev);
  233. /* Resume clock before doing reset */
  234. r420_clock_resume(rdev);
  235. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  236. if (radeon_gpu_reset(rdev)) {
  237. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  238. RREG32(R_000E40_RBBM_STATUS),
  239. RREG32(R_0007C0_CP_STAT));
  240. }
  241. /* check if cards are posted or not */
  242. if (rdev->is_atom_bios) {
  243. atom_asic_init(rdev->mode_info.atom_context);
  244. } else {
  245. radeon_combios_asic_init(rdev->ddev);
  246. }
  247. /* Resume clock after posting */
  248. r420_clock_resume(rdev);
  249. /* Initialize surface registers */
  250. radeon_surface_init(rdev);
  251. return r420_startup(rdev);
  252. }
  253. int r420_suspend(struct radeon_device *rdev)
  254. {
  255. r420_cp_errata_fini(rdev);
  256. r100_cp_disable(rdev);
  257. r100_wb_disable(rdev);
  258. r100_irq_disable(rdev);
  259. if (rdev->flags & RADEON_IS_PCIE)
  260. rv370_pcie_gart_disable(rdev);
  261. if (rdev->flags & RADEON_IS_PCI)
  262. r100_pci_gart_disable(rdev);
  263. return 0;
  264. }
  265. void r420_fini(struct radeon_device *rdev)
  266. {
  267. r100_cp_fini(rdev);
  268. r100_wb_fini(rdev);
  269. r100_ib_fini(rdev);
  270. radeon_gem_fini(rdev);
  271. if (rdev->flags & RADEON_IS_PCIE)
  272. rv370_pcie_gart_fini(rdev);
  273. if (rdev->flags & RADEON_IS_PCI)
  274. r100_pci_gart_fini(rdev);
  275. radeon_agp_fini(rdev);
  276. radeon_irq_kms_fini(rdev);
  277. radeon_fence_driver_fini(rdev);
  278. radeon_bo_fini(rdev);
  279. if (rdev->is_atom_bios) {
  280. radeon_atombios_fini(rdev);
  281. } else {
  282. radeon_combios_fini(rdev);
  283. }
  284. kfree(rdev->bios);
  285. rdev->bios = NULL;
  286. }
  287. int r420_init(struct radeon_device *rdev)
  288. {
  289. int r;
  290. /* Initialize scratch registers */
  291. radeon_scratch_init(rdev);
  292. /* Initialize surface registers */
  293. radeon_surface_init(rdev);
  294. /* TODO: disable VGA need to use VGA request */
  295. /* BIOS*/
  296. if (!radeon_get_bios(rdev)) {
  297. if (ASIC_IS_AVIVO(rdev))
  298. return -EINVAL;
  299. }
  300. if (rdev->is_atom_bios) {
  301. r = radeon_atombios_init(rdev);
  302. if (r) {
  303. return r;
  304. }
  305. } else {
  306. r = radeon_combios_init(rdev);
  307. if (r) {
  308. return r;
  309. }
  310. }
  311. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  312. if (radeon_gpu_reset(rdev)) {
  313. dev_warn(rdev->dev,
  314. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  315. RREG32(R_000E40_RBBM_STATUS),
  316. RREG32(R_0007C0_CP_STAT));
  317. }
  318. /* check if cards are posted or not */
  319. if (radeon_boot_test_post_card(rdev) == false)
  320. return -EINVAL;
  321. /* Initialize clocks */
  322. radeon_get_clock_info(rdev->ddev);
  323. /* Initialize power management */
  324. radeon_pm_init(rdev);
  325. /* Get vram informations */
  326. r300_vram_info(rdev);
  327. /* Initialize memory controller (also test AGP) */
  328. r = r420_mc_init(rdev);
  329. if (r) {
  330. return r;
  331. }
  332. r420_debugfs(rdev);
  333. /* Fence driver */
  334. r = radeon_fence_driver_init(rdev);
  335. if (r) {
  336. return r;
  337. }
  338. r = radeon_irq_kms_init(rdev);
  339. if (r) {
  340. return r;
  341. }
  342. /* Memory manager */
  343. r = radeon_bo_init(rdev);
  344. if (r) {
  345. return r;
  346. }
  347. if (rdev->family == CHIP_R420)
  348. r100_enable_bm(rdev);
  349. if (rdev->flags & RADEON_IS_PCIE) {
  350. r = rv370_pcie_gart_init(rdev);
  351. if (r)
  352. return r;
  353. }
  354. if (rdev->flags & RADEON_IS_PCI) {
  355. r = r100_pci_gart_init(rdev);
  356. if (r)
  357. return r;
  358. }
  359. r420_set_reg_safe(rdev);
  360. rdev->accel_working = true;
  361. r = r420_startup(rdev);
  362. if (r) {
  363. /* Somethings want wront with the accel init stop accel */
  364. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  365. r420_suspend(rdev);
  366. r100_cp_fini(rdev);
  367. r100_wb_fini(rdev);
  368. r100_ib_fini(rdev);
  369. if (rdev->flags & RADEON_IS_PCIE)
  370. rv370_pcie_gart_fini(rdev);
  371. if (rdev->flags & RADEON_IS_PCI)
  372. r100_pci_gart_fini(rdev);
  373. radeon_agp_fini(rdev);
  374. radeon_irq_kms_fini(rdev);
  375. rdev->accel_working = false;
  376. }
  377. return 0;
  378. }
  379. /*
  380. * Debugfs info
  381. */
  382. #if defined(CONFIG_DEBUG_FS)
  383. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  384. {
  385. struct drm_info_node *node = (struct drm_info_node *) m->private;
  386. struct drm_device *dev = node->minor->dev;
  387. struct radeon_device *rdev = dev->dev_private;
  388. uint32_t tmp;
  389. tmp = RREG32(R400_GB_PIPE_SELECT);
  390. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  391. tmp = RREG32(R300_GB_TILE_CONFIG);
  392. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  393. tmp = RREG32(R300_DST_PIPE_CONFIG);
  394. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  395. return 0;
  396. }
  397. static struct drm_info_list r420_pipes_info_list[] = {
  398. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  399. };
  400. #endif
  401. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  402. {
  403. #if defined(CONFIG_DEBUG_FS)
  404. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  405. #else
  406. return 0;
  407. #endif
  408. }