acx.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 1998-2009 Texas Instruments. All rights reserved.
  5. * Copyright (C) 2008-2010 Nokia Corporation
  6. *
  7. * Contact: Luciano Coelho <luciano.coelho@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #ifndef __ACX_H__
  25. #define __ACX_H__
  26. #include "wl12xx.h"
  27. #include "cmd.h"
  28. /*************************************************************************
  29. Host Interrupt Register (WiLink -> Host)
  30. **************************************************************************/
  31. /* HW Initiated interrupt Watchdog timer expiration */
  32. #define WL1271_ACX_INTR_WATCHDOG BIT(0)
  33. /* Init sequence is done (masked interrupt, detection through polling only ) */
  34. #define WL1271_ACX_INTR_INIT_COMPLETE BIT(1)
  35. /* Event was entered to Event MBOX #A*/
  36. #define WL1271_ACX_INTR_EVENT_A BIT(2)
  37. /* Event was entered to Event MBOX #B*/
  38. #define WL1271_ACX_INTR_EVENT_B BIT(3)
  39. /* Command processing completion*/
  40. #define WL1271_ACX_INTR_CMD_COMPLETE BIT(4)
  41. /* Signaling the host on HW wakeup */
  42. #define WL1271_ACX_INTR_HW_AVAILABLE BIT(5)
  43. /* The MISC bit is used for aggregation of RX, TxComplete and TX rate update */
  44. #define WL1271_ACX_INTR_DATA BIT(6)
  45. /* Trace message on MBOX #A */
  46. #define WL1271_ACX_INTR_TRACE_A BIT(7)
  47. /* Trace message on MBOX #B */
  48. #define WL1271_ACX_INTR_TRACE_B BIT(8)
  49. #define WL1271_ACX_INTR_ALL 0xFFFFFFFF
  50. #define WL1271_ACX_ALL_EVENTS_VECTOR (WL1271_ACX_INTR_WATCHDOG | \
  51. WL1271_ACX_INTR_INIT_COMPLETE | \
  52. WL1271_ACX_INTR_EVENT_A | \
  53. WL1271_ACX_INTR_EVENT_B | \
  54. WL1271_ACX_INTR_CMD_COMPLETE | \
  55. WL1271_ACX_INTR_HW_AVAILABLE | \
  56. WL1271_ACX_INTR_DATA)
  57. #define WL1271_INTR_MASK (WL1271_ACX_INTR_WATCHDOG | \
  58. WL1271_ACX_INTR_EVENT_A | \
  59. WL1271_ACX_INTR_EVENT_B | \
  60. WL1271_ACX_INTR_HW_AVAILABLE | \
  61. WL1271_ACX_INTR_DATA)
  62. /* Target's information element */
  63. struct acx_header {
  64. struct wl1271_cmd_header cmd;
  65. /* acx (or information element) header */
  66. __le16 id;
  67. /* payload length (not including headers */
  68. __le16 len;
  69. } __packed;
  70. struct acx_error_counter {
  71. struct acx_header header;
  72. /* The number of PLCP errors since the last time this */
  73. /* information element was interrogated. This field is */
  74. /* automatically cleared when it is interrogated.*/
  75. __le32 PLCP_error;
  76. /* The number of FCS errors since the last time this */
  77. /* information element was interrogated. This field is */
  78. /* automatically cleared when it is interrogated.*/
  79. __le32 FCS_error;
  80. /* The number of MPDUs without PLCP header errors received*/
  81. /* since the last time this information element was interrogated. */
  82. /* This field is automatically cleared when it is interrogated.*/
  83. __le32 valid_frame;
  84. /* the number of missed sequence numbers in the squentially */
  85. /* values of frames seq numbers */
  86. __le32 seq_num_miss;
  87. } __packed;
  88. enum wl1271_psm_mode {
  89. /* Active mode */
  90. WL1271_PSM_CAM = 0,
  91. /* Power save mode */
  92. WL1271_PSM_PS = 1,
  93. /* Extreme low power */
  94. WL1271_PSM_ELP = 2,
  95. };
  96. struct acx_sleep_auth {
  97. struct acx_header header;
  98. /* The sleep level authorization of the device. */
  99. /* 0 - Always active*/
  100. /* 1 - Power down mode: light / fast sleep*/
  101. /* 2 - ELP mode: Deep / Max sleep*/
  102. u8 sleep_auth;
  103. u8 padding[3];
  104. } __packed;
  105. enum {
  106. HOSTIF_PCI_MASTER_HOST_INDIRECT,
  107. HOSTIF_PCI_MASTER_HOST_DIRECT,
  108. HOSTIF_SLAVE,
  109. HOSTIF_PKT_RING,
  110. HOSTIF_DONTCARE = 0xFF
  111. };
  112. #define DEFAULT_UCAST_PRIORITY 0
  113. #define DEFAULT_RX_Q_PRIORITY 0
  114. #define DEFAULT_NUM_STATIONS 1
  115. #define DEFAULT_RXQ_PRIORITY 0 /* low 0 .. 15 high */
  116. #define DEFAULT_RXQ_TYPE 0x07 /* All frames, Data/Ctrl/Mgmt */
  117. #define TRACE_BUFFER_MAX_SIZE 256
  118. #define DP_RX_PACKET_RING_CHUNK_SIZE 1600
  119. #define DP_TX_PACKET_RING_CHUNK_SIZE 1600
  120. #define DP_RX_PACKET_RING_CHUNK_NUM 2
  121. #define DP_TX_PACKET_RING_CHUNK_NUM 2
  122. #define DP_TX_COMPLETE_TIME_OUT 20
  123. #define TX_MSDU_LIFETIME_MIN 0
  124. #define TX_MSDU_LIFETIME_MAX 3000
  125. #define TX_MSDU_LIFETIME_DEF 512
  126. #define RX_MSDU_LIFETIME_MIN 0
  127. #define RX_MSDU_LIFETIME_MAX 0xFFFFFFFF
  128. #define RX_MSDU_LIFETIME_DEF 512000
  129. struct acx_rx_msdu_lifetime {
  130. struct acx_header header;
  131. /*
  132. * The maximum amount of time, in TU, before the
  133. * firmware discards the MSDU.
  134. */
  135. __le32 lifetime;
  136. } __packed;
  137. /*
  138. * RX Config Options Table
  139. * Bit Definition
  140. * === ==========
  141. * 31:14 Reserved
  142. * 13 Copy RX Status - when set, write three receive status words
  143. * to top of rx'd MPDUs.
  144. * When cleared, do not write three status words (added rev 1.5)
  145. * 12 Reserved
  146. * 11 RX Complete upon FCS error - when set, give rx complete
  147. * interrupt for FCS errors, after the rx filtering, e.g. unicast
  148. * frames not to us with FCS error will not generate an interrupt.
  149. * 10 SSID Filter Enable - When set, the WiLink discards all beacon,
  150. * probe request, and probe response frames with an SSID that does
  151. * not match the SSID specified by the host in the START/JOIN
  152. * command.
  153. * When clear, the WiLink receives frames with any SSID.
  154. * 9 Broadcast Filter Enable - When set, the WiLink discards all
  155. * broadcast frames. When clear, the WiLink receives all received
  156. * broadcast frames.
  157. * 8:6 Reserved
  158. * 5 BSSID Filter Enable - When set, the WiLink discards any frames
  159. * with a BSSID that does not match the BSSID specified by the
  160. * host.
  161. * When clear, the WiLink receives frames from any BSSID.
  162. * 4 MAC Addr Filter - When set, the WiLink discards any frames
  163. * with a destination address that does not match the MAC address
  164. * of the adaptor.
  165. * When clear, the WiLink receives frames destined to any MAC
  166. * address.
  167. * 3 Promiscuous - When set, the WiLink receives all valid frames
  168. * (i.e., all frames that pass the FCS check).
  169. * When clear, only frames that pass the other filters specified
  170. * are received.
  171. * 2 FCS - When set, the WiLink includes the FCS with the received
  172. * frame.
  173. * When cleared, the FCS is discarded.
  174. * 1 PLCP header - When set, write all data from baseband to frame
  175. * buffer including PHY header.
  176. * 0 Reserved - Always equal to 0.
  177. *
  178. * RX Filter Options Table
  179. * Bit Definition
  180. * === ==========
  181. * 31:12 Reserved - Always equal to 0.
  182. * 11 Association - When set, the WiLink receives all association
  183. * related frames (association request/response, reassocation
  184. * request/response, and disassociation). When clear, these frames
  185. * are discarded.
  186. * 10 Auth/De auth - When set, the WiLink receives all authentication
  187. * and de-authentication frames. When clear, these frames are
  188. * discarded.
  189. * 9 Beacon - When set, the WiLink receives all beacon frames.
  190. * When clear, these frames are discarded.
  191. * 8 Contention Free - When set, the WiLink receives all contention
  192. * free frames.
  193. * When clear, these frames are discarded.
  194. * 7 Control - When set, the WiLink receives all control frames.
  195. * When clear, these frames are discarded.
  196. * 6 Data - When set, the WiLink receives all data frames.
  197. * When clear, these frames are discarded.
  198. * 5 FCS Error - When set, the WiLink receives frames that have FCS
  199. * errors.
  200. * When clear, these frames are discarded.
  201. * 4 Management - When set, the WiLink receives all management
  202. * frames.
  203. * When clear, these frames are discarded.
  204. * 3 Probe Request - When set, the WiLink receives all probe request
  205. * frames.
  206. * When clear, these frames are discarded.
  207. * 2 Probe Response - When set, the WiLink receives all probe
  208. * response frames.
  209. * When clear, these frames are discarded.
  210. * 1 RTS/CTS/ACK - When set, the WiLink receives all RTS, CTS and ACK
  211. * frames.
  212. * When clear, these frames are discarded.
  213. * 0 Rsvd Type/Sub Type - When set, the WiLink receives all frames
  214. * that have reserved frame types and sub types as defined by the
  215. * 802.11 specification.
  216. * When clear, these frames are discarded.
  217. */
  218. struct acx_rx_config {
  219. struct acx_header header;
  220. __le32 config_options;
  221. __le32 filter_options;
  222. } __packed;
  223. struct acx_packet_detection {
  224. struct acx_header header;
  225. __le32 threshold;
  226. } __packed;
  227. enum acx_slot_type {
  228. SLOT_TIME_LONG = 0,
  229. SLOT_TIME_SHORT = 1,
  230. DEFAULT_SLOT_TIME = SLOT_TIME_SHORT,
  231. MAX_SLOT_TIMES = 0xFF
  232. };
  233. #define STATION_WONE_INDEX 0
  234. struct acx_slot {
  235. struct acx_header header;
  236. u8 wone_index; /* Reserved */
  237. u8 slot_time;
  238. u8 reserved[6];
  239. } __packed;
  240. #define ACX_MC_ADDRESS_GROUP_MAX (8)
  241. #define ADDRESS_GROUP_MAX_LEN (ETH_ALEN * ACX_MC_ADDRESS_GROUP_MAX)
  242. struct acx_dot11_grp_addr_tbl {
  243. struct acx_header header;
  244. u8 enabled;
  245. u8 num_groups;
  246. u8 pad[2];
  247. u8 mac_table[ADDRESS_GROUP_MAX_LEN];
  248. } __packed;
  249. struct acx_rx_timeout {
  250. struct acx_header header;
  251. __le16 ps_poll_timeout;
  252. __le16 upsd_timeout;
  253. } __packed;
  254. struct acx_rts_threshold {
  255. struct acx_header header;
  256. __le16 threshold;
  257. u8 pad[2];
  258. } __packed;
  259. struct acx_beacon_filter_option {
  260. struct acx_header header;
  261. u8 enable;
  262. /*
  263. * The number of beacons without the unicast TIM
  264. * bit set that the firmware buffers before
  265. * signaling the host about ready frames.
  266. * When set to 0 and the filter is enabled, beacons
  267. * without the unicast TIM bit set are dropped.
  268. */
  269. u8 max_num_beacons;
  270. u8 pad[2];
  271. } __packed;
  272. /*
  273. * ACXBeaconFilterEntry (not 221)
  274. * Byte Offset Size (Bytes) Definition
  275. * =========== ============ ==========
  276. * 0 1 IE identifier
  277. * 1 1 Treatment bit mask
  278. *
  279. * ACXBeaconFilterEntry (221)
  280. * Byte Offset Size (Bytes) Definition
  281. * =========== ============ ==========
  282. * 0 1 IE identifier
  283. * 1 1 Treatment bit mask
  284. * 2 3 OUI
  285. * 5 1 Type
  286. * 6 2 Version
  287. *
  288. *
  289. * Treatment bit mask - The information element handling:
  290. * bit 0 - The information element is compared and transferred
  291. * in case of change.
  292. * bit 1 - The information element is transferred to the host
  293. * with each appearance or disappearance.
  294. * Note that both bits can be set at the same time.
  295. */
  296. #define BEACON_FILTER_TABLE_MAX_IE_NUM (32)
  297. #define BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM (6)
  298. #define BEACON_FILTER_TABLE_IE_ENTRY_SIZE (2)
  299. #define BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE (6)
  300. #define BEACON_FILTER_TABLE_MAX_SIZE ((BEACON_FILTER_TABLE_MAX_IE_NUM * \
  301. BEACON_FILTER_TABLE_IE_ENTRY_SIZE) + \
  302. (BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM * \
  303. BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE))
  304. struct acx_beacon_filter_ie_table {
  305. struct acx_header header;
  306. u8 num_ie;
  307. u8 pad[3];
  308. u8 table[BEACON_FILTER_TABLE_MAX_SIZE];
  309. } __packed;
  310. struct acx_conn_monit_params {
  311. struct acx_header header;
  312. __le32 synch_fail_thold; /* number of beacons missed */
  313. __le32 bss_lose_timeout; /* number of TU's from synch fail */
  314. } __packed;
  315. struct acx_bt_wlan_coex {
  316. struct acx_header header;
  317. u8 enable;
  318. u8 pad[3];
  319. } __packed;
  320. struct acx_bt_wlan_coex_param {
  321. struct acx_header header;
  322. __le32 params[CONF_SG_PARAMS_MAX];
  323. u8 param_idx;
  324. u8 padding[3];
  325. } __packed;
  326. struct acx_dco_itrim_params {
  327. struct acx_header header;
  328. u8 enable;
  329. u8 padding[3];
  330. __le32 timeout;
  331. } __packed;
  332. struct acx_energy_detection {
  333. struct acx_header header;
  334. /* The RX Clear Channel Assessment threshold in the PHY */
  335. __le16 rx_cca_threshold;
  336. u8 tx_energy_detection;
  337. u8 pad;
  338. } __packed;
  339. struct acx_beacon_broadcast {
  340. struct acx_header header;
  341. __le16 beacon_rx_timeout;
  342. __le16 broadcast_timeout;
  343. /* Enables receiving of broadcast packets in PS mode */
  344. u8 rx_broadcast_in_ps;
  345. /* Consecutive PS Poll failures before updating the host */
  346. u8 ps_poll_threshold;
  347. u8 pad[2];
  348. } __packed;
  349. struct acx_event_mask {
  350. struct acx_header header;
  351. __le32 event_mask;
  352. __le32 high_event_mask; /* Unused */
  353. } __packed;
  354. #define CFG_RX_FCS BIT(2)
  355. #define CFG_RX_ALL_GOOD BIT(3)
  356. #define CFG_UNI_FILTER_EN BIT(4)
  357. #define CFG_BSSID_FILTER_EN BIT(5)
  358. #define CFG_MC_FILTER_EN BIT(6)
  359. #define CFG_MC_ADDR0_EN BIT(7)
  360. #define CFG_MC_ADDR1_EN BIT(8)
  361. #define CFG_BC_REJECT_EN BIT(9)
  362. #define CFG_SSID_FILTER_EN BIT(10)
  363. #define CFG_RX_INT_FCS_ERROR BIT(11)
  364. #define CFG_RX_INT_ENCRYPTED BIT(12)
  365. #define CFG_RX_WR_RX_STATUS BIT(13)
  366. #define CFG_RX_FILTER_NULTI BIT(14)
  367. #define CFG_RX_RESERVE BIT(15)
  368. #define CFG_RX_TIMESTAMP_TSF BIT(16)
  369. #define CFG_RX_RSV_EN BIT(0)
  370. #define CFG_RX_RCTS_ACK BIT(1)
  371. #define CFG_RX_PRSP_EN BIT(2)
  372. #define CFG_RX_PREQ_EN BIT(3)
  373. #define CFG_RX_MGMT_EN BIT(4)
  374. #define CFG_RX_FCS_ERROR BIT(5)
  375. #define CFG_RX_DATA_EN BIT(6)
  376. #define CFG_RX_CTL_EN BIT(7)
  377. #define CFG_RX_CF_EN BIT(8)
  378. #define CFG_RX_BCN_EN BIT(9)
  379. #define CFG_RX_AUTH_EN BIT(10)
  380. #define CFG_RX_ASSOC_EN BIT(11)
  381. #define SCAN_PASSIVE BIT(0)
  382. #define SCAN_5GHZ_BAND BIT(1)
  383. #define SCAN_TRIGGERED BIT(2)
  384. #define SCAN_PRIORITY_HIGH BIT(3)
  385. /* When set, disable HW encryption */
  386. #define DF_ENCRYPTION_DISABLE 0x01
  387. #define DF_SNIFF_MODE_ENABLE 0x80
  388. struct acx_feature_config {
  389. struct acx_header header;
  390. __le32 options;
  391. __le32 data_flow_options;
  392. } __packed;
  393. struct acx_current_tx_power {
  394. struct acx_header header;
  395. u8 current_tx_power;
  396. u8 padding[3];
  397. } __packed;
  398. struct acx_wake_up_condition {
  399. struct acx_header header;
  400. u8 wake_up_event; /* Only one bit can be set */
  401. u8 listen_interval;
  402. u8 pad[2];
  403. } __packed;
  404. struct acx_aid {
  405. struct acx_header header;
  406. /*
  407. * To be set when associated with an AP.
  408. */
  409. __le16 aid;
  410. u8 pad[2];
  411. } __packed;
  412. enum acx_preamble_type {
  413. ACX_PREAMBLE_LONG = 0,
  414. ACX_PREAMBLE_SHORT = 1
  415. };
  416. struct acx_preamble {
  417. struct acx_header header;
  418. /*
  419. * When set, the WiLink transmits the frames with a short preamble and
  420. * when cleared, the WiLink transmits the frames with a long preamble.
  421. */
  422. u8 preamble;
  423. u8 padding[3];
  424. } __packed;
  425. enum acx_ctsprotect_type {
  426. CTSPROTECT_DISABLE = 0,
  427. CTSPROTECT_ENABLE = 1
  428. };
  429. struct acx_ctsprotect {
  430. struct acx_header header;
  431. u8 ctsprotect;
  432. u8 padding[3];
  433. } __packed;
  434. struct acx_tx_statistics {
  435. __le32 internal_desc_overflow;
  436. } __packed;
  437. struct acx_rx_statistics {
  438. __le32 out_of_mem;
  439. __le32 hdr_overflow;
  440. __le32 hw_stuck;
  441. __le32 dropped;
  442. __le32 fcs_err;
  443. __le32 xfr_hint_trig;
  444. __le32 path_reset;
  445. __le32 reset_counter;
  446. } __packed;
  447. struct acx_dma_statistics {
  448. __le32 rx_requested;
  449. __le32 rx_errors;
  450. __le32 tx_requested;
  451. __le32 tx_errors;
  452. } __packed;
  453. struct acx_isr_statistics {
  454. /* host command complete */
  455. __le32 cmd_cmplt;
  456. /* fiqisr() */
  457. __le32 fiqs;
  458. /* (INT_STS_ND & INT_TRIG_RX_HEADER) */
  459. __le32 rx_headers;
  460. /* (INT_STS_ND & INT_TRIG_RX_CMPLT) */
  461. __le32 rx_completes;
  462. /* (INT_STS_ND & INT_TRIG_NO_RX_BUF) */
  463. __le32 rx_mem_overflow;
  464. /* (INT_STS_ND & INT_TRIG_S_RX_RDY) */
  465. __le32 rx_rdys;
  466. /* irqisr() */
  467. __le32 irqs;
  468. /* (INT_STS_ND & INT_TRIG_TX_PROC) */
  469. __le32 tx_procs;
  470. /* (INT_STS_ND & INT_TRIG_DECRYPT_DONE) */
  471. __le32 decrypt_done;
  472. /* (INT_STS_ND & INT_TRIG_DMA0) */
  473. __le32 dma0_done;
  474. /* (INT_STS_ND & INT_TRIG_DMA1) */
  475. __le32 dma1_done;
  476. /* (INT_STS_ND & INT_TRIG_TX_EXC_CMPLT) */
  477. __le32 tx_exch_complete;
  478. /* (INT_STS_ND & INT_TRIG_COMMAND) */
  479. __le32 commands;
  480. /* (INT_STS_ND & INT_TRIG_RX_PROC) */
  481. __le32 rx_procs;
  482. /* (INT_STS_ND & INT_TRIG_PM_802) */
  483. __le32 hw_pm_mode_changes;
  484. /* (INT_STS_ND & INT_TRIG_ACKNOWLEDGE) */
  485. __le32 host_acknowledges;
  486. /* (INT_STS_ND & INT_TRIG_PM_PCI) */
  487. __le32 pci_pm;
  488. /* (INT_STS_ND & INT_TRIG_ACM_WAKEUP) */
  489. __le32 wakeups;
  490. /* (INT_STS_ND & INT_TRIG_LOW_RSSI) */
  491. __le32 low_rssi;
  492. } __packed;
  493. struct acx_wep_statistics {
  494. /* WEP address keys configured */
  495. __le32 addr_key_count;
  496. /* default keys configured */
  497. __le32 default_key_count;
  498. __le32 reserved;
  499. /* number of times that WEP key not found on lookup */
  500. __le32 key_not_found;
  501. /* number of times that WEP key decryption failed */
  502. __le32 decrypt_fail;
  503. /* WEP packets decrypted */
  504. __le32 packets;
  505. /* WEP decrypt interrupts */
  506. __le32 interrupt;
  507. } __packed;
  508. #define ACX_MISSED_BEACONS_SPREAD 10
  509. struct acx_pwr_statistics {
  510. /* the amount of enters into power save mode (both PD & ELP) */
  511. __le32 ps_enter;
  512. /* the amount of enters into ELP mode */
  513. __le32 elp_enter;
  514. /* the amount of missing beacon interrupts to the host */
  515. __le32 missing_bcns;
  516. /* the amount of wake on host-access times */
  517. __le32 wake_on_host;
  518. /* the amount of wake on timer-expire */
  519. __le32 wake_on_timer_exp;
  520. /* the number of packets that were transmitted with PS bit set */
  521. __le32 tx_with_ps;
  522. /* the number of packets that were transmitted with PS bit clear */
  523. __le32 tx_without_ps;
  524. /* the number of received beacons */
  525. __le32 rcvd_beacons;
  526. /* the number of entering into PowerOn (power save off) */
  527. __le32 power_save_off;
  528. /* the number of entries into power save mode */
  529. __le16 enable_ps;
  530. /*
  531. * the number of exits from power save, not including failed PS
  532. * transitions
  533. */
  534. __le16 disable_ps;
  535. /*
  536. * the number of times the TSF counter was adjusted because
  537. * of drift
  538. */
  539. __le32 fix_tsf_ps;
  540. /* Gives statistics about the spread continuous missed beacons.
  541. * The 16 LSB are dedicated for the PS mode.
  542. * The 16 MSB are dedicated for the PS mode.
  543. * cont_miss_bcns_spread[0] - single missed beacon.
  544. * cont_miss_bcns_spread[1] - two continuous missed beacons.
  545. * cont_miss_bcns_spread[2] - three continuous missed beacons.
  546. * ...
  547. * cont_miss_bcns_spread[9] - ten and more continuous missed beacons.
  548. */
  549. __le32 cont_miss_bcns_spread[ACX_MISSED_BEACONS_SPREAD];
  550. /* the number of beacons in awake mode */
  551. __le32 rcvd_awake_beacons;
  552. } __packed;
  553. struct acx_mic_statistics {
  554. __le32 rx_pkts;
  555. __le32 calc_failure;
  556. } __packed;
  557. struct acx_aes_statistics {
  558. __le32 encrypt_fail;
  559. __le32 decrypt_fail;
  560. __le32 encrypt_packets;
  561. __le32 decrypt_packets;
  562. __le32 encrypt_interrupt;
  563. __le32 decrypt_interrupt;
  564. } __packed;
  565. struct acx_event_statistics {
  566. __le32 heart_beat;
  567. __le32 calibration;
  568. __le32 rx_mismatch;
  569. __le32 rx_mem_empty;
  570. __le32 rx_pool;
  571. __le32 oom_late;
  572. __le32 phy_transmit_error;
  573. __le32 tx_stuck;
  574. } __packed;
  575. struct acx_ps_statistics {
  576. __le32 pspoll_timeouts;
  577. __le32 upsd_timeouts;
  578. __le32 upsd_max_sptime;
  579. __le32 upsd_max_apturn;
  580. __le32 pspoll_max_apturn;
  581. __le32 pspoll_utilization;
  582. __le32 upsd_utilization;
  583. } __packed;
  584. struct acx_rxpipe_statistics {
  585. __le32 rx_prep_beacon_drop;
  586. __le32 descr_host_int_trig_rx_data;
  587. __le32 beacon_buffer_thres_host_int_trig_rx_data;
  588. __le32 missed_beacon_host_int_trig_rx_data;
  589. __le32 tx_xfr_host_int_trig_rx_data;
  590. } __packed;
  591. struct acx_statistics {
  592. struct acx_header header;
  593. struct acx_tx_statistics tx;
  594. struct acx_rx_statistics rx;
  595. struct acx_dma_statistics dma;
  596. struct acx_isr_statistics isr;
  597. struct acx_wep_statistics wep;
  598. struct acx_pwr_statistics pwr;
  599. struct acx_aes_statistics aes;
  600. struct acx_mic_statistics mic;
  601. struct acx_event_statistics event;
  602. struct acx_ps_statistics ps;
  603. struct acx_rxpipe_statistics rxpipe;
  604. } __packed;
  605. struct acx_rate_class {
  606. __le32 enabled_rates;
  607. u8 short_retry_limit;
  608. u8 long_retry_limit;
  609. u8 aflags;
  610. u8 reserved;
  611. };
  612. #define ACX_TX_BASIC_RATE 0
  613. #define ACX_TX_AP_FULL_RATE 1
  614. #define ACX_TX_RATE_POLICY_CNT 2
  615. struct acx_sta_rate_policy {
  616. struct acx_header header;
  617. __le32 rate_class_cnt;
  618. struct acx_rate_class rate_class[CONF_TX_MAX_RATE_CLASSES];
  619. } __packed;
  620. #define ACX_TX_AP_MODE_MGMT_RATE 4
  621. #define ACX_TX_AP_MODE_BCST_RATE 5
  622. struct acx_ap_rate_policy {
  623. struct acx_header header;
  624. __le32 rate_policy_idx;
  625. struct acx_rate_class rate_policy;
  626. } __packed;
  627. struct acx_ac_cfg {
  628. struct acx_header header;
  629. u8 ac;
  630. u8 cw_min;
  631. __le16 cw_max;
  632. u8 aifsn;
  633. u8 reserved;
  634. __le16 tx_op_limit;
  635. } __packed;
  636. struct acx_tid_config {
  637. struct acx_header header;
  638. u8 queue_id;
  639. u8 channel_type;
  640. u8 tsid;
  641. u8 ps_scheme;
  642. u8 ack_policy;
  643. u8 padding[3];
  644. __le32 apsd_conf[2];
  645. } __packed;
  646. struct acx_frag_threshold {
  647. struct acx_header header;
  648. __le16 frag_threshold;
  649. u8 padding[2];
  650. } __packed;
  651. struct acx_tx_config_options {
  652. struct acx_header header;
  653. __le16 tx_compl_timeout; /* msec */
  654. __le16 tx_compl_threshold; /* number of packets */
  655. } __packed;
  656. #define ACX_RX_MEM_BLOCKS 70
  657. #define ACX_TX_MIN_MEM_BLOCKS 40
  658. #define ACX_TX_DESCRIPTORS 32
  659. #define ACX_NUM_SSID_PROFILES 1
  660. struct wl1271_acx_ap_config_memory {
  661. struct acx_header header;
  662. u8 rx_mem_block_num;
  663. u8 tx_min_mem_block_num;
  664. u8 num_stations;
  665. u8 num_ssid_profiles;
  666. __le32 total_tx_descriptors;
  667. } __packed;
  668. struct wl1271_acx_sta_config_memory {
  669. struct acx_header header;
  670. u8 rx_mem_block_num;
  671. u8 tx_min_mem_block_num;
  672. u8 num_stations;
  673. u8 num_ssid_profiles;
  674. __le32 total_tx_descriptors;
  675. u8 dyn_mem_enable;
  676. u8 tx_free_req;
  677. u8 rx_free_req;
  678. u8 tx_min;
  679. } __packed;
  680. struct wl1271_acx_mem_map {
  681. struct acx_header header;
  682. __le32 code_start;
  683. __le32 code_end;
  684. __le32 wep_defkey_start;
  685. __le32 wep_defkey_end;
  686. __le32 sta_table_start;
  687. __le32 sta_table_end;
  688. __le32 packet_template_start;
  689. __le32 packet_template_end;
  690. /* Address of the TX result interface (control block) */
  691. __le32 tx_result;
  692. __le32 tx_result_queue_start;
  693. __le32 queue_memory_start;
  694. __le32 queue_memory_end;
  695. __le32 packet_memory_pool_start;
  696. __le32 packet_memory_pool_end;
  697. __le32 debug_buffer1_start;
  698. __le32 debug_buffer1_end;
  699. __le32 debug_buffer2_start;
  700. __le32 debug_buffer2_end;
  701. /* Number of blocks FW allocated for TX packets */
  702. __le32 num_tx_mem_blocks;
  703. /* Number of blocks FW allocated for RX packets */
  704. __le32 num_rx_mem_blocks;
  705. /* the following 4 fields are valid in SLAVE mode only */
  706. u8 *tx_cbuf;
  707. u8 *rx_cbuf;
  708. __le32 rx_ctrl;
  709. __le32 tx_ctrl;
  710. } __packed;
  711. struct wl1271_acx_rx_config_opt {
  712. struct acx_header header;
  713. __le16 mblk_threshold;
  714. __le16 threshold;
  715. __le16 timeout;
  716. u8 queue_type;
  717. u8 reserved;
  718. } __packed;
  719. struct wl1271_acx_bet_enable {
  720. struct acx_header header;
  721. u8 enable;
  722. u8 max_consecutive;
  723. u8 padding[2];
  724. } __packed;
  725. #define ACX_IPV4_VERSION 4
  726. #define ACX_IPV6_VERSION 6
  727. #define ACX_IPV4_ADDR_SIZE 4
  728. /* bitmap of enabled arp_filter features */
  729. #define ACX_ARP_FILTER_ARP_FILTERING BIT(0)
  730. #define ACX_ARP_FILTER_AUTO_ARP BIT(1)
  731. struct wl1271_acx_arp_filter {
  732. struct acx_header header;
  733. u8 version; /* ACX_IPV4_VERSION, ACX_IPV6_VERSION */
  734. u8 enable; /* bitmap of enabled ARP filtering features */
  735. u8 padding[2];
  736. u8 address[16]; /* The configured device IP address - all ARP
  737. requests directed to this IP address will pass
  738. through. For IPv4, the first four bytes are
  739. used. */
  740. } __packed;
  741. struct wl1271_acx_pm_config {
  742. struct acx_header header;
  743. __le32 host_clk_settling_time;
  744. u8 host_fast_wakeup_support;
  745. u8 padding[3];
  746. } __packed;
  747. struct wl1271_acx_keep_alive_mode {
  748. struct acx_header header;
  749. u8 enabled;
  750. u8 padding[3];
  751. } __packed;
  752. enum {
  753. ACX_KEEP_ALIVE_NO_TX = 0,
  754. ACX_KEEP_ALIVE_PERIOD_ONLY
  755. };
  756. enum {
  757. ACX_KEEP_ALIVE_TPL_INVALID = 0,
  758. ACX_KEEP_ALIVE_TPL_VALID
  759. };
  760. struct wl1271_acx_keep_alive_config {
  761. struct acx_header header;
  762. __le32 period;
  763. u8 index;
  764. u8 tpl_validation;
  765. u8 trigger;
  766. u8 padding;
  767. } __packed;
  768. enum {
  769. WL1271_ACX_TRIG_TYPE_LEVEL = 0,
  770. WL1271_ACX_TRIG_TYPE_EDGE,
  771. };
  772. enum {
  773. WL1271_ACX_TRIG_DIR_LOW = 0,
  774. WL1271_ACX_TRIG_DIR_HIGH,
  775. WL1271_ACX_TRIG_DIR_BIDIR,
  776. };
  777. enum {
  778. WL1271_ACX_TRIG_ENABLE = 1,
  779. WL1271_ACX_TRIG_DISABLE,
  780. };
  781. enum {
  782. WL1271_ACX_TRIG_METRIC_RSSI_BEACON = 0,
  783. WL1271_ACX_TRIG_METRIC_RSSI_DATA,
  784. WL1271_ACX_TRIG_METRIC_SNR_BEACON,
  785. WL1271_ACX_TRIG_METRIC_SNR_DATA,
  786. };
  787. enum {
  788. WL1271_ACX_TRIG_IDX_RSSI = 0,
  789. WL1271_ACX_TRIG_COUNT = 8,
  790. };
  791. struct wl1271_acx_rssi_snr_trigger {
  792. struct acx_header header;
  793. __le16 threshold;
  794. __le16 pacing; /* 0 - 60000 ms */
  795. u8 metric;
  796. u8 type;
  797. u8 dir;
  798. u8 hysteresis;
  799. u8 index;
  800. u8 enable;
  801. u8 padding[2];
  802. };
  803. struct wl1271_acx_rssi_snr_avg_weights {
  804. struct acx_header header;
  805. u8 rssi_beacon;
  806. u8 rssi_data;
  807. u8 snr_beacon;
  808. u8 snr_data;
  809. };
  810. /*
  811. * ACX_PEER_HT_CAP
  812. * Configure HT capabilities - declare the capabilities of the peer
  813. * we are connected to.
  814. */
  815. struct wl1271_acx_ht_capabilities {
  816. struct acx_header header;
  817. /*
  818. * bit 0 - Allow HT Operation
  819. * bit 1 - Allow Greenfield format in TX
  820. * bit 2 - Allow Short GI in TX
  821. * bit 3 - Allow L-SIG TXOP Protection in TX
  822. * bit 4 - Allow HT Control fields in TX.
  823. * Note, driver will still leave space for HT control in packets
  824. * regardless of the value of this field. FW will be responsible
  825. * to drop the HT field from any frame when this Bit set to 0.
  826. * bit 5 - Allow RD initiation in TXOP. FW is allowed to initate RD.
  827. * Exact policy setting for this feature is TBD.
  828. * Note, this bit can only be set to 1 if bit 3 is set to 1.
  829. */
  830. __le32 ht_capabilites;
  831. /*
  832. * Indicates to which peer these capabilities apply.
  833. * For infrastructure use ff:ff:ff:ff:ff:ff that indicates relevance
  834. * for all peers.
  835. * Only valid for IBSS/DLS operation.
  836. */
  837. u8 mac_address[ETH_ALEN];
  838. /*
  839. * This the maximum A-MPDU length supported by the AP. The FW may not
  840. * exceed this length when sending A-MPDUs
  841. */
  842. u8 ampdu_max_length;
  843. /* This is the minimal spacing required when sending A-MPDUs to the AP*/
  844. u8 ampdu_min_spacing;
  845. } __packed;
  846. /* HT Capabilites Fw Bit Mask Mapping */
  847. #define WL1271_ACX_FW_CAP_HT_OPERATION BIT(0)
  848. #define WL1271_ACX_FW_CAP_GREENFIELD_FRAME_FORMAT BIT(1)
  849. #define WL1271_ACX_FW_CAP_SHORT_GI_FOR_20MHZ_PACKETS BIT(2)
  850. #define WL1271_ACX_FW_CAP_LSIG_TXOP_PROTECTION BIT(3)
  851. #define WL1271_ACX_FW_CAP_HT_CONTROL_FIELDS BIT(4)
  852. #define WL1271_ACX_FW_CAP_RD_INITIATION BIT(5)
  853. /*
  854. * ACX_HT_BSS_OPERATION
  855. * Configure HT capabilities - AP rules for behavior in the BSS.
  856. */
  857. struct wl1271_acx_ht_information {
  858. struct acx_header header;
  859. /* Values: 0 - RIFS not allowed, 1 - RIFS allowed */
  860. u8 rifs_mode;
  861. /* Values: 0 - 3 like in spec */
  862. u8 ht_protection;
  863. /* Values: 0 - GF protection not required, 1 - GF protection required */
  864. u8 gf_protection;
  865. /*Values: 0 - TX Burst limit not required, 1 - TX Burst Limit required*/
  866. u8 ht_tx_burst_limit;
  867. /*
  868. * Values: 0 - Dual CTS protection not required,
  869. * 1 - Dual CTS Protection required
  870. * Note: When this value is set to 1 FW will protect all TXOP with RTS
  871. * frame and will not use CTS-to-self regardless of the value of the
  872. * ACX_CTS_PROTECTION information element
  873. */
  874. u8 dual_cts_protection;
  875. u8 padding[3];
  876. } __packed;
  877. #define RX_BA_WIN_SIZE 8
  878. struct wl1271_acx_ba_session_policy {
  879. struct acx_header header;
  880. /*
  881. * Specifies role Id, Range 0-7, 0xFF means ANY role.
  882. * Future use. For now this field is irrelevant
  883. */
  884. u8 role_id;
  885. /*
  886. * Specifies Link Id, Range 0-31, 0xFF means ANY Link Id.
  887. * Not applicable if Role Id is set to ANY.
  888. */
  889. u8 link_id;
  890. u8 tid;
  891. u8 enable;
  892. /* Windows size in number of packets */
  893. u16 win_size;
  894. /*
  895. * As initiator inactivity timeout in time units(TU) of 1024us.
  896. * As receiver reserved
  897. */
  898. u16 inactivity_timeout;
  899. /* Initiator = 1/Receiver = 0 */
  900. u8 ba_direction;
  901. u8 padding[3];
  902. } __packed;
  903. struct wl1271_acx_ba_receiver_setup {
  904. struct acx_header header;
  905. /* Specifies Link Id, Range 0-31, 0xFF means ANY Link Id */
  906. u8 link_id;
  907. u8 tid;
  908. u8 enable;
  909. u8 padding[1];
  910. /* Windows size in number of packets */
  911. u16 win_size;
  912. /* BA session starting sequence number. RANGE 0-FFF */
  913. u16 ssn;
  914. } __packed;
  915. struct wl1271_acx_fw_tsf_information {
  916. struct acx_header header;
  917. __le32 current_tsf_high;
  918. __le32 current_tsf_low;
  919. __le32 last_bttt_high;
  920. __le32 last_tbtt_low;
  921. u8 last_dtim_count;
  922. u8 padding[3];
  923. } __packed;
  924. struct wl1271_acx_max_tx_retry {
  925. struct acx_header header;
  926. /*
  927. * the number of frames transmission failures before
  928. * issuing the aging event.
  929. */
  930. __le16 max_tx_retry;
  931. u8 padding_1[2];
  932. } __packed;
  933. struct wl1271_acx_config_ps {
  934. struct acx_header header;
  935. u8 exit_retries;
  936. u8 enter_retries;
  937. u8 padding[2];
  938. __le32 null_data_rate;
  939. } __packed;
  940. enum {
  941. ACX_WAKE_UP_CONDITIONS = 0x0002,
  942. ACX_MEM_CFG = 0x0003,
  943. ACX_SLOT = 0x0004,
  944. ACX_AC_CFG = 0x0007,
  945. ACX_MEM_MAP = 0x0008,
  946. ACX_AID = 0x000A,
  947. /* ACX_FW_REV is missing in the ref driver, but seems to work */
  948. ACX_FW_REV = 0x000D,
  949. ACX_MEDIUM_USAGE = 0x000F,
  950. ACX_RX_CFG = 0x0010,
  951. ACX_TX_QUEUE_CFG = 0x0011, /* FIXME: only used by wl1251 */
  952. ACX_STATISTICS = 0x0013, /* Debug API */
  953. ACX_PWR_CONSUMPTION_STATISTICS = 0x0014,
  954. ACX_FEATURE_CFG = 0x0015,
  955. ACX_TID_CFG = 0x001A,
  956. ACX_PS_RX_STREAMING = 0x001B,
  957. ACX_BEACON_FILTER_OPT = 0x001F,
  958. ACX_NOISE_HIST = 0x0021,
  959. ACX_HDK_VERSION = 0x0022, /* ??? */
  960. ACX_PD_THRESHOLD = 0x0023,
  961. ACX_TX_CONFIG_OPT = 0x0024,
  962. ACX_CCA_THRESHOLD = 0x0025,
  963. ACX_EVENT_MBOX_MASK = 0x0026,
  964. ACX_CONN_MONIT_PARAMS = 0x002D,
  965. ACX_CONS_TX_FAILURE = 0x002F,
  966. ACX_BCN_DTIM_OPTIONS = 0x0031,
  967. ACX_SG_ENABLE = 0x0032,
  968. ACX_SG_CFG = 0x0033,
  969. ACX_BEACON_FILTER_TABLE = 0x0038,
  970. ACX_ARP_IP_FILTER = 0x0039,
  971. ACX_ROAMING_STATISTICS_TBL = 0x003B,
  972. ACX_RATE_POLICY = 0x003D,
  973. ACX_CTS_PROTECTION = 0x003E,
  974. ACX_SLEEP_AUTH = 0x003F,
  975. ACX_PREAMBLE_TYPE = 0x0040,
  976. ACX_ERROR_CNT = 0x0041,
  977. ACX_IBSS_FILTER = 0x0044,
  978. ACX_SERVICE_PERIOD_TIMEOUT = 0x0045,
  979. ACX_TSF_INFO = 0x0046,
  980. ACX_CONFIG_PS_WMM = 0x0049,
  981. ACX_ENABLE_RX_DATA_FILTER = 0x004A,
  982. ACX_SET_RX_DATA_FILTER = 0x004B,
  983. ACX_GET_DATA_FILTER_STATISTICS = 0x004C,
  984. ACX_RX_CONFIG_OPT = 0x004E,
  985. ACX_FRAG_CFG = 0x004F,
  986. ACX_BET_ENABLE = 0x0050,
  987. ACX_RSSI_SNR_TRIGGER = 0x0051,
  988. ACX_RSSI_SNR_WEIGHTS = 0x0052,
  989. ACX_KEEP_ALIVE_MODE = 0x0053,
  990. ACX_SET_KEEP_ALIVE_CONFIG = 0x0054,
  991. ACX_BA_SESSION_POLICY_CFG = 0x0055,
  992. ACX_BA_SESSION_RX_SETUP = 0x0056,
  993. ACX_PEER_HT_CAP = 0x0057,
  994. ACX_HT_BSS_OPERATION = 0x0058,
  995. ACX_COEX_ACTIVITY = 0x0059,
  996. ACX_SET_DCO_ITRIM_PARAMS = 0x0061,
  997. ACX_GEN_FW_CMD = 0x0070,
  998. ACX_HOST_IF_CFG_BITMAP = 0x0071,
  999. ACX_MAX_TX_FAILURE = 0x0072,
  1000. DOT11_RX_MSDU_LIFE_TIME = 0x1004,
  1001. DOT11_CUR_TX_PWR = 0x100D,
  1002. DOT11_RX_DOT11_MODE = 0x1012,
  1003. DOT11_RTS_THRESHOLD = 0x1013,
  1004. DOT11_GROUP_ADDRESS_TBL = 0x1014,
  1005. ACX_PM_CONFIG = 0x1016,
  1006. ACX_CONFIG_PS = 0x1017,
  1007. ACX_CONFIG_HANGOVER = 0x1018,
  1008. };
  1009. int wl1271_acx_wake_up_conditions(struct wl1271 *wl);
  1010. int wl1271_acx_sleep_auth(struct wl1271 *wl, u8 sleep_auth);
  1011. int wl1271_acx_tx_power(struct wl1271 *wl, int power);
  1012. int wl1271_acx_feature_cfg(struct wl1271 *wl);
  1013. int wl1271_acx_mem_map(struct wl1271 *wl,
  1014. struct acx_header *mem_map, size_t len);
  1015. int wl1271_acx_rx_msdu_life_time(struct wl1271 *wl);
  1016. int wl1271_acx_rx_config(struct wl1271 *wl, u32 config, u32 filter);
  1017. int wl1271_acx_pd_threshold(struct wl1271 *wl);
  1018. int wl1271_acx_slot(struct wl1271 *wl, enum acx_slot_type slot_time);
  1019. int wl1271_acx_group_address_tbl(struct wl1271 *wl, bool enable,
  1020. void *mc_list, u32 mc_list_len);
  1021. int wl1271_acx_service_period_timeout(struct wl1271 *wl);
  1022. int wl1271_acx_rts_threshold(struct wl1271 *wl, u16 rts_threshold);
  1023. int wl1271_acx_dco_itrim_params(struct wl1271 *wl);
  1024. int wl1271_acx_beacon_filter_opt(struct wl1271 *wl, bool enable_filter);
  1025. int wl1271_acx_beacon_filter_table(struct wl1271 *wl);
  1026. int wl1271_acx_conn_monit_params(struct wl1271 *wl, bool enable);
  1027. int wl1271_acx_sg_enable(struct wl1271 *wl, bool enable);
  1028. int wl1271_acx_sg_cfg(struct wl1271 *wl);
  1029. int wl1271_acx_cca_threshold(struct wl1271 *wl);
  1030. int wl1271_acx_bcn_dtim_options(struct wl1271 *wl);
  1031. int wl1271_acx_aid(struct wl1271 *wl, u16 aid);
  1032. int wl1271_acx_event_mbox_mask(struct wl1271 *wl, u32 event_mask);
  1033. int wl1271_acx_set_preamble(struct wl1271 *wl, enum acx_preamble_type preamble);
  1034. int wl1271_acx_cts_protect(struct wl1271 *wl,
  1035. enum acx_ctsprotect_type ctsprotect);
  1036. int wl1271_acx_statistics(struct wl1271 *wl, struct acx_statistics *stats);
  1037. int wl1271_acx_sta_rate_policies(struct wl1271 *wl);
  1038. int wl1271_acx_ap_rate_policy(struct wl1271 *wl, struct conf_tx_rate_class *c,
  1039. u8 idx);
  1040. int wl1271_acx_ac_cfg(struct wl1271 *wl, u8 ac, u8 cw_min, u16 cw_max,
  1041. u8 aifsn, u16 txop);
  1042. int wl1271_acx_tid_cfg(struct wl1271 *wl, u8 queue_id, u8 channel_type,
  1043. u8 tsid, u8 ps_scheme, u8 ack_policy,
  1044. u32 apsd_conf0, u32 apsd_conf1);
  1045. int wl1271_acx_frag_threshold(struct wl1271 *wl, u16 frag_threshold);
  1046. int wl1271_acx_tx_config_options(struct wl1271 *wl);
  1047. int wl1271_acx_ap_mem_cfg(struct wl1271 *wl);
  1048. int wl1271_acx_sta_mem_cfg(struct wl1271 *wl);
  1049. int wl1271_acx_init_mem_config(struct wl1271 *wl);
  1050. int wl1271_acx_init_rx_interrupt(struct wl1271 *wl);
  1051. int wl1271_acx_smart_reflex(struct wl1271 *wl);
  1052. int wl1271_acx_bet_enable(struct wl1271 *wl, bool enable);
  1053. int wl1271_acx_arp_ip_filter(struct wl1271 *wl, u8 enable, __be32 address);
  1054. int wl1271_acx_pm_config(struct wl1271 *wl);
  1055. int wl1271_acx_keep_alive_mode(struct wl1271 *wl, bool enable);
  1056. int wl1271_acx_keep_alive_config(struct wl1271 *wl, u8 index, u8 tpl_valid);
  1057. int wl1271_acx_rssi_snr_trigger(struct wl1271 *wl, bool enable,
  1058. s16 thold, u8 hyst);
  1059. int wl1271_acx_rssi_snr_avg_weights(struct wl1271 *wl);
  1060. int wl1271_acx_set_ht_capabilities(struct wl1271 *wl,
  1061. struct ieee80211_sta_ht_cap *ht_cap,
  1062. bool allow_ht_operation);
  1063. int wl1271_acx_set_ht_information(struct wl1271 *wl,
  1064. u16 ht_operation_mode);
  1065. int wl1271_acx_set_ba_session(struct wl1271 *wl,
  1066. enum ieee80211_back_parties direction,
  1067. u8 tid_index, u8 policy);
  1068. int wl1271_acx_set_ba_receiver_session(struct wl1271 *wl, u8 tid_index, u16 ssn,
  1069. bool enable);
  1070. int wl1271_acx_tsf_info(struct wl1271 *wl, u64 *mactime);
  1071. int wl1271_acx_max_tx_retry(struct wl1271 *wl);
  1072. int wl1271_acx_config_ps(struct wl1271 *wl);
  1073. #endif /* __WL1271_ACX_H__ */