id.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * linux/arch/arm/mach-omap2/id.c
  3. *
  4. * OMAP2 CPU identification code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009-11 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <asm/cputype.h>
  21. #include "common.h"
  22. #include <plat/cpu.h>
  23. #include <mach/id.h>
  24. #include "control.h"
  25. static unsigned int omap_revision;
  26. u32 omap_features;
  27. unsigned int omap_rev(void)
  28. {
  29. return omap_revision;
  30. }
  31. EXPORT_SYMBOL(omap_rev);
  32. int omap_type(void)
  33. {
  34. u32 val = 0;
  35. if (cpu_is_omap24xx()) {
  36. val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
  37. } else if (cpu_is_am33xx()) {
  38. val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
  39. } else if (cpu_is_omap34xx()) {
  40. val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
  41. } else if (cpu_is_omap44xx()) {
  42. val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
  43. } else {
  44. pr_err("Cannot detect omap type!\n");
  45. goto out;
  46. }
  47. val &= OMAP2_DEVICETYPE_MASK;
  48. val >>= 8;
  49. out:
  50. return val;
  51. }
  52. EXPORT_SYMBOL(omap_type);
  53. /*----------------------------------------------------------------------------*/
  54. #define OMAP_TAP_IDCODE 0x0204
  55. #define OMAP_TAP_DIE_ID_0 0x0218
  56. #define OMAP_TAP_DIE_ID_1 0x021C
  57. #define OMAP_TAP_DIE_ID_2 0x0220
  58. #define OMAP_TAP_DIE_ID_3 0x0224
  59. #define OMAP_TAP_DIE_ID_44XX_0 0x0200
  60. #define OMAP_TAP_DIE_ID_44XX_1 0x0208
  61. #define OMAP_TAP_DIE_ID_44XX_2 0x020c
  62. #define OMAP_TAP_DIE_ID_44XX_3 0x0210
  63. #define read_tap_reg(reg) __raw_readl(tap_base + (reg))
  64. struct omap_id {
  65. u16 hawkeye; /* Silicon type (Hawkeye id) */
  66. u8 dev; /* Device type from production_id reg */
  67. u32 type; /* Combined type id copied to omap_revision */
  68. };
  69. /* Register values to detect the OMAP version */
  70. static struct omap_id omap_ids[] __initdata = {
  71. { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
  72. { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
  73. { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
  74. { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
  75. { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
  76. { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
  77. };
  78. static void __iomem *tap_base;
  79. static u16 tap_prod_id;
  80. void omap_get_die_id(struct omap_die_id *odi)
  81. {
  82. if (cpu_is_omap44xx()) {
  83. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
  84. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
  85. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
  86. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
  87. return;
  88. }
  89. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
  90. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
  91. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
  92. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
  93. }
  94. static void __init omap24xx_check_revision(void)
  95. {
  96. int i, j;
  97. u32 idcode, prod_id;
  98. u16 hawkeye;
  99. u8 dev_type, rev;
  100. struct omap_die_id odi;
  101. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  102. prod_id = read_tap_reg(tap_prod_id);
  103. hawkeye = (idcode >> 12) & 0xffff;
  104. rev = (idcode >> 28) & 0x0f;
  105. dev_type = (prod_id >> 16) & 0x0f;
  106. omap_get_die_id(&odi);
  107. pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
  108. idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
  109. pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
  110. pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
  111. odi.id_1, (odi.id_1 >> 28) & 0xf);
  112. pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
  113. pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
  114. pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
  115. prod_id, dev_type);
  116. /* Check hawkeye ids */
  117. for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
  118. if (hawkeye == omap_ids[i].hawkeye)
  119. break;
  120. }
  121. if (i == ARRAY_SIZE(omap_ids)) {
  122. printk(KERN_ERR "Unknown OMAP CPU id\n");
  123. return;
  124. }
  125. for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
  126. if (dev_type == omap_ids[j].dev)
  127. break;
  128. }
  129. if (j == ARRAY_SIZE(omap_ids)) {
  130. printk(KERN_ERR "Unknown OMAP device type. "
  131. "Handling it as OMAP%04x\n",
  132. omap_ids[i].type >> 16);
  133. j = i;
  134. }
  135. pr_info("OMAP%04x", omap_rev() >> 16);
  136. if ((omap_rev() >> 8) & 0x0f)
  137. pr_info("ES%x", (omap_rev() >> 12) & 0xf);
  138. pr_info("\n");
  139. }
  140. #define OMAP3_CHECK_FEATURE(status,feat) \
  141. if (((status & OMAP3_ ##feat## _MASK) \
  142. >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
  143. omap_features |= OMAP3_HAS_ ##feat; \
  144. }
  145. static void __init omap3_check_features(void)
  146. {
  147. u32 status;
  148. omap_features = 0;
  149. status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
  150. OMAP3_CHECK_FEATURE(status, L2CACHE);
  151. OMAP3_CHECK_FEATURE(status, IVA);
  152. OMAP3_CHECK_FEATURE(status, SGX);
  153. OMAP3_CHECK_FEATURE(status, NEON);
  154. OMAP3_CHECK_FEATURE(status, ISP);
  155. if (cpu_is_omap3630())
  156. omap_features |= OMAP3_HAS_192MHZ_CLK;
  157. if (cpu_is_omap3430() || cpu_is_omap3630())
  158. omap_features |= OMAP3_HAS_IO_WAKEUP;
  159. if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
  160. omap_rev() == OMAP3430_REV_ES3_1_2)
  161. omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
  162. omap_features |= OMAP3_HAS_SDRC;
  163. /*
  164. * TODO: Get additional info (where applicable)
  165. * e.g. Size of L2 cache.
  166. */
  167. }
  168. static void __init omap4_check_features(void)
  169. {
  170. u32 si_type;
  171. if (cpu_is_omap443x())
  172. omap_features |= OMAP4_HAS_MPU_1GHZ;
  173. if (cpu_is_omap446x()) {
  174. si_type =
  175. read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1);
  176. switch ((si_type & (3 << 16)) >> 16) {
  177. case 2:
  178. /* High performance device */
  179. omap_features |= OMAP4_HAS_MPU_1_5GHZ;
  180. break;
  181. case 1:
  182. default:
  183. /* Standard device */
  184. omap_features |= OMAP4_HAS_MPU_1_2GHZ;
  185. break;
  186. }
  187. }
  188. }
  189. static void __init ti81xx_check_features(void)
  190. {
  191. omap_features = OMAP3_HAS_NEON;
  192. }
  193. static void __init omap3_check_revision(const char **cpu_rev)
  194. {
  195. u32 cpuid, idcode;
  196. u16 hawkeye;
  197. u8 rev;
  198. /*
  199. * We cannot access revision registers on ES1.0.
  200. * If the processor type is Cortex-A8 and the revision is 0x0
  201. * it means its Cortex r0p0 which is 3430 ES1.0.
  202. */
  203. cpuid = read_cpuid(CPUID_ID);
  204. if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
  205. omap_revision = OMAP3430_REV_ES1_0;
  206. *cpu_rev = "1.0";
  207. return;
  208. }
  209. /*
  210. * Detection for 34xx ES2.0 and above can be done with just
  211. * hawkeye and rev. See TRM 1.5.2 Device Identification.
  212. * Note that rev does not map directly to our defined processor
  213. * revision numbers as ES1.0 uses value 0.
  214. */
  215. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  216. hawkeye = (idcode >> 12) & 0xffff;
  217. rev = (idcode >> 28) & 0xff;
  218. switch (hawkeye) {
  219. case 0xb7ae:
  220. /* Handle 34xx/35xx devices */
  221. switch (rev) {
  222. case 0: /* Take care of early samples */
  223. case 1:
  224. omap_revision = OMAP3430_REV_ES2_0;
  225. *cpu_rev = "2.0";
  226. break;
  227. case 2:
  228. omap_revision = OMAP3430_REV_ES2_1;
  229. *cpu_rev = "2.1";
  230. break;
  231. case 3:
  232. omap_revision = OMAP3430_REV_ES3_0;
  233. *cpu_rev = "3.0";
  234. break;
  235. case 4:
  236. omap_revision = OMAP3430_REV_ES3_1;
  237. *cpu_rev = "3.1";
  238. break;
  239. case 7:
  240. /* FALLTHROUGH */
  241. default:
  242. /* Use the latest known revision as default */
  243. omap_revision = OMAP3430_REV_ES3_1_2;
  244. *cpu_rev = "3.1.2";
  245. }
  246. break;
  247. case 0xb868:
  248. /*
  249. * Handle OMAP/AM 3505/3517 devices
  250. *
  251. * Set the device to be OMAP3517 here. Actual device
  252. * is identified later based on the features.
  253. */
  254. switch (rev) {
  255. case 0:
  256. omap_revision = OMAP3517_REV_ES1_0;
  257. *cpu_rev = "1.0";
  258. break;
  259. case 1:
  260. /* FALLTHROUGH */
  261. default:
  262. omap_revision = OMAP3517_REV_ES1_1;
  263. *cpu_rev = "1.1";
  264. }
  265. break;
  266. case 0xb891:
  267. /* Handle 36xx devices */
  268. switch(rev) {
  269. case 0: /* Take care of early samples */
  270. omap_revision = OMAP3630_REV_ES1_0;
  271. *cpu_rev = "1.0";
  272. break;
  273. case 1:
  274. omap_revision = OMAP3630_REV_ES1_1;
  275. *cpu_rev = "1.1";
  276. break;
  277. case 2:
  278. /* FALLTHROUGH */
  279. default:
  280. omap_revision = OMAP3630_REV_ES1_2;
  281. *cpu_rev = "1.2";
  282. }
  283. break;
  284. case 0xb81e:
  285. switch (rev) {
  286. case 0:
  287. omap_revision = TI8168_REV_ES1_0;
  288. *cpu_rev = "1.0";
  289. break;
  290. case 1:
  291. /* FALLTHROUGH */
  292. default:
  293. omap_revision = TI8168_REV_ES1_1;
  294. *cpu_rev = "1.1";
  295. break;
  296. }
  297. break;
  298. case 0xb944:
  299. omap_revision = AM335X_REV_ES1_0;
  300. *cpu_rev = "1.0";
  301. break;
  302. case 0xb8f2:
  303. switch (rev) {
  304. case 0:
  305. /* FALLTHROUGH */
  306. case 1:
  307. omap_revision = TI8148_REV_ES1_0;
  308. *cpu_rev = "1.0";
  309. break;
  310. case 2:
  311. omap_revision = TI8148_REV_ES2_0;
  312. *cpu_rev = "2.0";
  313. break;
  314. case 3:
  315. /* FALLTHROUGH */
  316. default:
  317. omap_revision = TI8148_REV_ES2_1;
  318. *cpu_rev = "2.1";
  319. break;
  320. }
  321. break;
  322. default:
  323. /* Unknown default to latest silicon rev as default */
  324. omap_revision = OMAP3630_REV_ES1_2;
  325. *cpu_rev = "1.2";
  326. pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
  327. }
  328. }
  329. static void __init omap4_check_revision(void)
  330. {
  331. u32 idcode;
  332. u16 hawkeye;
  333. u8 rev;
  334. /*
  335. * The IC rev detection is done with hawkeye and rev.
  336. * Note that rev does not map directly to defined processor
  337. * revision numbers as ES1.0 uses value 0.
  338. */
  339. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  340. hawkeye = (idcode >> 12) & 0xffff;
  341. rev = (idcode >> 28) & 0xf;
  342. /*
  343. * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
  344. * Use ARM register to detect the correct ES version
  345. */
  346. if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
  347. idcode = read_cpuid(CPUID_ID);
  348. rev = (idcode & 0xf) - 1;
  349. }
  350. switch (hawkeye) {
  351. case 0xb852:
  352. switch (rev) {
  353. case 0:
  354. omap_revision = OMAP4430_REV_ES1_0;
  355. break;
  356. case 1:
  357. default:
  358. omap_revision = OMAP4430_REV_ES2_0;
  359. }
  360. break;
  361. case 0xb95c:
  362. switch (rev) {
  363. case 3:
  364. omap_revision = OMAP4430_REV_ES2_1;
  365. break;
  366. case 4:
  367. omap_revision = OMAP4430_REV_ES2_2;
  368. break;
  369. case 6:
  370. default:
  371. omap_revision = OMAP4430_REV_ES2_3;
  372. }
  373. break;
  374. case 0xb94e:
  375. switch (rev) {
  376. case 0:
  377. default:
  378. omap_revision = OMAP4460_REV_ES1_0;
  379. break;
  380. }
  381. break;
  382. case 0xb975:
  383. switch (rev) {
  384. case 0:
  385. default:
  386. omap_revision = OMAP4470_REV_ES1_0;
  387. break;
  388. }
  389. break;
  390. default:
  391. /* Unknown default to latest silicon rev as default */
  392. omap_revision = OMAP4430_REV_ES2_3;
  393. }
  394. pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
  395. ((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
  396. }
  397. #define OMAP3_SHOW_FEATURE(feat) \
  398. if (omap3_has_ ##feat()) \
  399. printk(#feat" ");
  400. static void __init omap3_cpuinfo(const char *cpu_rev)
  401. {
  402. const char *cpu_name;
  403. /*
  404. * OMAP3430 and OMAP3530 are assumed to be same.
  405. *
  406. * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
  407. * on available features. Upon detection, update the CPU id
  408. * and CPU class bits.
  409. */
  410. if (cpu_is_omap3630()) {
  411. cpu_name = "OMAP3630";
  412. } else if (cpu_is_omap3517()) {
  413. /* AM35xx devices */
  414. cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
  415. } else if (cpu_is_ti816x()) {
  416. cpu_name = "TI816X";
  417. } else if (cpu_is_am335x()) {
  418. cpu_name = "AM335X";
  419. } else if (cpu_is_ti814x()) {
  420. cpu_name = "TI814X";
  421. } else if (omap3_has_iva() && omap3_has_sgx()) {
  422. /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
  423. cpu_name = "OMAP3430/3530";
  424. } else if (omap3_has_iva()) {
  425. cpu_name = "OMAP3525";
  426. } else if (omap3_has_sgx()) {
  427. cpu_name = "OMAP3515";
  428. } else {
  429. cpu_name = "OMAP3503";
  430. }
  431. /* Print verbose information */
  432. pr_info("%s ES%s (", cpu_name, cpu_rev);
  433. OMAP3_SHOW_FEATURE(l2cache);
  434. OMAP3_SHOW_FEATURE(iva);
  435. OMAP3_SHOW_FEATURE(sgx);
  436. OMAP3_SHOW_FEATURE(neon);
  437. OMAP3_SHOW_FEATURE(isp);
  438. OMAP3_SHOW_FEATURE(192mhz_clk);
  439. printk(")\n");
  440. }
  441. /*
  442. * Try to detect the exact revision of the omap we're running on
  443. */
  444. void __init omap2_check_revision(void)
  445. {
  446. const char *cpu_rev;
  447. /*
  448. * At this point we have an idea about the processor revision set
  449. * earlier with omap2_set_globals_tap().
  450. */
  451. if (cpu_is_omap24xx()) {
  452. omap24xx_check_revision();
  453. } else if (cpu_is_omap34xx()) {
  454. omap3_check_revision(&cpu_rev);
  455. /* TI81XX doesn't have feature register */
  456. if (!cpu_is_ti81xx())
  457. omap3_check_features();
  458. else
  459. ti81xx_check_features();
  460. omap3_cpuinfo(cpu_rev);
  461. return;
  462. } else if (cpu_is_omap44xx()) {
  463. omap4_check_revision();
  464. omap4_check_features();
  465. return;
  466. } else {
  467. pr_err("OMAP revision unknown, please fix!\n");
  468. }
  469. }
  470. /*
  471. * Set up things for map_io and processor detection later on. Gets called
  472. * pretty much first thing from board init. For multi-omap, this gets
  473. * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
  474. * detect the exact revision later on in omap2_detect_revision() once map_io
  475. * is done.
  476. */
  477. void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
  478. {
  479. omap_revision = omap2_globals->class;
  480. tap_base = omap2_globals->tap;
  481. if (cpu_is_omap34xx())
  482. tap_prod_id = 0x0210;
  483. else
  484. tap_prod_id = 0x0208;
  485. }