r600_cs.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8];
  53. struct radeon_bo *cb_color_tile_bo[8];
  54. u32 cb_color_info[8];
  55. u32 cb_color_size_idx[8];
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask;
  58. u32 cb_color_size[8];
  59. u32 vgt_strmout_en;
  60. u32 vgt_strmout_buffer_en;
  61. u32 db_depth_control;
  62. u32 db_depth_info;
  63. u32 db_depth_size_idx;
  64. u32 db_depth_view;
  65. u32 db_depth_size;
  66. u32 db_offset;
  67. struct radeon_bo *db_bo;
  68. u64 db_bo_mc;
  69. };
  70. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  71. {
  72. switch (format) {
  73. case V_038004_COLOR_8:
  74. case V_038004_COLOR_4_4:
  75. case V_038004_COLOR_3_3_2:
  76. case V_038004_FMT_1:
  77. *bpe = 1;
  78. break;
  79. case V_038004_COLOR_16:
  80. case V_038004_COLOR_16_FLOAT:
  81. case V_038004_COLOR_8_8:
  82. case V_038004_COLOR_5_6_5:
  83. case V_038004_COLOR_6_5_5:
  84. case V_038004_COLOR_1_5_5_5:
  85. case V_038004_COLOR_4_4_4_4:
  86. case V_038004_COLOR_5_5_5_1:
  87. *bpe = 2;
  88. break;
  89. case V_038004_FMT_8_8_8:
  90. *bpe = 3;
  91. break;
  92. case V_038004_COLOR_32:
  93. case V_038004_COLOR_32_FLOAT:
  94. case V_038004_COLOR_16_16:
  95. case V_038004_COLOR_16_16_FLOAT:
  96. case V_038004_COLOR_8_24:
  97. case V_038004_COLOR_8_24_FLOAT:
  98. case V_038004_COLOR_24_8:
  99. case V_038004_COLOR_24_8_FLOAT:
  100. case V_038004_COLOR_10_11_11:
  101. case V_038004_COLOR_10_11_11_FLOAT:
  102. case V_038004_COLOR_11_11_10:
  103. case V_038004_COLOR_11_11_10_FLOAT:
  104. case V_038004_COLOR_2_10_10_10:
  105. case V_038004_COLOR_8_8_8_8:
  106. case V_038004_COLOR_10_10_10_2:
  107. case V_038004_FMT_5_9_9_9_SHAREDEXP:
  108. case V_038004_FMT_32_AS_8:
  109. case V_038004_FMT_32_AS_8_8:
  110. *bpe = 4;
  111. break;
  112. case V_038004_COLOR_X24_8_32_FLOAT:
  113. case V_038004_COLOR_32_32:
  114. case V_038004_COLOR_32_32_FLOAT:
  115. case V_038004_COLOR_16_16_16_16:
  116. case V_038004_COLOR_16_16_16_16_FLOAT:
  117. *bpe = 8;
  118. break;
  119. case V_038004_FMT_16_16_16:
  120. case V_038004_FMT_16_16_16_FLOAT:
  121. *bpe = 6;
  122. break;
  123. case V_038004_FMT_32_32_32:
  124. case V_038004_FMT_32_32_32_FLOAT:
  125. *bpe = 12;
  126. break;
  127. case V_038004_COLOR_32_32_32_32:
  128. case V_038004_COLOR_32_32_32_32_FLOAT:
  129. *bpe = 16;
  130. break;
  131. case V_038004_FMT_GB_GR:
  132. case V_038004_FMT_BG_RG:
  133. case V_038004_COLOR_INVALID:
  134. default:
  135. *bpe = 16;
  136. return -EINVAL;
  137. }
  138. return 0;
  139. }
  140. struct array_mode_checker {
  141. int array_mode;
  142. u32 group_size;
  143. u32 nbanks;
  144. u32 npipes;
  145. u32 nsamples;
  146. u32 bpe;
  147. };
  148. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  149. static inline int r600_get_array_mode_alignment(struct array_mode_checker *values,
  150. u32 *pitch_align,
  151. u32 *height_align,
  152. u32 *depth_align,
  153. u64 *base_align)
  154. {
  155. u32 tile_width = 8;
  156. u32 tile_height = 8;
  157. u32 macro_tile_width = values->nbanks;
  158. u32 macro_tile_height = values->npipes;
  159. u32 tile_bytes = tile_width * tile_height * values->bpe * values->nsamples;
  160. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  161. switch (values->array_mode) {
  162. case ARRAY_LINEAR_GENERAL:
  163. /* technically tile_width/_height for pitch/height */
  164. *pitch_align = 1; /* tile_width */
  165. *height_align = 1; /* tile_height */
  166. *depth_align = 1;
  167. *base_align = 1;
  168. break;
  169. case ARRAY_LINEAR_ALIGNED:
  170. *pitch_align = max((u32)64, (u32)(values->group_size / values->bpe));
  171. *height_align = tile_height;
  172. *depth_align = 1;
  173. *base_align = values->group_size;
  174. break;
  175. case ARRAY_1D_TILED_THIN1:
  176. *pitch_align = max((u32)tile_width,
  177. (u32)(values->group_size /
  178. (tile_height * values->bpe * values->nsamples)));
  179. *height_align = tile_height;
  180. *depth_align = 1;
  181. *base_align = values->group_size;
  182. break;
  183. case ARRAY_2D_TILED_THIN1:
  184. *pitch_align = max((u32)macro_tile_width,
  185. (u32)(((values->group_size / tile_height) /
  186. (values->bpe * values->nsamples)) *
  187. values->nbanks)) * tile_width;
  188. *height_align = macro_tile_height * tile_height;
  189. *depth_align = 1;
  190. *base_align = max(macro_tile_bytes,
  191. (*pitch_align) * values->bpe * (*height_align) * values->nsamples);
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. return 0;
  197. }
  198. static void r600_cs_track_init(struct r600_cs_track *track)
  199. {
  200. int i;
  201. /* assume DX9 mode */
  202. track->sq_config = DX9_CONSTS;
  203. for (i = 0; i < 8; i++) {
  204. track->cb_color_base_last[i] = 0;
  205. track->cb_color_size[i] = 0;
  206. track->cb_color_size_idx[i] = 0;
  207. track->cb_color_info[i] = 0;
  208. track->cb_color_bo[i] = NULL;
  209. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  210. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  211. }
  212. track->cb_target_mask = 0xFFFFFFFF;
  213. track->cb_shader_mask = 0xFFFFFFFF;
  214. track->db_bo = NULL;
  215. track->db_bo_mc = 0xFFFFFFFF;
  216. /* assume the biggest format and that htile is enabled */
  217. track->db_depth_info = 7 | (1 << 25);
  218. track->db_depth_view = 0xFFFFC000;
  219. track->db_depth_size = 0xFFFFFFFF;
  220. track->db_depth_size_idx = 0;
  221. track->db_depth_control = 0xFFFFFFFF;
  222. }
  223. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  224. {
  225. struct r600_cs_track *track = p->track;
  226. u32 bpe = 0, slice_tile_max, size, tmp;
  227. u32 height, height_align, pitch, pitch_align, depth_align;
  228. u64 base_offset, base_align;
  229. struct array_mode_checker array_check;
  230. volatile u32 *ib = p->ib->ptr;
  231. unsigned array_mode;
  232. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  233. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  234. return -EINVAL;
  235. }
  236. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  237. if (r600_bpe_from_format(&bpe, G_0280A0_FORMAT(track->cb_color_info[i]))) {
  238. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  239. __func__, __LINE__, G_0280A0_FORMAT(track->cb_color_info[i]),
  240. i, track->cb_color_info[i]);
  241. return -EINVAL;
  242. }
  243. /* pitch in pixels */
  244. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  245. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  246. slice_tile_max *= 64;
  247. height = slice_tile_max / pitch;
  248. if (height > 8192)
  249. height = 8192;
  250. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  251. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  252. array_check.array_mode = array_mode;
  253. array_check.group_size = track->group_size;
  254. array_check.nbanks = track->nbanks;
  255. array_check.npipes = track->npipes;
  256. array_check.nsamples = track->nsamples;
  257. array_check.bpe = bpe;
  258. if (r600_get_array_mode_alignment(&array_check,
  259. &pitch_align, &height_align, &depth_align, &base_align)) {
  260. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  261. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  262. track->cb_color_info[i]);
  263. return -EINVAL;
  264. }
  265. switch (array_mode) {
  266. case V_0280A0_ARRAY_LINEAR_GENERAL:
  267. break;
  268. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  269. break;
  270. case V_0280A0_ARRAY_1D_TILED_THIN1:
  271. /* avoid breaking userspace */
  272. if (height > 7)
  273. height &= ~0x7;
  274. break;
  275. case V_0280A0_ARRAY_2D_TILED_THIN1:
  276. break;
  277. default:
  278. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  279. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  280. track->cb_color_info[i]);
  281. return -EINVAL;
  282. }
  283. if (!IS_ALIGNED(pitch, pitch_align)) {
  284. dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
  285. __func__, __LINE__, pitch, pitch_align, array_mode);
  286. return -EINVAL;
  287. }
  288. if (!IS_ALIGNED(height, height_align)) {
  289. dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
  290. __func__, __LINE__, height, height_align, array_mode);
  291. return -EINVAL;
  292. }
  293. if (!IS_ALIGNED(base_offset, base_align)) {
  294. dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
  295. base_offset, base_align, array_mode);
  296. return -EINVAL;
  297. }
  298. /* check offset */
  299. tmp = height * pitch * bpe;
  300. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  301. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  302. /* the initial DDX does bad things with the CB size occasionally */
  303. /* it rounds up height too far for slice tile max but the BO is smaller */
  304. /* r600c,g also seem to flush at bad times in some apps resulting in
  305. * bogus values here. So for linear just allow anything to avoid breaking
  306. * broken userspace.
  307. */
  308. } else {
  309. dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big\n", __func__, i,
  310. array_mode,
  311. track->cb_color_bo_offset[i], tmp,
  312. radeon_bo_size(track->cb_color_bo[i]));
  313. return -EINVAL;
  314. }
  315. }
  316. /* limit max tile */
  317. tmp = (height * pitch) >> 6;
  318. if (tmp < slice_tile_max)
  319. slice_tile_max = tmp;
  320. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  321. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  322. ib[track->cb_color_size_idx[i]] = tmp;
  323. return 0;
  324. }
  325. static int r600_cs_track_check(struct radeon_cs_parser *p)
  326. {
  327. struct r600_cs_track *track = p->track;
  328. u32 tmp;
  329. int r, i;
  330. volatile u32 *ib = p->ib->ptr;
  331. /* on legacy kernel we don't perform advanced check */
  332. if (p->rdev == NULL)
  333. return 0;
  334. /* we don't support out buffer yet */
  335. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  336. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  337. return -EINVAL;
  338. }
  339. /* check that we have a cb for each enabled target, we don't check
  340. * shader_mask because it seems mesa isn't always setting it :(
  341. */
  342. tmp = track->cb_target_mask;
  343. for (i = 0; i < 8; i++) {
  344. if ((tmp >> (i * 4)) & 0xF) {
  345. /* at least one component is enabled */
  346. if (track->cb_color_bo[i] == NULL) {
  347. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  348. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  349. return -EINVAL;
  350. }
  351. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  352. r = r600_cs_track_validate_cb(p, i);
  353. if (r)
  354. return r;
  355. }
  356. }
  357. /* Check depth buffer */
  358. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  359. G_028800_Z_ENABLE(track->db_depth_control)) {
  360. u32 nviews, bpe, ntiles, size, slice_tile_max;
  361. u32 height, height_align, pitch, pitch_align, depth_align;
  362. u64 base_offset, base_align;
  363. struct array_mode_checker array_check;
  364. int array_mode;
  365. if (track->db_bo == NULL) {
  366. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  367. return -EINVAL;
  368. }
  369. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  370. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  371. return -EINVAL;
  372. }
  373. switch (G_028010_FORMAT(track->db_depth_info)) {
  374. case V_028010_DEPTH_16:
  375. bpe = 2;
  376. break;
  377. case V_028010_DEPTH_X8_24:
  378. case V_028010_DEPTH_8_24:
  379. case V_028010_DEPTH_X8_24_FLOAT:
  380. case V_028010_DEPTH_8_24_FLOAT:
  381. case V_028010_DEPTH_32_FLOAT:
  382. bpe = 4;
  383. break;
  384. case V_028010_DEPTH_X24_8_32_FLOAT:
  385. bpe = 8;
  386. break;
  387. default:
  388. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  389. return -EINVAL;
  390. }
  391. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  392. if (!track->db_depth_size_idx) {
  393. dev_warn(p->dev, "z/stencil buffer size not set\n");
  394. return -EINVAL;
  395. }
  396. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  397. tmp = (tmp / bpe) >> 6;
  398. if (!tmp) {
  399. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  400. track->db_depth_size, bpe, track->db_offset,
  401. radeon_bo_size(track->db_bo));
  402. return -EINVAL;
  403. }
  404. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  405. } else {
  406. size = radeon_bo_size(track->db_bo);
  407. /* pitch in pixels */
  408. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  409. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  410. slice_tile_max *= 64;
  411. height = slice_tile_max / pitch;
  412. if (height > 8192)
  413. height = 8192;
  414. base_offset = track->db_bo_mc + track->db_offset;
  415. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  416. array_check.array_mode = array_mode;
  417. array_check.group_size = track->group_size;
  418. array_check.nbanks = track->nbanks;
  419. array_check.npipes = track->npipes;
  420. array_check.nsamples = track->nsamples;
  421. array_check.bpe = bpe;
  422. if (r600_get_array_mode_alignment(&array_check,
  423. &pitch_align, &height_align, &depth_align, &base_align)) {
  424. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  425. G_028010_ARRAY_MODE(track->db_depth_info),
  426. track->db_depth_info);
  427. return -EINVAL;
  428. }
  429. switch (array_mode) {
  430. case V_028010_ARRAY_1D_TILED_THIN1:
  431. /* don't break userspace */
  432. height &= ~0x7;
  433. break;
  434. case V_028010_ARRAY_2D_TILED_THIN1:
  435. break;
  436. default:
  437. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  438. G_028010_ARRAY_MODE(track->db_depth_info),
  439. track->db_depth_info);
  440. return -EINVAL;
  441. }
  442. if (!IS_ALIGNED(pitch, pitch_align)) {
  443. dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
  444. __func__, __LINE__, pitch, pitch_align, array_mode);
  445. return -EINVAL;
  446. }
  447. if (!IS_ALIGNED(height, height_align)) {
  448. dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
  449. __func__, __LINE__, height, height_align, array_mode);
  450. return -EINVAL;
  451. }
  452. if (!IS_ALIGNED(base_offset, base_align)) {
  453. dev_warn(p->dev, "%s offset[%d] 0x%llx, 0x%llx, %d not aligned\n", __func__, i,
  454. base_offset, base_align, array_mode);
  455. return -EINVAL;
  456. }
  457. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  458. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  459. tmp = ntiles * bpe * 64 * nviews;
  460. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  461. dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
  462. array_mode,
  463. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  464. radeon_bo_size(track->db_bo));
  465. return -EINVAL;
  466. }
  467. }
  468. }
  469. return 0;
  470. }
  471. /**
  472. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  473. * @parser: parser structure holding parsing context.
  474. * @pkt: where to store packet informations
  475. *
  476. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  477. * if packet is bigger than remaining ib size. or if packets is unknown.
  478. **/
  479. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  480. struct radeon_cs_packet *pkt,
  481. unsigned idx)
  482. {
  483. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  484. uint32_t header;
  485. if (idx >= ib_chunk->length_dw) {
  486. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  487. idx, ib_chunk->length_dw);
  488. return -EINVAL;
  489. }
  490. header = radeon_get_ib_value(p, idx);
  491. pkt->idx = idx;
  492. pkt->type = CP_PACKET_GET_TYPE(header);
  493. pkt->count = CP_PACKET_GET_COUNT(header);
  494. pkt->one_reg_wr = 0;
  495. switch (pkt->type) {
  496. case PACKET_TYPE0:
  497. pkt->reg = CP_PACKET0_GET_REG(header);
  498. break;
  499. case PACKET_TYPE3:
  500. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  501. break;
  502. case PACKET_TYPE2:
  503. pkt->count = -1;
  504. break;
  505. default:
  506. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  507. return -EINVAL;
  508. }
  509. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  510. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  511. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  512. return -EINVAL;
  513. }
  514. return 0;
  515. }
  516. /**
  517. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  518. * @parser: parser structure holding parsing context.
  519. * @data: pointer to relocation data
  520. * @offset_start: starting offset
  521. * @offset_mask: offset mask (to align start offset on)
  522. * @reloc: reloc informations
  523. *
  524. * Check next packet is relocation packet3, do bo validation and compute
  525. * GPU offset using the provided start.
  526. **/
  527. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  528. struct radeon_cs_reloc **cs_reloc)
  529. {
  530. struct radeon_cs_chunk *relocs_chunk;
  531. struct radeon_cs_packet p3reloc;
  532. unsigned idx;
  533. int r;
  534. if (p->chunk_relocs_idx == -1) {
  535. DRM_ERROR("No relocation chunk !\n");
  536. return -EINVAL;
  537. }
  538. *cs_reloc = NULL;
  539. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  540. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  541. if (r) {
  542. return r;
  543. }
  544. p->idx += p3reloc.count + 2;
  545. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  546. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  547. p3reloc.idx);
  548. return -EINVAL;
  549. }
  550. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  551. if (idx >= relocs_chunk->length_dw) {
  552. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  553. idx, relocs_chunk->length_dw);
  554. return -EINVAL;
  555. }
  556. /* FIXME: we assume reloc size is 4 dwords */
  557. *cs_reloc = p->relocs_ptr[(idx / 4)];
  558. return 0;
  559. }
  560. /**
  561. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  562. * @parser: parser structure holding parsing context.
  563. * @data: pointer to relocation data
  564. * @offset_start: starting offset
  565. * @offset_mask: offset mask (to align start offset on)
  566. * @reloc: reloc informations
  567. *
  568. * Check next packet is relocation packet3, do bo validation and compute
  569. * GPU offset using the provided start.
  570. **/
  571. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  572. struct radeon_cs_reloc **cs_reloc)
  573. {
  574. struct radeon_cs_chunk *relocs_chunk;
  575. struct radeon_cs_packet p3reloc;
  576. unsigned idx;
  577. int r;
  578. if (p->chunk_relocs_idx == -1) {
  579. DRM_ERROR("No relocation chunk !\n");
  580. return -EINVAL;
  581. }
  582. *cs_reloc = NULL;
  583. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  584. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  585. if (r) {
  586. return r;
  587. }
  588. p->idx += p3reloc.count + 2;
  589. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  590. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  591. p3reloc.idx);
  592. return -EINVAL;
  593. }
  594. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  595. if (idx >= relocs_chunk->length_dw) {
  596. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  597. idx, relocs_chunk->length_dw);
  598. return -EINVAL;
  599. }
  600. *cs_reloc = p->relocs;
  601. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  602. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  603. return 0;
  604. }
  605. /**
  606. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  607. * @parser: parser structure holding parsing context.
  608. *
  609. * Check next packet is relocation packet3, do bo validation and compute
  610. * GPU offset using the provided start.
  611. **/
  612. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  613. {
  614. struct radeon_cs_packet p3reloc;
  615. int r;
  616. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  617. if (r) {
  618. return 0;
  619. }
  620. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  621. return 0;
  622. }
  623. return 1;
  624. }
  625. /**
  626. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  627. * @parser: parser structure holding parsing context.
  628. *
  629. * Userspace sends a special sequence for VLINE waits.
  630. * PACKET0 - VLINE_START_END + value
  631. * PACKET3 - WAIT_REG_MEM poll vline status reg
  632. * RELOC (P3) - crtc_id in reloc.
  633. *
  634. * This function parses this and relocates the VLINE START END
  635. * and WAIT_REG_MEM packets to the correct crtc.
  636. * It also detects a switched off crtc and nulls out the
  637. * wait in that case.
  638. */
  639. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  640. {
  641. struct drm_mode_object *obj;
  642. struct drm_crtc *crtc;
  643. struct radeon_crtc *radeon_crtc;
  644. struct radeon_cs_packet p3reloc, wait_reg_mem;
  645. int crtc_id;
  646. int r;
  647. uint32_t header, h_idx, reg, wait_reg_mem_info;
  648. volatile uint32_t *ib;
  649. ib = p->ib->ptr;
  650. /* parse the WAIT_REG_MEM */
  651. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  652. if (r)
  653. return r;
  654. /* check its a WAIT_REG_MEM */
  655. if (wait_reg_mem.type != PACKET_TYPE3 ||
  656. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  657. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  658. r = -EINVAL;
  659. return r;
  660. }
  661. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  662. /* bit 4 is reg (0) or mem (1) */
  663. if (wait_reg_mem_info & 0x10) {
  664. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  665. r = -EINVAL;
  666. return r;
  667. }
  668. /* waiting for value to be equal */
  669. if ((wait_reg_mem_info & 0x7) != 0x3) {
  670. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  671. r = -EINVAL;
  672. return r;
  673. }
  674. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  675. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  676. r = -EINVAL;
  677. return r;
  678. }
  679. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  680. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  681. r = -EINVAL;
  682. return r;
  683. }
  684. /* jump over the NOP */
  685. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  686. if (r)
  687. return r;
  688. h_idx = p->idx - 2;
  689. p->idx += wait_reg_mem.count + 2;
  690. p->idx += p3reloc.count + 2;
  691. header = radeon_get_ib_value(p, h_idx);
  692. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  693. reg = CP_PACKET0_GET_REG(header);
  694. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  695. if (!obj) {
  696. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  697. r = -EINVAL;
  698. goto out;
  699. }
  700. crtc = obj_to_crtc(obj);
  701. radeon_crtc = to_radeon_crtc(crtc);
  702. crtc_id = radeon_crtc->crtc_id;
  703. if (!crtc->enabled) {
  704. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  705. ib[h_idx + 2] = PACKET2(0);
  706. ib[h_idx + 3] = PACKET2(0);
  707. ib[h_idx + 4] = PACKET2(0);
  708. ib[h_idx + 5] = PACKET2(0);
  709. ib[h_idx + 6] = PACKET2(0);
  710. ib[h_idx + 7] = PACKET2(0);
  711. ib[h_idx + 8] = PACKET2(0);
  712. } else if (crtc_id == 1) {
  713. switch (reg) {
  714. case AVIVO_D1MODE_VLINE_START_END:
  715. header &= ~R600_CP_PACKET0_REG_MASK;
  716. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  717. break;
  718. default:
  719. DRM_ERROR("unknown crtc reloc\n");
  720. r = -EINVAL;
  721. goto out;
  722. }
  723. ib[h_idx] = header;
  724. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  725. }
  726. out:
  727. return r;
  728. }
  729. static int r600_packet0_check(struct radeon_cs_parser *p,
  730. struct radeon_cs_packet *pkt,
  731. unsigned idx, unsigned reg)
  732. {
  733. int r;
  734. switch (reg) {
  735. case AVIVO_D1MODE_VLINE_START_END:
  736. r = r600_cs_packet_parse_vline(p);
  737. if (r) {
  738. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  739. idx, reg);
  740. return r;
  741. }
  742. break;
  743. default:
  744. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  745. reg, idx);
  746. return -EINVAL;
  747. }
  748. return 0;
  749. }
  750. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  751. struct radeon_cs_packet *pkt)
  752. {
  753. unsigned reg, i;
  754. unsigned idx;
  755. int r;
  756. idx = pkt->idx + 1;
  757. reg = pkt->reg;
  758. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  759. r = r600_packet0_check(p, pkt, idx, reg);
  760. if (r) {
  761. return r;
  762. }
  763. }
  764. return 0;
  765. }
  766. /**
  767. * r600_cs_check_reg() - check if register is authorized or not
  768. * @parser: parser structure holding parsing context
  769. * @reg: register we are testing
  770. * @idx: index into the cs buffer
  771. *
  772. * This function will test against r600_reg_safe_bm and return 0
  773. * if register is safe. If register is not flag as safe this function
  774. * will test it against a list of register needind special handling.
  775. */
  776. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  777. {
  778. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  779. struct radeon_cs_reloc *reloc;
  780. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  781. u32 m, i, tmp, *ib;
  782. int r;
  783. i = (reg >> 7);
  784. if (i > last_reg) {
  785. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  786. return -EINVAL;
  787. }
  788. m = 1 << ((reg >> 2) & 31);
  789. if (!(r600_reg_safe_bm[i] & m))
  790. return 0;
  791. ib = p->ib->ptr;
  792. switch (reg) {
  793. /* force following reg to 0 in an attemp to disable out buffer
  794. * which will need us to better understand how it works to perform
  795. * security check on it (Jerome)
  796. */
  797. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  798. case R_008C44_SQ_ESGS_RING_SIZE:
  799. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  800. case R_008C54_SQ_ESTMP_RING_SIZE:
  801. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  802. case R_008C74_SQ_FBUF_RING_SIZE:
  803. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  804. case R_008C5C_SQ_GSTMP_RING_SIZE:
  805. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  806. case R_008C4C_SQ_GSVS_RING_SIZE:
  807. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  808. case R_008C6C_SQ_PSTMP_RING_SIZE:
  809. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  810. case R_008C7C_SQ_REDUC_RING_SIZE:
  811. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  812. case R_008C64_SQ_VSTMP_RING_SIZE:
  813. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  814. /* get value to populate the IB don't remove */
  815. tmp =radeon_get_ib_value(p, idx);
  816. ib[idx] = 0;
  817. break;
  818. case SQ_CONFIG:
  819. track->sq_config = radeon_get_ib_value(p, idx);
  820. break;
  821. case R_028800_DB_DEPTH_CONTROL:
  822. track->db_depth_control = radeon_get_ib_value(p, idx);
  823. break;
  824. case R_028010_DB_DEPTH_INFO:
  825. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  826. r = r600_cs_packet_next_reloc(p, &reloc);
  827. if (r) {
  828. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  829. "0x%04X\n", reg);
  830. return -EINVAL;
  831. }
  832. track->db_depth_info = radeon_get_ib_value(p, idx);
  833. ib[idx] &= C_028010_ARRAY_MODE;
  834. track->db_depth_info &= C_028010_ARRAY_MODE;
  835. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  836. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  837. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  838. } else {
  839. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  840. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  841. }
  842. } else
  843. track->db_depth_info = radeon_get_ib_value(p, idx);
  844. break;
  845. case R_028004_DB_DEPTH_VIEW:
  846. track->db_depth_view = radeon_get_ib_value(p, idx);
  847. break;
  848. case R_028000_DB_DEPTH_SIZE:
  849. track->db_depth_size = radeon_get_ib_value(p, idx);
  850. track->db_depth_size_idx = idx;
  851. break;
  852. case R_028AB0_VGT_STRMOUT_EN:
  853. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  854. break;
  855. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  856. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  857. break;
  858. case R_028238_CB_TARGET_MASK:
  859. track->cb_target_mask = radeon_get_ib_value(p, idx);
  860. break;
  861. case R_02823C_CB_SHADER_MASK:
  862. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  863. break;
  864. case R_028C04_PA_SC_AA_CONFIG:
  865. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  866. track->nsamples = 1 << tmp;
  867. break;
  868. case R_0280A0_CB_COLOR0_INFO:
  869. case R_0280A4_CB_COLOR1_INFO:
  870. case R_0280A8_CB_COLOR2_INFO:
  871. case R_0280AC_CB_COLOR3_INFO:
  872. case R_0280B0_CB_COLOR4_INFO:
  873. case R_0280B4_CB_COLOR5_INFO:
  874. case R_0280B8_CB_COLOR6_INFO:
  875. case R_0280BC_CB_COLOR7_INFO:
  876. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  877. r = r600_cs_packet_next_reloc(p, &reloc);
  878. if (r) {
  879. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  880. return -EINVAL;
  881. }
  882. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  883. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  884. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  885. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  886. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  887. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  888. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  889. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  890. }
  891. } else {
  892. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  893. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  894. }
  895. break;
  896. case R_028060_CB_COLOR0_SIZE:
  897. case R_028064_CB_COLOR1_SIZE:
  898. case R_028068_CB_COLOR2_SIZE:
  899. case R_02806C_CB_COLOR3_SIZE:
  900. case R_028070_CB_COLOR4_SIZE:
  901. case R_028074_CB_COLOR5_SIZE:
  902. case R_028078_CB_COLOR6_SIZE:
  903. case R_02807C_CB_COLOR7_SIZE:
  904. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  905. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  906. track->cb_color_size_idx[tmp] = idx;
  907. break;
  908. /* This register were added late, there is userspace
  909. * which does provide relocation for those but set
  910. * 0 offset. In order to avoid breaking old userspace
  911. * we detect this and set address to point to last
  912. * CB_COLOR0_BASE, note that if userspace doesn't set
  913. * CB_COLOR0_BASE before this register we will report
  914. * error. Old userspace always set CB_COLOR0_BASE
  915. * before any of this.
  916. */
  917. case R_0280E0_CB_COLOR0_FRAG:
  918. case R_0280E4_CB_COLOR1_FRAG:
  919. case R_0280E8_CB_COLOR2_FRAG:
  920. case R_0280EC_CB_COLOR3_FRAG:
  921. case R_0280F0_CB_COLOR4_FRAG:
  922. case R_0280F4_CB_COLOR5_FRAG:
  923. case R_0280F8_CB_COLOR6_FRAG:
  924. case R_0280FC_CB_COLOR7_FRAG:
  925. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  926. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  927. if (!track->cb_color_base_last[tmp]) {
  928. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  929. return -EINVAL;
  930. }
  931. ib[idx] = track->cb_color_base_last[tmp];
  932. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  933. } else {
  934. r = r600_cs_packet_next_reloc(p, &reloc);
  935. if (r) {
  936. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  937. return -EINVAL;
  938. }
  939. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  940. track->cb_color_frag_bo[tmp] = reloc->robj;
  941. }
  942. break;
  943. case R_0280C0_CB_COLOR0_TILE:
  944. case R_0280C4_CB_COLOR1_TILE:
  945. case R_0280C8_CB_COLOR2_TILE:
  946. case R_0280CC_CB_COLOR3_TILE:
  947. case R_0280D0_CB_COLOR4_TILE:
  948. case R_0280D4_CB_COLOR5_TILE:
  949. case R_0280D8_CB_COLOR6_TILE:
  950. case R_0280DC_CB_COLOR7_TILE:
  951. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  952. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  953. if (!track->cb_color_base_last[tmp]) {
  954. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  955. return -EINVAL;
  956. }
  957. ib[idx] = track->cb_color_base_last[tmp];
  958. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  959. } else {
  960. r = r600_cs_packet_next_reloc(p, &reloc);
  961. if (r) {
  962. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  963. return -EINVAL;
  964. }
  965. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  966. track->cb_color_tile_bo[tmp] = reloc->robj;
  967. }
  968. break;
  969. case CB_COLOR0_BASE:
  970. case CB_COLOR1_BASE:
  971. case CB_COLOR2_BASE:
  972. case CB_COLOR3_BASE:
  973. case CB_COLOR4_BASE:
  974. case CB_COLOR5_BASE:
  975. case CB_COLOR6_BASE:
  976. case CB_COLOR7_BASE:
  977. r = r600_cs_packet_next_reloc(p, &reloc);
  978. if (r) {
  979. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  980. "0x%04X\n", reg);
  981. return -EINVAL;
  982. }
  983. tmp = (reg - CB_COLOR0_BASE) / 4;
  984. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  985. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  986. track->cb_color_base_last[tmp] = ib[idx];
  987. track->cb_color_bo[tmp] = reloc->robj;
  988. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  989. break;
  990. case DB_DEPTH_BASE:
  991. r = r600_cs_packet_next_reloc(p, &reloc);
  992. if (r) {
  993. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  994. "0x%04X\n", reg);
  995. return -EINVAL;
  996. }
  997. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  998. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  999. track->db_bo = reloc->robj;
  1000. track->db_bo_mc = reloc->lobj.gpu_offset;
  1001. break;
  1002. case DB_HTILE_DATA_BASE:
  1003. case SQ_PGM_START_FS:
  1004. case SQ_PGM_START_ES:
  1005. case SQ_PGM_START_VS:
  1006. case SQ_PGM_START_GS:
  1007. case SQ_PGM_START_PS:
  1008. case SQ_ALU_CONST_CACHE_GS_0:
  1009. case SQ_ALU_CONST_CACHE_GS_1:
  1010. case SQ_ALU_CONST_CACHE_GS_2:
  1011. case SQ_ALU_CONST_CACHE_GS_3:
  1012. case SQ_ALU_CONST_CACHE_GS_4:
  1013. case SQ_ALU_CONST_CACHE_GS_5:
  1014. case SQ_ALU_CONST_CACHE_GS_6:
  1015. case SQ_ALU_CONST_CACHE_GS_7:
  1016. case SQ_ALU_CONST_CACHE_GS_8:
  1017. case SQ_ALU_CONST_CACHE_GS_9:
  1018. case SQ_ALU_CONST_CACHE_GS_10:
  1019. case SQ_ALU_CONST_CACHE_GS_11:
  1020. case SQ_ALU_CONST_CACHE_GS_12:
  1021. case SQ_ALU_CONST_CACHE_GS_13:
  1022. case SQ_ALU_CONST_CACHE_GS_14:
  1023. case SQ_ALU_CONST_CACHE_GS_15:
  1024. case SQ_ALU_CONST_CACHE_PS_0:
  1025. case SQ_ALU_CONST_CACHE_PS_1:
  1026. case SQ_ALU_CONST_CACHE_PS_2:
  1027. case SQ_ALU_CONST_CACHE_PS_3:
  1028. case SQ_ALU_CONST_CACHE_PS_4:
  1029. case SQ_ALU_CONST_CACHE_PS_5:
  1030. case SQ_ALU_CONST_CACHE_PS_6:
  1031. case SQ_ALU_CONST_CACHE_PS_7:
  1032. case SQ_ALU_CONST_CACHE_PS_8:
  1033. case SQ_ALU_CONST_CACHE_PS_9:
  1034. case SQ_ALU_CONST_CACHE_PS_10:
  1035. case SQ_ALU_CONST_CACHE_PS_11:
  1036. case SQ_ALU_CONST_CACHE_PS_12:
  1037. case SQ_ALU_CONST_CACHE_PS_13:
  1038. case SQ_ALU_CONST_CACHE_PS_14:
  1039. case SQ_ALU_CONST_CACHE_PS_15:
  1040. case SQ_ALU_CONST_CACHE_VS_0:
  1041. case SQ_ALU_CONST_CACHE_VS_1:
  1042. case SQ_ALU_CONST_CACHE_VS_2:
  1043. case SQ_ALU_CONST_CACHE_VS_3:
  1044. case SQ_ALU_CONST_CACHE_VS_4:
  1045. case SQ_ALU_CONST_CACHE_VS_5:
  1046. case SQ_ALU_CONST_CACHE_VS_6:
  1047. case SQ_ALU_CONST_CACHE_VS_7:
  1048. case SQ_ALU_CONST_CACHE_VS_8:
  1049. case SQ_ALU_CONST_CACHE_VS_9:
  1050. case SQ_ALU_CONST_CACHE_VS_10:
  1051. case SQ_ALU_CONST_CACHE_VS_11:
  1052. case SQ_ALU_CONST_CACHE_VS_12:
  1053. case SQ_ALU_CONST_CACHE_VS_13:
  1054. case SQ_ALU_CONST_CACHE_VS_14:
  1055. case SQ_ALU_CONST_CACHE_VS_15:
  1056. r = r600_cs_packet_next_reloc(p, &reloc);
  1057. if (r) {
  1058. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1059. "0x%04X\n", reg);
  1060. return -EINVAL;
  1061. }
  1062. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1063. break;
  1064. default:
  1065. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1066. return -EINVAL;
  1067. }
  1068. return 0;
  1069. }
  1070. static inline unsigned minify(unsigned size, unsigned levels)
  1071. {
  1072. size = size >> levels;
  1073. if (size < 1)
  1074. size = 1;
  1075. return size;
  1076. }
  1077. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned nlevels,
  1078. unsigned w0, unsigned h0, unsigned d0, unsigned bpe,
  1079. unsigned pitch_align,
  1080. unsigned *l0_size, unsigned *mipmap_size)
  1081. {
  1082. unsigned offset, i, level, face;
  1083. unsigned width, height, depth, rowstride, size;
  1084. w0 = minify(w0, 0);
  1085. h0 = minify(h0, 0);
  1086. d0 = minify(d0, 0);
  1087. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1088. width = minify(w0, i);
  1089. height = minify(h0, i);
  1090. depth = minify(d0, i);
  1091. for(face = 0; face < nfaces; face++) {
  1092. rowstride = ALIGN((width * bpe), pitch_align);
  1093. size = height * rowstride * depth;
  1094. offset += size;
  1095. offset = (offset + 0x1f) & ~0x1f;
  1096. }
  1097. }
  1098. *l0_size = ALIGN((w0 * bpe), pitch_align) * h0 * d0;
  1099. *mipmap_size = offset;
  1100. if (!nlevels)
  1101. *mipmap_size = *l0_size;
  1102. if (!blevel)
  1103. *mipmap_size -= *l0_size;
  1104. }
  1105. /**
  1106. * r600_check_texture_resource() - check if register is authorized or not
  1107. * @p: parser structure holding parsing context
  1108. * @idx: index into the cs buffer
  1109. * @texture: texture's bo structure
  1110. * @mipmap: mipmap's bo structure
  1111. *
  1112. * This function will check that the resource has valid field and that
  1113. * the texture and mipmap bo object are big enough to cover this resource.
  1114. */
  1115. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1116. struct radeon_bo *texture,
  1117. struct radeon_bo *mipmap,
  1118. u64 base_offset,
  1119. u64 mip_offset,
  1120. u32 tiling_flags)
  1121. {
  1122. struct r600_cs_track *track = p->track;
  1123. u32 nfaces, nlevels, blevel, w0, h0, d0, bpe = 0;
  1124. u32 word0, word1, l0_size, mipmap_size;
  1125. u32 height_align, pitch, pitch_align, depth_align;
  1126. u64 base_align;
  1127. struct array_mode_checker array_check;
  1128. /* on legacy kernel we don't perform advanced check */
  1129. if (p->rdev == NULL)
  1130. return 0;
  1131. /* convert to bytes */
  1132. base_offset <<= 8;
  1133. mip_offset <<= 8;
  1134. word0 = radeon_get_ib_value(p, idx + 0);
  1135. if (tiling_flags & RADEON_TILING_MACRO)
  1136. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1137. else if (tiling_flags & RADEON_TILING_MICRO)
  1138. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1139. word1 = radeon_get_ib_value(p, idx + 1);
  1140. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1141. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1142. d0 = G_038004_TEX_DEPTH(word1);
  1143. nfaces = 1;
  1144. switch (G_038000_DIM(word0)) {
  1145. case V_038000_SQ_TEX_DIM_1D:
  1146. case V_038000_SQ_TEX_DIM_2D:
  1147. case V_038000_SQ_TEX_DIM_3D:
  1148. break;
  1149. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1150. nfaces = 6;
  1151. break;
  1152. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1153. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1154. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1155. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1156. default:
  1157. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1158. return -EINVAL;
  1159. }
  1160. if (r600_bpe_from_format(&bpe, G_038004_DATA_FORMAT(word1))) {
  1161. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1162. __func__, __LINE__, G_038004_DATA_FORMAT(word1));
  1163. return -EINVAL;
  1164. }
  1165. /* pitch in texels */
  1166. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1167. array_check.array_mode = G_038000_TILE_MODE(word0);
  1168. array_check.group_size = track->group_size;
  1169. array_check.nbanks = track->nbanks;
  1170. array_check.npipes = track->npipes;
  1171. array_check.nsamples = 1;
  1172. array_check.bpe = bpe;
  1173. if (r600_get_array_mode_alignment(&array_check,
  1174. &pitch_align, &height_align, &depth_align, &base_align)) {
  1175. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1176. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1177. return -EINVAL;
  1178. }
  1179. /* XXX check height as well... */
  1180. if (!IS_ALIGNED(pitch, pitch_align)) {
  1181. dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
  1182. __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
  1183. return -EINVAL;
  1184. }
  1185. if (!IS_ALIGNED(base_offset, base_align)) {
  1186. dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
  1187. __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
  1188. return -EINVAL;
  1189. }
  1190. if (!IS_ALIGNED(mip_offset, base_align)) {
  1191. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
  1192. __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
  1193. return -EINVAL;
  1194. }
  1195. word0 = radeon_get_ib_value(p, idx + 4);
  1196. word1 = radeon_get_ib_value(p, idx + 5);
  1197. blevel = G_038010_BASE_LEVEL(word0);
  1198. nlevels = G_038014_LAST_LEVEL(word1);
  1199. r600_texture_size(nfaces, blevel, nlevels, w0, h0, d0, bpe,
  1200. (pitch_align * bpe),
  1201. &l0_size, &mipmap_size);
  1202. /* using get ib will give us the offset into the texture bo */
  1203. word0 = radeon_get_ib_value(p, idx + 2) << 8;
  1204. if ((l0_size + word0) > radeon_bo_size(texture)) {
  1205. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1206. w0, h0, bpe, word0, l0_size, radeon_bo_size(texture));
  1207. return -EINVAL;
  1208. }
  1209. /* using get ib will give us the offset into the mipmap bo */
  1210. word0 = radeon_get_ib_value(p, idx + 3) << 8;
  1211. if ((mipmap_size + word0) > radeon_bo_size(mipmap)) {
  1212. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1213. w0, h0, bpe, blevel, nlevels, word0, mipmap_size, radeon_bo_size(texture));*/
  1214. }
  1215. return 0;
  1216. }
  1217. static int r600_packet3_check(struct radeon_cs_parser *p,
  1218. struct radeon_cs_packet *pkt)
  1219. {
  1220. struct radeon_cs_reloc *reloc;
  1221. struct r600_cs_track *track;
  1222. volatile u32 *ib;
  1223. unsigned idx;
  1224. unsigned i;
  1225. unsigned start_reg, end_reg, reg;
  1226. int r;
  1227. u32 idx_value;
  1228. track = (struct r600_cs_track *)p->track;
  1229. ib = p->ib->ptr;
  1230. idx = pkt->idx + 1;
  1231. idx_value = radeon_get_ib_value(p, idx);
  1232. switch (pkt->opcode) {
  1233. case PACKET3_START_3D_CMDBUF:
  1234. if (p->family >= CHIP_RV770 || pkt->count) {
  1235. DRM_ERROR("bad START_3D\n");
  1236. return -EINVAL;
  1237. }
  1238. break;
  1239. case PACKET3_CONTEXT_CONTROL:
  1240. if (pkt->count != 1) {
  1241. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1242. return -EINVAL;
  1243. }
  1244. break;
  1245. case PACKET3_INDEX_TYPE:
  1246. case PACKET3_NUM_INSTANCES:
  1247. if (pkt->count) {
  1248. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1249. return -EINVAL;
  1250. }
  1251. break;
  1252. case PACKET3_DRAW_INDEX:
  1253. if (pkt->count != 3) {
  1254. DRM_ERROR("bad DRAW_INDEX\n");
  1255. return -EINVAL;
  1256. }
  1257. r = r600_cs_packet_next_reloc(p, &reloc);
  1258. if (r) {
  1259. DRM_ERROR("bad DRAW_INDEX\n");
  1260. return -EINVAL;
  1261. }
  1262. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1263. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1264. r = r600_cs_track_check(p);
  1265. if (r) {
  1266. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1267. return r;
  1268. }
  1269. break;
  1270. case PACKET3_DRAW_INDEX_AUTO:
  1271. if (pkt->count != 1) {
  1272. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1273. return -EINVAL;
  1274. }
  1275. r = r600_cs_track_check(p);
  1276. if (r) {
  1277. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1278. return r;
  1279. }
  1280. break;
  1281. case PACKET3_DRAW_INDEX_IMMD_BE:
  1282. case PACKET3_DRAW_INDEX_IMMD:
  1283. if (pkt->count < 2) {
  1284. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1285. return -EINVAL;
  1286. }
  1287. r = r600_cs_track_check(p);
  1288. if (r) {
  1289. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1290. return r;
  1291. }
  1292. break;
  1293. case PACKET3_WAIT_REG_MEM:
  1294. if (pkt->count != 5) {
  1295. DRM_ERROR("bad WAIT_REG_MEM\n");
  1296. return -EINVAL;
  1297. }
  1298. /* bit 4 is reg (0) or mem (1) */
  1299. if (idx_value & 0x10) {
  1300. r = r600_cs_packet_next_reloc(p, &reloc);
  1301. if (r) {
  1302. DRM_ERROR("bad WAIT_REG_MEM\n");
  1303. return -EINVAL;
  1304. }
  1305. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1306. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1307. }
  1308. break;
  1309. case PACKET3_SURFACE_SYNC:
  1310. if (pkt->count != 3) {
  1311. DRM_ERROR("bad SURFACE_SYNC\n");
  1312. return -EINVAL;
  1313. }
  1314. /* 0xffffffff/0x0 is flush all cache flag */
  1315. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1316. radeon_get_ib_value(p, idx + 2) != 0) {
  1317. r = r600_cs_packet_next_reloc(p, &reloc);
  1318. if (r) {
  1319. DRM_ERROR("bad SURFACE_SYNC\n");
  1320. return -EINVAL;
  1321. }
  1322. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1323. }
  1324. break;
  1325. case PACKET3_EVENT_WRITE:
  1326. if (pkt->count != 2 && pkt->count != 0) {
  1327. DRM_ERROR("bad EVENT_WRITE\n");
  1328. return -EINVAL;
  1329. }
  1330. if (pkt->count) {
  1331. r = r600_cs_packet_next_reloc(p, &reloc);
  1332. if (r) {
  1333. DRM_ERROR("bad EVENT_WRITE\n");
  1334. return -EINVAL;
  1335. }
  1336. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1337. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1338. }
  1339. break;
  1340. case PACKET3_EVENT_WRITE_EOP:
  1341. if (pkt->count != 4) {
  1342. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1343. return -EINVAL;
  1344. }
  1345. r = r600_cs_packet_next_reloc(p, &reloc);
  1346. if (r) {
  1347. DRM_ERROR("bad EVENT_WRITE\n");
  1348. return -EINVAL;
  1349. }
  1350. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1351. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1352. break;
  1353. case PACKET3_SET_CONFIG_REG:
  1354. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1355. end_reg = 4 * pkt->count + start_reg - 4;
  1356. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1357. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1358. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1359. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1360. return -EINVAL;
  1361. }
  1362. for (i = 0; i < pkt->count; i++) {
  1363. reg = start_reg + (4 * i);
  1364. r = r600_cs_check_reg(p, reg, idx+1+i);
  1365. if (r)
  1366. return r;
  1367. }
  1368. break;
  1369. case PACKET3_SET_CONTEXT_REG:
  1370. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1371. end_reg = 4 * pkt->count + start_reg - 4;
  1372. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1373. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1374. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1375. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1376. return -EINVAL;
  1377. }
  1378. for (i = 0; i < pkt->count; i++) {
  1379. reg = start_reg + (4 * i);
  1380. r = r600_cs_check_reg(p, reg, idx+1+i);
  1381. if (r)
  1382. return r;
  1383. }
  1384. break;
  1385. case PACKET3_SET_RESOURCE:
  1386. if (pkt->count % 7) {
  1387. DRM_ERROR("bad SET_RESOURCE\n");
  1388. return -EINVAL;
  1389. }
  1390. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1391. end_reg = 4 * pkt->count + start_reg - 4;
  1392. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1393. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1394. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1395. DRM_ERROR("bad SET_RESOURCE\n");
  1396. return -EINVAL;
  1397. }
  1398. for (i = 0; i < (pkt->count / 7); i++) {
  1399. struct radeon_bo *texture, *mipmap;
  1400. u32 size, offset, base_offset, mip_offset;
  1401. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1402. case SQ_TEX_VTX_VALID_TEXTURE:
  1403. /* tex base */
  1404. r = r600_cs_packet_next_reloc(p, &reloc);
  1405. if (r) {
  1406. DRM_ERROR("bad SET_RESOURCE\n");
  1407. return -EINVAL;
  1408. }
  1409. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1410. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1411. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1412. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1413. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1414. texture = reloc->robj;
  1415. /* tex mip base */
  1416. r = r600_cs_packet_next_reloc(p, &reloc);
  1417. if (r) {
  1418. DRM_ERROR("bad SET_RESOURCE\n");
  1419. return -EINVAL;
  1420. }
  1421. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1422. mipmap = reloc->robj;
  1423. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1424. texture, mipmap,
  1425. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1426. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1427. reloc->lobj.tiling_flags);
  1428. if (r)
  1429. return r;
  1430. ib[idx+1+(i*7)+2] += base_offset;
  1431. ib[idx+1+(i*7)+3] += mip_offset;
  1432. break;
  1433. case SQ_TEX_VTX_VALID_BUFFER:
  1434. /* vtx base */
  1435. r = r600_cs_packet_next_reloc(p, &reloc);
  1436. if (r) {
  1437. DRM_ERROR("bad SET_RESOURCE\n");
  1438. return -EINVAL;
  1439. }
  1440. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1441. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1442. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1443. /* force size to size of the buffer */
  1444. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1445. size + offset, radeon_bo_size(reloc->robj));
  1446. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1447. }
  1448. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1449. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1450. break;
  1451. case SQ_TEX_VTX_INVALID_TEXTURE:
  1452. case SQ_TEX_VTX_INVALID_BUFFER:
  1453. default:
  1454. DRM_ERROR("bad SET_RESOURCE\n");
  1455. return -EINVAL;
  1456. }
  1457. }
  1458. break;
  1459. case PACKET3_SET_ALU_CONST:
  1460. if (track->sq_config & DX9_CONSTS) {
  1461. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1462. end_reg = 4 * pkt->count + start_reg - 4;
  1463. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1464. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1465. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1466. DRM_ERROR("bad SET_ALU_CONST\n");
  1467. return -EINVAL;
  1468. }
  1469. }
  1470. break;
  1471. case PACKET3_SET_BOOL_CONST:
  1472. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1473. end_reg = 4 * pkt->count + start_reg - 4;
  1474. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1475. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1476. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1477. DRM_ERROR("bad SET_BOOL_CONST\n");
  1478. return -EINVAL;
  1479. }
  1480. break;
  1481. case PACKET3_SET_LOOP_CONST:
  1482. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1483. end_reg = 4 * pkt->count + start_reg - 4;
  1484. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1485. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1486. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1487. DRM_ERROR("bad SET_LOOP_CONST\n");
  1488. return -EINVAL;
  1489. }
  1490. break;
  1491. case PACKET3_SET_CTL_CONST:
  1492. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1493. end_reg = 4 * pkt->count + start_reg - 4;
  1494. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1495. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1496. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1497. DRM_ERROR("bad SET_CTL_CONST\n");
  1498. return -EINVAL;
  1499. }
  1500. break;
  1501. case PACKET3_SET_SAMPLER:
  1502. if (pkt->count % 3) {
  1503. DRM_ERROR("bad SET_SAMPLER\n");
  1504. return -EINVAL;
  1505. }
  1506. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1507. end_reg = 4 * pkt->count + start_reg - 4;
  1508. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1509. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1510. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1511. DRM_ERROR("bad SET_SAMPLER\n");
  1512. return -EINVAL;
  1513. }
  1514. break;
  1515. case PACKET3_SURFACE_BASE_UPDATE:
  1516. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1517. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1518. return -EINVAL;
  1519. }
  1520. if (pkt->count) {
  1521. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1522. return -EINVAL;
  1523. }
  1524. break;
  1525. case PACKET3_NOP:
  1526. break;
  1527. default:
  1528. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1529. return -EINVAL;
  1530. }
  1531. return 0;
  1532. }
  1533. int r600_cs_parse(struct radeon_cs_parser *p)
  1534. {
  1535. struct radeon_cs_packet pkt;
  1536. struct r600_cs_track *track;
  1537. int r;
  1538. if (p->track == NULL) {
  1539. /* initialize tracker, we are in kms */
  1540. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1541. if (track == NULL)
  1542. return -ENOMEM;
  1543. r600_cs_track_init(track);
  1544. if (p->rdev->family < CHIP_RV770) {
  1545. track->npipes = p->rdev->config.r600.tiling_npipes;
  1546. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1547. track->group_size = p->rdev->config.r600.tiling_group_size;
  1548. } else if (p->rdev->family <= CHIP_RV740) {
  1549. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1550. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1551. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1552. }
  1553. p->track = track;
  1554. }
  1555. do {
  1556. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1557. if (r) {
  1558. kfree(p->track);
  1559. p->track = NULL;
  1560. return r;
  1561. }
  1562. p->idx += pkt.count + 2;
  1563. switch (pkt.type) {
  1564. case PACKET_TYPE0:
  1565. r = r600_cs_parse_packet0(p, &pkt);
  1566. break;
  1567. case PACKET_TYPE2:
  1568. break;
  1569. case PACKET_TYPE3:
  1570. r = r600_packet3_check(p, &pkt);
  1571. break;
  1572. default:
  1573. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1574. kfree(p->track);
  1575. p->track = NULL;
  1576. return -EINVAL;
  1577. }
  1578. if (r) {
  1579. kfree(p->track);
  1580. p->track = NULL;
  1581. return r;
  1582. }
  1583. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1584. #if 0
  1585. for (r = 0; r < p->ib->length_dw; r++) {
  1586. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1587. mdelay(1);
  1588. }
  1589. #endif
  1590. kfree(p->track);
  1591. p->track = NULL;
  1592. return 0;
  1593. }
  1594. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1595. {
  1596. if (p->chunk_relocs_idx == -1) {
  1597. return 0;
  1598. }
  1599. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1600. if (p->relocs == NULL) {
  1601. return -ENOMEM;
  1602. }
  1603. return 0;
  1604. }
  1605. /**
  1606. * cs_parser_fini() - clean parser states
  1607. * @parser: parser structure holding parsing context.
  1608. * @error: error number
  1609. *
  1610. * If error is set than unvalidate buffer, otherwise just free memory
  1611. * used by parsing context.
  1612. **/
  1613. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1614. {
  1615. unsigned i;
  1616. kfree(parser->relocs);
  1617. for (i = 0; i < parser->nchunks; i++) {
  1618. kfree(parser->chunks[i].kdata);
  1619. kfree(parser->chunks[i].kpage[0]);
  1620. kfree(parser->chunks[i].kpage[1]);
  1621. }
  1622. kfree(parser->chunks);
  1623. kfree(parser->chunks_array);
  1624. }
  1625. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1626. unsigned family, u32 *ib, int *l)
  1627. {
  1628. struct radeon_cs_parser parser;
  1629. struct radeon_cs_chunk *ib_chunk;
  1630. struct radeon_ib fake_ib;
  1631. struct r600_cs_track *track;
  1632. int r;
  1633. /* initialize tracker */
  1634. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1635. if (track == NULL)
  1636. return -ENOMEM;
  1637. r600_cs_track_init(track);
  1638. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1639. /* initialize parser */
  1640. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1641. parser.filp = filp;
  1642. parser.dev = &dev->pdev->dev;
  1643. parser.rdev = NULL;
  1644. parser.family = family;
  1645. parser.ib = &fake_ib;
  1646. parser.track = track;
  1647. fake_ib.ptr = ib;
  1648. r = radeon_cs_parser_init(&parser, data);
  1649. if (r) {
  1650. DRM_ERROR("Failed to initialize parser !\n");
  1651. r600_cs_parser_fini(&parser, r);
  1652. return r;
  1653. }
  1654. r = r600_cs_parser_relocs_legacy(&parser);
  1655. if (r) {
  1656. DRM_ERROR("Failed to parse relocation !\n");
  1657. r600_cs_parser_fini(&parser, r);
  1658. return r;
  1659. }
  1660. /* Copy the packet into the IB, the parser will read from the
  1661. * input memory (cached) and write to the IB (which can be
  1662. * uncached). */
  1663. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1664. parser.ib->length_dw = ib_chunk->length_dw;
  1665. *l = parser.ib->length_dw;
  1666. r = r600_cs_parse(&parser);
  1667. if (r) {
  1668. DRM_ERROR("Invalid command stream !\n");
  1669. r600_cs_parser_fini(&parser, r);
  1670. return r;
  1671. }
  1672. r = radeon_cs_finish_pages(&parser);
  1673. if (r) {
  1674. DRM_ERROR("Invalid command stream !\n");
  1675. r600_cs_parser_fini(&parser, r);
  1676. return r;
  1677. }
  1678. r600_cs_parser_fini(&parser, r);
  1679. return r;
  1680. }
  1681. void r600_cs_legacy_init(void)
  1682. {
  1683. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1684. }