r100.c 113 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  65. {
  66. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  67. u32 tmp;
  68. /* make sure flip is at vb rather than hb */
  69. tmp = RREG32(RADEON_CRTC_OFFSET_CNTL + radeon_crtc->crtc_offset);
  70. tmp &= ~RADEON_CRTC_OFFSET_FLIP_CNTL;
  71. /* make sure pending bit is asserted */
  72. tmp |= RADEON_CRTC_GUI_TRIG_OFFSET_LEFT_EN;
  73. WREG32(RADEON_CRTC_OFFSET_CNTL + radeon_crtc->crtc_offset, tmp);
  74. /* set pageflip to happen as late as possible in the vblank interval.
  75. * same field for crtc1/2
  76. */
  77. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  78. tmp &= ~RADEON_CRTC_VSTAT_MODE_MASK;
  79. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  80. /* enable the pflip int */
  81. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  82. }
  83. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  84. {
  85. /* disable the pflip int */
  86. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  87. }
  88. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  89. {
  90. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  91. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  92. /* Lock the graphics update lock */
  93. /* update the scanout addresses */
  94. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  95. /* Wait for update_pending to go high. */
  96. while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET));
  97. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  98. /* Unlock the lock, so double-buffering can take place inside vblank */
  99. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  100. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  101. /* Return current update_pending status: */
  102. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  103. }
  104. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  105. {
  106. int i;
  107. rdev->pm.dynpm_can_upclock = true;
  108. rdev->pm.dynpm_can_downclock = true;
  109. switch (rdev->pm.dynpm_planned_action) {
  110. case DYNPM_ACTION_MINIMUM:
  111. rdev->pm.requested_power_state_index = 0;
  112. rdev->pm.dynpm_can_downclock = false;
  113. break;
  114. case DYNPM_ACTION_DOWNCLOCK:
  115. if (rdev->pm.current_power_state_index == 0) {
  116. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  117. rdev->pm.dynpm_can_downclock = false;
  118. } else {
  119. if (rdev->pm.active_crtc_count > 1) {
  120. for (i = 0; i < rdev->pm.num_power_states; i++) {
  121. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  122. continue;
  123. else if (i >= rdev->pm.current_power_state_index) {
  124. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  125. break;
  126. } else {
  127. rdev->pm.requested_power_state_index = i;
  128. break;
  129. }
  130. }
  131. } else
  132. rdev->pm.requested_power_state_index =
  133. rdev->pm.current_power_state_index - 1;
  134. }
  135. /* don't use the power state if crtcs are active and no display flag is set */
  136. if ((rdev->pm.active_crtc_count > 0) &&
  137. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  138. RADEON_PM_MODE_NO_DISPLAY)) {
  139. rdev->pm.requested_power_state_index++;
  140. }
  141. break;
  142. case DYNPM_ACTION_UPCLOCK:
  143. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  144. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  145. rdev->pm.dynpm_can_upclock = false;
  146. } else {
  147. if (rdev->pm.active_crtc_count > 1) {
  148. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  149. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  150. continue;
  151. else if (i <= rdev->pm.current_power_state_index) {
  152. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  153. break;
  154. } else {
  155. rdev->pm.requested_power_state_index = i;
  156. break;
  157. }
  158. }
  159. } else
  160. rdev->pm.requested_power_state_index =
  161. rdev->pm.current_power_state_index + 1;
  162. }
  163. break;
  164. case DYNPM_ACTION_DEFAULT:
  165. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. break;
  168. case DYNPM_ACTION_NONE:
  169. default:
  170. DRM_ERROR("Requested mode for not defined action\n");
  171. return;
  172. }
  173. /* only one clock mode per power state */
  174. rdev->pm.requested_clock_mode_index = 0;
  175. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  176. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  177. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  178. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  179. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  180. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  181. pcie_lanes);
  182. }
  183. void r100_pm_init_profile(struct radeon_device *rdev)
  184. {
  185. /* default */
  186. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  187. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  188. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  189. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  190. /* low sh */
  191. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  192. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  193. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  194. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  195. /* mid sh */
  196. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  197. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  198. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  199. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  200. /* high sh */
  201. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  202. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  203. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  204. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  205. /* low mh */
  206. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  207. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  208. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  209. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  210. /* mid mh */
  211. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  212. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  213. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  214. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  215. /* high mh */
  216. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  217. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  218. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  219. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  220. }
  221. void r100_pm_misc(struct radeon_device *rdev)
  222. {
  223. int requested_index = rdev->pm.requested_power_state_index;
  224. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  225. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  226. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  227. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  228. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  229. tmp = RREG32(voltage->gpio.reg);
  230. if (voltage->active_high)
  231. tmp |= voltage->gpio.mask;
  232. else
  233. tmp &= ~(voltage->gpio.mask);
  234. WREG32(voltage->gpio.reg, tmp);
  235. if (voltage->delay)
  236. udelay(voltage->delay);
  237. } else {
  238. tmp = RREG32(voltage->gpio.reg);
  239. if (voltage->active_high)
  240. tmp &= ~voltage->gpio.mask;
  241. else
  242. tmp |= voltage->gpio.mask;
  243. WREG32(voltage->gpio.reg, tmp);
  244. if (voltage->delay)
  245. udelay(voltage->delay);
  246. }
  247. }
  248. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  249. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  250. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  251. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  252. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  253. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  254. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  255. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  256. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  257. else
  258. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  259. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  260. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  261. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  262. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  263. } else
  264. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  265. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  266. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  267. if (voltage->delay) {
  268. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  269. switch (voltage->delay) {
  270. case 33:
  271. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  272. break;
  273. case 66:
  274. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  275. break;
  276. case 99:
  277. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  278. break;
  279. case 132:
  280. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  281. break;
  282. }
  283. } else
  284. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  285. } else
  286. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  287. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  288. sclk_cntl &= ~FORCE_HDP;
  289. else
  290. sclk_cntl |= FORCE_HDP;
  291. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  292. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  293. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  294. /* set pcie lanes */
  295. if ((rdev->flags & RADEON_IS_PCIE) &&
  296. !(rdev->flags & RADEON_IS_IGP) &&
  297. rdev->asic->set_pcie_lanes &&
  298. (ps->pcie_lanes !=
  299. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  300. radeon_set_pcie_lanes(rdev,
  301. ps->pcie_lanes);
  302. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  303. }
  304. }
  305. void r100_pm_prepare(struct radeon_device *rdev)
  306. {
  307. struct drm_device *ddev = rdev->ddev;
  308. struct drm_crtc *crtc;
  309. struct radeon_crtc *radeon_crtc;
  310. u32 tmp;
  311. /* disable any active CRTCs */
  312. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  313. radeon_crtc = to_radeon_crtc(crtc);
  314. if (radeon_crtc->enabled) {
  315. if (radeon_crtc->crtc_id) {
  316. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  317. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  318. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  319. } else {
  320. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  321. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  322. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  323. }
  324. }
  325. }
  326. }
  327. void r100_pm_finish(struct radeon_device *rdev)
  328. {
  329. struct drm_device *ddev = rdev->ddev;
  330. struct drm_crtc *crtc;
  331. struct radeon_crtc *radeon_crtc;
  332. u32 tmp;
  333. /* enable any active CRTCs */
  334. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  335. radeon_crtc = to_radeon_crtc(crtc);
  336. if (radeon_crtc->enabled) {
  337. if (radeon_crtc->crtc_id) {
  338. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  339. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  340. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  341. } else {
  342. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  343. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  344. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  345. }
  346. }
  347. }
  348. }
  349. bool r100_gui_idle(struct radeon_device *rdev)
  350. {
  351. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  352. return false;
  353. else
  354. return true;
  355. }
  356. /* hpd for digital panel detect/disconnect */
  357. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  358. {
  359. bool connected = false;
  360. switch (hpd) {
  361. case RADEON_HPD_1:
  362. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  363. connected = true;
  364. break;
  365. case RADEON_HPD_2:
  366. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  367. connected = true;
  368. break;
  369. default:
  370. break;
  371. }
  372. return connected;
  373. }
  374. void r100_hpd_set_polarity(struct radeon_device *rdev,
  375. enum radeon_hpd_id hpd)
  376. {
  377. u32 tmp;
  378. bool connected = r100_hpd_sense(rdev, hpd);
  379. switch (hpd) {
  380. case RADEON_HPD_1:
  381. tmp = RREG32(RADEON_FP_GEN_CNTL);
  382. if (connected)
  383. tmp &= ~RADEON_FP_DETECT_INT_POL;
  384. else
  385. tmp |= RADEON_FP_DETECT_INT_POL;
  386. WREG32(RADEON_FP_GEN_CNTL, tmp);
  387. break;
  388. case RADEON_HPD_2:
  389. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  390. if (connected)
  391. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  392. else
  393. tmp |= RADEON_FP2_DETECT_INT_POL;
  394. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  395. break;
  396. default:
  397. break;
  398. }
  399. }
  400. void r100_hpd_init(struct radeon_device *rdev)
  401. {
  402. struct drm_device *dev = rdev->ddev;
  403. struct drm_connector *connector;
  404. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  405. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  406. switch (radeon_connector->hpd.hpd) {
  407. case RADEON_HPD_1:
  408. rdev->irq.hpd[0] = true;
  409. break;
  410. case RADEON_HPD_2:
  411. rdev->irq.hpd[1] = true;
  412. break;
  413. default:
  414. break;
  415. }
  416. }
  417. if (rdev->irq.installed)
  418. r100_irq_set(rdev);
  419. }
  420. void r100_hpd_fini(struct radeon_device *rdev)
  421. {
  422. struct drm_device *dev = rdev->ddev;
  423. struct drm_connector *connector;
  424. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  425. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  426. switch (radeon_connector->hpd.hpd) {
  427. case RADEON_HPD_1:
  428. rdev->irq.hpd[0] = false;
  429. break;
  430. case RADEON_HPD_2:
  431. rdev->irq.hpd[1] = false;
  432. break;
  433. default:
  434. break;
  435. }
  436. }
  437. }
  438. /*
  439. * PCI GART
  440. */
  441. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  442. {
  443. /* TODO: can we do somethings here ? */
  444. /* It seems hw only cache one entry so we should discard this
  445. * entry otherwise if first GPU GART read hit this entry it
  446. * could end up in wrong address. */
  447. }
  448. int r100_pci_gart_init(struct radeon_device *rdev)
  449. {
  450. int r;
  451. if (rdev->gart.table.ram.ptr) {
  452. WARN(1, "R100 PCI GART already initialized\n");
  453. return 0;
  454. }
  455. /* Initialize common gart structure */
  456. r = radeon_gart_init(rdev);
  457. if (r)
  458. return r;
  459. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  460. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  461. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  462. return radeon_gart_table_ram_alloc(rdev);
  463. }
  464. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  465. void r100_enable_bm(struct radeon_device *rdev)
  466. {
  467. uint32_t tmp;
  468. /* Enable bus mastering */
  469. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  470. WREG32(RADEON_BUS_CNTL, tmp);
  471. }
  472. int r100_pci_gart_enable(struct radeon_device *rdev)
  473. {
  474. uint32_t tmp;
  475. radeon_gart_restore(rdev);
  476. /* discard memory request outside of configured range */
  477. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  478. WREG32(RADEON_AIC_CNTL, tmp);
  479. /* set address range for PCI address translate */
  480. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  481. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  482. /* set PCI GART page-table base address */
  483. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  484. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  485. WREG32(RADEON_AIC_CNTL, tmp);
  486. r100_pci_gart_tlb_flush(rdev);
  487. rdev->gart.ready = true;
  488. return 0;
  489. }
  490. void r100_pci_gart_disable(struct radeon_device *rdev)
  491. {
  492. uint32_t tmp;
  493. /* discard memory request outside of configured range */
  494. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  495. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  496. WREG32(RADEON_AIC_LO_ADDR, 0);
  497. WREG32(RADEON_AIC_HI_ADDR, 0);
  498. }
  499. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  500. {
  501. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  502. return -EINVAL;
  503. }
  504. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  505. return 0;
  506. }
  507. void r100_pci_gart_fini(struct radeon_device *rdev)
  508. {
  509. radeon_gart_fini(rdev);
  510. r100_pci_gart_disable(rdev);
  511. radeon_gart_table_ram_free(rdev);
  512. }
  513. int r100_irq_set(struct radeon_device *rdev)
  514. {
  515. uint32_t tmp = 0;
  516. if (!rdev->irq.installed) {
  517. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  518. WREG32(R_000040_GEN_INT_CNTL, 0);
  519. return -EINVAL;
  520. }
  521. if (rdev->irq.sw_int) {
  522. tmp |= RADEON_SW_INT_ENABLE;
  523. }
  524. if (rdev->irq.gui_idle) {
  525. tmp |= RADEON_GUI_IDLE_MASK;
  526. }
  527. if (rdev->irq.crtc_vblank_int[0] ||
  528. rdev->irq.pflip[0]) {
  529. tmp |= RADEON_CRTC_VBLANK_MASK;
  530. }
  531. if (rdev->irq.crtc_vblank_int[1] ||
  532. rdev->irq.pflip[1]) {
  533. tmp |= RADEON_CRTC2_VBLANK_MASK;
  534. }
  535. if (rdev->irq.hpd[0]) {
  536. tmp |= RADEON_FP_DETECT_MASK;
  537. }
  538. if (rdev->irq.hpd[1]) {
  539. tmp |= RADEON_FP2_DETECT_MASK;
  540. }
  541. WREG32(RADEON_GEN_INT_CNTL, tmp);
  542. return 0;
  543. }
  544. void r100_irq_disable(struct radeon_device *rdev)
  545. {
  546. u32 tmp;
  547. WREG32(R_000040_GEN_INT_CNTL, 0);
  548. /* Wait and acknowledge irq */
  549. mdelay(1);
  550. tmp = RREG32(R_000044_GEN_INT_STATUS);
  551. WREG32(R_000044_GEN_INT_STATUS, tmp);
  552. }
  553. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  554. {
  555. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  556. uint32_t irq_mask = RADEON_SW_INT_TEST |
  557. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  558. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  559. /* the interrupt works, but the status bit is permanently asserted */
  560. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  561. if (!rdev->irq.gui_idle_acked)
  562. irq_mask |= RADEON_GUI_IDLE_STAT;
  563. }
  564. if (irqs) {
  565. WREG32(RADEON_GEN_INT_STATUS, irqs);
  566. }
  567. return irqs & irq_mask;
  568. }
  569. int r100_irq_process(struct radeon_device *rdev)
  570. {
  571. uint32_t status, msi_rearm;
  572. bool queue_hotplug = false;
  573. /* reset gui idle ack. the status bit is broken */
  574. rdev->irq.gui_idle_acked = false;
  575. status = r100_irq_ack(rdev);
  576. if (!status) {
  577. return IRQ_NONE;
  578. }
  579. if (rdev->shutdown) {
  580. return IRQ_NONE;
  581. }
  582. while (status) {
  583. /* SW interrupt */
  584. if (status & RADEON_SW_INT_TEST) {
  585. radeon_fence_process(rdev);
  586. }
  587. /* gui idle interrupt */
  588. if (status & RADEON_GUI_IDLE_STAT) {
  589. rdev->irq.gui_idle_acked = true;
  590. rdev->pm.gui_idle = true;
  591. wake_up(&rdev->irq.idle_queue);
  592. }
  593. /* Vertical blank interrupts */
  594. if (status & RADEON_CRTC_VBLANK_STAT) {
  595. if (rdev->irq.crtc_vblank_int[0]) {
  596. drm_handle_vblank(rdev->ddev, 0);
  597. rdev->pm.vblank_sync = true;
  598. wake_up(&rdev->irq.vblank_queue);
  599. }
  600. if (rdev->irq.pflip[0])
  601. radeon_crtc_handle_flip(rdev, 0);
  602. }
  603. if (status & RADEON_CRTC2_VBLANK_STAT) {
  604. if (rdev->irq.crtc_vblank_int[1]) {
  605. drm_handle_vblank(rdev->ddev, 1);
  606. rdev->pm.vblank_sync = true;
  607. wake_up(&rdev->irq.vblank_queue);
  608. }
  609. if (rdev->irq.pflip[1])
  610. radeon_crtc_handle_flip(rdev, 1);
  611. }
  612. if (status & RADEON_FP_DETECT_STAT) {
  613. queue_hotplug = true;
  614. DRM_DEBUG("HPD1\n");
  615. }
  616. if (status & RADEON_FP2_DETECT_STAT) {
  617. queue_hotplug = true;
  618. DRM_DEBUG("HPD2\n");
  619. }
  620. status = r100_irq_ack(rdev);
  621. }
  622. /* reset gui idle ack. the status bit is broken */
  623. rdev->irq.gui_idle_acked = false;
  624. if (queue_hotplug)
  625. schedule_work(&rdev->hotplug_work);
  626. if (rdev->msi_enabled) {
  627. switch (rdev->family) {
  628. case CHIP_RS400:
  629. case CHIP_RS480:
  630. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  631. WREG32(RADEON_AIC_CNTL, msi_rearm);
  632. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  633. break;
  634. default:
  635. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  636. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  637. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  638. break;
  639. }
  640. }
  641. return IRQ_HANDLED;
  642. }
  643. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  644. {
  645. if (crtc == 0)
  646. return RREG32(RADEON_CRTC_CRNT_FRAME);
  647. else
  648. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  649. }
  650. /* Who ever call radeon_fence_emit should call ring_lock and ask
  651. * for enough space (today caller are ib schedule and buffer move) */
  652. void r100_fence_ring_emit(struct radeon_device *rdev,
  653. struct radeon_fence *fence)
  654. {
  655. /* We have to make sure that caches are flushed before
  656. * CPU might read something from VRAM. */
  657. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  658. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  659. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  660. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  661. /* Wait until IDLE & CLEAN */
  662. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  663. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  664. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  665. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  666. RADEON_HDP_READ_BUFFER_INVALIDATE);
  667. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  668. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  669. /* Emit fence sequence & fire IRQ */
  670. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  671. radeon_ring_write(rdev, fence->seq);
  672. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  673. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  674. }
  675. int r100_copy_blit(struct radeon_device *rdev,
  676. uint64_t src_offset,
  677. uint64_t dst_offset,
  678. unsigned num_pages,
  679. struct radeon_fence *fence)
  680. {
  681. uint32_t cur_pages;
  682. uint32_t stride_bytes = PAGE_SIZE;
  683. uint32_t pitch;
  684. uint32_t stride_pixels;
  685. unsigned ndw;
  686. int num_loops;
  687. int r = 0;
  688. /* radeon limited to 16k stride */
  689. stride_bytes &= 0x3fff;
  690. /* radeon pitch is /64 */
  691. pitch = stride_bytes / 64;
  692. stride_pixels = stride_bytes / 4;
  693. num_loops = DIV_ROUND_UP(num_pages, 8191);
  694. /* Ask for enough room for blit + flush + fence */
  695. ndw = 64 + (10 * num_loops);
  696. r = radeon_ring_lock(rdev, ndw);
  697. if (r) {
  698. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  699. return -EINVAL;
  700. }
  701. while (num_pages > 0) {
  702. cur_pages = num_pages;
  703. if (cur_pages > 8191) {
  704. cur_pages = 8191;
  705. }
  706. num_pages -= cur_pages;
  707. /* pages are in Y direction - height
  708. page width in X direction - width */
  709. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  710. radeon_ring_write(rdev,
  711. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  712. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  713. RADEON_GMC_SRC_CLIPPING |
  714. RADEON_GMC_DST_CLIPPING |
  715. RADEON_GMC_BRUSH_NONE |
  716. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  717. RADEON_GMC_SRC_DATATYPE_COLOR |
  718. RADEON_ROP3_S |
  719. RADEON_DP_SRC_SOURCE_MEMORY |
  720. RADEON_GMC_CLR_CMP_CNTL_DIS |
  721. RADEON_GMC_WR_MSK_DIS);
  722. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  723. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  724. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  725. radeon_ring_write(rdev, 0);
  726. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  727. radeon_ring_write(rdev, num_pages);
  728. radeon_ring_write(rdev, num_pages);
  729. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  730. }
  731. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  732. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  733. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  734. radeon_ring_write(rdev,
  735. RADEON_WAIT_2D_IDLECLEAN |
  736. RADEON_WAIT_HOST_IDLECLEAN |
  737. RADEON_WAIT_DMA_GUI_IDLE);
  738. if (fence) {
  739. r = radeon_fence_emit(rdev, fence);
  740. }
  741. radeon_ring_unlock_commit(rdev);
  742. return r;
  743. }
  744. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  745. {
  746. unsigned i;
  747. u32 tmp;
  748. for (i = 0; i < rdev->usec_timeout; i++) {
  749. tmp = RREG32(R_000E40_RBBM_STATUS);
  750. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  751. return 0;
  752. }
  753. udelay(1);
  754. }
  755. return -1;
  756. }
  757. void r100_ring_start(struct radeon_device *rdev)
  758. {
  759. int r;
  760. r = radeon_ring_lock(rdev, 2);
  761. if (r) {
  762. return;
  763. }
  764. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  765. radeon_ring_write(rdev,
  766. RADEON_ISYNC_ANY2D_IDLE3D |
  767. RADEON_ISYNC_ANY3D_IDLE2D |
  768. RADEON_ISYNC_WAIT_IDLEGUI |
  769. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  770. radeon_ring_unlock_commit(rdev);
  771. }
  772. /* Load the microcode for the CP */
  773. static int r100_cp_init_microcode(struct radeon_device *rdev)
  774. {
  775. struct platform_device *pdev;
  776. const char *fw_name = NULL;
  777. int err;
  778. DRM_DEBUG_KMS("\n");
  779. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  780. err = IS_ERR(pdev);
  781. if (err) {
  782. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  783. return -EINVAL;
  784. }
  785. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  786. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  787. (rdev->family == CHIP_RS200)) {
  788. DRM_INFO("Loading R100 Microcode\n");
  789. fw_name = FIRMWARE_R100;
  790. } else if ((rdev->family == CHIP_R200) ||
  791. (rdev->family == CHIP_RV250) ||
  792. (rdev->family == CHIP_RV280) ||
  793. (rdev->family == CHIP_RS300)) {
  794. DRM_INFO("Loading R200 Microcode\n");
  795. fw_name = FIRMWARE_R200;
  796. } else if ((rdev->family == CHIP_R300) ||
  797. (rdev->family == CHIP_R350) ||
  798. (rdev->family == CHIP_RV350) ||
  799. (rdev->family == CHIP_RV380) ||
  800. (rdev->family == CHIP_RS400) ||
  801. (rdev->family == CHIP_RS480)) {
  802. DRM_INFO("Loading R300 Microcode\n");
  803. fw_name = FIRMWARE_R300;
  804. } else if ((rdev->family == CHIP_R420) ||
  805. (rdev->family == CHIP_R423) ||
  806. (rdev->family == CHIP_RV410)) {
  807. DRM_INFO("Loading R400 Microcode\n");
  808. fw_name = FIRMWARE_R420;
  809. } else if ((rdev->family == CHIP_RS690) ||
  810. (rdev->family == CHIP_RS740)) {
  811. DRM_INFO("Loading RS690/RS740 Microcode\n");
  812. fw_name = FIRMWARE_RS690;
  813. } else if (rdev->family == CHIP_RS600) {
  814. DRM_INFO("Loading RS600 Microcode\n");
  815. fw_name = FIRMWARE_RS600;
  816. } else if ((rdev->family == CHIP_RV515) ||
  817. (rdev->family == CHIP_R520) ||
  818. (rdev->family == CHIP_RV530) ||
  819. (rdev->family == CHIP_R580) ||
  820. (rdev->family == CHIP_RV560) ||
  821. (rdev->family == CHIP_RV570)) {
  822. DRM_INFO("Loading R500 Microcode\n");
  823. fw_name = FIRMWARE_R520;
  824. }
  825. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  826. platform_device_unregister(pdev);
  827. if (err) {
  828. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  829. fw_name);
  830. } else if (rdev->me_fw->size % 8) {
  831. printk(KERN_ERR
  832. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  833. rdev->me_fw->size, fw_name);
  834. err = -EINVAL;
  835. release_firmware(rdev->me_fw);
  836. rdev->me_fw = NULL;
  837. }
  838. return err;
  839. }
  840. static void r100_cp_load_microcode(struct radeon_device *rdev)
  841. {
  842. const __be32 *fw_data;
  843. int i, size;
  844. if (r100_gui_wait_for_idle(rdev)) {
  845. printk(KERN_WARNING "Failed to wait GUI idle while "
  846. "programming pipes. Bad things might happen.\n");
  847. }
  848. if (rdev->me_fw) {
  849. size = rdev->me_fw->size / 4;
  850. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  851. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  852. for (i = 0; i < size; i += 2) {
  853. WREG32(RADEON_CP_ME_RAM_DATAH,
  854. be32_to_cpup(&fw_data[i]));
  855. WREG32(RADEON_CP_ME_RAM_DATAL,
  856. be32_to_cpup(&fw_data[i + 1]));
  857. }
  858. }
  859. }
  860. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  861. {
  862. unsigned rb_bufsz;
  863. unsigned rb_blksz;
  864. unsigned max_fetch;
  865. unsigned pre_write_timer;
  866. unsigned pre_write_limit;
  867. unsigned indirect2_start;
  868. unsigned indirect1_start;
  869. uint32_t tmp;
  870. int r;
  871. if (r100_debugfs_cp_init(rdev)) {
  872. DRM_ERROR("Failed to register debugfs file for CP !\n");
  873. }
  874. if (!rdev->me_fw) {
  875. r = r100_cp_init_microcode(rdev);
  876. if (r) {
  877. DRM_ERROR("Failed to load firmware!\n");
  878. return r;
  879. }
  880. }
  881. /* Align ring size */
  882. rb_bufsz = drm_order(ring_size / 8);
  883. ring_size = (1 << (rb_bufsz + 1)) * 4;
  884. r100_cp_load_microcode(rdev);
  885. r = radeon_ring_init(rdev, ring_size);
  886. if (r) {
  887. return r;
  888. }
  889. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  890. * the rptr copy in system ram */
  891. rb_blksz = 9;
  892. /* cp will read 128bytes at a time (4 dwords) */
  893. max_fetch = 1;
  894. rdev->cp.align_mask = 16 - 1;
  895. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  896. pre_write_timer = 64;
  897. /* Force CP_RB_WPTR write if written more than one time before the
  898. * delay expire
  899. */
  900. pre_write_limit = 0;
  901. /* Setup the cp cache like this (cache size is 96 dwords) :
  902. * RING 0 to 15
  903. * INDIRECT1 16 to 79
  904. * INDIRECT2 80 to 95
  905. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  906. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  907. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  908. * Idea being that most of the gpu cmd will be through indirect1 buffer
  909. * so it gets the bigger cache.
  910. */
  911. indirect2_start = 80;
  912. indirect1_start = 16;
  913. /* cp setup */
  914. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  915. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  916. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  917. REG_SET(RADEON_MAX_FETCH, max_fetch));
  918. #ifdef __BIG_ENDIAN
  919. tmp |= RADEON_BUF_SWAP_32BIT;
  920. #endif
  921. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  922. /* Set ring address */
  923. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  924. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  925. /* Force read & write ptr to 0 */
  926. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  927. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  928. WREG32(RADEON_CP_RB_WPTR, 0);
  929. /* set the wb address whether it's enabled or not */
  930. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  931. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  932. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  933. if (rdev->wb.enabled)
  934. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  935. else {
  936. tmp |= RADEON_RB_NO_UPDATE;
  937. WREG32(R_000770_SCRATCH_UMSK, 0);
  938. }
  939. WREG32(RADEON_CP_RB_CNTL, tmp);
  940. udelay(10);
  941. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  942. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  943. /* protect against crazy HW on resume */
  944. rdev->cp.wptr &= rdev->cp.ptr_mask;
  945. /* Set cp mode to bus mastering & enable cp*/
  946. WREG32(RADEON_CP_CSQ_MODE,
  947. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  948. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  949. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  950. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  951. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  952. radeon_ring_start(rdev);
  953. r = radeon_ring_test(rdev);
  954. if (r) {
  955. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  956. return r;
  957. }
  958. rdev->cp.ready = true;
  959. rdev->mc.active_vram_size = rdev->mc.real_vram_size;
  960. return 0;
  961. }
  962. void r100_cp_fini(struct radeon_device *rdev)
  963. {
  964. if (r100_cp_wait_for_idle(rdev)) {
  965. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  966. }
  967. /* Disable ring */
  968. r100_cp_disable(rdev);
  969. radeon_ring_fini(rdev);
  970. DRM_INFO("radeon: cp finalized\n");
  971. }
  972. void r100_cp_disable(struct radeon_device *rdev)
  973. {
  974. /* Disable ring */
  975. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  976. rdev->cp.ready = false;
  977. WREG32(RADEON_CP_CSQ_MODE, 0);
  978. WREG32(RADEON_CP_CSQ_CNTL, 0);
  979. WREG32(R_000770_SCRATCH_UMSK, 0);
  980. if (r100_gui_wait_for_idle(rdev)) {
  981. printk(KERN_WARNING "Failed to wait GUI idle while "
  982. "programming pipes. Bad things might happen.\n");
  983. }
  984. }
  985. void r100_cp_commit(struct radeon_device *rdev)
  986. {
  987. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  988. (void)RREG32(RADEON_CP_RB_WPTR);
  989. }
  990. /*
  991. * CS functions
  992. */
  993. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  994. struct radeon_cs_packet *pkt,
  995. const unsigned *auth, unsigned n,
  996. radeon_packet0_check_t check)
  997. {
  998. unsigned reg;
  999. unsigned i, j, m;
  1000. unsigned idx;
  1001. int r;
  1002. idx = pkt->idx + 1;
  1003. reg = pkt->reg;
  1004. /* Check that register fall into register range
  1005. * determined by the number of entry (n) in the
  1006. * safe register bitmap.
  1007. */
  1008. if (pkt->one_reg_wr) {
  1009. if ((reg >> 7) > n) {
  1010. return -EINVAL;
  1011. }
  1012. } else {
  1013. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1014. return -EINVAL;
  1015. }
  1016. }
  1017. for (i = 0; i <= pkt->count; i++, idx++) {
  1018. j = (reg >> 7);
  1019. m = 1 << ((reg >> 2) & 31);
  1020. if (auth[j] & m) {
  1021. r = check(p, pkt, idx, reg);
  1022. if (r) {
  1023. return r;
  1024. }
  1025. }
  1026. if (pkt->one_reg_wr) {
  1027. if (!(auth[j] & m)) {
  1028. break;
  1029. }
  1030. } else {
  1031. reg += 4;
  1032. }
  1033. }
  1034. return 0;
  1035. }
  1036. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1037. struct radeon_cs_packet *pkt)
  1038. {
  1039. volatile uint32_t *ib;
  1040. unsigned i;
  1041. unsigned idx;
  1042. ib = p->ib->ptr;
  1043. idx = pkt->idx;
  1044. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1045. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1046. }
  1047. }
  1048. /**
  1049. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1050. * @parser: parser structure holding parsing context.
  1051. * @pkt: where to store packet informations
  1052. *
  1053. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1054. * if packet is bigger than remaining ib size. or if packets is unknown.
  1055. **/
  1056. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1057. struct radeon_cs_packet *pkt,
  1058. unsigned idx)
  1059. {
  1060. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1061. uint32_t header;
  1062. if (idx >= ib_chunk->length_dw) {
  1063. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1064. idx, ib_chunk->length_dw);
  1065. return -EINVAL;
  1066. }
  1067. header = radeon_get_ib_value(p, idx);
  1068. pkt->idx = idx;
  1069. pkt->type = CP_PACKET_GET_TYPE(header);
  1070. pkt->count = CP_PACKET_GET_COUNT(header);
  1071. switch (pkt->type) {
  1072. case PACKET_TYPE0:
  1073. pkt->reg = CP_PACKET0_GET_REG(header);
  1074. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1075. break;
  1076. case PACKET_TYPE3:
  1077. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1078. break;
  1079. case PACKET_TYPE2:
  1080. pkt->count = -1;
  1081. break;
  1082. default:
  1083. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1084. return -EINVAL;
  1085. }
  1086. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1087. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1088. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1089. return -EINVAL;
  1090. }
  1091. return 0;
  1092. }
  1093. /**
  1094. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1095. * @parser: parser structure holding parsing context.
  1096. *
  1097. * Userspace sends a special sequence for VLINE waits.
  1098. * PACKET0 - VLINE_START_END + value
  1099. * PACKET0 - WAIT_UNTIL +_value
  1100. * RELOC (P3) - crtc_id in reloc.
  1101. *
  1102. * This function parses this and relocates the VLINE START END
  1103. * and WAIT UNTIL packets to the correct crtc.
  1104. * It also detects a switched off crtc and nulls out the
  1105. * wait in that case.
  1106. */
  1107. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1108. {
  1109. struct drm_mode_object *obj;
  1110. struct drm_crtc *crtc;
  1111. struct radeon_crtc *radeon_crtc;
  1112. struct radeon_cs_packet p3reloc, waitreloc;
  1113. int crtc_id;
  1114. int r;
  1115. uint32_t header, h_idx, reg;
  1116. volatile uint32_t *ib;
  1117. ib = p->ib->ptr;
  1118. /* parse the wait until */
  1119. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1120. if (r)
  1121. return r;
  1122. /* check its a wait until and only 1 count */
  1123. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1124. waitreloc.count != 0) {
  1125. DRM_ERROR("vline wait had illegal wait until segment\n");
  1126. r = -EINVAL;
  1127. return r;
  1128. }
  1129. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1130. DRM_ERROR("vline wait had illegal wait until\n");
  1131. r = -EINVAL;
  1132. return r;
  1133. }
  1134. /* jump over the NOP */
  1135. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1136. if (r)
  1137. return r;
  1138. h_idx = p->idx - 2;
  1139. p->idx += waitreloc.count + 2;
  1140. p->idx += p3reloc.count + 2;
  1141. header = radeon_get_ib_value(p, h_idx);
  1142. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1143. reg = CP_PACKET0_GET_REG(header);
  1144. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1145. if (!obj) {
  1146. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1147. r = -EINVAL;
  1148. goto out;
  1149. }
  1150. crtc = obj_to_crtc(obj);
  1151. radeon_crtc = to_radeon_crtc(crtc);
  1152. crtc_id = radeon_crtc->crtc_id;
  1153. if (!crtc->enabled) {
  1154. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1155. ib[h_idx + 2] = PACKET2(0);
  1156. ib[h_idx + 3] = PACKET2(0);
  1157. } else if (crtc_id == 1) {
  1158. switch (reg) {
  1159. case AVIVO_D1MODE_VLINE_START_END:
  1160. header &= ~R300_CP_PACKET0_REG_MASK;
  1161. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1162. break;
  1163. case RADEON_CRTC_GUI_TRIG_VLINE:
  1164. header &= ~R300_CP_PACKET0_REG_MASK;
  1165. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1166. break;
  1167. default:
  1168. DRM_ERROR("unknown crtc reloc\n");
  1169. r = -EINVAL;
  1170. goto out;
  1171. }
  1172. ib[h_idx] = header;
  1173. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1174. }
  1175. out:
  1176. return r;
  1177. }
  1178. /**
  1179. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1180. * @parser: parser structure holding parsing context.
  1181. * @data: pointer to relocation data
  1182. * @offset_start: starting offset
  1183. * @offset_mask: offset mask (to align start offset on)
  1184. * @reloc: reloc informations
  1185. *
  1186. * Check next packet is relocation packet3, do bo validation and compute
  1187. * GPU offset using the provided start.
  1188. **/
  1189. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1190. struct radeon_cs_reloc **cs_reloc)
  1191. {
  1192. struct radeon_cs_chunk *relocs_chunk;
  1193. struct radeon_cs_packet p3reloc;
  1194. unsigned idx;
  1195. int r;
  1196. if (p->chunk_relocs_idx == -1) {
  1197. DRM_ERROR("No relocation chunk !\n");
  1198. return -EINVAL;
  1199. }
  1200. *cs_reloc = NULL;
  1201. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1202. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1203. if (r) {
  1204. return r;
  1205. }
  1206. p->idx += p3reloc.count + 2;
  1207. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1208. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1209. p3reloc.idx);
  1210. r100_cs_dump_packet(p, &p3reloc);
  1211. return -EINVAL;
  1212. }
  1213. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1214. if (idx >= relocs_chunk->length_dw) {
  1215. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1216. idx, relocs_chunk->length_dw);
  1217. r100_cs_dump_packet(p, &p3reloc);
  1218. return -EINVAL;
  1219. }
  1220. /* FIXME: we assume reloc size is 4 dwords */
  1221. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1222. return 0;
  1223. }
  1224. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1225. {
  1226. int vtx_size;
  1227. vtx_size = 2;
  1228. /* ordered according to bits in spec */
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1230. vtx_size++;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1232. vtx_size += 3;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1234. vtx_size++;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1236. vtx_size++;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1238. vtx_size += 3;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1240. vtx_size++;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1242. vtx_size++;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1244. vtx_size += 2;
  1245. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1246. vtx_size += 2;
  1247. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1248. vtx_size++;
  1249. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1250. vtx_size += 2;
  1251. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1252. vtx_size++;
  1253. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1254. vtx_size += 2;
  1255. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1256. vtx_size++;
  1257. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1258. vtx_size++;
  1259. /* blend weight */
  1260. if (vtx_fmt & (0x7 << 15))
  1261. vtx_size += (vtx_fmt >> 15) & 0x7;
  1262. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1263. vtx_size += 3;
  1264. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1265. vtx_size += 2;
  1266. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1267. vtx_size++;
  1268. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1269. vtx_size++;
  1270. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1271. vtx_size++;
  1272. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1273. vtx_size++;
  1274. return vtx_size;
  1275. }
  1276. static int r100_packet0_check(struct radeon_cs_parser *p,
  1277. struct radeon_cs_packet *pkt,
  1278. unsigned idx, unsigned reg)
  1279. {
  1280. struct radeon_cs_reloc *reloc;
  1281. struct r100_cs_track *track;
  1282. volatile uint32_t *ib;
  1283. uint32_t tmp;
  1284. int r;
  1285. int i, face;
  1286. u32 tile_flags = 0;
  1287. u32 idx_value;
  1288. ib = p->ib->ptr;
  1289. track = (struct r100_cs_track *)p->track;
  1290. idx_value = radeon_get_ib_value(p, idx);
  1291. switch (reg) {
  1292. case RADEON_CRTC_GUI_TRIG_VLINE:
  1293. r = r100_cs_packet_parse_vline(p);
  1294. if (r) {
  1295. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1296. idx, reg);
  1297. r100_cs_dump_packet(p, pkt);
  1298. return r;
  1299. }
  1300. break;
  1301. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1302. * range access */
  1303. case RADEON_DST_PITCH_OFFSET:
  1304. case RADEON_SRC_PITCH_OFFSET:
  1305. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1306. if (r)
  1307. return r;
  1308. break;
  1309. case RADEON_RB3D_DEPTHOFFSET:
  1310. r = r100_cs_packet_next_reloc(p, &reloc);
  1311. if (r) {
  1312. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1313. idx, reg);
  1314. r100_cs_dump_packet(p, pkt);
  1315. return r;
  1316. }
  1317. track->zb.robj = reloc->robj;
  1318. track->zb.offset = idx_value;
  1319. track->zb_dirty = true;
  1320. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1321. break;
  1322. case RADEON_RB3D_COLOROFFSET:
  1323. r = r100_cs_packet_next_reloc(p, &reloc);
  1324. if (r) {
  1325. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1326. idx, reg);
  1327. r100_cs_dump_packet(p, pkt);
  1328. return r;
  1329. }
  1330. track->cb[0].robj = reloc->robj;
  1331. track->cb[0].offset = idx_value;
  1332. track->cb_dirty = true;
  1333. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1334. break;
  1335. case RADEON_PP_TXOFFSET_0:
  1336. case RADEON_PP_TXOFFSET_1:
  1337. case RADEON_PP_TXOFFSET_2:
  1338. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1339. r = r100_cs_packet_next_reloc(p, &reloc);
  1340. if (r) {
  1341. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1342. idx, reg);
  1343. r100_cs_dump_packet(p, pkt);
  1344. return r;
  1345. }
  1346. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1347. track->textures[i].robj = reloc->robj;
  1348. track->tex_dirty = true;
  1349. break;
  1350. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1351. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1352. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1353. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1354. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1355. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1356. r = r100_cs_packet_next_reloc(p, &reloc);
  1357. if (r) {
  1358. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1359. idx, reg);
  1360. r100_cs_dump_packet(p, pkt);
  1361. return r;
  1362. }
  1363. track->textures[0].cube_info[i].offset = idx_value;
  1364. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1365. track->textures[0].cube_info[i].robj = reloc->robj;
  1366. track->tex_dirty = true;
  1367. break;
  1368. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1369. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1370. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1371. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1372. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1373. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1374. r = r100_cs_packet_next_reloc(p, &reloc);
  1375. if (r) {
  1376. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1377. idx, reg);
  1378. r100_cs_dump_packet(p, pkt);
  1379. return r;
  1380. }
  1381. track->textures[1].cube_info[i].offset = idx_value;
  1382. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1383. track->textures[1].cube_info[i].robj = reloc->robj;
  1384. track->tex_dirty = true;
  1385. break;
  1386. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1387. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1388. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1389. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1390. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1391. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1392. r = r100_cs_packet_next_reloc(p, &reloc);
  1393. if (r) {
  1394. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1395. idx, reg);
  1396. r100_cs_dump_packet(p, pkt);
  1397. return r;
  1398. }
  1399. track->textures[2].cube_info[i].offset = idx_value;
  1400. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1401. track->textures[2].cube_info[i].robj = reloc->robj;
  1402. track->tex_dirty = true;
  1403. break;
  1404. case RADEON_RE_WIDTH_HEIGHT:
  1405. track->maxy = ((idx_value >> 16) & 0x7FF);
  1406. track->cb_dirty = true;
  1407. track->zb_dirty = true;
  1408. break;
  1409. case RADEON_RB3D_COLORPITCH:
  1410. r = r100_cs_packet_next_reloc(p, &reloc);
  1411. if (r) {
  1412. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1413. idx, reg);
  1414. r100_cs_dump_packet(p, pkt);
  1415. return r;
  1416. }
  1417. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1418. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1419. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1420. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1421. tmp = idx_value & ~(0x7 << 16);
  1422. tmp |= tile_flags;
  1423. ib[idx] = tmp;
  1424. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1425. track->cb_dirty = true;
  1426. break;
  1427. case RADEON_RB3D_DEPTHPITCH:
  1428. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1429. track->zb_dirty = true;
  1430. break;
  1431. case RADEON_RB3D_CNTL:
  1432. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1433. case 7:
  1434. case 8:
  1435. case 9:
  1436. case 11:
  1437. case 12:
  1438. track->cb[0].cpp = 1;
  1439. break;
  1440. case 3:
  1441. case 4:
  1442. case 15:
  1443. track->cb[0].cpp = 2;
  1444. break;
  1445. case 6:
  1446. track->cb[0].cpp = 4;
  1447. break;
  1448. default:
  1449. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1450. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1451. return -EINVAL;
  1452. }
  1453. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1454. track->cb_dirty = true;
  1455. track->zb_dirty = true;
  1456. break;
  1457. case RADEON_RB3D_ZSTENCILCNTL:
  1458. switch (idx_value & 0xf) {
  1459. case 0:
  1460. track->zb.cpp = 2;
  1461. break;
  1462. case 2:
  1463. case 3:
  1464. case 4:
  1465. case 5:
  1466. case 9:
  1467. case 11:
  1468. track->zb.cpp = 4;
  1469. break;
  1470. default:
  1471. break;
  1472. }
  1473. track->zb_dirty = true;
  1474. break;
  1475. case RADEON_RB3D_ZPASS_ADDR:
  1476. r = r100_cs_packet_next_reloc(p, &reloc);
  1477. if (r) {
  1478. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1479. idx, reg);
  1480. r100_cs_dump_packet(p, pkt);
  1481. return r;
  1482. }
  1483. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1484. break;
  1485. case RADEON_PP_CNTL:
  1486. {
  1487. uint32_t temp = idx_value >> 4;
  1488. for (i = 0; i < track->num_texture; i++)
  1489. track->textures[i].enabled = !!(temp & (1 << i));
  1490. track->tex_dirty = true;
  1491. }
  1492. break;
  1493. case RADEON_SE_VF_CNTL:
  1494. track->vap_vf_cntl = idx_value;
  1495. break;
  1496. case RADEON_SE_VTX_FMT:
  1497. track->vtx_size = r100_get_vtx_size(idx_value);
  1498. break;
  1499. case RADEON_PP_TEX_SIZE_0:
  1500. case RADEON_PP_TEX_SIZE_1:
  1501. case RADEON_PP_TEX_SIZE_2:
  1502. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1503. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1504. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1505. track->tex_dirty = true;
  1506. break;
  1507. case RADEON_PP_TEX_PITCH_0:
  1508. case RADEON_PP_TEX_PITCH_1:
  1509. case RADEON_PP_TEX_PITCH_2:
  1510. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1511. track->textures[i].pitch = idx_value + 32;
  1512. track->tex_dirty = true;
  1513. break;
  1514. case RADEON_PP_TXFILTER_0:
  1515. case RADEON_PP_TXFILTER_1:
  1516. case RADEON_PP_TXFILTER_2:
  1517. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1518. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1519. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1520. tmp = (idx_value >> 23) & 0x7;
  1521. if (tmp == 2 || tmp == 6)
  1522. track->textures[i].roundup_w = false;
  1523. tmp = (idx_value >> 27) & 0x7;
  1524. if (tmp == 2 || tmp == 6)
  1525. track->textures[i].roundup_h = false;
  1526. track->tex_dirty = true;
  1527. break;
  1528. case RADEON_PP_TXFORMAT_0:
  1529. case RADEON_PP_TXFORMAT_1:
  1530. case RADEON_PP_TXFORMAT_2:
  1531. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1532. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1533. track->textures[i].use_pitch = 1;
  1534. } else {
  1535. track->textures[i].use_pitch = 0;
  1536. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1537. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1538. }
  1539. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1540. track->textures[i].tex_coord_type = 2;
  1541. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1542. case RADEON_TXFORMAT_I8:
  1543. case RADEON_TXFORMAT_RGB332:
  1544. case RADEON_TXFORMAT_Y8:
  1545. track->textures[i].cpp = 1;
  1546. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1547. break;
  1548. case RADEON_TXFORMAT_AI88:
  1549. case RADEON_TXFORMAT_ARGB1555:
  1550. case RADEON_TXFORMAT_RGB565:
  1551. case RADEON_TXFORMAT_ARGB4444:
  1552. case RADEON_TXFORMAT_VYUY422:
  1553. case RADEON_TXFORMAT_YVYU422:
  1554. case RADEON_TXFORMAT_SHADOW16:
  1555. case RADEON_TXFORMAT_LDUDV655:
  1556. case RADEON_TXFORMAT_DUDV88:
  1557. track->textures[i].cpp = 2;
  1558. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1559. break;
  1560. case RADEON_TXFORMAT_ARGB8888:
  1561. case RADEON_TXFORMAT_RGBA8888:
  1562. case RADEON_TXFORMAT_SHADOW32:
  1563. case RADEON_TXFORMAT_LDUDUV8888:
  1564. track->textures[i].cpp = 4;
  1565. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1566. break;
  1567. case RADEON_TXFORMAT_DXT1:
  1568. track->textures[i].cpp = 1;
  1569. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1570. break;
  1571. case RADEON_TXFORMAT_DXT23:
  1572. case RADEON_TXFORMAT_DXT45:
  1573. track->textures[i].cpp = 1;
  1574. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1575. break;
  1576. }
  1577. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1578. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1579. track->tex_dirty = true;
  1580. break;
  1581. case RADEON_PP_CUBIC_FACES_0:
  1582. case RADEON_PP_CUBIC_FACES_1:
  1583. case RADEON_PP_CUBIC_FACES_2:
  1584. tmp = idx_value;
  1585. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1586. for (face = 0; face < 4; face++) {
  1587. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1588. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1589. }
  1590. track->tex_dirty = true;
  1591. break;
  1592. default:
  1593. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1594. reg, idx);
  1595. return -EINVAL;
  1596. }
  1597. return 0;
  1598. }
  1599. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1600. struct radeon_cs_packet *pkt,
  1601. struct radeon_bo *robj)
  1602. {
  1603. unsigned idx;
  1604. u32 value;
  1605. idx = pkt->idx + 1;
  1606. value = radeon_get_ib_value(p, idx + 2);
  1607. if ((value + 1) > radeon_bo_size(robj)) {
  1608. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1609. "(need %u have %lu) !\n",
  1610. value + 1,
  1611. radeon_bo_size(robj));
  1612. return -EINVAL;
  1613. }
  1614. return 0;
  1615. }
  1616. static int r100_packet3_check(struct radeon_cs_parser *p,
  1617. struct radeon_cs_packet *pkt)
  1618. {
  1619. struct radeon_cs_reloc *reloc;
  1620. struct r100_cs_track *track;
  1621. unsigned idx;
  1622. volatile uint32_t *ib;
  1623. int r;
  1624. ib = p->ib->ptr;
  1625. idx = pkt->idx + 1;
  1626. track = (struct r100_cs_track *)p->track;
  1627. switch (pkt->opcode) {
  1628. case PACKET3_3D_LOAD_VBPNTR:
  1629. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1630. if (r)
  1631. return r;
  1632. break;
  1633. case PACKET3_INDX_BUFFER:
  1634. r = r100_cs_packet_next_reloc(p, &reloc);
  1635. if (r) {
  1636. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1637. r100_cs_dump_packet(p, pkt);
  1638. return r;
  1639. }
  1640. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1641. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1642. if (r) {
  1643. return r;
  1644. }
  1645. break;
  1646. case 0x23:
  1647. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1648. r = r100_cs_packet_next_reloc(p, &reloc);
  1649. if (r) {
  1650. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1651. r100_cs_dump_packet(p, pkt);
  1652. return r;
  1653. }
  1654. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1655. track->num_arrays = 1;
  1656. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1657. track->arrays[0].robj = reloc->robj;
  1658. track->arrays[0].esize = track->vtx_size;
  1659. track->max_indx = radeon_get_ib_value(p, idx+1);
  1660. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1661. track->immd_dwords = pkt->count - 1;
  1662. r = r100_cs_track_check(p->rdev, track);
  1663. if (r)
  1664. return r;
  1665. break;
  1666. case PACKET3_3D_DRAW_IMMD:
  1667. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1668. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1669. return -EINVAL;
  1670. }
  1671. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1672. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1673. track->immd_dwords = pkt->count - 1;
  1674. r = r100_cs_track_check(p->rdev, track);
  1675. if (r)
  1676. return r;
  1677. break;
  1678. /* triggers drawing using in-packet vertex data */
  1679. case PACKET3_3D_DRAW_IMMD_2:
  1680. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1681. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1682. return -EINVAL;
  1683. }
  1684. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1685. track->immd_dwords = pkt->count;
  1686. r = r100_cs_track_check(p->rdev, track);
  1687. if (r)
  1688. return r;
  1689. break;
  1690. /* triggers drawing using in-packet vertex data */
  1691. case PACKET3_3D_DRAW_VBUF_2:
  1692. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1693. r = r100_cs_track_check(p->rdev, track);
  1694. if (r)
  1695. return r;
  1696. break;
  1697. /* triggers drawing of vertex buffers setup elsewhere */
  1698. case PACKET3_3D_DRAW_INDX_2:
  1699. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1700. r = r100_cs_track_check(p->rdev, track);
  1701. if (r)
  1702. return r;
  1703. break;
  1704. /* triggers drawing using indices to vertex buffer */
  1705. case PACKET3_3D_DRAW_VBUF:
  1706. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1707. r = r100_cs_track_check(p->rdev, track);
  1708. if (r)
  1709. return r;
  1710. break;
  1711. /* triggers drawing of vertex buffers setup elsewhere */
  1712. case PACKET3_3D_DRAW_INDX:
  1713. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1714. r = r100_cs_track_check(p->rdev, track);
  1715. if (r)
  1716. return r;
  1717. break;
  1718. /* triggers drawing using indices to vertex buffer */
  1719. case PACKET3_3D_CLEAR_HIZ:
  1720. case PACKET3_3D_CLEAR_ZMASK:
  1721. if (p->rdev->hyperz_filp != p->filp)
  1722. return -EINVAL;
  1723. break;
  1724. case PACKET3_NOP:
  1725. break;
  1726. default:
  1727. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1728. return -EINVAL;
  1729. }
  1730. return 0;
  1731. }
  1732. int r100_cs_parse(struct radeon_cs_parser *p)
  1733. {
  1734. struct radeon_cs_packet pkt;
  1735. struct r100_cs_track *track;
  1736. int r;
  1737. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1738. r100_cs_track_clear(p->rdev, track);
  1739. p->track = track;
  1740. do {
  1741. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1742. if (r) {
  1743. return r;
  1744. }
  1745. p->idx += pkt.count + 2;
  1746. switch (pkt.type) {
  1747. case PACKET_TYPE0:
  1748. if (p->rdev->family >= CHIP_R200)
  1749. r = r100_cs_parse_packet0(p, &pkt,
  1750. p->rdev->config.r100.reg_safe_bm,
  1751. p->rdev->config.r100.reg_safe_bm_size,
  1752. &r200_packet0_check);
  1753. else
  1754. r = r100_cs_parse_packet0(p, &pkt,
  1755. p->rdev->config.r100.reg_safe_bm,
  1756. p->rdev->config.r100.reg_safe_bm_size,
  1757. &r100_packet0_check);
  1758. break;
  1759. case PACKET_TYPE2:
  1760. break;
  1761. case PACKET_TYPE3:
  1762. r = r100_packet3_check(p, &pkt);
  1763. break;
  1764. default:
  1765. DRM_ERROR("Unknown packet type %d !\n",
  1766. pkt.type);
  1767. return -EINVAL;
  1768. }
  1769. if (r) {
  1770. return r;
  1771. }
  1772. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1773. return 0;
  1774. }
  1775. /*
  1776. * Global GPU functions
  1777. */
  1778. void r100_errata(struct radeon_device *rdev)
  1779. {
  1780. rdev->pll_errata = 0;
  1781. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1782. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1783. }
  1784. if (rdev->family == CHIP_RV100 ||
  1785. rdev->family == CHIP_RS100 ||
  1786. rdev->family == CHIP_RS200) {
  1787. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1788. }
  1789. }
  1790. /* Wait for vertical sync on primary CRTC */
  1791. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1792. {
  1793. uint32_t crtc_gen_cntl, tmp;
  1794. int i;
  1795. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1796. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1797. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1798. return;
  1799. }
  1800. /* Clear the CRTC_VBLANK_SAVE bit */
  1801. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1802. for (i = 0; i < rdev->usec_timeout; i++) {
  1803. tmp = RREG32(RADEON_CRTC_STATUS);
  1804. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1805. return;
  1806. }
  1807. DRM_UDELAY(1);
  1808. }
  1809. }
  1810. /* Wait for vertical sync on secondary CRTC */
  1811. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1812. {
  1813. uint32_t crtc2_gen_cntl, tmp;
  1814. int i;
  1815. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1816. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1817. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1818. return;
  1819. /* Clear the CRTC_VBLANK_SAVE bit */
  1820. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1821. for (i = 0; i < rdev->usec_timeout; i++) {
  1822. tmp = RREG32(RADEON_CRTC2_STATUS);
  1823. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1824. return;
  1825. }
  1826. DRM_UDELAY(1);
  1827. }
  1828. }
  1829. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1830. {
  1831. unsigned i;
  1832. uint32_t tmp;
  1833. for (i = 0; i < rdev->usec_timeout; i++) {
  1834. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1835. if (tmp >= n) {
  1836. return 0;
  1837. }
  1838. DRM_UDELAY(1);
  1839. }
  1840. return -1;
  1841. }
  1842. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1843. {
  1844. unsigned i;
  1845. uint32_t tmp;
  1846. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1847. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1848. " Bad things might happen.\n");
  1849. }
  1850. for (i = 0; i < rdev->usec_timeout; i++) {
  1851. tmp = RREG32(RADEON_RBBM_STATUS);
  1852. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1853. return 0;
  1854. }
  1855. DRM_UDELAY(1);
  1856. }
  1857. return -1;
  1858. }
  1859. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1860. {
  1861. unsigned i;
  1862. uint32_t tmp;
  1863. for (i = 0; i < rdev->usec_timeout; i++) {
  1864. /* read MC_STATUS */
  1865. tmp = RREG32(RADEON_MC_STATUS);
  1866. if (tmp & RADEON_MC_IDLE) {
  1867. return 0;
  1868. }
  1869. DRM_UDELAY(1);
  1870. }
  1871. return -1;
  1872. }
  1873. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1874. {
  1875. lockup->last_cp_rptr = cp->rptr;
  1876. lockup->last_jiffies = jiffies;
  1877. }
  1878. /**
  1879. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1880. * @rdev: radeon device structure
  1881. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1882. * @cp: radeon_cp structure holding CP information
  1883. *
  1884. * We don't need to initialize the lockup tracking information as we will either
  1885. * have CP rptr to a different value of jiffies wrap around which will force
  1886. * initialization of the lockup tracking informations.
  1887. *
  1888. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1889. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1890. * if the elapsed time since last call is bigger than 2 second than we return
  1891. * false and update the tracking information. Due to this the caller must call
  1892. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1893. * the fencing code should be cautious about that.
  1894. *
  1895. * Caller should write to the ring to force CP to do something so we don't get
  1896. * false positive when CP is just gived nothing to do.
  1897. *
  1898. **/
  1899. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1900. {
  1901. unsigned long cjiffies, elapsed;
  1902. cjiffies = jiffies;
  1903. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1904. /* likely a wrap around */
  1905. lockup->last_cp_rptr = cp->rptr;
  1906. lockup->last_jiffies = jiffies;
  1907. return false;
  1908. }
  1909. if (cp->rptr != lockup->last_cp_rptr) {
  1910. /* CP is still working no lockup */
  1911. lockup->last_cp_rptr = cp->rptr;
  1912. lockup->last_jiffies = jiffies;
  1913. return false;
  1914. }
  1915. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1916. if (elapsed >= 10000) {
  1917. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1918. return true;
  1919. }
  1920. /* give a chance to the GPU ... */
  1921. return false;
  1922. }
  1923. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1924. {
  1925. u32 rbbm_status;
  1926. int r;
  1927. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1928. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1929. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1930. return false;
  1931. }
  1932. /* force CP activities */
  1933. r = radeon_ring_lock(rdev, 2);
  1934. if (!r) {
  1935. /* PACKET2 NOP */
  1936. radeon_ring_write(rdev, 0x80000000);
  1937. radeon_ring_write(rdev, 0x80000000);
  1938. radeon_ring_unlock_commit(rdev);
  1939. }
  1940. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1941. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1942. }
  1943. void r100_bm_disable(struct radeon_device *rdev)
  1944. {
  1945. u32 tmp;
  1946. /* disable bus mastering */
  1947. tmp = RREG32(R_000030_BUS_CNTL);
  1948. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1949. mdelay(1);
  1950. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1951. mdelay(1);
  1952. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1953. tmp = RREG32(RADEON_BUS_CNTL);
  1954. mdelay(1);
  1955. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1956. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1957. mdelay(1);
  1958. }
  1959. int r100_asic_reset(struct radeon_device *rdev)
  1960. {
  1961. struct r100_mc_save save;
  1962. u32 status, tmp;
  1963. int ret = 0;
  1964. status = RREG32(R_000E40_RBBM_STATUS);
  1965. if (!G_000E40_GUI_ACTIVE(status)) {
  1966. return 0;
  1967. }
  1968. r100_mc_stop(rdev, &save);
  1969. status = RREG32(R_000E40_RBBM_STATUS);
  1970. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1971. /* stop CP */
  1972. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1973. tmp = RREG32(RADEON_CP_RB_CNTL);
  1974. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1975. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1976. WREG32(RADEON_CP_RB_WPTR, 0);
  1977. WREG32(RADEON_CP_RB_CNTL, tmp);
  1978. /* save PCI state */
  1979. pci_save_state(rdev->pdev);
  1980. /* disable bus mastering */
  1981. r100_bm_disable(rdev);
  1982. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1983. S_0000F0_SOFT_RESET_RE(1) |
  1984. S_0000F0_SOFT_RESET_PP(1) |
  1985. S_0000F0_SOFT_RESET_RB(1));
  1986. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1987. mdelay(500);
  1988. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1989. mdelay(1);
  1990. status = RREG32(R_000E40_RBBM_STATUS);
  1991. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1992. /* reset CP */
  1993. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1994. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1995. mdelay(500);
  1996. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1997. mdelay(1);
  1998. status = RREG32(R_000E40_RBBM_STATUS);
  1999. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2000. /* restore PCI & busmastering */
  2001. pci_restore_state(rdev->pdev);
  2002. r100_enable_bm(rdev);
  2003. /* Check if GPU is idle */
  2004. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2005. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2006. dev_err(rdev->dev, "failed to reset GPU\n");
  2007. rdev->gpu_lockup = true;
  2008. ret = -1;
  2009. } else
  2010. dev_info(rdev->dev, "GPU reset succeed\n");
  2011. r100_mc_resume(rdev, &save);
  2012. return ret;
  2013. }
  2014. void r100_set_common_regs(struct radeon_device *rdev)
  2015. {
  2016. struct drm_device *dev = rdev->ddev;
  2017. bool force_dac2 = false;
  2018. u32 tmp;
  2019. /* set these so they don't interfere with anything */
  2020. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2021. WREG32(RADEON_SUBPIC_CNTL, 0);
  2022. WREG32(RADEON_VIPH_CONTROL, 0);
  2023. WREG32(RADEON_I2C_CNTL_1, 0);
  2024. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2025. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2026. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2027. /* always set up dac2 on rn50 and some rv100 as lots
  2028. * of servers seem to wire it up to a VGA port but
  2029. * don't report it in the bios connector
  2030. * table.
  2031. */
  2032. switch (dev->pdev->device) {
  2033. /* RN50 */
  2034. case 0x515e:
  2035. case 0x5969:
  2036. force_dac2 = true;
  2037. break;
  2038. /* RV100*/
  2039. case 0x5159:
  2040. case 0x515a:
  2041. /* DELL triple head servers */
  2042. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2043. ((dev->pdev->subsystem_device == 0x016c) ||
  2044. (dev->pdev->subsystem_device == 0x016d) ||
  2045. (dev->pdev->subsystem_device == 0x016e) ||
  2046. (dev->pdev->subsystem_device == 0x016f) ||
  2047. (dev->pdev->subsystem_device == 0x0170) ||
  2048. (dev->pdev->subsystem_device == 0x017d) ||
  2049. (dev->pdev->subsystem_device == 0x017e) ||
  2050. (dev->pdev->subsystem_device == 0x0183) ||
  2051. (dev->pdev->subsystem_device == 0x018a) ||
  2052. (dev->pdev->subsystem_device == 0x019a)))
  2053. force_dac2 = true;
  2054. break;
  2055. }
  2056. if (force_dac2) {
  2057. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2058. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2059. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2060. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2061. enable it, even it's detected.
  2062. */
  2063. /* force it to crtc0 */
  2064. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2065. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2066. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2067. /* set up the TV DAC */
  2068. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2069. RADEON_TV_DAC_STD_MASK |
  2070. RADEON_TV_DAC_RDACPD |
  2071. RADEON_TV_DAC_GDACPD |
  2072. RADEON_TV_DAC_BDACPD |
  2073. RADEON_TV_DAC_BGADJ_MASK |
  2074. RADEON_TV_DAC_DACADJ_MASK);
  2075. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2076. RADEON_TV_DAC_NHOLD |
  2077. RADEON_TV_DAC_STD_PS2 |
  2078. (0x58 << 16));
  2079. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2080. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2081. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2082. }
  2083. /* switch PM block to ACPI mode */
  2084. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2085. tmp &= ~RADEON_PM_MODE_SEL;
  2086. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2087. }
  2088. /*
  2089. * VRAM info
  2090. */
  2091. static void r100_vram_get_type(struct radeon_device *rdev)
  2092. {
  2093. uint32_t tmp;
  2094. rdev->mc.vram_is_ddr = false;
  2095. if (rdev->flags & RADEON_IS_IGP)
  2096. rdev->mc.vram_is_ddr = true;
  2097. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2098. rdev->mc.vram_is_ddr = true;
  2099. if ((rdev->family == CHIP_RV100) ||
  2100. (rdev->family == CHIP_RS100) ||
  2101. (rdev->family == CHIP_RS200)) {
  2102. tmp = RREG32(RADEON_MEM_CNTL);
  2103. if (tmp & RV100_HALF_MODE) {
  2104. rdev->mc.vram_width = 32;
  2105. } else {
  2106. rdev->mc.vram_width = 64;
  2107. }
  2108. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2109. rdev->mc.vram_width /= 4;
  2110. rdev->mc.vram_is_ddr = true;
  2111. }
  2112. } else if (rdev->family <= CHIP_RV280) {
  2113. tmp = RREG32(RADEON_MEM_CNTL);
  2114. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2115. rdev->mc.vram_width = 128;
  2116. } else {
  2117. rdev->mc.vram_width = 64;
  2118. }
  2119. } else {
  2120. /* newer IGPs */
  2121. rdev->mc.vram_width = 128;
  2122. }
  2123. }
  2124. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2125. {
  2126. u32 aper_size;
  2127. u8 byte;
  2128. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2129. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2130. * that is has the 2nd generation multifunction PCI interface
  2131. */
  2132. if (rdev->family == CHIP_RV280 ||
  2133. rdev->family >= CHIP_RV350) {
  2134. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2135. ~RADEON_HDP_APER_CNTL);
  2136. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2137. return aper_size * 2;
  2138. }
  2139. /* Older cards have all sorts of funny issues to deal with. First
  2140. * check if it's a multifunction card by reading the PCI config
  2141. * header type... Limit those to one aperture size
  2142. */
  2143. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2144. if (byte & 0x80) {
  2145. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2146. DRM_INFO("Limiting VRAM to one aperture\n");
  2147. return aper_size;
  2148. }
  2149. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2150. * have set it up. We don't write this as it's broken on some ASICs but
  2151. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2152. */
  2153. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2154. return aper_size * 2;
  2155. return aper_size;
  2156. }
  2157. void r100_vram_init_sizes(struct radeon_device *rdev)
  2158. {
  2159. u64 config_aper_size;
  2160. /* work out accessible VRAM */
  2161. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2162. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2163. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2164. /* FIXME we don't use the second aperture yet when we could use it */
  2165. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2166. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2167. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  2168. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2169. if (rdev->flags & RADEON_IS_IGP) {
  2170. uint32_t tom;
  2171. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2172. tom = RREG32(RADEON_NB_TOM);
  2173. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2174. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2175. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2176. } else {
  2177. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2178. /* Some production boards of m6 will report 0
  2179. * if it's 8 MB
  2180. */
  2181. if (rdev->mc.real_vram_size == 0) {
  2182. rdev->mc.real_vram_size = 8192 * 1024;
  2183. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2184. }
  2185. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2186. * Novell bug 204882 + along with lots of ubuntu ones
  2187. */
  2188. if (rdev->mc.aper_size > config_aper_size)
  2189. config_aper_size = rdev->mc.aper_size;
  2190. if (config_aper_size > rdev->mc.real_vram_size)
  2191. rdev->mc.mc_vram_size = config_aper_size;
  2192. else
  2193. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2194. }
  2195. }
  2196. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2197. {
  2198. uint32_t temp;
  2199. temp = RREG32(RADEON_CONFIG_CNTL);
  2200. if (state == false) {
  2201. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2202. temp |= RADEON_CFG_VGA_IO_DIS;
  2203. } else {
  2204. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2205. }
  2206. WREG32(RADEON_CONFIG_CNTL, temp);
  2207. }
  2208. void r100_mc_init(struct radeon_device *rdev)
  2209. {
  2210. u64 base;
  2211. r100_vram_get_type(rdev);
  2212. r100_vram_init_sizes(rdev);
  2213. base = rdev->mc.aper_base;
  2214. if (rdev->flags & RADEON_IS_IGP)
  2215. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2216. radeon_vram_location(rdev, &rdev->mc, base);
  2217. rdev->mc.gtt_base_align = 0;
  2218. if (!(rdev->flags & RADEON_IS_AGP))
  2219. radeon_gtt_location(rdev, &rdev->mc);
  2220. radeon_update_bandwidth_info(rdev);
  2221. }
  2222. /*
  2223. * Indirect registers accessor
  2224. */
  2225. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2226. {
  2227. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2228. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2229. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2230. }
  2231. }
  2232. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2233. {
  2234. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2235. * or the chip could hang on a subsequent access
  2236. */
  2237. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2238. udelay(5000);
  2239. }
  2240. /* This function is required to workaround a hardware bug in some (all?)
  2241. * revisions of the R300. This workaround should be called after every
  2242. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2243. * may not be correct.
  2244. */
  2245. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2246. uint32_t save, tmp;
  2247. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2248. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2249. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2250. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2251. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2252. }
  2253. }
  2254. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2255. {
  2256. uint32_t data;
  2257. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2258. r100_pll_errata_after_index(rdev);
  2259. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2260. r100_pll_errata_after_data(rdev);
  2261. return data;
  2262. }
  2263. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2264. {
  2265. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2266. r100_pll_errata_after_index(rdev);
  2267. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2268. r100_pll_errata_after_data(rdev);
  2269. }
  2270. void r100_set_safe_registers(struct radeon_device *rdev)
  2271. {
  2272. if (ASIC_IS_RN50(rdev)) {
  2273. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2274. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2275. } else if (rdev->family < CHIP_R200) {
  2276. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2277. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2278. } else {
  2279. r200_set_safe_registers(rdev);
  2280. }
  2281. }
  2282. /*
  2283. * Debugfs info
  2284. */
  2285. #if defined(CONFIG_DEBUG_FS)
  2286. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2287. {
  2288. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2289. struct drm_device *dev = node->minor->dev;
  2290. struct radeon_device *rdev = dev->dev_private;
  2291. uint32_t reg, value;
  2292. unsigned i;
  2293. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2294. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2295. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2296. for (i = 0; i < 64; i++) {
  2297. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2298. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2299. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2300. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2301. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2302. }
  2303. return 0;
  2304. }
  2305. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2306. {
  2307. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2308. struct drm_device *dev = node->minor->dev;
  2309. struct radeon_device *rdev = dev->dev_private;
  2310. uint32_t rdp, wdp;
  2311. unsigned count, i, j;
  2312. radeon_ring_free_size(rdev);
  2313. rdp = RREG32(RADEON_CP_RB_RPTR);
  2314. wdp = RREG32(RADEON_CP_RB_WPTR);
  2315. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2316. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2317. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2318. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2319. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2320. seq_printf(m, "%u dwords in ring\n", count);
  2321. for (j = 0; j <= count; j++) {
  2322. i = (rdp + j) & rdev->cp.ptr_mask;
  2323. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2324. }
  2325. return 0;
  2326. }
  2327. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2328. {
  2329. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2330. struct drm_device *dev = node->minor->dev;
  2331. struct radeon_device *rdev = dev->dev_private;
  2332. uint32_t csq_stat, csq2_stat, tmp;
  2333. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2334. unsigned i;
  2335. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2336. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2337. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2338. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2339. r_rptr = (csq_stat >> 0) & 0x3ff;
  2340. r_wptr = (csq_stat >> 10) & 0x3ff;
  2341. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2342. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2343. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2344. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2345. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2346. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2347. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2348. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2349. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2350. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2351. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2352. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2353. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2354. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2355. seq_printf(m, "Ring fifo:\n");
  2356. for (i = 0; i < 256; i++) {
  2357. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2358. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2359. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2360. }
  2361. seq_printf(m, "Indirect1 fifo:\n");
  2362. for (i = 256; i <= 512; i++) {
  2363. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2364. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2365. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2366. }
  2367. seq_printf(m, "Indirect2 fifo:\n");
  2368. for (i = 640; i < ib1_wptr; i++) {
  2369. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2370. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2371. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2372. }
  2373. return 0;
  2374. }
  2375. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2376. {
  2377. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2378. struct drm_device *dev = node->minor->dev;
  2379. struct radeon_device *rdev = dev->dev_private;
  2380. uint32_t tmp;
  2381. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2382. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2383. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2384. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2385. tmp = RREG32(RADEON_BUS_CNTL);
  2386. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2387. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2388. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2389. tmp = RREG32(RADEON_AGP_BASE);
  2390. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2391. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2392. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2393. tmp = RREG32(0x01D0);
  2394. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2395. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2396. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2397. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2398. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2399. tmp = RREG32(0x01E4);
  2400. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2401. return 0;
  2402. }
  2403. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2404. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2405. };
  2406. static struct drm_info_list r100_debugfs_cp_list[] = {
  2407. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2408. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2409. };
  2410. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2411. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2412. };
  2413. #endif
  2414. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2415. {
  2416. #if defined(CONFIG_DEBUG_FS)
  2417. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2418. #else
  2419. return 0;
  2420. #endif
  2421. }
  2422. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2423. {
  2424. #if defined(CONFIG_DEBUG_FS)
  2425. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2426. #else
  2427. return 0;
  2428. #endif
  2429. }
  2430. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2431. {
  2432. #if defined(CONFIG_DEBUG_FS)
  2433. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2434. #else
  2435. return 0;
  2436. #endif
  2437. }
  2438. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2439. uint32_t tiling_flags, uint32_t pitch,
  2440. uint32_t offset, uint32_t obj_size)
  2441. {
  2442. int surf_index = reg * 16;
  2443. int flags = 0;
  2444. if (rdev->family <= CHIP_RS200) {
  2445. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2446. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2447. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2448. if (tiling_flags & RADEON_TILING_MACRO)
  2449. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2450. } else if (rdev->family <= CHIP_RV280) {
  2451. if (tiling_flags & (RADEON_TILING_MACRO))
  2452. flags |= R200_SURF_TILE_COLOR_MACRO;
  2453. if (tiling_flags & RADEON_TILING_MICRO)
  2454. flags |= R200_SURF_TILE_COLOR_MICRO;
  2455. } else {
  2456. if (tiling_flags & RADEON_TILING_MACRO)
  2457. flags |= R300_SURF_TILE_MACRO;
  2458. if (tiling_flags & RADEON_TILING_MICRO)
  2459. flags |= R300_SURF_TILE_MICRO;
  2460. }
  2461. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2462. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2463. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2464. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2465. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2466. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2467. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2468. if (ASIC_IS_RN50(rdev))
  2469. pitch /= 16;
  2470. }
  2471. /* r100/r200 divide by 16 */
  2472. if (rdev->family < CHIP_R300)
  2473. flags |= pitch / 16;
  2474. else
  2475. flags |= pitch / 8;
  2476. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2477. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2478. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2479. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2480. return 0;
  2481. }
  2482. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2483. {
  2484. int surf_index = reg * 16;
  2485. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2486. }
  2487. void r100_bandwidth_update(struct radeon_device *rdev)
  2488. {
  2489. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2490. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2491. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2492. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2493. fixed20_12 memtcas_ff[8] = {
  2494. dfixed_init(1),
  2495. dfixed_init(2),
  2496. dfixed_init(3),
  2497. dfixed_init(0),
  2498. dfixed_init_half(1),
  2499. dfixed_init_half(2),
  2500. dfixed_init(0),
  2501. };
  2502. fixed20_12 memtcas_rs480_ff[8] = {
  2503. dfixed_init(0),
  2504. dfixed_init(1),
  2505. dfixed_init(2),
  2506. dfixed_init(3),
  2507. dfixed_init(0),
  2508. dfixed_init_half(1),
  2509. dfixed_init_half(2),
  2510. dfixed_init_half(3),
  2511. };
  2512. fixed20_12 memtcas2_ff[8] = {
  2513. dfixed_init(0),
  2514. dfixed_init(1),
  2515. dfixed_init(2),
  2516. dfixed_init(3),
  2517. dfixed_init(4),
  2518. dfixed_init(5),
  2519. dfixed_init(6),
  2520. dfixed_init(7),
  2521. };
  2522. fixed20_12 memtrbs[8] = {
  2523. dfixed_init(1),
  2524. dfixed_init_half(1),
  2525. dfixed_init(2),
  2526. dfixed_init_half(2),
  2527. dfixed_init(3),
  2528. dfixed_init_half(3),
  2529. dfixed_init(4),
  2530. dfixed_init_half(4)
  2531. };
  2532. fixed20_12 memtrbs_r4xx[8] = {
  2533. dfixed_init(4),
  2534. dfixed_init(5),
  2535. dfixed_init(6),
  2536. dfixed_init(7),
  2537. dfixed_init(8),
  2538. dfixed_init(9),
  2539. dfixed_init(10),
  2540. dfixed_init(11)
  2541. };
  2542. fixed20_12 min_mem_eff;
  2543. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2544. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2545. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2546. disp_drain_rate2, read_return_rate;
  2547. fixed20_12 time_disp1_drop_priority;
  2548. int c;
  2549. int cur_size = 16; /* in octawords */
  2550. int critical_point = 0, critical_point2;
  2551. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2552. int stop_req, max_stop_req;
  2553. struct drm_display_mode *mode1 = NULL;
  2554. struct drm_display_mode *mode2 = NULL;
  2555. uint32_t pixel_bytes1 = 0;
  2556. uint32_t pixel_bytes2 = 0;
  2557. radeon_update_display_priority(rdev);
  2558. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2559. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2560. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2561. }
  2562. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2563. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2564. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2565. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2566. }
  2567. }
  2568. min_mem_eff.full = dfixed_const_8(0);
  2569. /* get modes */
  2570. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2571. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2572. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2573. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2574. /* check crtc enables */
  2575. if (mode2)
  2576. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2577. if (mode1)
  2578. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2579. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2580. }
  2581. /*
  2582. * determine is there is enough bw for current mode
  2583. */
  2584. sclk_ff = rdev->pm.sclk;
  2585. mclk_ff = rdev->pm.mclk;
  2586. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2587. temp_ff.full = dfixed_const(temp);
  2588. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2589. pix_clk.full = 0;
  2590. pix_clk2.full = 0;
  2591. peak_disp_bw.full = 0;
  2592. if (mode1) {
  2593. temp_ff.full = dfixed_const(1000);
  2594. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2595. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2596. temp_ff.full = dfixed_const(pixel_bytes1);
  2597. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2598. }
  2599. if (mode2) {
  2600. temp_ff.full = dfixed_const(1000);
  2601. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2602. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2603. temp_ff.full = dfixed_const(pixel_bytes2);
  2604. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2605. }
  2606. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2607. if (peak_disp_bw.full >= mem_bw.full) {
  2608. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2609. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2610. }
  2611. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2612. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2613. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2614. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2615. mem_trp = ((temp & 0x3)) + 1;
  2616. mem_tras = ((temp & 0x70) >> 4) + 1;
  2617. } else if (rdev->family == CHIP_R300 ||
  2618. rdev->family == CHIP_R350) { /* r300, r350 */
  2619. mem_trcd = (temp & 0x7) + 1;
  2620. mem_trp = ((temp >> 8) & 0x7) + 1;
  2621. mem_tras = ((temp >> 11) & 0xf) + 4;
  2622. } else if (rdev->family == CHIP_RV350 ||
  2623. rdev->family <= CHIP_RV380) {
  2624. /* rv3x0 */
  2625. mem_trcd = (temp & 0x7) + 3;
  2626. mem_trp = ((temp >> 8) & 0x7) + 3;
  2627. mem_tras = ((temp >> 11) & 0xf) + 6;
  2628. } else if (rdev->family == CHIP_R420 ||
  2629. rdev->family == CHIP_R423 ||
  2630. rdev->family == CHIP_RV410) {
  2631. /* r4xx */
  2632. mem_trcd = (temp & 0xf) + 3;
  2633. if (mem_trcd > 15)
  2634. mem_trcd = 15;
  2635. mem_trp = ((temp >> 8) & 0xf) + 3;
  2636. if (mem_trp > 15)
  2637. mem_trp = 15;
  2638. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2639. if (mem_tras > 31)
  2640. mem_tras = 31;
  2641. } else { /* RV200, R200 */
  2642. mem_trcd = (temp & 0x7) + 1;
  2643. mem_trp = ((temp >> 8) & 0x7) + 1;
  2644. mem_tras = ((temp >> 12) & 0xf) + 4;
  2645. }
  2646. /* convert to FF */
  2647. trcd_ff.full = dfixed_const(mem_trcd);
  2648. trp_ff.full = dfixed_const(mem_trp);
  2649. tras_ff.full = dfixed_const(mem_tras);
  2650. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2651. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2652. data = (temp & (7 << 20)) >> 20;
  2653. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2654. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2655. tcas_ff = memtcas_rs480_ff[data];
  2656. else
  2657. tcas_ff = memtcas_ff[data];
  2658. } else
  2659. tcas_ff = memtcas2_ff[data];
  2660. if (rdev->family == CHIP_RS400 ||
  2661. rdev->family == CHIP_RS480) {
  2662. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2663. data = (temp >> 23) & 0x7;
  2664. if (data < 5)
  2665. tcas_ff.full += dfixed_const(data);
  2666. }
  2667. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2668. /* on the R300, Tcas is included in Trbs.
  2669. */
  2670. temp = RREG32(RADEON_MEM_CNTL);
  2671. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2672. if (data == 1) {
  2673. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2674. temp = RREG32(R300_MC_IND_INDEX);
  2675. temp &= ~R300_MC_IND_ADDR_MASK;
  2676. temp |= R300_MC_READ_CNTL_CD_mcind;
  2677. WREG32(R300_MC_IND_INDEX, temp);
  2678. temp = RREG32(R300_MC_IND_DATA);
  2679. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2680. } else {
  2681. temp = RREG32(R300_MC_READ_CNTL_AB);
  2682. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2683. }
  2684. } else {
  2685. temp = RREG32(R300_MC_READ_CNTL_AB);
  2686. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2687. }
  2688. if (rdev->family == CHIP_RV410 ||
  2689. rdev->family == CHIP_R420 ||
  2690. rdev->family == CHIP_R423)
  2691. trbs_ff = memtrbs_r4xx[data];
  2692. else
  2693. trbs_ff = memtrbs[data];
  2694. tcas_ff.full += trbs_ff.full;
  2695. }
  2696. sclk_eff_ff.full = sclk_ff.full;
  2697. if (rdev->flags & RADEON_IS_AGP) {
  2698. fixed20_12 agpmode_ff;
  2699. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2700. temp_ff.full = dfixed_const_666(16);
  2701. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2702. }
  2703. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2704. if (ASIC_IS_R300(rdev)) {
  2705. sclk_delay_ff.full = dfixed_const(250);
  2706. } else {
  2707. if ((rdev->family == CHIP_RV100) ||
  2708. rdev->flags & RADEON_IS_IGP) {
  2709. if (rdev->mc.vram_is_ddr)
  2710. sclk_delay_ff.full = dfixed_const(41);
  2711. else
  2712. sclk_delay_ff.full = dfixed_const(33);
  2713. } else {
  2714. if (rdev->mc.vram_width == 128)
  2715. sclk_delay_ff.full = dfixed_const(57);
  2716. else
  2717. sclk_delay_ff.full = dfixed_const(41);
  2718. }
  2719. }
  2720. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2721. if (rdev->mc.vram_is_ddr) {
  2722. if (rdev->mc.vram_width == 32) {
  2723. k1.full = dfixed_const(40);
  2724. c = 3;
  2725. } else {
  2726. k1.full = dfixed_const(20);
  2727. c = 1;
  2728. }
  2729. } else {
  2730. k1.full = dfixed_const(40);
  2731. c = 3;
  2732. }
  2733. temp_ff.full = dfixed_const(2);
  2734. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2735. temp_ff.full = dfixed_const(c);
  2736. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2737. temp_ff.full = dfixed_const(4);
  2738. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2739. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2740. mc_latency_mclk.full += k1.full;
  2741. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2742. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2743. /*
  2744. HW cursor time assuming worst case of full size colour cursor.
  2745. */
  2746. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2747. temp_ff.full += trcd_ff.full;
  2748. if (temp_ff.full < tras_ff.full)
  2749. temp_ff.full = tras_ff.full;
  2750. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2751. temp_ff.full = dfixed_const(cur_size);
  2752. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2753. /*
  2754. Find the total latency for the display data.
  2755. */
  2756. disp_latency_overhead.full = dfixed_const(8);
  2757. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2758. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2759. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2760. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2761. disp_latency.full = mc_latency_mclk.full;
  2762. else
  2763. disp_latency.full = mc_latency_sclk.full;
  2764. /* setup Max GRPH_STOP_REQ default value */
  2765. if (ASIC_IS_RV100(rdev))
  2766. max_stop_req = 0x5c;
  2767. else
  2768. max_stop_req = 0x7c;
  2769. if (mode1) {
  2770. /* CRTC1
  2771. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2772. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2773. */
  2774. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2775. if (stop_req > max_stop_req)
  2776. stop_req = max_stop_req;
  2777. /*
  2778. Find the drain rate of the display buffer.
  2779. */
  2780. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2781. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2782. /*
  2783. Find the critical point of the display buffer.
  2784. */
  2785. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2786. crit_point_ff.full += dfixed_const_half(0);
  2787. critical_point = dfixed_trunc(crit_point_ff);
  2788. if (rdev->disp_priority == 2) {
  2789. critical_point = 0;
  2790. }
  2791. /*
  2792. The critical point should never be above max_stop_req-4. Setting
  2793. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2794. */
  2795. if (max_stop_req - critical_point < 4)
  2796. critical_point = 0;
  2797. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2798. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2799. critical_point = 0x10;
  2800. }
  2801. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2802. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2803. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2804. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2805. if ((rdev->family == CHIP_R350) &&
  2806. (stop_req > 0x15)) {
  2807. stop_req -= 0x10;
  2808. }
  2809. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2810. temp |= RADEON_GRPH_BUFFER_SIZE;
  2811. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2812. RADEON_GRPH_CRITICAL_AT_SOF |
  2813. RADEON_GRPH_STOP_CNTL);
  2814. /*
  2815. Write the result into the register.
  2816. */
  2817. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2818. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2819. #if 0
  2820. if ((rdev->family == CHIP_RS400) ||
  2821. (rdev->family == CHIP_RS480)) {
  2822. /* attempt to program RS400 disp regs correctly ??? */
  2823. temp = RREG32(RS400_DISP1_REG_CNTL);
  2824. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2825. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2826. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2827. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2828. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2829. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2830. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2831. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2832. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2833. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2834. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2835. }
  2836. #endif
  2837. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2838. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2839. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2840. }
  2841. if (mode2) {
  2842. u32 grph2_cntl;
  2843. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2844. if (stop_req > max_stop_req)
  2845. stop_req = max_stop_req;
  2846. /*
  2847. Find the drain rate of the display buffer.
  2848. */
  2849. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2850. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2851. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2852. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2853. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2854. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2855. if ((rdev->family == CHIP_R350) &&
  2856. (stop_req > 0x15)) {
  2857. stop_req -= 0x10;
  2858. }
  2859. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2860. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2861. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2862. RADEON_GRPH_CRITICAL_AT_SOF |
  2863. RADEON_GRPH_STOP_CNTL);
  2864. if ((rdev->family == CHIP_RS100) ||
  2865. (rdev->family == CHIP_RS200))
  2866. critical_point2 = 0;
  2867. else {
  2868. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2869. temp_ff.full = dfixed_const(temp);
  2870. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2871. if (sclk_ff.full < temp_ff.full)
  2872. temp_ff.full = sclk_ff.full;
  2873. read_return_rate.full = temp_ff.full;
  2874. if (mode1) {
  2875. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2876. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2877. } else {
  2878. time_disp1_drop_priority.full = 0;
  2879. }
  2880. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2881. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2882. crit_point_ff.full += dfixed_const_half(0);
  2883. critical_point2 = dfixed_trunc(crit_point_ff);
  2884. if (rdev->disp_priority == 2) {
  2885. critical_point2 = 0;
  2886. }
  2887. if (max_stop_req - critical_point2 < 4)
  2888. critical_point2 = 0;
  2889. }
  2890. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2891. /* some R300 cards have problem with this set to 0 */
  2892. critical_point2 = 0x10;
  2893. }
  2894. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2895. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2896. if ((rdev->family == CHIP_RS400) ||
  2897. (rdev->family == CHIP_RS480)) {
  2898. #if 0
  2899. /* attempt to program RS400 disp2 regs correctly ??? */
  2900. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2901. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2902. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2903. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2904. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2905. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2906. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2907. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2908. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2909. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2910. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2911. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2912. #endif
  2913. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2914. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2915. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2916. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2917. }
  2918. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2919. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2920. }
  2921. }
  2922. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2923. {
  2924. DRM_ERROR("pitch %d\n", t->pitch);
  2925. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2926. DRM_ERROR("width %d\n", t->width);
  2927. DRM_ERROR("width_11 %d\n", t->width_11);
  2928. DRM_ERROR("height %d\n", t->height);
  2929. DRM_ERROR("height_11 %d\n", t->height_11);
  2930. DRM_ERROR("num levels %d\n", t->num_levels);
  2931. DRM_ERROR("depth %d\n", t->txdepth);
  2932. DRM_ERROR("bpp %d\n", t->cpp);
  2933. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2934. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2935. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2936. DRM_ERROR("compress format %d\n", t->compress_format);
  2937. }
  2938. static int r100_track_compress_size(int compress_format, int w, int h)
  2939. {
  2940. int block_width, block_height, block_bytes;
  2941. int wblocks, hblocks;
  2942. int min_wblocks;
  2943. int sz;
  2944. block_width = 4;
  2945. block_height = 4;
  2946. switch (compress_format) {
  2947. case R100_TRACK_COMP_DXT1:
  2948. block_bytes = 8;
  2949. min_wblocks = 4;
  2950. break;
  2951. default:
  2952. case R100_TRACK_COMP_DXT35:
  2953. block_bytes = 16;
  2954. min_wblocks = 2;
  2955. break;
  2956. }
  2957. hblocks = (h + block_height - 1) / block_height;
  2958. wblocks = (w + block_width - 1) / block_width;
  2959. if (wblocks < min_wblocks)
  2960. wblocks = min_wblocks;
  2961. sz = wblocks * hblocks * block_bytes;
  2962. return sz;
  2963. }
  2964. static int r100_cs_track_cube(struct radeon_device *rdev,
  2965. struct r100_cs_track *track, unsigned idx)
  2966. {
  2967. unsigned face, w, h;
  2968. struct radeon_bo *cube_robj;
  2969. unsigned long size;
  2970. unsigned compress_format = track->textures[idx].compress_format;
  2971. for (face = 0; face < 5; face++) {
  2972. cube_robj = track->textures[idx].cube_info[face].robj;
  2973. w = track->textures[idx].cube_info[face].width;
  2974. h = track->textures[idx].cube_info[face].height;
  2975. if (compress_format) {
  2976. size = r100_track_compress_size(compress_format, w, h);
  2977. } else
  2978. size = w * h;
  2979. size *= track->textures[idx].cpp;
  2980. size += track->textures[idx].cube_info[face].offset;
  2981. if (size > radeon_bo_size(cube_robj)) {
  2982. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2983. size, radeon_bo_size(cube_robj));
  2984. r100_cs_track_texture_print(&track->textures[idx]);
  2985. return -1;
  2986. }
  2987. }
  2988. return 0;
  2989. }
  2990. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2991. struct r100_cs_track *track)
  2992. {
  2993. struct radeon_bo *robj;
  2994. unsigned long size;
  2995. unsigned u, i, w, h, d;
  2996. int ret;
  2997. for (u = 0; u < track->num_texture; u++) {
  2998. if (!track->textures[u].enabled)
  2999. continue;
  3000. if (track->textures[u].lookup_disable)
  3001. continue;
  3002. robj = track->textures[u].robj;
  3003. if (robj == NULL) {
  3004. DRM_ERROR("No texture bound to unit %u\n", u);
  3005. return -EINVAL;
  3006. }
  3007. size = 0;
  3008. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3009. if (track->textures[u].use_pitch) {
  3010. if (rdev->family < CHIP_R300)
  3011. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3012. else
  3013. w = track->textures[u].pitch / (1 << i);
  3014. } else {
  3015. w = track->textures[u].width;
  3016. if (rdev->family >= CHIP_RV515)
  3017. w |= track->textures[u].width_11;
  3018. w = w / (1 << i);
  3019. if (track->textures[u].roundup_w)
  3020. w = roundup_pow_of_two(w);
  3021. }
  3022. h = track->textures[u].height;
  3023. if (rdev->family >= CHIP_RV515)
  3024. h |= track->textures[u].height_11;
  3025. h = h / (1 << i);
  3026. if (track->textures[u].roundup_h)
  3027. h = roundup_pow_of_two(h);
  3028. if (track->textures[u].tex_coord_type == 1) {
  3029. d = (1 << track->textures[u].txdepth) / (1 << i);
  3030. if (!d)
  3031. d = 1;
  3032. } else {
  3033. d = 1;
  3034. }
  3035. if (track->textures[u].compress_format) {
  3036. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3037. /* compressed textures are block based */
  3038. } else
  3039. size += w * h * d;
  3040. }
  3041. size *= track->textures[u].cpp;
  3042. switch (track->textures[u].tex_coord_type) {
  3043. case 0:
  3044. case 1:
  3045. break;
  3046. case 2:
  3047. if (track->separate_cube) {
  3048. ret = r100_cs_track_cube(rdev, track, u);
  3049. if (ret)
  3050. return ret;
  3051. } else
  3052. size *= 6;
  3053. break;
  3054. default:
  3055. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3056. "%u\n", track->textures[u].tex_coord_type, u);
  3057. return -EINVAL;
  3058. }
  3059. if (size > radeon_bo_size(robj)) {
  3060. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3061. "%lu\n", u, size, radeon_bo_size(robj));
  3062. r100_cs_track_texture_print(&track->textures[u]);
  3063. return -EINVAL;
  3064. }
  3065. }
  3066. return 0;
  3067. }
  3068. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3069. {
  3070. unsigned i;
  3071. unsigned long size;
  3072. unsigned prim_walk;
  3073. unsigned nverts;
  3074. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3075. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3076. !track->blend_read_enable)
  3077. num_cb = 0;
  3078. for (i = 0; i < num_cb; i++) {
  3079. if (track->cb[i].robj == NULL) {
  3080. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3081. return -EINVAL;
  3082. }
  3083. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3084. size += track->cb[i].offset;
  3085. if (size > radeon_bo_size(track->cb[i].robj)) {
  3086. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3087. "(need %lu have %lu) !\n", i, size,
  3088. radeon_bo_size(track->cb[i].robj));
  3089. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3090. i, track->cb[i].pitch, track->cb[i].cpp,
  3091. track->cb[i].offset, track->maxy);
  3092. return -EINVAL;
  3093. }
  3094. }
  3095. track->cb_dirty = false;
  3096. if (track->zb_dirty && track->z_enabled) {
  3097. if (track->zb.robj == NULL) {
  3098. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3099. return -EINVAL;
  3100. }
  3101. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3102. size += track->zb.offset;
  3103. if (size > radeon_bo_size(track->zb.robj)) {
  3104. DRM_ERROR("[drm] Buffer too small for z buffer "
  3105. "(need %lu have %lu) !\n", size,
  3106. radeon_bo_size(track->zb.robj));
  3107. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3108. track->zb.pitch, track->zb.cpp,
  3109. track->zb.offset, track->maxy);
  3110. return -EINVAL;
  3111. }
  3112. }
  3113. track->zb_dirty = false;
  3114. if (track->aa_dirty && track->aaresolve) {
  3115. if (track->aa.robj == NULL) {
  3116. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3117. return -EINVAL;
  3118. }
  3119. /* I believe the format comes from colorbuffer0. */
  3120. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3121. size += track->aa.offset;
  3122. if (size > radeon_bo_size(track->aa.robj)) {
  3123. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3124. "(need %lu have %lu) !\n", i, size,
  3125. radeon_bo_size(track->aa.robj));
  3126. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3127. i, track->aa.pitch, track->cb[0].cpp,
  3128. track->aa.offset, track->maxy);
  3129. return -EINVAL;
  3130. }
  3131. }
  3132. track->aa_dirty = false;
  3133. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3134. if (track->vap_vf_cntl & (1 << 14)) {
  3135. nverts = track->vap_alt_nverts;
  3136. } else {
  3137. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3138. }
  3139. switch (prim_walk) {
  3140. case 1:
  3141. for (i = 0; i < track->num_arrays; i++) {
  3142. size = track->arrays[i].esize * track->max_indx * 4;
  3143. if (track->arrays[i].robj == NULL) {
  3144. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3145. "bound\n", prim_walk, i);
  3146. return -EINVAL;
  3147. }
  3148. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3149. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3150. "need %lu dwords have %lu dwords\n",
  3151. prim_walk, i, size >> 2,
  3152. radeon_bo_size(track->arrays[i].robj)
  3153. >> 2);
  3154. DRM_ERROR("Max indices %u\n", track->max_indx);
  3155. return -EINVAL;
  3156. }
  3157. }
  3158. break;
  3159. case 2:
  3160. for (i = 0; i < track->num_arrays; i++) {
  3161. size = track->arrays[i].esize * (nverts - 1) * 4;
  3162. if (track->arrays[i].robj == NULL) {
  3163. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3164. "bound\n", prim_walk, i);
  3165. return -EINVAL;
  3166. }
  3167. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3168. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3169. "need %lu dwords have %lu dwords\n",
  3170. prim_walk, i, size >> 2,
  3171. radeon_bo_size(track->arrays[i].robj)
  3172. >> 2);
  3173. return -EINVAL;
  3174. }
  3175. }
  3176. break;
  3177. case 3:
  3178. size = track->vtx_size * nverts;
  3179. if (size != track->immd_dwords) {
  3180. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3181. track->immd_dwords, size);
  3182. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3183. nverts, track->vtx_size);
  3184. return -EINVAL;
  3185. }
  3186. break;
  3187. default:
  3188. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3189. prim_walk);
  3190. return -EINVAL;
  3191. }
  3192. if (track->tex_dirty) {
  3193. track->tex_dirty = false;
  3194. return r100_cs_track_texture_check(rdev, track);
  3195. }
  3196. return 0;
  3197. }
  3198. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3199. {
  3200. unsigned i, face;
  3201. track->cb_dirty = true;
  3202. track->zb_dirty = true;
  3203. track->tex_dirty = true;
  3204. track->aa_dirty = true;
  3205. if (rdev->family < CHIP_R300) {
  3206. track->num_cb = 1;
  3207. if (rdev->family <= CHIP_RS200)
  3208. track->num_texture = 3;
  3209. else
  3210. track->num_texture = 6;
  3211. track->maxy = 2048;
  3212. track->separate_cube = 1;
  3213. } else {
  3214. track->num_cb = 4;
  3215. track->num_texture = 16;
  3216. track->maxy = 4096;
  3217. track->separate_cube = 0;
  3218. track->aaresolve = true;
  3219. track->aa.robj = NULL;
  3220. }
  3221. for (i = 0; i < track->num_cb; i++) {
  3222. track->cb[i].robj = NULL;
  3223. track->cb[i].pitch = 8192;
  3224. track->cb[i].cpp = 16;
  3225. track->cb[i].offset = 0;
  3226. }
  3227. track->z_enabled = true;
  3228. track->zb.robj = NULL;
  3229. track->zb.pitch = 8192;
  3230. track->zb.cpp = 4;
  3231. track->zb.offset = 0;
  3232. track->vtx_size = 0x7F;
  3233. track->immd_dwords = 0xFFFFFFFFUL;
  3234. track->num_arrays = 11;
  3235. track->max_indx = 0x00FFFFFFUL;
  3236. for (i = 0; i < track->num_arrays; i++) {
  3237. track->arrays[i].robj = NULL;
  3238. track->arrays[i].esize = 0x7F;
  3239. }
  3240. for (i = 0; i < track->num_texture; i++) {
  3241. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3242. track->textures[i].pitch = 16536;
  3243. track->textures[i].width = 16536;
  3244. track->textures[i].height = 16536;
  3245. track->textures[i].width_11 = 1 << 11;
  3246. track->textures[i].height_11 = 1 << 11;
  3247. track->textures[i].num_levels = 12;
  3248. if (rdev->family <= CHIP_RS200) {
  3249. track->textures[i].tex_coord_type = 0;
  3250. track->textures[i].txdepth = 0;
  3251. } else {
  3252. track->textures[i].txdepth = 16;
  3253. track->textures[i].tex_coord_type = 1;
  3254. }
  3255. track->textures[i].cpp = 64;
  3256. track->textures[i].robj = NULL;
  3257. /* CS IB emission code makes sure texture unit are disabled */
  3258. track->textures[i].enabled = false;
  3259. track->textures[i].lookup_disable = false;
  3260. track->textures[i].roundup_w = true;
  3261. track->textures[i].roundup_h = true;
  3262. if (track->separate_cube)
  3263. for (face = 0; face < 5; face++) {
  3264. track->textures[i].cube_info[face].robj = NULL;
  3265. track->textures[i].cube_info[face].width = 16536;
  3266. track->textures[i].cube_info[face].height = 16536;
  3267. track->textures[i].cube_info[face].offset = 0;
  3268. }
  3269. }
  3270. }
  3271. int r100_ring_test(struct radeon_device *rdev)
  3272. {
  3273. uint32_t scratch;
  3274. uint32_t tmp = 0;
  3275. unsigned i;
  3276. int r;
  3277. r = radeon_scratch_get(rdev, &scratch);
  3278. if (r) {
  3279. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3280. return r;
  3281. }
  3282. WREG32(scratch, 0xCAFEDEAD);
  3283. r = radeon_ring_lock(rdev, 2);
  3284. if (r) {
  3285. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3286. radeon_scratch_free(rdev, scratch);
  3287. return r;
  3288. }
  3289. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3290. radeon_ring_write(rdev, 0xDEADBEEF);
  3291. radeon_ring_unlock_commit(rdev);
  3292. for (i = 0; i < rdev->usec_timeout; i++) {
  3293. tmp = RREG32(scratch);
  3294. if (tmp == 0xDEADBEEF) {
  3295. break;
  3296. }
  3297. DRM_UDELAY(1);
  3298. }
  3299. if (i < rdev->usec_timeout) {
  3300. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3301. } else {
  3302. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3303. scratch, tmp);
  3304. r = -EINVAL;
  3305. }
  3306. radeon_scratch_free(rdev, scratch);
  3307. return r;
  3308. }
  3309. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3310. {
  3311. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3312. radeon_ring_write(rdev, ib->gpu_addr);
  3313. radeon_ring_write(rdev, ib->length_dw);
  3314. }
  3315. int r100_ib_test(struct radeon_device *rdev)
  3316. {
  3317. struct radeon_ib *ib;
  3318. uint32_t scratch;
  3319. uint32_t tmp = 0;
  3320. unsigned i;
  3321. int r;
  3322. r = radeon_scratch_get(rdev, &scratch);
  3323. if (r) {
  3324. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3325. return r;
  3326. }
  3327. WREG32(scratch, 0xCAFEDEAD);
  3328. r = radeon_ib_get(rdev, &ib);
  3329. if (r) {
  3330. return r;
  3331. }
  3332. ib->ptr[0] = PACKET0(scratch, 0);
  3333. ib->ptr[1] = 0xDEADBEEF;
  3334. ib->ptr[2] = PACKET2(0);
  3335. ib->ptr[3] = PACKET2(0);
  3336. ib->ptr[4] = PACKET2(0);
  3337. ib->ptr[5] = PACKET2(0);
  3338. ib->ptr[6] = PACKET2(0);
  3339. ib->ptr[7] = PACKET2(0);
  3340. ib->length_dw = 8;
  3341. r = radeon_ib_schedule(rdev, ib);
  3342. if (r) {
  3343. radeon_scratch_free(rdev, scratch);
  3344. radeon_ib_free(rdev, &ib);
  3345. return r;
  3346. }
  3347. r = radeon_fence_wait(ib->fence, false);
  3348. if (r) {
  3349. return r;
  3350. }
  3351. for (i = 0; i < rdev->usec_timeout; i++) {
  3352. tmp = RREG32(scratch);
  3353. if (tmp == 0xDEADBEEF) {
  3354. break;
  3355. }
  3356. DRM_UDELAY(1);
  3357. }
  3358. if (i < rdev->usec_timeout) {
  3359. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3360. } else {
  3361. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3362. scratch, tmp);
  3363. r = -EINVAL;
  3364. }
  3365. radeon_scratch_free(rdev, scratch);
  3366. radeon_ib_free(rdev, &ib);
  3367. return r;
  3368. }
  3369. void r100_ib_fini(struct radeon_device *rdev)
  3370. {
  3371. radeon_ib_pool_fini(rdev);
  3372. }
  3373. int r100_ib_init(struct radeon_device *rdev)
  3374. {
  3375. int r;
  3376. r = radeon_ib_pool_init(rdev);
  3377. if (r) {
  3378. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3379. r100_ib_fini(rdev);
  3380. return r;
  3381. }
  3382. r = r100_ib_test(rdev);
  3383. if (r) {
  3384. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3385. r100_ib_fini(rdev);
  3386. return r;
  3387. }
  3388. return 0;
  3389. }
  3390. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3391. {
  3392. /* Shutdown CP we shouldn't need to do that but better be safe than
  3393. * sorry
  3394. */
  3395. rdev->cp.ready = false;
  3396. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3397. /* Save few CRTC registers */
  3398. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3399. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3400. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3401. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3402. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3403. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3404. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3405. }
  3406. /* Disable VGA aperture access */
  3407. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3408. /* Disable cursor, overlay, crtc */
  3409. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3410. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3411. S_000054_CRTC_DISPLAY_DIS(1));
  3412. WREG32(R_000050_CRTC_GEN_CNTL,
  3413. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3414. S_000050_CRTC_DISP_REQ_EN_B(1));
  3415. WREG32(R_000420_OV0_SCALE_CNTL,
  3416. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3417. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3418. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3419. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3420. S_000360_CUR2_LOCK(1));
  3421. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3422. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3423. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3424. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3425. WREG32(R_000360_CUR2_OFFSET,
  3426. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3427. }
  3428. }
  3429. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3430. {
  3431. /* Update base address for crtc */
  3432. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3433. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3434. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3435. }
  3436. /* Restore CRTC registers */
  3437. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3438. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3439. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3440. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3441. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3442. }
  3443. }
  3444. void r100_vga_render_disable(struct radeon_device *rdev)
  3445. {
  3446. u32 tmp;
  3447. tmp = RREG8(R_0003C2_GENMO_WT);
  3448. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3449. }
  3450. static void r100_debugfs(struct radeon_device *rdev)
  3451. {
  3452. int r;
  3453. r = r100_debugfs_mc_info_init(rdev);
  3454. if (r)
  3455. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3456. }
  3457. static void r100_mc_program(struct radeon_device *rdev)
  3458. {
  3459. struct r100_mc_save save;
  3460. /* Stops all mc clients */
  3461. r100_mc_stop(rdev, &save);
  3462. if (rdev->flags & RADEON_IS_AGP) {
  3463. WREG32(R_00014C_MC_AGP_LOCATION,
  3464. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3465. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3466. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3467. if (rdev->family > CHIP_RV200)
  3468. WREG32(R_00015C_AGP_BASE_2,
  3469. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3470. } else {
  3471. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3472. WREG32(R_000170_AGP_BASE, 0);
  3473. if (rdev->family > CHIP_RV200)
  3474. WREG32(R_00015C_AGP_BASE_2, 0);
  3475. }
  3476. /* Wait for mc idle */
  3477. if (r100_mc_wait_for_idle(rdev))
  3478. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3479. /* Program MC, should be a 32bits limited address space */
  3480. WREG32(R_000148_MC_FB_LOCATION,
  3481. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3482. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3483. r100_mc_resume(rdev, &save);
  3484. }
  3485. void r100_clock_startup(struct radeon_device *rdev)
  3486. {
  3487. u32 tmp;
  3488. if (radeon_dynclks != -1 && radeon_dynclks)
  3489. radeon_legacy_set_clock_gating(rdev, 1);
  3490. /* We need to force on some of the block */
  3491. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3492. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3493. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3494. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3495. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3496. }
  3497. static int r100_startup(struct radeon_device *rdev)
  3498. {
  3499. int r;
  3500. /* set common regs */
  3501. r100_set_common_regs(rdev);
  3502. /* program mc */
  3503. r100_mc_program(rdev);
  3504. /* Resume clock */
  3505. r100_clock_startup(rdev);
  3506. /* Initialize GPU configuration (# pipes, ...) */
  3507. // r100_gpu_init(rdev);
  3508. /* Initialize GART (initialize after TTM so we can allocate
  3509. * memory through TTM but finalize after TTM) */
  3510. r100_enable_bm(rdev);
  3511. if (rdev->flags & RADEON_IS_PCI) {
  3512. r = r100_pci_gart_enable(rdev);
  3513. if (r)
  3514. return r;
  3515. }
  3516. /* allocate wb buffer */
  3517. r = radeon_wb_init(rdev);
  3518. if (r)
  3519. return r;
  3520. /* Enable IRQ */
  3521. r100_irq_set(rdev);
  3522. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3523. /* 1M ring buffer */
  3524. r = r100_cp_init(rdev, 1024 * 1024);
  3525. if (r) {
  3526. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3527. return r;
  3528. }
  3529. r = r100_ib_init(rdev);
  3530. if (r) {
  3531. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3532. return r;
  3533. }
  3534. return 0;
  3535. }
  3536. int r100_resume(struct radeon_device *rdev)
  3537. {
  3538. /* Make sur GART are not working */
  3539. if (rdev->flags & RADEON_IS_PCI)
  3540. r100_pci_gart_disable(rdev);
  3541. /* Resume clock before doing reset */
  3542. r100_clock_startup(rdev);
  3543. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3544. if (radeon_asic_reset(rdev)) {
  3545. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3546. RREG32(R_000E40_RBBM_STATUS),
  3547. RREG32(R_0007C0_CP_STAT));
  3548. }
  3549. /* post */
  3550. radeon_combios_asic_init(rdev->ddev);
  3551. /* Resume clock after posting */
  3552. r100_clock_startup(rdev);
  3553. /* Initialize surface registers */
  3554. radeon_surface_init(rdev);
  3555. return r100_startup(rdev);
  3556. }
  3557. int r100_suspend(struct radeon_device *rdev)
  3558. {
  3559. r100_cp_disable(rdev);
  3560. radeon_wb_disable(rdev);
  3561. r100_irq_disable(rdev);
  3562. if (rdev->flags & RADEON_IS_PCI)
  3563. r100_pci_gart_disable(rdev);
  3564. return 0;
  3565. }
  3566. void r100_fini(struct radeon_device *rdev)
  3567. {
  3568. r100_cp_fini(rdev);
  3569. radeon_wb_fini(rdev);
  3570. r100_ib_fini(rdev);
  3571. radeon_gem_fini(rdev);
  3572. if (rdev->flags & RADEON_IS_PCI)
  3573. r100_pci_gart_fini(rdev);
  3574. radeon_agp_fini(rdev);
  3575. radeon_irq_kms_fini(rdev);
  3576. radeon_fence_driver_fini(rdev);
  3577. radeon_bo_fini(rdev);
  3578. radeon_atombios_fini(rdev);
  3579. kfree(rdev->bios);
  3580. rdev->bios = NULL;
  3581. }
  3582. /*
  3583. * Due to how kexec works, it can leave the hw fully initialised when it
  3584. * boots the new kernel. However doing our init sequence with the CP and
  3585. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3586. * do some quick sanity checks and restore sane values to avoid this
  3587. * problem.
  3588. */
  3589. void r100_restore_sanity(struct radeon_device *rdev)
  3590. {
  3591. u32 tmp;
  3592. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3593. if (tmp) {
  3594. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3595. }
  3596. tmp = RREG32(RADEON_CP_RB_CNTL);
  3597. if (tmp) {
  3598. WREG32(RADEON_CP_RB_CNTL, 0);
  3599. }
  3600. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3601. if (tmp) {
  3602. WREG32(RADEON_SCRATCH_UMSK, 0);
  3603. }
  3604. }
  3605. int r100_init(struct radeon_device *rdev)
  3606. {
  3607. int r;
  3608. /* Register debugfs file specific to this group of asics */
  3609. r100_debugfs(rdev);
  3610. /* Disable VGA */
  3611. r100_vga_render_disable(rdev);
  3612. /* Initialize scratch registers */
  3613. radeon_scratch_init(rdev);
  3614. /* Initialize surface registers */
  3615. radeon_surface_init(rdev);
  3616. /* sanity check some register to avoid hangs like after kexec */
  3617. r100_restore_sanity(rdev);
  3618. /* TODO: disable VGA need to use VGA request */
  3619. /* BIOS*/
  3620. if (!radeon_get_bios(rdev)) {
  3621. if (ASIC_IS_AVIVO(rdev))
  3622. return -EINVAL;
  3623. }
  3624. if (rdev->is_atom_bios) {
  3625. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3626. return -EINVAL;
  3627. } else {
  3628. r = radeon_combios_init(rdev);
  3629. if (r)
  3630. return r;
  3631. }
  3632. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3633. if (radeon_asic_reset(rdev)) {
  3634. dev_warn(rdev->dev,
  3635. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3636. RREG32(R_000E40_RBBM_STATUS),
  3637. RREG32(R_0007C0_CP_STAT));
  3638. }
  3639. /* check if cards are posted or not */
  3640. if (radeon_boot_test_post_card(rdev) == false)
  3641. return -EINVAL;
  3642. /* Set asic errata */
  3643. r100_errata(rdev);
  3644. /* Initialize clocks */
  3645. radeon_get_clock_info(rdev->ddev);
  3646. /* initialize AGP */
  3647. if (rdev->flags & RADEON_IS_AGP) {
  3648. r = radeon_agp_init(rdev);
  3649. if (r) {
  3650. radeon_agp_disable(rdev);
  3651. }
  3652. }
  3653. /* initialize VRAM */
  3654. r100_mc_init(rdev);
  3655. /* Fence driver */
  3656. r = radeon_fence_driver_init(rdev);
  3657. if (r)
  3658. return r;
  3659. r = radeon_irq_kms_init(rdev);
  3660. if (r)
  3661. return r;
  3662. /* Memory manager */
  3663. r = radeon_bo_init(rdev);
  3664. if (r)
  3665. return r;
  3666. if (rdev->flags & RADEON_IS_PCI) {
  3667. r = r100_pci_gart_init(rdev);
  3668. if (r)
  3669. return r;
  3670. }
  3671. r100_set_safe_registers(rdev);
  3672. rdev->accel_working = true;
  3673. r = r100_startup(rdev);
  3674. if (r) {
  3675. /* Somethings want wront with the accel init stop accel */
  3676. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3677. r100_cp_fini(rdev);
  3678. radeon_wb_fini(rdev);
  3679. r100_ib_fini(rdev);
  3680. radeon_irq_kms_fini(rdev);
  3681. if (rdev->flags & RADEON_IS_PCI)
  3682. r100_pci_gart_fini(rdev);
  3683. rdev->accel_working = false;
  3684. }
  3685. return 0;
  3686. }