i915_irq.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. static inline u32
  79. i915_pipestat(int pipe)
  80. {
  81. if (pipe == 0)
  82. return PIPEASTAT;
  83. if (pipe == 1)
  84. return PIPEBSTAT;
  85. BUG();
  86. }
  87. void
  88. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  89. {
  90. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  91. u32 reg = i915_pipestat(pipe);
  92. dev_priv->pipestat[pipe] |= mask;
  93. /* Enable the interrupt, clear any pending status */
  94. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  95. POSTING_READ(reg);
  96. }
  97. }
  98. void
  99. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  100. {
  101. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  102. u32 reg = i915_pipestat(pipe);
  103. dev_priv->pipestat[pipe] &= ~mask;
  104. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  105. POSTING_READ(reg);
  106. }
  107. }
  108. /**
  109. * intel_enable_asle - enable ASLE interrupt for OpRegion
  110. */
  111. void intel_enable_asle(struct drm_device *dev)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. unsigned long irqflags;
  115. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  116. if (HAS_PCH_SPLIT(dev))
  117. ironlake_enable_display_irq(dev_priv, DE_GSE);
  118. else {
  119. i915_enable_pipestat(dev_priv, 1,
  120. PIPE_LEGACY_BLC_EVENT_ENABLE);
  121. if (INTEL_INFO(dev)->gen >= 4)
  122. i915_enable_pipestat(dev_priv, 0,
  123. PIPE_LEGACY_BLC_EVENT_ENABLE);
  124. }
  125. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  126. }
  127. /**
  128. * i915_pipe_enabled - check if a pipe is enabled
  129. * @dev: DRM device
  130. * @pipe: pipe to check
  131. *
  132. * Reading certain registers when the pipe is disabled can hang the chip.
  133. * Use this routine to make sure the PLL is running and the pipe is active
  134. * before reading such registers if unsure.
  135. */
  136. static int
  137. i915_pipe_enabled(struct drm_device *dev, int pipe)
  138. {
  139. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  140. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  141. }
  142. /* Called from drm generic code, passed a 'crtc', which
  143. * we use as a pipe index
  144. */
  145. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  146. {
  147. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  148. unsigned long high_frame;
  149. unsigned long low_frame;
  150. u32 high1, high2, low;
  151. if (!i915_pipe_enabled(dev, pipe)) {
  152. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  153. "pipe %d\n", pipe);
  154. return 0;
  155. }
  156. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  157. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  158. /*
  159. * High & low register fields aren't synchronized, so make sure
  160. * we get a low value that's stable across two reads of the high
  161. * register.
  162. */
  163. do {
  164. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  165. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  166. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  167. } while (high1 != high2);
  168. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  169. low >>= PIPE_FRAME_LOW_SHIFT;
  170. return (high1 << 8) | low;
  171. }
  172. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  173. {
  174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  175. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  176. if (!i915_pipe_enabled(dev, pipe)) {
  177. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  178. "pipe %d\n", pipe);
  179. return 0;
  180. }
  181. return I915_READ(reg);
  182. }
  183. int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  184. int *vpos, int *hpos)
  185. {
  186. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  187. u32 vbl = 0, position = 0;
  188. int vbl_start, vbl_end, htotal, vtotal;
  189. bool in_vbl = true;
  190. int ret = 0;
  191. if (!i915_pipe_enabled(dev, pipe)) {
  192. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  193. "pipe %d\n", pipe);
  194. return 0;
  195. }
  196. /* Get vtotal. */
  197. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  198. if (INTEL_INFO(dev)->gen >= 4) {
  199. /* No obvious pixelcount register. Only query vertical
  200. * scanout position from Display scan line register.
  201. */
  202. position = I915_READ(PIPEDSL(pipe));
  203. /* Decode into vertical scanout position. Don't have
  204. * horizontal scanout position.
  205. */
  206. *vpos = position & 0x1fff;
  207. *hpos = 0;
  208. } else {
  209. /* Have access to pixelcount since start of frame.
  210. * We can split this into vertical and horizontal
  211. * scanout position.
  212. */
  213. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  214. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  215. *vpos = position / htotal;
  216. *hpos = position - (*vpos * htotal);
  217. }
  218. /* Query vblank area. */
  219. vbl = I915_READ(VBLANK(pipe));
  220. /* Test position against vblank region. */
  221. vbl_start = vbl & 0x1fff;
  222. vbl_end = (vbl >> 16) & 0x1fff;
  223. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  224. in_vbl = false;
  225. /* Inside "upper part" of vblank area? Apply corrective offset: */
  226. if (in_vbl && (*vpos >= vbl_start))
  227. *vpos = *vpos - vtotal;
  228. /* Readouts valid? */
  229. if (vbl > 0)
  230. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  231. /* In vblank? */
  232. if (in_vbl)
  233. ret |= DRM_SCANOUTPOS_INVBL;
  234. return ret;
  235. }
  236. int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  237. int *max_error,
  238. struct timeval *vblank_time,
  239. unsigned flags)
  240. {
  241. struct drm_i915_private *dev_priv = dev->dev_private;
  242. struct drm_crtc *crtc;
  243. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  244. DRM_ERROR("Invalid crtc %d\n", pipe);
  245. return -EINVAL;
  246. }
  247. /* Get drm_crtc to timestamp: */
  248. crtc = intel_get_crtc_for_pipe(dev, pipe);
  249. if (crtc == NULL) {
  250. DRM_ERROR("Invalid crtc %d\n", pipe);
  251. return -EINVAL;
  252. }
  253. if (!crtc->enabled) {
  254. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  255. return -EBUSY;
  256. }
  257. /* Helper routine in DRM core does all the work: */
  258. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  259. vblank_time, flags,
  260. crtc);
  261. }
  262. /*
  263. * Handle hotplug events outside the interrupt handler proper.
  264. */
  265. static void i915_hotplug_work_func(struct work_struct *work)
  266. {
  267. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  268. hotplug_work);
  269. struct drm_device *dev = dev_priv->dev;
  270. struct drm_mode_config *mode_config = &dev->mode_config;
  271. struct intel_encoder *encoder;
  272. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  273. if (encoder->hot_plug)
  274. encoder->hot_plug(encoder);
  275. /* Just fire off a uevent and let userspace tell us what to do */
  276. drm_helper_hpd_irq_event(dev);
  277. }
  278. static void i915_handle_rps_change(struct drm_device *dev)
  279. {
  280. drm_i915_private_t *dev_priv = dev->dev_private;
  281. u32 busy_up, busy_down, max_avg, min_avg;
  282. u8 new_delay = dev_priv->cur_delay;
  283. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  284. busy_up = I915_READ(RCPREVBSYTUPAVG);
  285. busy_down = I915_READ(RCPREVBSYTDNAVG);
  286. max_avg = I915_READ(RCBMAXAVG);
  287. min_avg = I915_READ(RCBMINAVG);
  288. /* Handle RCS change request from hw */
  289. if (busy_up > max_avg) {
  290. if (dev_priv->cur_delay != dev_priv->max_delay)
  291. new_delay = dev_priv->cur_delay - 1;
  292. if (new_delay < dev_priv->max_delay)
  293. new_delay = dev_priv->max_delay;
  294. } else if (busy_down < min_avg) {
  295. if (dev_priv->cur_delay != dev_priv->min_delay)
  296. new_delay = dev_priv->cur_delay + 1;
  297. if (new_delay > dev_priv->min_delay)
  298. new_delay = dev_priv->min_delay;
  299. }
  300. if (ironlake_set_drps(dev, new_delay))
  301. dev_priv->cur_delay = new_delay;
  302. return;
  303. }
  304. static void notify_ring(struct drm_device *dev,
  305. struct intel_ring_buffer *ring)
  306. {
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. u32 seqno;
  309. if (ring->obj == NULL)
  310. return;
  311. seqno = ring->get_seqno(ring);
  312. trace_i915_gem_request_complete(dev, seqno);
  313. ring->irq_seqno = seqno;
  314. wake_up_all(&ring->irq_queue);
  315. dev_priv->hangcheck_count = 0;
  316. mod_timer(&dev_priv->hangcheck_timer,
  317. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  318. }
  319. static void gen6_pm_irq_handler(struct drm_device *dev)
  320. {
  321. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  322. u8 new_delay = dev_priv->cur_delay;
  323. u32 pm_iir;
  324. pm_iir = I915_READ(GEN6_PMIIR);
  325. if (!pm_iir)
  326. return;
  327. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  328. if (dev_priv->cur_delay != dev_priv->max_delay)
  329. new_delay = dev_priv->cur_delay + 1;
  330. if (new_delay > dev_priv->max_delay)
  331. new_delay = dev_priv->max_delay;
  332. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  333. if (dev_priv->cur_delay != dev_priv->min_delay)
  334. new_delay = dev_priv->cur_delay - 1;
  335. if (new_delay < dev_priv->min_delay) {
  336. new_delay = dev_priv->min_delay;
  337. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  338. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  339. ((new_delay << 16) & 0x3f0000));
  340. } else {
  341. /* Make sure we continue to get down interrupts
  342. * until we hit the minimum frequency */
  343. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  344. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  345. }
  346. }
  347. gen6_set_rps(dev, new_delay);
  348. dev_priv->cur_delay = new_delay;
  349. I915_WRITE(GEN6_PMIIR, pm_iir);
  350. }
  351. static void pch_irq_handler(struct drm_device *dev)
  352. {
  353. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  354. u32 pch_iir;
  355. pch_iir = I915_READ(SDEIIR);
  356. if (pch_iir & SDE_AUDIO_POWER_MASK)
  357. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  358. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  359. SDE_AUDIO_POWER_SHIFT);
  360. if (pch_iir & SDE_GMBUS)
  361. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  362. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  363. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  364. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  365. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  366. if (pch_iir & SDE_POISON)
  367. DRM_ERROR("PCH poison interrupt\n");
  368. if (pch_iir & SDE_FDI_MASK) {
  369. u32 fdia, fdib;
  370. fdia = I915_READ(FDI_RXA_IIR);
  371. fdib = I915_READ(FDI_RXB_IIR);
  372. DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
  373. }
  374. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  375. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  376. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  377. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  378. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  379. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  380. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  381. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  382. }
  383. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  384. {
  385. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  386. int ret = IRQ_NONE;
  387. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  388. u32 hotplug_mask;
  389. struct drm_i915_master_private *master_priv;
  390. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  391. if (IS_GEN6(dev))
  392. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  393. /* disable master interrupt before clearing iir */
  394. de_ier = I915_READ(DEIER);
  395. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  396. POSTING_READ(DEIER);
  397. de_iir = I915_READ(DEIIR);
  398. gt_iir = I915_READ(GTIIR);
  399. pch_iir = I915_READ(SDEIIR);
  400. pm_iir = I915_READ(GEN6_PMIIR);
  401. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  402. (!IS_GEN6(dev) || pm_iir == 0))
  403. goto done;
  404. if (HAS_PCH_CPT(dev))
  405. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  406. else
  407. hotplug_mask = SDE_HOTPLUG_MASK;
  408. ret = IRQ_HANDLED;
  409. if (dev->primary->master) {
  410. master_priv = dev->primary->master->driver_priv;
  411. if (master_priv->sarea_priv)
  412. master_priv->sarea_priv->last_dispatch =
  413. READ_BREADCRUMB(dev_priv);
  414. }
  415. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  416. notify_ring(dev, &dev_priv->ring[RCS]);
  417. if (gt_iir & bsd_usr_interrupt)
  418. notify_ring(dev, &dev_priv->ring[VCS]);
  419. if (gt_iir & GT_BLT_USER_INTERRUPT)
  420. notify_ring(dev, &dev_priv->ring[BCS]);
  421. if (de_iir & DE_GSE)
  422. intel_opregion_gse_intr(dev);
  423. if (de_iir & DE_PLANEA_FLIP_DONE) {
  424. intel_prepare_page_flip(dev, 0);
  425. intel_finish_page_flip_plane(dev, 0);
  426. }
  427. if (de_iir & DE_PLANEB_FLIP_DONE) {
  428. intel_prepare_page_flip(dev, 1);
  429. intel_finish_page_flip_plane(dev, 1);
  430. }
  431. if (de_iir & DE_PIPEA_VBLANK)
  432. drm_handle_vblank(dev, 0);
  433. if (de_iir & DE_PIPEB_VBLANK)
  434. drm_handle_vblank(dev, 1);
  435. /* check event from PCH */
  436. if (de_iir & DE_PCH_EVENT) {
  437. if (pch_iir & hotplug_mask)
  438. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  439. pch_irq_handler(dev);
  440. }
  441. if (de_iir & DE_PCU_EVENT) {
  442. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  443. i915_handle_rps_change(dev);
  444. }
  445. if (IS_GEN6(dev))
  446. gen6_pm_irq_handler(dev);
  447. /* should clear PCH hotplug event before clear CPU irq */
  448. I915_WRITE(SDEIIR, pch_iir);
  449. I915_WRITE(GTIIR, gt_iir);
  450. I915_WRITE(DEIIR, de_iir);
  451. done:
  452. I915_WRITE(DEIER, de_ier);
  453. POSTING_READ(DEIER);
  454. return ret;
  455. }
  456. /**
  457. * i915_error_work_func - do process context error handling work
  458. * @work: work struct
  459. *
  460. * Fire an error uevent so userspace can see that a hang or error
  461. * was detected.
  462. */
  463. static void i915_error_work_func(struct work_struct *work)
  464. {
  465. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  466. error_work);
  467. struct drm_device *dev = dev_priv->dev;
  468. char *error_event[] = { "ERROR=1", NULL };
  469. char *reset_event[] = { "RESET=1", NULL };
  470. char *reset_done_event[] = { "ERROR=0", NULL };
  471. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  472. if (atomic_read(&dev_priv->mm.wedged)) {
  473. DRM_DEBUG_DRIVER("resetting chip\n");
  474. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  475. if (!i915_reset(dev, GRDOM_RENDER)) {
  476. atomic_set(&dev_priv->mm.wedged, 0);
  477. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  478. }
  479. complete_all(&dev_priv->error_completion);
  480. }
  481. }
  482. #ifdef CONFIG_DEBUG_FS
  483. static struct drm_i915_error_object *
  484. i915_error_object_create(struct drm_i915_private *dev_priv,
  485. struct drm_i915_gem_object *src)
  486. {
  487. struct drm_i915_error_object *dst;
  488. int page, page_count;
  489. u32 reloc_offset;
  490. if (src == NULL || src->pages == NULL)
  491. return NULL;
  492. page_count = src->base.size / PAGE_SIZE;
  493. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  494. if (dst == NULL)
  495. return NULL;
  496. reloc_offset = src->gtt_offset;
  497. for (page = 0; page < page_count; page++) {
  498. unsigned long flags;
  499. void __iomem *s;
  500. void *d;
  501. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  502. if (d == NULL)
  503. goto unwind;
  504. local_irq_save(flags);
  505. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  506. reloc_offset);
  507. memcpy_fromio(d, s, PAGE_SIZE);
  508. io_mapping_unmap_atomic(s);
  509. local_irq_restore(flags);
  510. dst->pages[page] = d;
  511. reloc_offset += PAGE_SIZE;
  512. }
  513. dst->page_count = page_count;
  514. dst->gtt_offset = src->gtt_offset;
  515. return dst;
  516. unwind:
  517. while (page--)
  518. kfree(dst->pages[page]);
  519. kfree(dst);
  520. return NULL;
  521. }
  522. static void
  523. i915_error_object_free(struct drm_i915_error_object *obj)
  524. {
  525. int page;
  526. if (obj == NULL)
  527. return;
  528. for (page = 0; page < obj->page_count; page++)
  529. kfree(obj->pages[page]);
  530. kfree(obj);
  531. }
  532. static void
  533. i915_error_state_free(struct drm_device *dev,
  534. struct drm_i915_error_state *error)
  535. {
  536. i915_error_object_free(error->batchbuffer[0]);
  537. i915_error_object_free(error->batchbuffer[1]);
  538. i915_error_object_free(error->ringbuffer);
  539. kfree(error->active_bo);
  540. kfree(error->overlay);
  541. kfree(error);
  542. }
  543. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  544. int count,
  545. struct list_head *head)
  546. {
  547. struct drm_i915_gem_object *obj;
  548. int i = 0;
  549. list_for_each_entry(obj, head, mm_list) {
  550. err->size = obj->base.size;
  551. err->name = obj->base.name;
  552. err->seqno = obj->last_rendering_seqno;
  553. err->gtt_offset = obj->gtt_offset;
  554. err->read_domains = obj->base.read_domains;
  555. err->write_domain = obj->base.write_domain;
  556. err->fence_reg = obj->fence_reg;
  557. err->pinned = 0;
  558. if (obj->pin_count > 0)
  559. err->pinned = 1;
  560. if (obj->user_pin_count > 0)
  561. err->pinned = -1;
  562. err->tiling = obj->tiling_mode;
  563. err->dirty = obj->dirty;
  564. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  565. err->ring = obj->ring ? obj->ring->id : 0;
  566. err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
  567. if (++i == count)
  568. break;
  569. err++;
  570. }
  571. return i;
  572. }
  573. static void i915_gem_record_fences(struct drm_device *dev,
  574. struct drm_i915_error_state *error)
  575. {
  576. struct drm_i915_private *dev_priv = dev->dev_private;
  577. int i;
  578. /* Fences */
  579. switch (INTEL_INFO(dev)->gen) {
  580. case 6:
  581. for (i = 0; i < 16; i++)
  582. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  583. break;
  584. case 5:
  585. case 4:
  586. for (i = 0; i < 16; i++)
  587. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  588. break;
  589. case 3:
  590. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  591. for (i = 0; i < 8; i++)
  592. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  593. case 2:
  594. for (i = 0; i < 8; i++)
  595. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  596. break;
  597. }
  598. }
  599. static struct drm_i915_error_object *
  600. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  601. struct intel_ring_buffer *ring)
  602. {
  603. struct drm_i915_gem_object *obj;
  604. u32 seqno;
  605. if (!ring->get_seqno)
  606. return NULL;
  607. seqno = ring->get_seqno(ring);
  608. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  609. if (obj->ring != ring)
  610. continue;
  611. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  612. continue;
  613. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  614. continue;
  615. /* We need to copy these to an anonymous buffer as the simplest
  616. * method to avoid being overwritten by userspace.
  617. */
  618. return i915_error_object_create(dev_priv, obj);
  619. }
  620. return NULL;
  621. }
  622. /**
  623. * i915_capture_error_state - capture an error record for later analysis
  624. * @dev: drm device
  625. *
  626. * Should be called when an error is detected (either a hang or an error
  627. * interrupt) to capture error state from the time of the error. Fills
  628. * out a structure which becomes available in debugfs for user level tools
  629. * to pick up.
  630. */
  631. static void i915_capture_error_state(struct drm_device *dev)
  632. {
  633. struct drm_i915_private *dev_priv = dev->dev_private;
  634. struct drm_i915_gem_object *obj;
  635. struct drm_i915_error_state *error;
  636. unsigned long flags;
  637. int i;
  638. spin_lock_irqsave(&dev_priv->error_lock, flags);
  639. error = dev_priv->first_error;
  640. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  641. if (error)
  642. return;
  643. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  644. if (!error) {
  645. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  646. return;
  647. }
  648. DRM_DEBUG_DRIVER("generating error event\n");
  649. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  650. error->eir = I915_READ(EIR);
  651. error->pgtbl_er = I915_READ(PGTBL_ER);
  652. error->pipeastat = I915_READ(PIPEASTAT);
  653. error->pipebstat = I915_READ(PIPEBSTAT);
  654. error->instpm = I915_READ(INSTPM);
  655. error->error = 0;
  656. if (INTEL_INFO(dev)->gen >= 6) {
  657. error->error = I915_READ(ERROR_GEN6);
  658. error->bcs_acthd = I915_READ(BCS_ACTHD);
  659. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  660. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  661. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  662. error->bcs_seqno = 0;
  663. if (dev_priv->ring[BCS].get_seqno)
  664. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  665. error->vcs_acthd = I915_READ(VCS_ACTHD);
  666. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  667. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  668. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  669. error->vcs_seqno = 0;
  670. if (dev_priv->ring[VCS].get_seqno)
  671. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  672. }
  673. if (INTEL_INFO(dev)->gen >= 4) {
  674. error->ipeir = I915_READ(IPEIR_I965);
  675. error->ipehr = I915_READ(IPEHR_I965);
  676. error->instdone = I915_READ(INSTDONE_I965);
  677. error->instps = I915_READ(INSTPS);
  678. error->instdone1 = I915_READ(INSTDONE1);
  679. error->acthd = I915_READ(ACTHD_I965);
  680. error->bbaddr = I915_READ64(BB_ADDR);
  681. } else {
  682. error->ipeir = I915_READ(IPEIR);
  683. error->ipehr = I915_READ(IPEHR);
  684. error->instdone = I915_READ(INSTDONE);
  685. error->acthd = I915_READ(ACTHD);
  686. error->bbaddr = 0;
  687. }
  688. i915_gem_record_fences(dev, error);
  689. /* Record the active batchbuffers */
  690. for (i = 0; i < I915_NUM_RINGS; i++)
  691. error->batchbuffer[i] =
  692. i915_error_first_batchbuffer(dev_priv,
  693. &dev_priv->ring[i]);
  694. /* Record the ringbuffer */
  695. error->ringbuffer = i915_error_object_create(dev_priv,
  696. dev_priv->ring[RCS].obj);
  697. /* Record buffers on the active and pinned lists. */
  698. error->active_bo = NULL;
  699. error->pinned_bo = NULL;
  700. i = 0;
  701. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  702. i++;
  703. error->active_bo_count = i;
  704. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  705. i++;
  706. error->pinned_bo_count = i - error->active_bo_count;
  707. error->active_bo = NULL;
  708. error->pinned_bo = NULL;
  709. if (i) {
  710. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  711. GFP_ATOMIC);
  712. if (error->active_bo)
  713. error->pinned_bo =
  714. error->active_bo + error->active_bo_count;
  715. }
  716. if (error->active_bo)
  717. error->active_bo_count =
  718. capture_bo_list(error->active_bo,
  719. error->active_bo_count,
  720. &dev_priv->mm.active_list);
  721. if (error->pinned_bo)
  722. error->pinned_bo_count =
  723. capture_bo_list(error->pinned_bo,
  724. error->pinned_bo_count,
  725. &dev_priv->mm.pinned_list);
  726. do_gettimeofday(&error->time);
  727. error->overlay = intel_overlay_capture_error_state(dev);
  728. error->display = intel_display_capture_error_state(dev);
  729. spin_lock_irqsave(&dev_priv->error_lock, flags);
  730. if (dev_priv->first_error == NULL) {
  731. dev_priv->first_error = error;
  732. error = NULL;
  733. }
  734. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  735. if (error)
  736. i915_error_state_free(dev, error);
  737. }
  738. void i915_destroy_error_state(struct drm_device *dev)
  739. {
  740. struct drm_i915_private *dev_priv = dev->dev_private;
  741. struct drm_i915_error_state *error;
  742. spin_lock(&dev_priv->error_lock);
  743. error = dev_priv->first_error;
  744. dev_priv->first_error = NULL;
  745. spin_unlock(&dev_priv->error_lock);
  746. if (error)
  747. i915_error_state_free(dev, error);
  748. }
  749. #else
  750. #define i915_capture_error_state(x)
  751. #endif
  752. static void i915_report_and_clear_eir(struct drm_device *dev)
  753. {
  754. struct drm_i915_private *dev_priv = dev->dev_private;
  755. u32 eir = I915_READ(EIR);
  756. if (!eir)
  757. return;
  758. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  759. eir);
  760. if (IS_G4X(dev)) {
  761. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  762. u32 ipeir = I915_READ(IPEIR_I965);
  763. printk(KERN_ERR " IPEIR: 0x%08x\n",
  764. I915_READ(IPEIR_I965));
  765. printk(KERN_ERR " IPEHR: 0x%08x\n",
  766. I915_READ(IPEHR_I965));
  767. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  768. I915_READ(INSTDONE_I965));
  769. printk(KERN_ERR " INSTPS: 0x%08x\n",
  770. I915_READ(INSTPS));
  771. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  772. I915_READ(INSTDONE1));
  773. printk(KERN_ERR " ACTHD: 0x%08x\n",
  774. I915_READ(ACTHD_I965));
  775. I915_WRITE(IPEIR_I965, ipeir);
  776. POSTING_READ(IPEIR_I965);
  777. }
  778. if (eir & GM45_ERROR_PAGE_TABLE) {
  779. u32 pgtbl_err = I915_READ(PGTBL_ER);
  780. printk(KERN_ERR "page table error\n");
  781. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  782. pgtbl_err);
  783. I915_WRITE(PGTBL_ER, pgtbl_err);
  784. POSTING_READ(PGTBL_ER);
  785. }
  786. }
  787. if (!IS_GEN2(dev)) {
  788. if (eir & I915_ERROR_PAGE_TABLE) {
  789. u32 pgtbl_err = I915_READ(PGTBL_ER);
  790. printk(KERN_ERR "page table error\n");
  791. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  792. pgtbl_err);
  793. I915_WRITE(PGTBL_ER, pgtbl_err);
  794. POSTING_READ(PGTBL_ER);
  795. }
  796. }
  797. if (eir & I915_ERROR_MEMORY_REFRESH) {
  798. u32 pipea_stats = I915_READ(PIPEASTAT);
  799. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  800. printk(KERN_ERR "memory refresh error\n");
  801. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  802. pipea_stats);
  803. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  804. pipeb_stats);
  805. /* pipestat has already been acked */
  806. }
  807. if (eir & I915_ERROR_INSTRUCTION) {
  808. printk(KERN_ERR "instruction error\n");
  809. printk(KERN_ERR " INSTPM: 0x%08x\n",
  810. I915_READ(INSTPM));
  811. if (INTEL_INFO(dev)->gen < 4) {
  812. u32 ipeir = I915_READ(IPEIR);
  813. printk(KERN_ERR " IPEIR: 0x%08x\n",
  814. I915_READ(IPEIR));
  815. printk(KERN_ERR " IPEHR: 0x%08x\n",
  816. I915_READ(IPEHR));
  817. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  818. I915_READ(INSTDONE));
  819. printk(KERN_ERR " ACTHD: 0x%08x\n",
  820. I915_READ(ACTHD));
  821. I915_WRITE(IPEIR, ipeir);
  822. POSTING_READ(IPEIR);
  823. } else {
  824. u32 ipeir = I915_READ(IPEIR_I965);
  825. printk(KERN_ERR " IPEIR: 0x%08x\n",
  826. I915_READ(IPEIR_I965));
  827. printk(KERN_ERR " IPEHR: 0x%08x\n",
  828. I915_READ(IPEHR_I965));
  829. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  830. I915_READ(INSTDONE_I965));
  831. printk(KERN_ERR " INSTPS: 0x%08x\n",
  832. I915_READ(INSTPS));
  833. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  834. I915_READ(INSTDONE1));
  835. printk(KERN_ERR " ACTHD: 0x%08x\n",
  836. I915_READ(ACTHD_I965));
  837. I915_WRITE(IPEIR_I965, ipeir);
  838. POSTING_READ(IPEIR_I965);
  839. }
  840. }
  841. I915_WRITE(EIR, eir);
  842. POSTING_READ(EIR);
  843. eir = I915_READ(EIR);
  844. if (eir) {
  845. /*
  846. * some errors might have become stuck,
  847. * mask them.
  848. */
  849. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  850. I915_WRITE(EMR, I915_READ(EMR) | eir);
  851. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  852. }
  853. }
  854. /**
  855. * i915_handle_error - handle an error interrupt
  856. * @dev: drm device
  857. *
  858. * Do some basic checking of regsiter state at error interrupt time and
  859. * dump it to the syslog. Also call i915_capture_error_state() to make
  860. * sure we get a record and make it available in debugfs. Fire a uevent
  861. * so userspace knows something bad happened (should trigger collection
  862. * of a ring dump etc.).
  863. */
  864. void i915_handle_error(struct drm_device *dev, bool wedged)
  865. {
  866. struct drm_i915_private *dev_priv = dev->dev_private;
  867. i915_capture_error_state(dev);
  868. i915_report_and_clear_eir(dev);
  869. if (wedged) {
  870. INIT_COMPLETION(dev_priv->error_completion);
  871. atomic_set(&dev_priv->mm.wedged, 1);
  872. /*
  873. * Wakeup waiting processes so they don't hang
  874. */
  875. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  876. if (HAS_BSD(dev))
  877. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  878. if (HAS_BLT(dev))
  879. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  880. }
  881. queue_work(dev_priv->wq, &dev_priv->error_work);
  882. }
  883. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  884. {
  885. drm_i915_private_t *dev_priv = dev->dev_private;
  886. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  887. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  888. struct drm_i915_gem_object *obj;
  889. struct intel_unpin_work *work;
  890. unsigned long flags;
  891. bool stall_detected;
  892. /* Ignore early vblank irqs */
  893. if (intel_crtc == NULL)
  894. return;
  895. spin_lock_irqsave(&dev->event_lock, flags);
  896. work = intel_crtc->unpin_work;
  897. if (work == NULL || work->pending || !work->enable_stall_check) {
  898. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  899. spin_unlock_irqrestore(&dev->event_lock, flags);
  900. return;
  901. }
  902. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  903. obj = work->pending_flip_obj;
  904. if (INTEL_INFO(dev)->gen >= 4) {
  905. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  906. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  907. } else {
  908. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  909. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  910. crtc->y * crtc->fb->pitch +
  911. crtc->x * crtc->fb->bits_per_pixel/8);
  912. }
  913. spin_unlock_irqrestore(&dev->event_lock, flags);
  914. if (stall_detected) {
  915. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  916. intel_prepare_page_flip(dev, intel_crtc->plane);
  917. }
  918. }
  919. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  920. {
  921. struct drm_device *dev = (struct drm_device *) arg;
  922. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  923. struct drm_i915_master_private *master_priv;
  924. u32 iir, new_iir;
  925. u32 pipea_stats, pipeb_stats;
  926. u32 vblank_status;
  927. int vblank = 0;
  928. unsigned long irqflags;
  929. int irq_received;
  930. int ret = IRQ_NONE;
  931. atomic_inc(&dev_priv->irq_received);
  932. if (HAS_PCH_SPLIT(dev))
  933. return ironlake_irq_handler(dev);
  934. iir = I915_READ(IIR);
  935. if (INTEL_INFO(dev)->gen >= 4)
  936. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  937. else
  938. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  939. for (;;) {
  940. irq_received = iir != 0;
  941. /* Can't rely on pipestat interrupt bit in iir as it might
  942. * have been cleared after the pipestat interrupt was received.
  943. * It doesn't set the bit in iir again, but it still produces
  944. * interrupts (for non-MSI).
  945. */
  946. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  947. pipea_stats = I915_READ(PIPEASTAT);
  948. pipeb_stats = I915_READ(PIPEBSTAT);
  949. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  950. i915_handle_error(dev, false);
  951. /*
  952. * Clear the PIPE(A|B)STAT regs before the IIR
  953. */
  954. if (pipea_stats & 0x8000ffff) {
  955. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  956. DRM_DEBUG_DRIVER("pipe a underrun\n");
  957. I915_WRITE(PIPEASTAT, pipea_stats);
  958. irq_received = 1;
  959. }
  960. if (pipeb_stats & 0x8000ffff) {
  961. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  962. DRM_DEBUG_DRIVER("pipe b underrun\n");
  963. I915_WRITE(PIPEBSTAT, pipeb_stats);
  964. irq_received = 1;
  965. }
  966. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  967. if (!irq_received)
  968. break;
  969. ret = IRQ_HANDLED;
  970. /* Consume port. Then clear IIR or we'll miss events */
  971. if ((I915_HAS_HOTPLUG(dev)) &&
  972. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  973. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  974. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  975. hotplug_status);
  976. if (hotplug_status & dev_priv->hotplug_supported_mask)
  977. queue_work(dev_priv->wq,
  978. &dev_priv->hotplug_work);
  979. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  980. I915_READ(PORT_HOTPLUG_STAT);
  981. }
  982. I915_WRITE(IIR, iir);
  983. new_iir = I915_READ(IIR); /* Flush posted writes */
  984. if (dev->primary->master) {
  985. master_priv = dev->primary->master->driver_priv;
  986. if (master_priv->sarea_priv)
  987. master_priv->sarea_priv->last_dispatch =
  988. READ_BREADCRUMB(dev_priv);
  989. }
  990. if (iir & I915_USER_INTERRUPT)
  991. notify_ring(dev, &dev_priv->ring[RCS]);
  992. if (iir & I915_BSD_USER_INTERRUPT)
  993. notify_ring(dev, &dev_priv->ring[VCS]);
  994. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  995. intel_prepare_page_flip(dev, 0);
  996. if (dev_priv->flip_pending_is_done)
  997. intel_finish_page_flip_plane(dev, 0);
  998. }
  999. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1000. intel_prepare_page_flip(dev, 1);
  1001. if (dev_priv->flip_pending_is_done)
  1002. intel_finish_page_flip_plane(dev, 1);
  1003. }
  1004. if (pipea_stats & vblank_status &&
  1005. drm_handle_vblank(dev, 0)) {
  1006. vblank++;
  1007. if (!dev_priv->flip_pending_is_done) {
  1008. i915_pageflip_stall_check(dev, 0);
  1009. intel_finish_page_flip(dev, 0);
  1010. }
  1011. }
  1012. if (pipeb_stats & vblank_status &&
  1013. drm_handle_vblank(dev, 1)) {
  1014. vblank++;
  1015. if (!dev_priv->flip_pending_is_done) {
  1016. i915_pageflip_stall_check(dev, 1);
  1017. intel_finish_page_flip(dev, 1);
  1018. }
  1019. }
  1020. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1021. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  1022. (iir & I915_ASLE_INTERRUPT))
  1023. intel_opregion_asle_intr(dev);
  1024. /* With MSI, interrupts are only generated when iir
  1025. * transitions from zero to nonzero. If another bit got
  1026. * set while we were handling the existing iir bits, then
  1027. * we would never get another interrupt.
  1028. *
  1029. * This is fine on non-MSI as well, as if we hit this path
  1030. * we avoid exiting the interrupt handler only to generate
  1031. * another one.
  1032. *
  1033. * Note that for MSI this could cause a stray interrupt report
  1034. * if an interrupt landed in the time between writing IIR and
  1035. * the posting read. This should be rare enough to never
  1036. * trigger the 99% of 100,000 interrupts test for disabling
  1037. * stray interrupts.
  1038. */
  1039. iir = new_iir;
  1040. }
  1041. return ret;
  1042. }
  1043. static int i915_emit_irq(struct drm_device * dev)
  1044. {
  1045. drm_i915_private_t *dev_priv = dev->dev_private;
  1046. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1047. i915_kernel_lost_context(dev);
  1048. DRM_DEBUG_DRIVER("\n");
  1049. dev_priv->counter++;
  1050. if (dev_priv->counter > 0x7FFFFFFFUL)
  1051. dev_priv->counter = 1;
  1052. if (master_priv->sarea_priv)
  1053. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1054. if (BEGIN_LP_RING(4) == 0) {
  1055. OUT_RING(MI_STORE_DWORD_INDEX);
  1056. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1057. OUT_RING(dev_priv->counter);
  1058. OUT_RING(MI_USER_INTERRUPT);
  1059. ADVANCE_LP_RING();
  1060. }
  1061. return dev_priv->counter;
  1062. }
  1063. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  1064. {
  1065. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1066. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1067. if (dev_priv->trace_irq_seqno == 0 &&
  1068. ring->irq_get(ring))
  1069. dev_priv->trace_irq_seqno = seqno;
  1070. }
  1071. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1072. {
  1073. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1074. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1075. int ret = 0;
  1076. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1077. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1078. READ_BREADCRUMB(dev_priv));
  1079. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1080. if (master_priv->sarea_priv)
  1081. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1082. return 0;
  1083. }
  1084. if (master_priv->sarea_priv)
  1085. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1086. if (ring->irq_get(ring)) {
  1087. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1088. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1089. ring->irq_put(ring);
  1090. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1091. ret = -EBUSY;
  1092. if (ret == -EBUSY) {
  1093. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1094. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1095. }
  1096. return ret;
  1097. }
  1098. /* Needs the lock as it touches the ring.
  1099. */
  1100. int i915_irq_emit(struct drm_device *dev, void *data,
  1101. struct drm_file *file_priv)
  1102. {
  1103. drm_i915_private_t *dev_priv = dev->dev_private;
  1104. drm_i915_irq_emit_t *emit = data;
  1105. int result;
  1106. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1107. DRM_ERROR("called with no initialization\n");
  1108. return -EINVAL;
  1109. }
  1110. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1111. mutex_lock(&dev->struct_mutex);
  1112. result = i915_emit_irq(dev);
  1113. mutex_unlock(&dev->struct_mutex);
  1114. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1115. DRM_ERROR("copy_to_user\n");
  1116. return -EFAULT;
  1117. }
  1118. return 0;
  1119. }
  1120. /* Doesn't need the hardware lock.
  1121. */
  1122. int i915_irq_wait(struct drm_device *dev, void *data,
  1123. struct drm_file *file_priv)
  1124. {
  1125. drm_i915_private_t *dev_priv = dev->dev_private;
  1126. drm_i915_irq_wait_t *irqwait = data;
  1127. if (!dev_priv) {
  1128. DRM_ERROR("called with no initialization\n");
  1129. return -EINVAL;
  1130. }
  1131. return i915_wait_irq(dev, irqwait->irq_seq);
  1132. }
  1133. /* Called from drm generic code, passed 'crtc' which
  1134. * we use as a pipe index
  1135. */
  1136. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1137. {
  1138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1139. unsigned long irqflags;
  1140. if (!i915_pipe_enabled(dev, pipe))
  1141. return -EINVAL;
  1142. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1143. if (HAS_PCH_SPLIT(dev))
  1144. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1145. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1146. else if (INTEL_INFO(dev)->gen >= 4)
  1147. i915_enable_pipestat(dev_priv, pipe,
  1148. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1149. else
  1150. i915_enable_pipestat(dev_priv, pipe,
  1151. PIPE_VBLANK_INTERRUPT_ENABLE);
  1152. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1153. return 0;
  1154. }
  1155. /* Called from drm generic code, passed 'crtc' which
  1156. * we use as a pipe index
  1157. */
  1158. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1159. {
  1160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1161. unsigned long irqflags;
  1162. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1163. if (HAS_PCH_SPLIT(dev))
  1164. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1165. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1166. else
  1167. i915_disable_pipestat(dev_priv, pipe,
  1168. PIPE_VBLANK_INTERRUPT_ENABLE |
  1169. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1170. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1171. }
  1172. void i915_enable_interrupt (struct drm_device *dev)
  1173. {
  1174. struct drm_i915_private *dev_priv = dev->dev_private;
  1175. if (!HAS_PCH_SPLIT(dev))
  1176. intel_opregion_enable_asle(dev);
  1177. dev_priv->irq_enabled = 1;
  1178. }
  1179. /* Set the vblank monitor pipe
  1180. */
  1181. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1182. struct drm_file *file_priv)
  1183. {
  1184. drm_i915_private_t *dev_priv = dev->dev_private;
  1185. if (!dev_priv) {
  1186. DRM_ERROR("called with no initialization\n");
  1187. return -EINVAL;
  1188. }
  1189. return 0;
  1190. }
  1191. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1192. struct drm_file *file_priv)
  1193. {
  1194. drm_i915_private_t *dev_priv = dev->dev_private;
  1195. drm_i915_vblank_pipe_t *pipe = data;
  1196. if (!dev_priv) {
  1197. DRM_ERROR("called with no initialization\n");
  1198. return -EINVAL;
  1199. }
  1200. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1201. return 0;
  1202. }
  1203. /**
  1204. * Schedule buffer swap at given vertical blank.
  1205. */
  1206. int i915_vblank_swap(struct drm_device *dev, void *data,
  1207. struct drm_file *file_priv)
  1208. {
  1209. /* The delayed swap mechanism was fundamentally racy, and has been
  1210. * removed. The model was that the client requested a delayed flip/swap
  1211. * from the kernel, then waited for vblank before continuing to perform
  1212. * rendering. The problem was that the kernel might wake the client
  1213. * up before it dispatched the vblank swap (since the lock has to be
  1214. * held while touching the ringbuffer), in which case the client would
  1215. * clear and start the next frame before the swap occurred, and
  1216. * flicker would occur in addition to likely missing the vblank.
  1217. *
  1218. * In the absence of this ioctl, userland falls back to a correct path
  1219. * of waiting for a vblank, then dispatching the swap on its own.
  1220. * Context switching to userland and back is plenty fast enough for
  1221. * meeting the requirements of vblank swapping.
  1222. */
  1223. return -EINVAL;
  1224. }
  1225. static u32
  1226. ring_last_seqno(struct intel_ring_buffer *ring)
  1227. {
  1228. return list_entry(ring->request_list.prev,
  1229. struct drm_i915_gem_request, list)->seqno;
  1230. }
  1231. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1232. {
  1233. if (list_empty(&ring->request_list) ||
  1234. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1235. /* Issue a wake-up to catch stuck h/w. */
  1236. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1237. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1238. ring->name,
  1239. ring->waiting_seqno,
  1240. ring->get_seqno(ring));
  1241. wake_up_all(&ring->irq_queue);
  1242. *err = true;
  1243. }
  1244. return true;
  1245. }
  1246. return false;
  1247. }
  1248. static bool kick_ring(struct intel_ring_buffer *ring)
  1249. {
  1250. struct drm_device *dev = ring->dev;
  1251. struct drm_i915_private *dev_priv = dev->dev_private;
  1252. u32 tmp = I915_READ_CTL(ring);
  1253. if (tmp & RING_WAIT) {
  1254. DRM_ERROR("Kicking stuck wait on %s\n",
  1255. ring->name);
  1256. I915_WRITE_CTL(ring, tmp);
  1257. return true;
  1258. }
  1259. if (IS_GEN6(dev) &&
  1260. (tmp & RING_WAIT_SEMAPHORE)) {
  1261. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1262. ring->name);
  1263. I915_WRITE_CTL(ring, tmp);
  1264. return true;
  1265. }
  1266. return false;
  1267. }
  1268. /**
  1269. * This is called when the chip hasn't reported back with completed
  1270. * batchbuffers in a long time. The first time this is called we simply record
  1271. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1272. * again, we assume the chip is wedged and try to fix it.
  1273. */
  1274. void i915_hangcheck_elapsed(unsigned long data)
  1275. {
  1276. struct drm_device *dev = (struct drm_device *)data;
  1277. drm_i915_private_t *dev_priv = dev->dev_private;
  1278. uint32_t acthd, instdone, instdone1;
  1279. bool err = false;
  1280. /* If all work is done then ACTHD clearly hasn't advanced. */
  1281. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1282. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1283. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1284. dev_priv->hangcheck_count = 0;
  1285. if (err)
  1286. goto repeat;
  1287. return;
  1288. }
  1289. if (INTEL_INFO(dev)->gen < 4) {
  1290. acthd = I915_READ(ACTHD);
  1291. instdone = I915_READ(INSTDONE);
  1292. instdone1 = 0;
  1293. } else {
  1294. acthd = I915_READ(ACTHD_I965);
  1295. instdone = I915_READ(INSTDONE_I965);
  1296. instdone1 = I915_READ(INSTDONE1);
  1297. }
  1298. if (dev_priv->last_acthd == acthd &&
  1299. dev_priv->last_instdone == instdone &&
  1300. dev_priv->last_instdone1 == instdone1) {
  1301. if (dev_priv->hangcheck_count++ > 1) {
  1302. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1303. if (!IS_GEN2(dev)) {
  1304. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1305. * If so we can simply poke the RB_WAIT bit
  1306. * and break the hang. This should work on
  1307. * all but the second generation chipsets.
  1308. */
  1309. if (kick_ring(&dev_priv->ring[RCS]))
  1310. goto repeat;
  1311. if (HAS_BSD(dev) &&
  1312. kick_ring(&dev_priv->ring[VCS]))
  1313. goto repeat;
  1314. if (HAS_BLT(dev) &&
  1315. kick_ring(&dev_priv->ring[BCS]))
  1316. goto repeat;
  1317. }
  1318. i915_handle_error(dev, true);
  1319. return;
  1320. }
  1321. } else {
  1322. dev_priv->hangcheck_count = 0;
  1323. dev_priv->last_acthd = acthd;
  1324. dev_priv->last_instdone = instdone;
  1325. dev_priv->last_instdone1 = instdone1;
  1326. }
  1327. repeat:
  1328. /* Reset timer case chip hangs without another request being added */
  1329. mod_timer(&dev_priv->hangcheck_timer,
  1330. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1331. }
  1332. /* drm_dma.h hooks
  1333. */
  1334. static void ironlake_irq_preinstall(struct drm_device *dev)
  1335. {
  1336. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1337. I915_WRITE(HWSTAM, 0xeffe);
  1338. /* XXX hotplug from PCH */
  1339. I915_WRITE(DEIMR, 0xffffffff);
  1340. I915_WRITE(DEIER, 0x0);
  1341. POSTING_READ(DEIER);
  1342. /* and GT */
  1343. I915_WRITE(GTIMR, 0xffffffff);
  1344. I915_WRITE(GTIER, 0x0);
  1345. POSTING_READ(GTIER);
  1346. /* south display irq */
  1347. I915_WRITE(SDEIMR, 0xffffffff);
  1348. I915_WRITE(SDEIER, 0x0);
  1349. POSTING_READ(SDEIER);
  1350. }
  1351. static int ironlake_irq_postinstall(struct drm_device *dev)
  1352. {
  1353. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1354. /* enable kind of interrupts always enabled */
  1355. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1356. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1357. u32 render_irqs;
  1358. u32 hotplug_mask;
  1359. dev_priv->irq_mask = ~display_mask;
  1360. /* should always can generate irq */
  1361. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1362. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1363. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1364. POSTING_READ(DEIER);
  1365. dev_priv->gt_irq_mask = ~0;
  1366. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1367. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1368. if (IS_GEN6(dev))
  1369. render_irqs =
  1370. GT_USER_INTERRUPT |
  1371. GT_GEN6_BSD_USER_INTERRUPT |
  1372. GT_BLT_USER_INTERRUPT;
  1373. else
  1374. render_irqs =
  1375. GT_USER_INTERRUPT |
  1376. GT_PIPE_NOTIFY |
  1377. GT_BSD_USER_INTERRUPT;
  1378. I915_WRITE(GTIER, render_irqs);
  1379. POSTING_READ(GTIER);
  1380. if (HAS_PCH_CPT(dev)) {
  1381. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1382. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1383. } else {
  1384. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1385. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1386. hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
  1387. I915_WRITE(FDI_RXA_IMR, 0);
  1388. I915_WRITE(FDI_RXB_IMR, 0);
  1389. }
  1390. dev_priv->pch_irq_mask = ~hotplug_mask;
  1391. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1392. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1393. I915_WRITE(SDEIER, hotplug_mask);
  1394. POSTING_READ(SDEIER);
  1395. if (IS_IRONLAKE_M(dev)) {
  1396. /* Clear & enable PCU event interrupts */
  1397. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1398. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1399. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1400. }
  1401. return 0;
  1402. }
  1403. void i915_driver_irq_preinstall(struct drm_device * dev)
  1404. {
  1405. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1406. atomic_set(&dev_priv->irq_received, 0);
  1407. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1408. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1409. if (HAS_PCH_SPLIT(dev)) {
  1410. ironlake_irq_preinstall(dev);
  1411. return;
  1412. }
  1413. if (I915_HAS_HOTPLUG(dev)) {
  1414. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1415. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1416. }
  1417. I915_WRITE(HWSTAM, 0xeffe);
  1418. I915_WRITE(PIPEASTAT, 0);
  1419. I915_WRITE(PIPEBSTAT, 0);
  1420. I915_WRITE(IMR, 0xffffffff);
  1421. I915_WRITE(IER, 0x0);
  1422. POSTING_READ(IER);
  1423. }
  1424. /*
  1425. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1426. * enabled correctly.
  1427. */
  1428. int i915_driver_irq_postinstall(struct drm_device *dev)
  1429. {
  1430. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1431. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1432. u32 error_mask;
  1433. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1434. if (HAS_BSD(dev))
  1435. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1436. if (HAS_BLT(dev))
  1437. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1438. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1439. if (HAS_PCH_SPLIT(dev))
  1440. return ironlake_irq_postinstall(dev);
  1441. /* Unmask the interrupts that we always want on. */
  1442. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1443. dev_priv->pipestat[0] = 0;
  1444. dev_priv->pipestat[1] = 0;
  1445. if (I915_HAS_HOTPLUG(dev)) {
  1446. /* Enable in IER... */
  1447. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1448. /* and unmask in IMR */
  1449. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1450. }
  1451. /*
  1452. * Enable some error detection, note the instruction error mask
  1453. * bit is reserved, so we leave it masked.
  1454. */
  1455. if (IS_G4X(dev)) {
  1456. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1457. GM45_ERROR_MEM_PRIV |
  1458. GM45_ERROR_CP_PRIV |
  1459. I915_ERROR_MEMORY_REFRESH);
  1460. } else {
  1461. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1462. I915_ERROR_MEMORY_REFRESH);
  1463. }
  1464. I915_WRITE(EMR, error_mask);
  1465. I915_WRITE(IMR, dev_priv->irq_mask);
  1466. I915_WRITE(IER, enable_mask);
  1467. POSTING_READ(IER);
  1468. if (I915_HAS_HOTPLUG(dev)) {
  1469. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1470. /* Note HDMI and DP share bits */
  1471. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1472. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1473. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1474. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1475. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1476. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1477. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1478. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1479. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1480. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1481. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1482. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1483. /* Programming the CRT detection parameters tends
  1484. to generate a spurious hotplug event about three
  1485. seconds later. So just do it once.
  1486. */
  1487. if (IS_G4X(dev))
  1488. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1489. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1490. }
  1491. /* Ignore TV since it's buggy */
  1492. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1493. }
  1494. intel_opregion_enable_asle(dev);
  1495. return 0;
  1496. }
  1497. static void ironlake_irq_uninstall(struct drm_device *dev)
  1498. {
  1499. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1500. I915_WRITE(HWSTAM, 0xffffffff);
  1501. I915_WRITE(DEIMR, 0xffffffff);
  1502. I915_WRITE(DEIER, 0x0);
  1503. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1504. I915_WRITE(GTIMR, 0xffffffff);
  1505. I915_WRITE(GTIER, 0x0);
  1506. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1507. }
  1508. void i915_driver_irq_uninstall(struct drm_device * dev)
  1509. {
  1510. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1511. if (!dev_priv)
  1512. return;
  1513. dev_priv->vblank_pipe = 0;
  1514. if (HAS_PCH_SPLIT(dev)) {
  1515. ironlake_irq_uninstall(dev);
  1516. return;
  1517. }
  1518. if (I915_HAS_HOTPLUG(dev)) {
  1519. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1520. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1521. }
  1522. I915_WRITE(HWSTAM, 0xffffffff);
  1523. I915_WRITE(PIPEASTAT, 0);
  1524. I915_WRITE(PIPEBSTAT, 0);
  1525. I915_WRITE(IMR, 0xffffffff);
  1526. I915_WRITE(IER, 0x0);
  1527. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1528. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1529. I915_WRITE(IIR, I915_READ(IIR));
  1530. }