i915_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. unsigned int i915_powersave = 1;
  42. module_param_named(powersave, i915_powersave, int, 0600);
  43. unsigned int i915_enable_rc6 = 0;
  44. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  45. unsigned int i915_lvds_downclock = 0;
  46. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  47. unsigned int i915_panel_use_ssc = 1;
  48. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  49. bool i915_try_reset = true;
  50. module_param_named(reset, i915_try_reset, bool, 0600);
  51. static struct drm_driver driver;
  52. extern int intel_agp_enabled;
  53. #define INTEL_VGA_DEVICE(id, info) { \
  54. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  55. .class_mask = 0xff0000, \
  56. .vendor = 0x8086, \
  57. .device = id, \
  58. .subvendor = PCI_ANY_ID, \
  59. .subdevice = PCI_ANY_ID, \
  60. .driver_data = (unsigned long) info }
  61. static const struct intel_device_info intel_i830_info = {
  62. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  63. .has_overlay = 1, .overlay_needs_physical = 1,
  64. };
  65. static const struct intel_device_info intel_845g_info = {
  66. .gen = 2,
  67. .has_overlay = 1, .overlay_needs_physical = 1,
  68. };
  69. static const struct intel_device_info intel_i85x_info = {
  70. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  71. .cursor_needs_physical = 1,
  72. .has_overlay = 1, .overlay_needs_physical = 1,
  73. };
  74. static const struct intel_device_info intel_i865g_info = {
  75. .gen = 2,
  76. .has_overlay = 1, .overlay_needs_physical = 1,
  77. };
  78. static const struct intel_device_info intel_i915g_info = {
  79. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  80. .has_overlay = 1, .overlay_needs_physical = 1,
  81. };
  82. static const struct intel_device_info intel_i915gm_info = {
  83. .gen = 3, .is_mobile = 1,
  84. .cursor_needs_physical = 1,
  85. .has_overlay = 1, .overlay_needs_physical = 1,
  86. .supports_tv = 1,
  87. };
  88. static const struct intel_device_info intel_i945g_info = {
  89. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  90. .has_overlay = 1, .overlay_needs_physical = 1,
  91. };
  92. static const struct intel_device_info intel_i945gm_info = {
  93. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  94. .has_hotplug = 1, .cursor_needs_physical = 1,
  95. .has_overlay = 1, .overlay_needs_physical = 1,
  96. .supports_tv = 1,
  97. };
  98. static const struct intel_device_info intel_i965g_info = {
  99. .gen = 4, .is_broadwater = 1,
  100. .has_hotplug = 1,
  101. .has_overlay = 1,
  102. };
  103. static const struct intel_device_info intel_i965gm_info = {
  104. .gen = 4, .is_crestline = 1,
  105. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  106. .has_overlay = 1,
  107. .supports_tv = 1,
  108. };
  109. static const struct intel_device_info intel_g33_info = {
  110. .gen = 3, .is_g33 = 1,
  111. .need_gfx_hws = 1, .has_hotplug = 1,
  112. .has_overlay = 1,
  113. };
  114. static const struct intel_device_info intel_g45_info = {
  115. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  116. .has_pipe_cxsr = 1, .has_hotplug = 1,
  117. .has_bsd_ring = 1,
  118. };
  119. static const struct intel_device_info intel_gm45_info = {
  120. .gen = 4, .is_g4x = 1,
  121. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  122. .has_pipe_cxsr = 1, .has_hotplug = 1,
  123. .supports_tv = 1,
  124. .has_bsd_ring = 1,
  125. };
  126. static const struct intel_device_info intel_pineview_info = {
  127. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  128. .need_gfx_hws = 1, .has_hotplug = 1,
  129. .has_overlay = 1,
  130. };
  131. static const struct intel_device_info intel_ironlake_d_info = {
  132. .gen = 5,
  133. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  134. .has_bsd_ring = 1,
  135. };
  136. static const struct intel_device_info intel_ironlake_m_info = {
  137. .gen = 5, .is_mobile = 1,
  138. .need_gfx_hws = 1, .has_hotplug = 1,
  139. .has_fbc = 0, /* disabled due to buggy hardware */
  140. .has_bsd_ring = 1,
  141. };
  142. static const struct intel_device_info intel_sandybridge_d_info = {
  143. .gen = 6,
  144. .need_gfx_hws = 1, .has_hotplug = 1,
  145. .has_bsd_ring = 1,
  146. .has_blt_ring = 1,
  147. };
  148. static const struct intel_device_info intel_sandybridge_m_info = {
  149. .gen = 6, .is_mobile = 1,
  150. .need_gfx_hws = 1, .has_hotplug = 1,
  151. .has_fbc = 1,
  152. .has_bsd_ring = 1,
  153. .has_blt_ring = 1,
  154. };
  155. static const struct pci_device_id pciidlist[] = { /* aka */
  156. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  157. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  158. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  159. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  160. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  161. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  162. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  163. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  164. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  165. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  166. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  167. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  168. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  169. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  170. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  171. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  172. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  173. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  174. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  175. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  176. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  177. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  178. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  179. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  180. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  181. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  182. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  183. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  184. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  185. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  186. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  187. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  188. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  189. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  190. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  191. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  192. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  193. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  194. {0, 0, 0}
  195. };
  196. #if defined(CONFIG_DRM_I915_KMS)
  197. MODULE_DEVICE_TABLE(pci, pciidlist);
  198. #endif
  199. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  200. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  201. void intel_detect_pch (struct drm_device *dev)
  202. {
  203. struct drm_i915_private *dev_priv = dev->dev_private;
  204. struct pci_dev *pch;
  205. /*
  206. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  207. * make graphics device passthrough work easy for VMM, that only
  208. * need to expose ISA bridge to let driver know the real hardware
  209. * underneath. This is a requirement from virtualization team.
  210. */
  211. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  212. if (pch) {
  213. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  214. int id;
  215. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  216. if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  217. dev_priv->pch_type = PCH_CPT;
  218. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  219. }
  220. }
  221. pci_dev_put(pch);
  222. }
  223. }
  224. void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
  225. {
  226. int count;
  227. count = 0;
  228. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  229. udelay(10);
  230. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  231. POSTING_READ(FORCEWAKE);
  232. count = 0;
  233. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  234. udelay(10);
  235. }
  236. void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
  237. {
  238. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  239. POSTING_READ(FORCEWAKE);
  240. }
  241. static int i915_drm_freeze(struct drm_device *dev)
  242. {
  243. struct drm_i915_private *dev_priv = dev->dev_private;
  244. drm_kms_helper_poll_disable(dev);
  245. pci_save_state(dev->pdev);
  246. /* If KMS is active, we do the leavevt stuff here */
  247. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  248. int error = i915_gem_idle(dev);
  249. if (error) {
  250. dev_err(&dev->pdev->dev,
  251. "GEM idle failed, resume might fail\n");
  252. return error;
  253. }
  254. drm_irq_uninstall(dev);
  255. }
  256. i915_save_state(dev);
  257. intel_opregion_fini(dev);
  258. /* Modeset on resume, not lid events */
  259. dev_priv->modeset_on_lid = 0;
  260. return 0;
  261. }
  262. int i915_suspend(struct drm_device *dev, pm_message_t state)
  263. {
  264. int error;
  265. if (!dev || !dev->dev_private) {
  266. DRM_ERROR("dev: %p\n", dev);
  267. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  268. return -ENODEV;
  269. }
  270. if (state.event == PM_EVENT_PRETHAW)
  271. return 0;
  272. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  273. return 0;
  274. error = i915_drm_freeze(dev);
  275. if (error)
  276. return error;
  277. if (state.event == PM_EVENT_SUSPEND) {
  278. /* Shut down the device */
  279. pci_disable_device(dev->pdev);
  280. pci_set_power_state(dev->pdev, PCI_D3hot);
  281. }
  282. return 0;
  283. }
  284. static int i915_drm_thaw(struct drm_device *dev)
  285. {
  286. struct drm_i915_private *dev_priv = dev->dev_private;
  287. int error = 0;
  288. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  289. mutex_lock(&dev->struct_mutex);
  290. i915_gem_restore_gtt_mappings(dev);
  291. mutex_unlock(&dev->struct_mutex);
  292. }
  293. i915_restore_state(dev);
  294. intel_opregion_setup(dev);
  295. /* KMS EnterVT equivalent */
  296. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  297. mutex_lock(&dev->struct_mutex);
  298. dev_priv->mm.suspended = 0;
  299. error = i915_gem_init_ringbuffer(dev);
  300. mutex_unlock(&dev->struct_mutex);
  301. drm_mode_config_reset(dev);
  302. drm_irq_install(dev);
  303. /* Resume the modeset for every activated CRTC */
  304. drm_helper_resume_force_mode(dev);
  305. if (IS_IRONLAKE_M(dev))
  306. ironlake_enable_rc6(dev);
  307. }
  308. intel_opregion_init(dev);
  309. dev_priv->modeset_on_lid = 0;
  310. return error;
  311. }
  312. int i915_resume(struct drm_device *dev)
  313. {
  314. int ret;
  315. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  316. return 0;
  317. if (pci_enable_device(dev->pdev))
  318. return -EIO;
  319. pci_set_master(dev->pdev);
  320. ret = i915_drm_thaw(dev);
  321. if (ret)
  322. return ret;
  323. drm_kms_helper_poll_enable(dev);
  324. return 0;
  325. }
  326. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  327. {
  328. struct drm_i915_private *dev_priv = dev->dev_private;
  329. if (IS_I85X(dev))
  330. return -ENODEV;
  331. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  332. POSTING_READ(D_STATE);
  333. if (IS_I830(dev) || IS_845G(dev)) {
  334. I915_WRITE(DEBUG_RESET_I830,
  335. DEBUG_RESET_DISPLAY |
  336. DEBUG_RESET_RENDER |
  337. DEBUG_RESET_FULL);
  338. POSTING_READ(DEBUG_RESET_I830);
  339. msleep(1);
  340. I915_WRITE(DEBUG_RESET_I830, 0);
  341. POSTING_READ(DEBUG_RESET_I830);
  342. }
  343. msleep(1);
  344. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  345. POSTING_READ(D_STATE);
  346. return 0;
  347. }
  348. static int i965_reset_complete(struct drm_device *dev)
  349. {
  350. u8 gdrst;
  351. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  352. return gdrst & 0x1;
  353. }
  354. static int i965_do_reset(struct drm_device *dev, u8 flags)
  355. {
  356. u8 gdrst;
  357. /*
  358. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  359. * well as the reset bit (GR/bit 0). Setting the GR bit
  360. * triggers the reset; when done, the hardware will clear it.
  361. */
  362. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  363. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  364. return wait_for(i965_reset_complete(dev), 500);
  365. }
  366. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  367. {
  368. struct drm_i915_private *dev_priv = dev->dev_private;
  369. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  370. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  371. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  372. }
  373. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  374. {
  375. struct drm_i915_private *dev_priv = dev->dev_private;
  376. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  377. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  378. }
  379. /**
  380. * i965_reset - reset chip after a hang
  381. * @dev: drm device to reset
  382. * @flags: reset domains
  383. *
  384. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  385. * reset or otherwise an error code.
  386. *
  387. * Procedure is fairly simple:
  388. * - reset the chip using the reset reg
  389. * - re-init context state
  390. * - re-init hardware status page
  391. * - re-init ring buffer
  392. * - re-init interrupt state
  393. * - re-init display
  394. */
  395. int i915_reset(struct drm_device *dev, u8 flags)
  396. {
  397. drm_i915_private_t *dev_priv = dev->dev_private;
  398. /*
  399. * We really should only reset the display subsystem if we actually
  400. * need to
  401. */
  402. bool need_display = true;
  403. int ret;
  404. if (!i915_try_reset)
  405. return 0;
  406. if (!mutex_trylock(&dev->struct_mutex))
  407. return -EBUSY;
  408. i915_gem_reset(dev);
  409. ret = -ENODEV;
  410. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  411. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  412. } else switch (INTEL_INFO(dev)->gen) {
  413. case 6:
  414. ret = gen6_do_reset(dev, flags);
  415. break;
  416. case 5:
  417. ret = ironlake_do_reset(dev, flags);
  418. break;
  419. case 4:
  420. ret = i965_do_reset(dev, flags);
  421. break;
  422. case 2:
  423. ret = i8xx_do_reset(dev, flags);
  424. break;
  425. }
  426. dev_priv->last_gpu_reset = get_seconds();
  427. if (ret) {
  428. DRM_ERROR("Failed to reset chip.\n");
  429. mutex_unlock(&dev->struct_mutex);
  430. return ret;
  431. }
  432. /* Ok, now get things going again... */
  433. /*
  434. * Everything depends on having the GTT running, so we need to start
  435. * there. Fortunately we don't need to do this unless we reset the
  436. * chip at a PCI level.
  437. *
  438. * Next we need to restore the context, but we don't use those
  439. * yet either...
  440. *
  441. * Ring buffer needs to be re-initialized in the KMS case, or if X
  442. * was running at the time of the reset (i.e. we weren't VT
  443. * switched away).
  444. */
  445. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  446. !dev_priv->mm.suspended) {
  447. dev_priv->mm.suspended = 0;
  448. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  449. if (HAS_BSD(dev))
  450. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  451. if (HAS_BLT(dev))
  452. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  453. mutex_unlock(&dev->struct_mutex);
  454. drm_irq_uninstall(dev);
  455. drm_mode_config_reset(dev);
  456. drm_irq_install(dev);
  457. mutex_lock(&dev->struct_mutex);
  458. }
  459. mutex_unlock(&dev->struct_mutex);
  460. /*
  461. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  462. * need to retrain the display link and cannot just restore the register
  463. * values.
  464. */
  465. if (need_display) {
  466. mutex_lock(&dev->mode_config.mutex);
  467. drm_helper_resume_force_mode(dev);
  468. mutex_unlock(&dev->mode_config.mutex);
  469. }
  470. return 0;
  471. }
  472. static int __devinit
  473. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  474. {
  475. /* Only bind to function 0 of the device. Early generations
  476. * used function 1 as a placeholder for multi-head. This causes
  477. * us confusion instead, especially on the systems where both
  478. * functions have the same PCI-ID!
  479. */
  480. if (PCI_FUNC(pdev->devfn))
  481. return -ENODEV;
  482. return drm_get_pci_dev(pdev, ent, &driver);
  483. }
  484. static void
  485. i915_pci_remove(struct pci_dev *pdev)
  486. {
  487. struct drm_device *dev = pci_get_drvdata(pdev);
  488. drm_put_dev(dev);
  489. }
  490. static int i915_pm_suspend(struct device *dev)
  491. {
  492. struct pci_dev *pdev = to_pci_dev(dev);
  493. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  494. int error;
  495. if (!drm_dev || !drm_dev->dev_private) {
  496. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  497. return -ENODEV;
  498. }
  499. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  500. return 0;
  501. error = i915_drm_freeze(drm_dev);
  502. if (error)
  503. return error;
  504. pci_disable_device(pdev);
  505. pci_set_power_state(pdev, PCI_D3hot);
  506. return 0;
  507. }
  508. static int i915_pm_resume(struct device *dev)
  509. {
  510. struct pci_dev *pdev = to_pci_dev(dev);
  511. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  512. return i915_resume(drm_dev);
  513. }
  514. static int i915_pm_freeze(struct device *dev)
  515. {
  516. struct pci_dev *pdev = to_pci_dev(dev);
  517. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  518. if (!drm_dev || !drm_dev->dev_private) {
  519. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  520. return -ENODEV;
  521. }
  522. return i915_drm_freeze(drm_dev);
  523. }
  524. static int i915_pm_thaw(struct device *dev)
  525. {
  526. struct pci_dev *pdev = to_pci_dev(dev);
  527. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  528. return i915_drm_thaw(drm_dev);
  529. }
  530. static int i915_pm_poweroff(struct device *dev)
  531. {
  532. struct pci_dev *pdev = to_pci_dev(dev);
  533. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  534. return i915_drm_freeze(drm_dev);
  535. }
  536. static const struct dev_pm_ops i915_pm_ops = {
  537. .suspend = i915_pm_suspend,
  538. .resume = i915_pm_resume,
  539. .freeze = i915_pm_freeze,
  540. .thaw = i915_pm_thaw,
  541. .poweroff = i915_pm_poweroff,
  542. .restore = i915_pm_resume,
  543. };
  544. static struct vm_operations_struct i915_gem_vm_ops = {
  545. .fault = i915_gem_fault,
  546. .open = drm_gem_vm_open,
  547. .close = drm_gem_vm_close,
  548. };
  549. static struct drm_driver driver = {
  550. /* don't use mtrr's here, the Xserver or user space app should
  551. * deal with them for intel hardware.
  552. */
  553. .driver_features =
  554. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  555. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  556. .load = i915_driver_load,
  557. .unload = i915_driver_unload,
  558. .open = i915_driver_open,
  559. .lastclose = i915_driver_lastclose,
  560. .preclose = i915_driver_preclose,
  561. .postclose = i915_driver_postclose,
  562. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  563. .suspend = i915_suspend,
  564. .resume = i915_resume,
  565. .device_is_agp = i915_driver_device_is_agp,
  566. .enable_vblank = i915_enable_vblank,
  567. .disable_vblank = i915_disable_vblank,
  568. .get_vblank_timestamp = i915_get_vblank_timestamp,
  569. .get_scanout_position = i915_get_crtc_scanoutpos,
  570. .irq_preinstall = i915_driver_irq_preinstall,
  571. .irq_postinstall = i915_driver_irq_postinstall,
  572. .irq_uninstall = i915_driver_irq_uninstall,
  573. .irq_handler = i915_driver_irq_handler,
  574. .reclaim_buffers = drm_core_reclaim_buffers,
  575. .master_create = i915_master_create,
  576. .master_destroy = i915_master_destroy,
  577. #if defined(CONFIG_DEBUG_FS)
  578. .debugfs_init = i915_debugfs_init,
  579. .debugfs_cleanup = i915_debugfs_cleanup,
  580. #endif
  581. .gem_init_object = i915_gem_init_object,
  582. .gem_free_object = i915_gem_free_object,
  583. .gem_vm_ops = &i915_gem_vm_ops,
  584. .ioctls = i915_ioctls,
  585. .fops = {
  586. .owner = THIS_MODULE,
  587. .open = drm_open,
  588. .release = drm_release,
  589. .unlocked_ioctl = drm_ioctl,
  590. .mmap = drm_gem_mmap,
  591. .poll = drm_poll,
  592. .fasync = drm_fasync,
  593. .read = drm_read,
  594. #ifdef CONFIG_COMPAT
  595. .compat_ioctl = i915_compat_ioctl,
  596. #endif
  597. .llseek = noop_llseek,
  598. },
  599. .pci_driver = {
  600. .name = DRIVER_NAME,
  601. .id_table = pciidlist,
  602. .probe = i915_pci_probe,
  603. .remove = i915_pci_remove,
  604. .driver.pm = &i915_pm_ops,
  605. },
  606. .name = DRIVER_NAME,
  607. .desc = DRIVER_DESC,
  608. .date = DRIVER_DATE,
  609. .major = DRIVER_MAJOR,
  610. .minor = DRIVER_MINOR,
  611. .patchlevel = DRIVER_PATCHLEVEL,
  612. };
  613. static int __init i915_init(void)
  614. {
  615. if (!intel_agp_enabled) {
  616. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  617. return -ENODEV;
  618. }
  619. driver.num_ioctls = i915_max_ioctl;
  620. /*
  621. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  622. * explicitly disabled with the module pararmeter.
  623. *
  624. * Otherwise, just follow the parameter (defaulting to off).
  625. *
  626. * Allow optional vga_text_mode_force boot option to override
  627. * the default behavior.
  628. */
  629. #if defined(CONFIG_DRM_I915_KMS)
  630. if (i915_modeset != 0)
  631. driver.driver_features |= DRIVER_MODESET;
  632. #endif
  633. if (i915_modeset == 1)
  634. driver.driver_features |= DRIVER_MODESET;
  635. #ifdef CONFIG_VGA_CONSOLE
  636. if (vgacon_text_force() && i915_modeset == -1)
  637. driver.driver_features &= ~DRIVER_MODESET;
  638. #endif
  639. if (!(driver.driver_features & DRIVER_MODESET))
  640. driver.get_vblank_timestamp = NULL;
  641. return drm_init(&driver);
  642. }
  643. static void __exit i915_exit(void)
  644. {
  645. drm_exit(&driver);
  646. }
  647. module_init(i915_init);
  648. module_exit(i915_exit);
  649. MODULE_AUTHOR(DRIVER_AUTHOR);
  650. MODULE_DESCRIPTION(DRIVER_DESC);
  651. MODULE_LICENSE("GPL and additional rights");