cputable.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/config.h>
  13. #include <linux/string.h>
  14. #include <linux/sched.h>
  15. #include <linux/threads.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <asm/oprofile_impl.h>
  19. #include <asm/cputable.h>
  20. struct cpu_spec* cur_cpu_spec = NULL;
  21. EXPORT_SYMBOL(cur_cpu_spec);
  22. /* NOTE:
  23. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  24. * the responsibility of the appropriate CPU save/restore functions to
  25. * eventually copy these settings over. Those save/restore aren't yet
  26. * part of the cputable though. That has to be fixed for both ppc32
  27. * and ppc64
  28. */
  29. #ifdef CONFIG_PPC64
  30. extern void __setup_cpu_power3(unsigned long offset, struct cpu_spec* spec);
  31. extern void __setup_cpu_power4(unsigned long offset, struct cpu_spec* spec);
  32. extern void __setup_cpu_be(unsigned long offset, struct cpu_spec* spec);
  33. #else
  34. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  35. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  36. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  42. #endif /* CONFIG_PPC32 */
  43. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  44. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  45. * ones as well...
  46. */
  47. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  48. PPC_FEATURE_HAS_MMU)
  49. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  50. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  51. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5)
  52. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS)
  53. /* We only set the spe features if the kernel was compiled with
  54. * spe support
  55. */
  56. #ifdef CONFIG_SPE
  57. #define PPC_FEATURE_SPE_COMP PPC_FEATURE_HAS_SPE
  58. #else
  59. #define PPC_FEATURE_SPE_COMP 0
  60. #endif
  61. struct cpu_spec cpu_specs[] = {
  62. #ifdef CONFIG_PPC64
  63. { /* Power3 */
  64. .pvr_mask = 0xffff0000,
  65. .pvr_value = 0x00400000,
  66. .cpu_name = "POWER3 (630)",
  67. .cpu_features = CPU_FTRS_POWER3,
  68. .cpu_user_features = COMMON_USER_PPC64,
  69. .icache_bsize = 128,
  70. .dcache_bsize = 128,
  71. .num_pmcs = 8,
  72. .cpu_setup = __setup_cpu_power3,
  73. #ifdef CONFIG_OPROFILE
  74. .oprofile_cpu_type = "ppc64/power3",
  75. .oprofile_model = &op_model_rs64,
  76. #endif
  77. },
  78. { /* Power3+ */
  79. .pvr_mask = 0xffff0000,
  80. .pvr_value = 0x00410000,
  81. .cpu_name = "POWER3 (630+)",
  82. .cpu_features = CPU_FTRS_POWER3,
  83. .cpu_user_features = COMMON_USER_PPC64,
  84. .icache_bsize = 128,
  85. .dcache_bsize = 128,
  86. .num_pmcs = 8,
  87. .cpu_setup = __setup_cpu_power3,
  88. #ifdef CONFIG_OPROFILE
  89. .oprofile_cpu_type = "ppc64/power3",
  90. .oprofile_model = &op_model_rs64,
  91. #endif
  92. },
  93. { /* Northstar */
  94. .pvr_mask = 0xffff0000,
  95. .pvr_value = 0x00330000,
  96. .cpu_name = "RS64-II (northstar)",
  97. .cpu_features = CPU_FTRS_RS64,
  98. .cpu_user_features = COMMON_USER_PPC64,
  99. .icache_bsize = 128,
  100. .dcache_bsize = 128,
  101. .num_pmcs = 8,
  102. .cpu_setup = __setup_cpu_power3,
  103. #ifdef CONFIG_OPROFILE
  104. .oprofile_cpu_type = "ppc64/rs64",
  105. .oprofile_model = &op_model_rs64,
  106. #endif
  107. },
  108. { /* Pulsar */
  109. .pvr_mask = 0xffff0000,
  110. .pvr_value = 0x00340000,
  111. .cpu_name = "RS64-III (pulsar)",
  112. .cpu_features = CPU_FTRS_RS64,
  113. .cpu_user_features = COMMON_USER_PPC64,
  114. .icache_bsize = 128,
  115. .dcache_bsize = 128,
  116. .num_pmcs = 8,
  117. .cpu_setup = __setup_cpu_power3,
  118. #ifdef CONFIG_OPROFILE
  119. .oprofile_cpu_type = "ppc64/rs64",
  120. .oprofile_model = &op_model_rs64,
  121. #endif
  122. },
  123. { /* I-star */
  124. .pvr_mask = 0xffff0000,
  125. .pvr_value = 0x00360000,
  126. .cpu_name = "RS64-III (icestar)",
  127. .cpu_features = CPU_FTRS_RS64,
  128. .cpu_user_features = COMMON_USER_PPC64,
  129. .icache_bsize = 128,
  130. .dcache_bsize = 128,
  131. .num_pmcs = 8,
  132. .cpu_setup = __setup_cpu_power3,
  133. #ifdef CONFIG_OPROFILE
  134. .oprofile_cpu_type = "ppc64/rs64",
  135. .oprofile_model = &op_model_rs64,
  136. #endif
  137. },
  138. { /* S-star */
  139. .pvr_mask = 0xffff0000,
  140. .pvr_value = 0x00370000,
  141. .cpu_name = "RS64-IV (sstar)",
  142. .cpu_features = CPU_FTRS_RS64,
  143. .cpu_user_features = COMMON_USER_PPC64,
  144. .icache_bsize = 128,
  145. .dcache_bsize = 128,
  146. .num_pmcs = 8,
  147. .cpu_setup = __setup_cpu_power3,
  148. #ifdef CONFIG_OPROFILE
  149. .oprofile_cpu_type = "ppc64/rs64",
  150. .oprofile_model = &op_model_rs64,
  151. #endif
  152. },
  153. { /* Power4 */
  154. .pvr_mask = 0xffff0000,
  155. .pvr_value = 0x00350000,
  156. .cpu_name = "POWER4 (gp)",
  157. .cpu_features = CPU_FTRS_POWER4,
  158. .cpu_user_features = COMMON_USER_POWER4,
  159. .icache_bsize = 128,
  160. .dcache_bsize = 128,
  161. .num_pmcs = 8,
  162. .cpu_setup = __setup_cpu_power4,
  163. #ifdef CONFIG_OPROFILE
  164. .oprofile_cpu_type = "ppc64/power4",
  165. .oprofile_model = &op_model_rs64,
  166. #endif
  167. },
  168. { /* Power4+ */
  169. .pvr_mask = 0xffff0000,
  170. .pvr_value = 0x00380000,
  171. .cpu_name = "POWER4+ (gq)",
  172. .cpu_features = CPU_FTRS_POWER4,
  173. .cpu_user_features = COMMON_USER_POWER4,
  174. .icache_bsize = 128,
  175. .dcache_bsize = 128,
  176. .num_pmcs = 8,
  177. .cpu_setup = __setup_cpu_power4,
  178. #ifdef CONFIG_OPROFILE
  179. .oprofile_cpu_type = "ppc64/power4",
  180. .oprofile_model = &op_model_power4,
  181. #endif
  182. },
  183. { /* PPC970 */
  184. .pvr_mask = 0xffff0000,
  185. .pvr_value = 0x00390000,
  186. .cpu_name = "PPC970",
  187. .cpu_features = CPU_FTRS_PPC970,
  188. .cpu_user_features = COMMON_USER_POWER4 |
  189. PPC_FEATURE_HAS_ALTIVEC_COMP,
  190. .icache_bsize = 128,
  191. .dcache_bsize = 128,
  192. .num_pmcs = 8,
  193. .cpu_setup = __setup_cpu_ppc970,
  194. #ifdef CONFIG_OPROFILE
  195. .oprofile_cpu_type = "ppc64/970",
  196. .oprofile_model = &op_model_power4,
  197. #endif
  198. },
  199. #endif /* CONFIG_PPC64 */
  200. #if defined(CONFIG_PPC64) || defined(CONFIG_POWER4)
  201. { /* PPC970FX */
  202. .pvr_mask = 0xffff0000,
  203. .pvr_value = 0x003c0000,
  204. .cpu_name = "PPC970FX",
  205. #ifdef CONFIG_PPC32
  206. .cpu_features = CPU_FTRS_970_32,
  207. #else
  208. .cpu_features = CPU_FTRS_PPC970,
  209. #endif
  210. .cpu_user_features = COMMON_USER_POWER4 |
  211. PPC_FEATURE_HAS_ALTIVEC_COMP,
  212. .icache_bsize = 128,
  213. .dcache_bsize = 128,
  214. .num_pmcs = 8,
  215. .cpu_setup = __setup_cpu_ppc970,
  216. #ifdef CONFIG_OPROFILE
  217. .oprofile_cpu_type = "ppc64/970",
  218. .oprofile_model = &op_model_power4,
  219. #endif
  220. },
  221. #endif /* defined(CONFIG_PPC64) || defined(CONFIG_POWER4) */
  222. #ifdef CONFIG_PPC64
  223. { /* PPC970MP */
  224. .pvr_mask = 0xffff0000,
  225. .pvr_value = 0x00440000,
  226. .cpu_name = "PPC970MP",
  227. .cpu_features = CPU_FTRS_PPC970,
  228. .cpu_user_features = COMMON_USER_POWER4 |
  229. PPC_FEATURE_HAS_ALTIVEC_COMP,
  230. .icache_bsize = 128,
  231. .dcache_bsize = 128,
  232. .cpu_setup = __setup_cpu_ppc970,
  233. #ifdef CONFIG_OPROFILE
  234. .oprofile_cpu_type = "ppc64/970",
  235. .oprofile_model = &op_model_power4,
  236. #endif
  237. },
  238. { /* Power5 GR */
  239. .pvr_mask = 0xffff0000,
  240. .pvr_value = 0x003a0000,
  241. .cpu_name = "POWER5 (gr)",
  242. .cpu_features = CPU_FTRS_POWER5,
  243. .cpu_user_features = COMMON_USER_POWER5,
  244. .icache_bsize = 128,
  245. .dcache_bsize = 128,
  246. .num_pmcs = 6,
  247. .cpu_setup = __setup_cpu_power4,
  248. #ifdef CONFIG_OPROFILE
  249. .oprofile_cpu_type = "ppc64/power5",
  250. .oprofile_model = &op_model_power4,
  251. #endif
  252. },
  253. { /* Power5 GS */
  254. .pvr_mask = 0xffff0000,
  255. .pvr_value = 0x003b0000,
  256. .cpu_name = "POWER5 (gs)",
  257. .cpu_features = CPU_FTRS_POWER5,
  258. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  259. .icache_bsize = 128,
  260. .dcache_bsize = 128,
  261. .num_pmcs = 6,
  262. .cpu_setup = __setup_cpu_power4,
  263. #ifdef CONFIG_OPROFILE
  264. .oprofile_cpu_type = "ppc64/power5",
  265. .oprofile_model = &op_model_power4,
  266. #endif
  267. },
  268. { /* BE DD1.x */
  269. .pvr_mask = 0xffff0000,
  270. .pvr_value = 0x00700000,
  271. .cpu_name = "Cell Broadband Engine",
  272. .cpu_features = CPU_FTRS_CELL,
  273. .cpu_user_features = COMMON_USER_PPC64 |
  274. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP,
  275. .icache_bsize = 128,
  276. .dcache_bsize = 128,
  277. .cpu_setup = __setup_cpu_be,
  278. },
  279. { /* default match */
  280. .pvr_mask = 0x00000000,
  281. .pvr_value = 0x00000000,
  282. .cpu_name = "POWER4 (compatible)",
  283. .cpu_features = CPU_FTRS_COMPATIBLE,
  284. .cpu_user_features = COMMON_USER_PPC64,
  285. .icache_bsize = 128,
  286. .dcache_bsize = 128,
  287. .num_pmcs = 6,
  288. .cpu_setup = __setup_cpu_power4,
  289. }
  290. #endif /* CONFIG_PPC64 */
  291. #ifdef CONFIG_PPC32
  292. #if CLASSIC_PPC
  293. { /* 601 */
  294. .pvr_mask = 0xffff0000,
  295. .pvr_value = 0x00010000,
  296. .cpu_name = "601",
  297. .cpu_features = CPU_FTRS_PPC601,
  298. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  299. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  300. .icache_bsize = 32,
  301. .dcache_bsize = 32,
  302. },
  303. { /* 603 */
  304. .pvr_mask = 0xffff0000,
  305. .pvr_value = 0x00030000,
  306. .cpu_name = "603",
  307. .cpu_features = CPU_FTRS_603,
  308. .cpu_user_features = COMMON_USER,
  309. .icache_bsize = 32,
  310. .dcache_bsize = 32,
  311. .cpu_setup = __setup_cpu_603
  312. },
  313. { /* 603e */
  314. .pvr_mask = 0xffff0000,
  315. .pvr_value = 0x00060000,
  316. .cpu_name = "603e",
  317. .cpu_features = CPU_FTRS_603,
  318. .cpu_user_features = COMMON_USER,
  319. .icache_bsize = 32,
  320. .dcache_bsize = 32,
  321. .cpu_setup = __setup_cpu_603
  322. },
  323. { /* 603ev */
  324. .pvr_mask = 0xffff0000,
  325. .pvr_value = 0x00070000,
  326. .cpu_name = "603ev",
  327. .cpu_features = CPU_FTRS_603,
  328. .cpu_user_features = COMMON_USER,
  329. .icache_bsize = 32,
  330. .dcache_bsize = 32,
  331. .cpu_setup = __setup_cpu_603
  332. },
  333. { /* 604 */
  334. .pvr_mask = 0xffff0000,
  335. .pvr_value = 0x00040000,
  336. .cpu_name = "604",
  337. .cpu_features = CPU_FTRS_604,
  338. .cpu_user_features = COMMON_USER,
  339. .icache_bsize = 32,
  340. .dcache_bsize = 32,
  341. .num_pmcs = 2,
  342. .cpu_setup = __setup_cpu_604
  343. },
  344. { /* 604e */
  345. .pvr_mask = 0xfffff000,
  346. .pvr_value = 0x00090000,
  347. .cpu_name = "604e",
  348. .cpu_features = CPU_FTRS_604,
  349. .cpu_user_features = COMMON_USER,
  350. .icache_bsize = 32,
  351. .dcache_bsize = 32,
  352. .num_pmcs = 4,
  353. .cpu_setup = __setup_cpu_604
  354. },
  355. { /* 604r */
  356. .pvr_mask = 0xffff0000,
  357. .pvr_value = 0x00090000,
  358. .cpu_name = "604r",
  359. .cpu_features = CPU_FTRS_604,
  360. .cpu_user_features = COMMON_USER,
  361. .icache_bsize = 32,
  362. .dcache_bsize = 32,
  363. .num_pmcs = 4,
  364. .cpu_setup = __setup_cpu_604
  365. },
  366. { /* 604ev */
  367. .pvr_mask = 0xffff0000,
  368. .pvr_value = 0x000a0000,
  369. .cpu_name = "604ev",
  370. .cpu_features = CPU_FTRS_604,
  371. .cpu_user_features = COMMON_USER,
  372. .icache_bsize = 32,
  373. .dcache_bsize = 32,
  374. .num_pmcs = 4,
  375. .cpu_setup = __setup_cpu_604
  376. },
  377. { /* 740/750 (0x4202, don't support TAU ?) */
  378. .pvr_mask = 0xffffffff,
  379. .pvr_value = 0x00084202,
  380. .cpu_name = "740/750",
  381. .cpu_features = CPU_FTRS_740_NOTAU,
  382. .cpu_user_features = COMMON_USER,
  383. .icache_bsize = 32,
  384. .dcache_bsize = 32,
  385. .num_pmcs = 4,
  386. .cpu_setup = __setup_cpu_750
  387. },
  388. { /* 750CX (80100 and 8010x?) */
  389. .pvr_mask = 0xfffffff0,
  390. .pvr_value = 0x00080100,
  391. .cpu_name = "750CX",
  392. .cpu_features = CPU_FTRS_750,
  393. .cpu_user_features = COMMON_USER,
  394. .icache_bsize = 32,
  395. .dcache_bsize = 32,
  396. .num_pmcs = 4,
  397. .cpu_setup = __setup_cpu_750cx
  398. },
  399. { /* 750CX (82201 and 82202) */
  400. .pvr_mask = 0xfffffff0,
  401. .pvr_value = 0x00082200,
  402. .cpu_name = "750CX",
  403. .cpu_features = CPU_FTRS_750,
  404. .cpu_user_features = COMMON_USER,
  405. .icache_bsize = 32,
  406. .dcache_bsize = 32,
  407. .num_pmcs = 4,
  408. .cpu_setup = __setup_cpu_750cx
  409. },
  410. { /* 750CXe (82214) */
  411. .pvr_mask = 0xfffffff0,
  412. .pvr_value = 0x00082210,
  413. .cpu_name = "750CXe",
  414. .cpu_features = CPU_FTRS_750,
  415. .cpu_user_features = COMMON_USER,
  416. .icache_bsize = 32,
  417. .dcache_bsize = 32,
  418. .num_pmcs = 4,
  419. .cpu_setup = __setup_cpu_750cx
  420. },
  421. { /* 750CXe "Gekko" (83214) */
  422. .pvr_mask = 0xffffffff,
  423. .pvr_value = 0x00083214,
  424. .cpu_name = "750CXe",
  425. .cpu_features = CPU_FTRS_750,
  426. .cpu_user_features = COMMON_USER,
  427. .icache_bsize = 32,
  428. .dcache_bsize = 32,
  429. .num_pmcs = 4,
  430. .cpu_setup = __setup_cpu_750cx
  431. },
  432. { /* 745/755 */
  433. .pvr_mask = 0xfffff000,
  434. .pvr_value = 0x00083000,
  435. .cpu_name = "745/755",
  436. .cpu_features = CPU_FTRS_750,
  437. .cpu_user_features = COMMON_USER,
  438. .icache_bsize = 32,
  439. .dcache_bsize = 32,
  440. .num_pmcs = 4,
  441. .cpu_setup = __setup_cpu_750
  442. },
  443. { /* 750FX rev 1.x */
  444. .pvr_mask = 0xffffff00,
  445. .pvr_value = 0x70000100,
  446. .cpu_name = "750FX",
  447. .cpu_features = CPU_FTRS_750FX1,
  448. .cpu_user_features = COMMON_USER,
  449. .icache_bsize = 32,
  450. .dcache_bsize = 32,
  451. .num_pmcs = 4,
  452. .cpu_setup = __setup_cpu_750
  453. },
  454. { /* 750FX rev 2.0 must disable HID0[DPM] */
  455. .pvr_mask = 0xffffffff,
  456. .pvr_value = 0x70000200,
  457. .cpu_name = "750FX",
  458. .cpu_features = CPU_FTRS_750FX2,
  459. .cpu_user_features = COMMON_USER,
  460. .icache_bsize = 32,
  461. .dcache_bsize = 32,
  462. .num_pmcs = 4,
  463. .cpu_setup = __setup_cpu_750
  464. },
  465. { /* 750FX (All revs except 2.0) */
  466. .pvr_mask = 0xffff0000,
  467. .pvr_value = 0x70000000,
  468. .cpu_name = "750FX",
  469. .cpu_features = CPU_FTRS_750FX,
  470. .cpu_user_features = COMMON_USER,
  471. .icache_bsize = 32,
  472. .dcache_bsize = 32,
  473. .num_pmcs = 4,
  474. .cpu_setup = __setup_cpu_750fx
  475. },
  476. { /* 750GX */
  477. .pvr_mask = 0xffff0000,
  478. .pvr_value = 0x70020000,
  479. .cpu_name = "750GX",
  480. .cpu_features = CPU_FTRS_750GX,
  481. .cpu_user_features = COMMON_USER,
  482. .icache_bsize = 32,
  483. .dcache_bsize = 32,
  484. .num_pmcs = 4,
  485. .cpu_setup = __setup_cpu_750fx
  486. },
  487. { /* 740/750 (L2CR bit need fixup for 740) */
  488. .pvr_mask = 0xffff0000,
  489. .pvr_value = 0x00080000,
  490. .cpu_name = "740/750",
  491. .cpu_features = CPU_FTRS_740,
  492. .cpu_user_features = COMMON_USER,
  493. .icache_bsize = 32,
  494. .dcache_bsize = 32,
  495. .num_pmcs = 4,
  496. .cpu_setup = __setup_cpu_750
  497. },
  498. { /* 7400 rev 1.1 ? (no TAU) */
  499. .pvr_mask = 0xffffffff,
  500. .pvr_value = 0x000c1101,
  501. .cpu_name = "7400 (1.1)",
  502. .cpu_features = CPU_FTRS_7400_NOTAU,
  503. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  504. .icache_bsize = 32,
  505. .dcache_bsize = 32,
  506. .num_pmcs = 4,
  507. .cpu_setup = __setup_cpu_7400
  508. },
  509. { /* 7400 */
  510. .pvr_mask = 0xffff0000,
  511. .pvr_value = 0x000c0000,
  512. .cpu_name = "7400",
  513. .cpu_features = CPU_FTRS_7400,
  514. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  515. .icache_bsize = 32,
  516. .dcache_bsize = 32,
  517. .num_pmcs = 4,
  518. .cpu_setup = __setup_cpu_7400
  519. },
  520. { /* 7410 */
  521. .pvr_mask = 0xffff0000,
  522. .pvr_value = 0x800c0000,
  523. .cpu_name = "7410",
  524. .cpu_features = CPU_FTRS_7400,
  525. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  526. .icache_bsize = 32,
  527. .dcache_bsize = 32,
  528. .num_pmcs = 4,
  529. .cpu_setup = __setup_cpu_7410
  530. },
  531. { /* 7450 2.0 - no doze/nap */
  532. .pvr_mask = 0xffffffff,
  533. .pvr_value = 0x80000200,
  534. .cpu_name = "7450",
  535. .cpu_features = CPU_FTRS_7450_20,
  536. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  537. .icache_bsize = 32,
  538. .dcache_bsize = 32,
  539. .num_pmcs = 6,
  540. .cpu_setup = __setup_cpu_745x
  541. },
  542. { /* 7450 2.1 */
  543. .pvr_mask = 0xffffffff,
  544. .pvr_value = 0x80000201,
  545. .cpu_name = "7450",
  546. .cpu_features = CPU_FTRS_7450_21,
  547. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  548. .icache_bsize = 32,
  549. .dcache_bsize = 32,
  550. .num_pmcs = 6,
  551. .cpu_setup = __setup_cpu_745x
  552. },
  553. { /* 7450 2.3 and newer */
  554. .pvr_mask = 0xffff0000,
  555. .pvr_value = 0x80000000,
  556. .cpu_name = "7450",
  557. .cpu_features = CPU_FTRS_7450_23,
  558. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  559. .icache_bsize = 32,
  560. .dcache_bsize = 32,
  561. .num_pmcs = 6,
  562. .cpu_setup = __setup_cpu_745x
  563. },
  564. { /* 7455 rev 1.x */
  565. .pvr_mask = 0xffffff00,
  566. .pvr_value = 0x80010100,
  567. .cpu_name = "7455",
  568. .cpu_features = CPU_FTRS_7455_1,
  569. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  570. .icache_bsize = 32,
  571. .dcache_bsize = 32,
  572. .num_pmcs = 6,
  573. .cpu_setup = __setup_cpu_745x
  574. },
  575. { /* 7455 rev 2.0 */
  576. .pvr_mask = 0xffffffff,
  577. .pvr_value = 0x80010200,
  578. .cpu_name = "7455",
  579. .cpu_features = CPU_FTRS_7455_20,
  580. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  581. .icache_bsize = 32,
  582. .dcache_bsize = 32,
  583. .num_pmcs = 6,
  584. .cpu_setup = __setup_cpu_745x
  585. },
  586. { /* 7455 others */
  587. .pvr_mask = 0xffff0000,
  588. .pvr_value = 0x80010000,
  589. .cpu_name = "7455",
  590. .cpu_features = CPU_FTRS_7455,
  591. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  592. .icache_bsize = 32,
  593. .dcache_bsize = 32,
  594. .num_pmcs = 6,
  595. .cpu_setup = __setup_cpu_745x
  596. },
  597. { /* 7447/7457 Rev 1.0 */
  598. .pvr_mask = 0xffffffff,
  599. .pvr_value = 0x80020100,
  600. .cpu_name = "7447/7457",
  601. .cpu_features = CPU_FTRS_7447_10,
  602. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  603. .icache_bsize = 32,
  604. .dcache_bsize = 32,
  605. .num_pmcs = 6,
  606. .cpu_setup = __setup_cpu_745x
  607. },
  608. { /* 7447/7457 Rev 1.1 */
  609. .pvr_mask = 0xffffffff,
  610. .pvr_value = 0x80020101,
  611. .cpu_name = "7447/7457",
  612. .cpu_features = CPU_FTRS_7447_10,
  613. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  614. .icache_bsize = 32,
  615. .dcache_bsize = 32,
  616. .num_pmcs = 6,
  617. .cpu_setup = __setup_cpu_745x
  618. },
  619. { /* 7447/7457 Rev 1.2 and later */
  620. .pvr_mask = 0xffff0000,
  621. .pvr_value = 0x80020000,
  622. .cpu_name = "7447/7457",
  623. .cpu_features = CPU_FTRS_7447,
  624. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  625. .icache_bsize = 32,
  626. .dcache_bsize = 32,
  627. .num_pmcs = 6,
  628. .cpu_setup = __setup_cpu_745x
  629. },
  630. { /* 7447A */
  631. .pvr_mask = 0xffff0000,
  632. .pvr_value = 0x80030000,
  633. .cpu_name = "7447A",
  634. .cpu_features = CPU_FTRS_7447A,
  635. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  636. .icache_bsize = 32,
  637. .dcache_bsize = 32,
  638. .num_pmcs = 6,
  639. .cpu_setup = __setup_cpu_745x
  640. },
  641. { /* 7448 */
  642. .pvr_mask = 0xffff0000,
  643. .pvr_value = 0x80040000,
  644. .cpu_name = "7448",
  645. .cpu_features = CPU_FTRS_7447A,
  646. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP,
  647. .icache_bsize = 32,
  648. .dcache_bsize = 32,
  649. .num_pmcs = 6,
  650. .cpu_setup = __setup_cpu_745x
  651. },
  652. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  653. .pvr_mask = 0x7fff0000,
  654. .pvr_value = 0x00810000,
  655. .cpu_name = "82xx",
  656. .cpu_features = CPU_FTRS_82XX,
  657. .cpu_user_features = COMMON_USER,
  658. .icache_bsize = 32,
  659. .dcache_bsize = 32,
  660. .cpu_setup = __setup_cpu_603
  661. },
  662. { /* All G2_LE (603e core, plus some) have the same pvr */
  663. .pvr_mask = 0x7fff0000,
  664. .pvr_value = 0x00820000,
  665. .cpu_name = "G2_LE",
  666. .cpu_features = CPU_FTRS_G2_LE,
  667. .cpu_user_features = COMMON_USER,
  668. .icache_bsize = 32,
  669. .dcache_bsize = 32,
  670. .cpu_setup = __setup_cpu_603
  671. },
  672. { /* e300 (a 603e core, plus some) on 83xx */
  673. .pvr_mask = 0x7fff0000,
  674. .pvr_value = 0x00830000,
  675. .cpu_name = "e300",
  676. .cpu_features = CPU_FTRS_E300,
  677. .cpu_user_features = COMMON_USER,
  678. .icache_bsize = 32,
  679. .dcache_bsize = 32,
  680. .cpu_setup = __setup_cpu_603
  681. },
  682. { /* default match, we assume split I/D cache & TB (non-601)... */
  683. .pvr_mask = 0x00000000,
  684. .pvr_value = 0x00000000,
  685. .cpu_name = "(generic PPC)",
  686. .cpu_features = CPU_FTRS_CLASSIC32,
  687. .cpu_user_features = COMMON_USER,
  688. .icache_bsize = 32,
  689. .dcache_bsize = 32,
  690. },
  691. #endif /* CLASSIC_PPC */
  692. #ifdef CONFIG_8xx
  693. { /* 8xx */
  694. .pvr_mask = 0xffff0000,
  695. .pvr_value = 0x00500000,
  696. .cpu_name = "8xx",
  697. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  698. * if the 8xx code is there.... */
  699. .cpu_features = CPU_FTRS_8XX,
  700. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  701. .icache_bsize = 16,
  702. .dcache_bsize = 16,
  703. },
  704. #endif /* CONFIG_8xx */
  705. #ifdef CONFIG_40x
  706. { /* 403GC */
  707. .pvr_mask = 0xffffff00,
  708. .pvr_value = 0x00200200,
  709. .cpu_name = "403GC",
  710. .cpu_features = CPU_FTRS_40X,
  711. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  712. .icache_bsize = 16,
  713. .dcache_bsize = 16,
  714. },
  715. { /* 403GCX */
  716. .pvr_mask = 0xffffff00,
  717. .pvr_value = 0x00201400,
  718. .cpu_name = "403GCX",
  719. .cpu_features = CPU_FTRS_40X,
  720. .cpu_user_features = PPC_FEATURE_32 |
  721. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  722. .icache_bsize = 16,
  723. .dcache_bsize = 16,
  724. },
  725. { /* 403G ?? */
  726. .pvr_mask = 0xffff0000,
  727. .pvr_value = 0x00200000,
  728. .cpu_name = "403G ??",
  729. .cpu_features = CPU_FTRS_40X,
  730. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  731. .icache_bsize = 16,
  732. .dcache_bsize = 16,
  733. },
  734. { /* 405GP */
  735. .pvr_mask = 0xffff0000,
  736. .pvr_value = 0x40110000,
  737. .cpu_name = "405GP",
  738. .cpu_features = CPU_FTRS_40X,
  739. .cpu_user_features = PPC_FEATURE_32 |
  740. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  741. .icache_bsize = 32,
  742. .dcache_bsize = 32,
  743. },
  744. { /* STB 03xxx */
  745. .pvr_mask = 0xffff0000,
  746. .pvr_value = 0x40130000,
  747. .cpu_name = "STB03xxx",
  748. .cpu_features = CPU_FTRS_40X,
  749. .cpu_user_features = PPC_FEATURE_32 |
  750. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  751. .icache_bsize = 32,
  752. .dcache_bsize = 32,
  753. },
  754. { /* STB 04xxx */
  755. .pvr_mask = 0xffff0000,
  756. .pvr_value = 0x41810000,
  757. .cpu_name = "STB04xxx",
  758. .cpu_features = CPU_FTRS_40X,
  759. .cpu_user_features = PPC_FEATURE_32 |
  760. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  761. .icache_bsize = 32,
  762. .dcache_bsize = 32,
  763. },
  764. { /* NP405L */
  765. .pvr_mask = 0xffff0000,
  766. .pvr_value = 0x41610000,
  767. .cpu_name = "NP405L",
  768. .cpu_features = CPU_FTRS_40X,
  769. .cpu_user_features = PPC_FEATURE_32 |
  770. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  771. .icache_bsize = 32,
  772. .dcache_bsize = 32,
  773. },
  774. { /* NP4GS3 */
  775. .pvr_mask = 0xffff0000,
  776. .pvr_value = 0x40B10000,
  777. .cpu_name = "NP4GS3",
  778. .cpu_features = CPU_FTRS_40X,
  779. .cpu_user_features = PPC_FEATURE_32 |
  780. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  781. .icache_bsize = 32,
  782. .dcache_bsize = 32,
  783. },
  784. { /* NP405H */
  785. .pvr_mask = 0xffff0000,
  786. .pvr_value = 0x41410000,
  787. .cpu_name = "NP405H",
  788. .cpu_features = CPU_FTRS_40X,
  789. .cpu_user_features = PPC_FEATURE_32 |
  790. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  791. .icache_bsize = 32,
  792. .dcache_bsize = 32,
  793. },
  794. { /* 405GPr */
  795. .pvr_mask = 0xffff0000,
  796. .pvr_value = 0x50910000,
  797. .cpu_name = "405GPr",
  798. .cpu_features = CPU_FTRS_40X,
  799. .cpu_user_features = PPC_FEATURE_32 |
  800. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  801. .icache_bsize = 32,
  802. .dcache_bsize = 32,
  803. },
  804. { /* STBx25xx */
  805. .pvr_mask = 0xffff0000,
  806. .pvr_value = 0x51510000,
  807. .cpu_name = "STBx25xx",
  808. .cpu_features = CPU_FTRS_40X,
  809. .cpu_user_features = PPC_FEATURE_32 |
  810. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  811. .icache_bsize = 32,
  812. .dcache_bsize = 32,
  813. },
  814. { /* 405LP */
  815. .pvr_mask = 0xffff0000,
  816. .pvr_value = 0x41F10000,
  817. .cpu_name = "405LP",
  818. .cpu_features = CPU_FTRS_40X,
  819. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  820. .icache_bsize = 32,
  821. .dcache_bsize = 32,
  822. },
  823. { /* Xilinx Virtex-II Pro */
  824. .pvr_mask = 0xffff0000,
  825. .pvr_value = 0x20010000,
  826. .cpu_name = "Virtex-II Pro",
  827. .cpu_features = CPU_FTRS_40X,
  828. .cpu_user_features = PPC_FEATURE_32 |
  829. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  830. .icache_bsize = 32,
  831. .dcache_bsize = 32,
  832. },
  833. { /* 405EP */
  834. .pvr_mask = 0xffff0000,
  835. .pvr_value = 0x51210000,
  836. .cpu_name = "405EP",
  837. .cpu_features = CPU_FTRS_40X,
  838. .cpu_user_features = PPC_FEATURE_32 |
  839. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  840. .icache_bsize = 32,
  841. .dcache_bsize = 32,
  842. },
  843. #endif /* CONFIG_40x */
  844. #ifdef CONFIG_44x
  845. {
  846. .pvr_mask = 0xf0000fff,
  847. .pvr_value = 0x40000850,
  848. .cpu_name = "440EP Rev. A",
  849. .cpu_features = CPU_FTRS_44X,
  850. .cpu_user_features = COMMON_USER, /* 440EP has an FPU */
  851. .icache_bsize = 32,
  852. .dcache_bsize = 32,
  853. },
  854. {
  855. .pvr_mask = 0xf0000fff,
  856. .pvr_value = 0x400008d3,
  857. .cpu_name = "440EP Rev. B",
  858. .cpu_features = CPU_FTRS_44X,
  859. .cpu_user_features = COMMON_USER, /* 440EP has an FPU */
  860. .icache_bsize = 32,
  861. .dcache_bsize = 32,
  862. },
  863. { /* 440GP Rev. B */
  864. .pvr_mask = 0xf0000fff,
  865. .pvr_value = 0x40000440,
  866. .cpu_name = "440GP Rev. B",
  867. .cpu_features = CPU_FTRS_44X,
  868. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  869. .icache_bsize = 32,
  870. .dcache_bsize = 32,
  871. },
  872. { /* 440GP Rev. C */
  873. .pvr_mask = 0xf0000fff,
  874. .pvr_value = 0x40000481,
  875. .cpu_name = "440GP Rev. C",
  876. .cpu_features = CPU_FTRS_44X,
  877. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  878. .icache_bsize = 32,
  879. .dcache_bsize = 32,
  880. },
  881. { /* 440GX Rev. A */
  882. .pvr_mask = 0xf0000fff,
  883. .pvr_value = 0x50000850,
  884. .cpu_name = "440GX Rev. A",
  885. .cpu_features = CPU_FTRS_44X,
  886. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  887. .icache_bsize = 32,
  888. .dcache_bsize = 32,
  889. },
  890. { /* 440GX Rev. B */
  891. .pvr_mask = 0xf0000fff,
  892. .pvr_value = 0x50000851,
  893. .cpu_name = "440GX Rev. B",
  894. .cpu_features = CPU_FTRS_44X,
  895. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  896. .icache_bsize = 32,
  897. .dcache_bsize = 32,
  898. },
  899. { /* 440GX Rev. C */
  900. .pvr_mask = 0xf0000fff,
  901. .pvr_value = 0x50000892,
  902. .cpu_name = "440GX Rev. C",
  903. .cpu_features = CPU_FTRS_44X,
  904. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  905. .icache_bsize = 32,
  906. .dcache_bsize = 32,
  907. },
  908. { /* 440GX Rev. F */
  909. .pvr_mask = 0xf0000fff,
  910. .pvr_value = 0x50000894,
  911. .cpu_name = "440GX Rev. F",
  912. .cpu_features = CPU_FTRS_44X,
  913. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  914. .icache_bsize = 32,
  915. .dcache_bsize = 32,
  916. },
  917. { /* 440SP Rev. A */
  918. .pvr_mask = 0xff000fff,
  919. .pvr_value = 0x53000891,
  920. .cpu_name = "440SP Rev. A",
  921. .cpu_features = CPU_FTRS_44X,
  922. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  923. .icache_bsize = 32,
  924. .dcache_bsize = 32,
  925. },
  926. { /* 440SPe Rev. A */
  927. .pvr_mask = 0xff000fff,
  928. .pvr_value = 0x53000890,
  929. .cpu_name = "440SPe Rev. A",
  930. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  931. CPU_FTR_USE_TB,
  932. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  933. .icache_bsize = 32,
  934. .dcache_bsize = 32,
  935. },
  936. #endif /* CONFIG_44x */
  937. #ifdef CONFIG_FSL_BOOKE
  938. { /* e200z5 */
  939. .pvr_mask = 0xfff00000,
  940. .pvr_value = 0x81000000,
  941. .cpu_name = "e200z5",
  942. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  943. .cpu_features = CPU_FTRS_E200,
  944. .cpu_user_features = PPC_FEATURE_32 |
  945. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_EFP_SINGLE |
  946. PPC_FEATURE_UNIFIED_CACHE,
  947. .dcache_bsize = 32,
  948. },
  949. { /* e200z6 */
  950. .pvr_mask = 0xfff00000,
  951. .pvr_value = 0x81100000,
  952. .cpu_name = "e200z6",
  953. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  954. .cpu_features = CPU_FTRS_E200,
  955. .cpu_user_features = PPC_FEATURE_32 |
  956. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  957. PPC_FEATURE_HAS_EFP_SINGLE |
  958. PPC_FEATURE_UNIFIED_CACHE,
  959. .dcache_bsize = 32,
  960. },
  961. { /* e500 */
  962. .pvr_mask = 0xffff0000,
  963. .pvr_value = 0x80200000,
  964. .cpu_name = "e500",
  965. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  966. .cpu_features = CPU_FTRS_E500,
  967. .cpu_user_features = PPC_FEATURE_32 |
  968. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  969. PPC_FEATURE_HAS_EFP_SINGLE,
  970. .icache_bsize = 32,
  971. .dcache_bsize = 32,
  972. .num_pmcs = 4,
  973. },
  974. { /* e500v2 */
  975. .pvr_mask = 0xffff0000,
  976. .pvr_value = 0x80210000,
  977. .cpu_name = "e500v2",
  978. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  979. .cpu_features = CPU_FTRS_E500_2,
  980. .cpu_user_features = PPC_FEATURE_32 |
  981. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  982. PPC_FEATURE_HAS_EFP_SINGLE | PPC_FEATURE_HAS_EFP_DOUBLE,
  983. .icache_bsize = 32,
  984. .dcache_bsize = 32,
  985. .num_pmcs = 4,
  986. },
  987. #endif
  988. #if !CLASSIC_PPC
  989. { /* default match */
  990. .pvr_mask = 0x00000000,
  991. .pvr_value = 0x00000000,
  992. .cpu_name = "(generic PPC)",
  993. .cpu_features = CPU_FTRS_GENERIC_32,
  994. .cpu_user_features = PPC_FEATURE_32,
  995. .icache_bsize = 32,
  996. .dcache_bsize = 32,
  997. }
  998. #endif /* !CLASSIC_PPC */
  999. #endif /* CONFIG_PPC32 */
  1000. };