omap_hwmod_2420_data.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/spi-omap2-mcspi.h>
  17. #include <plat-omap/dma-omap.h>
  18. #include "omap_hwmod.h"
  19. #include "l3_2xxx.h"
  20. #include "l4_2xxx.h"
  21. #include "omap_hwmod_common_data.h"
  22. #include "cm-regbits-24xx.h"
  23. #include "prm-regbits-24xx.h"
  24. #include "i2c.h"
  25. #include "mmc.h"
  26. #include "serial.h"
  27. #include "wd_timer.h"
  28. /*
  29. * OMAP2420 hardware module integration data
  30. *
  31. * All of the data in this section should be autogeneratable from the
  32. * TI hardware database or other technical documentation. Data that
  33. * is driver-specific or driver-kernel integration-specific belongs
  34. * elsewhere.
  35. */
  36. /*
  37. * IP blocks
  38. */
  39. /* IVA1 (IVA1) */
  40. static struct omap_hwmod_class iva1_hwmod_class = {
  41. .name = "iva1",
  42. };
  43. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  44. { .name = "iva", .rst_shift = 8 },
  45. };
  46. static struct omap_hwmod omap2420_iva_hwmod = {
  47. .name = "iva",
  48. .class = &iva1_hwmod_class,
  49. .clkdm_name = "iva1_clkdm",
  50. .rst_lines = omap2420_iva_resets,
  51. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  52. .main_clk = "iva1_ifck",
  53. };
  54. /* DSP */
  55. static struct omap_hwmod_class dsp_hwmod_class = {
  56. .name = "dsp",
  57. };
  58. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  59. { .name = "logic", .rst_shift = 0 },
  60. { .name = "mmu", .rst_shift = 1 },
  61. };
  62. static struct omap_hwmod omap2420_dsp_hwmod = {
  63. .name = "dsp",
  64. .class = &dsp_hwmod_class,
  65. .clkdm_name = "dsp_clkdm",
  66. .rst_lines = omap2420_dsp_resets,
  67. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  68. .main_clk = "dsp_fck",
  69. };
  70. /* I2C common */
  71. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  72. .rev_offs = 0x00,
  73. .sysc_offs = 0x20,
  74. .syss_offs = 0x10,
  75. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  76. .sysc_fields = &omap_hwmod_sysc_type1,
  77. };
  78. static struct omap_hwmod_class i2c_class = {
  79. .name = "i2c",
  80. .sysc = &i2c_sysc,
  81. .rev = OMAP_I2C_IP_VERSION_1,
  82. .reset = &omap_i2c_reset,
  83. };
  84. static struct omap_i2c_dev_attr i2c_dev_attr = {
  85. .flags = OMAP_I2C_FLAG_NO_FIFO |
  86. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  87. OMAP_I2C_FLAG_16BIT_DATA_REG |
  88. OMAP_I2C_FLAG_BUS_SHIFT_2,
  89. };
  90. /* I2C1 */
  91. static struct omap_hwmod omap2420_i2c1_hwmod = {
  92. .name = "i2c1",
  93. .mpu_irqs = omap2_i2c1_mpu_irqs,
  94. .sdma_reqs = omap2_i2c1_sdma_reqs,
  95. .main_clk = "i2c1_fck",
  96. .prcm = {
  97. .omap2 = {
  98. .module_offs = CORE_MOD,
  99. .prcm_reg_id = 1,
  100. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  101. .idlest_reg_id = 1,
  102. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  103. },
  104. },
  105. .class = &i2c_class,
  106. .dev_attr = &i2c_dev_attr,
  107. .flags = HWMOD_16BIT_REG,
  108. };
  109. /* I2C2 */
  110. static struct omap_hwmod omap2420_i2c2_hwmod = {
  111. .name = "i2c2",
  112. .mpu_irqs = omap2_i2c2_mpu_irqs,
  113. .sdma_reqs = omap2_i2c2_sdma_reqs,
  114. .main_clk = "i2c2_fck",
  115. .prcm = {
  116. .omap2 = {
  117. .module_offs = CORE_MOD,
  118. .prcm_reg_id = 1,
  119. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  120. .idlest_reg_id = 1,
  121. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  122. },
  123. },
  124. .class = &i2c_class,
  125. .dev_attr = &i2c_dev_attr,
  126. .flags = HWMOD_16BIT_REG,
  127. };
  128. /* dma attributes */
  129. static struct omap_dma_dev_attr dma_dev_attr = {
  130. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  131. IS_CSSA_32 | IS_CDSA_32,
  132. .lch_count = 32,
  133. };
  134. static struct omap_hwmod omap2420_dma_system_hwmod = {
  135. .name = "dma",
  136. .class = &omap2xxx_dma_hwmod_class,
  137. .mpu_irqs = omap2_dma_system_irqs,
  138. .main_clk = "core_l3_ck",
  139. .dev_attr = &dma_dev_attr,
  140. .flags = HWMOD_NO_IDLEST,
  141. };
  142. /* mailbox */
  143. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  144. { .name = "dsp", .irq = 26 + OMAP_INTC_START, },
  145. { .name = "iva", .irq = 34 + OMAP_INTC_START, },
  146. { .irq = -1 },
  147. };
  148. static struct omap_hwmod omap2420_mailbox_hwmod = {
  149. .name = "mailbox",
  150. .class = &omap2xxx_mailbox_hwmod_class,
  151. .mpu_irqs = omap2420_mailbox_irqs,
  152. .main_clk = "mailboxes_ick",
  153. .prcm = {
  154. .omap2 = {
  155. .prcm_reg_id = 1,
  156. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  157. .module_offs = CORE_MOD,
  158. .idlest_reg_id = 1,
  159. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  160. },
  161. },
  162. };
  163. /*
  164. * 'mcbsp' class
  165. * multi channel buffered serial port controller
  166. */
  167. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  168. .name = "mcbsp",
  169. };
  170. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  171. { .role = "pad_fck", .clk = "mcbsp_clks" },
  172. { .role = "prcm_fck", .clk = "func_96m_ck" },
  173. };
  174. /* mcbsp1 */
  175. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  176. { .name = "tx", .irq = 59 + OMAP_INTC_START, },
  177. { .name = "rx", .irq = 60 + OMAP_INTC_START, },
  178. { .irq = -1 },
  179. };
  180. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  181. .name = "mcbsp1",
  182. .class = &omap2420_mcbsp_hwmod_class,
  183. .mpu_irqs = omap2420_mcbsp1_irqs,
  184. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  185. .main_clk = "mcbsp1_fck",
  186. .prcm = {
  187. .omap2 = {
  188. .prcm_reg_id = 1,
  189. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  190. .module_offs = CORE_MOD,
  191. .idlest_reg_id = 1,
  192. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  193. },
  194. },
  195. .opt_clks = mcbsp_opt_clks,
  196. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  197. };
  198. /* mcbsp2 */
  199. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  200. { .name = "tx", .irq = 62 + OMAP_INTC_START, },
  201. { .name = "rx", .irq = 63 + OMAP_INTC_START, },
  202. { .irq = -1 },
  203. };
  204. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  205. .name = "mcbsp2",
  206. .class = &omap2420_mcbsp_hwmod_class,
  207. .mpu_irqs = omap2420_mcbsp2_irqs,
  208. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  209. .main_clk = "mcbsp2_fck",
  210. .prcm = {
  211. .omap2 = {
  212. .prcm_reg_id = 1,
  213. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  214. .module_offs = CORE_MOD,
  215. .idlest_reg_id = 1,
  216. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  217. },
  218. },
  219. .opt_clks = mcbsp_opt_clks,
  220. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  221. };
  222. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  223. .rev_offs = 0x3c,
  224. .sysc_offs = 0x64,
  225. .syss_offs = 0x68,
  226. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  227. .sysc_fields = &omap_hwmod_sysc_type1,
  228. };
  229. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  230. .name = "msdi",
  231. .sysc = &omap2420_msdi_sysc,
  232. .reset = &omap_msdi_reset,
  233. };
  234. /* msdi1 */
  235. static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
  236. { .irq = 83 + OMAP_INTC_START, },
  237. { .irq = -1 },
  238. };
  239. static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
  240. { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
  241. { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
  242. { .dma_req = -1 }
  243. };
  244. static struct omap_hwmod omap2420_msdi1_hwmod = {
  245. .name = "msdi1",
  246. .class = &omap2420_msdi_hwmod_class,
  247. .mpu_irqs = omap2420_msdi1_irqs,
  248. .sdma_reqs = omap2420_msdi1_sdma_reqs,
  249. .main_clk = "mmc_fck",
  250. .prcm = {
  251. .omap2 = {
  252. .prcm_reg_id = 1,
  253. .module_bit = OMAP2420_EN_MMC_SHIFT,
  254. .module_offs = CORE_MOD,
  255. .idlest_reg_id = 1,
  256. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  257. },
  258. },
  259. .flags = HWMOD_16BIT_REG,
  260. };
  261. /* HDQ1W/1-wire */
  262. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  263. .name = "hdq1w",
  264. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  265. .main_clk = "hdq_fck",
  266. .prcm = {
  267. .omap2 = {
  268. .module_offs = CORE_MOD,
  269. .prcm_reg_id = 1,
  270. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  271. .idlest_reg_id = 1,
  272. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  273. },
  274. },
  275. .class = &omap2_hdq1w_class,
  276. };
  277. /*
  278. * interfaces
  279. */
  280. /* L4 CORE -> I2C1 interface */
  281. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  282. .master = &omap2xxx_l4_core_hwmod,
  283. .slave = &omap2420_i2c1_hwmod,
  284. .clk = "i2c1_ick",
  285. .addr = omap2_i2c1_addr_space,
  286. .user = OCP_USER_MPU | OCP_USER_SDMA,
  287. };
  288. /* L4 CORE -> I2C2 interface */
  289. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  290. .master = &omap2xxx_l4_core_hwmod,
  291. .slave = &omap2420_i2c2_hwmod,
  292. .clk = "i2c2_ick",
  293. .addr = omap2_i2c2_addr_space,
  294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  295. };
  296. /* IVA <- L3 interface */
  297. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  298. .master = &omap2xxx_l3_main_hwmod,
  299. .slave = &omap2420_iva_hwmod,
  300. .clk = "core_l3_ck",
  301. .user = OCP_USER_MPU | OCP_USER_SDMA,
  302. };
  303. /* DSP <- L3 interface */
  304. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  305. .master = &omap2xxx_l3_main_hwmod,
  306. .slave = &omap2420_dsp_hwmod,
  307. .clk = "dsp_ick",
  308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  309. };
  310. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  311. {
  312. .pa_start = 0x48028000,
  313. .pa_end = 0x48028000 + SZ_1K - 1,
  314. .flags = ADDR_TYPE_RT
  315. },
  316. { }
  317. };
  318. /* l4_wkup -> timer1 */
  319. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  320. .master = &omap2xxx_l4_wkup_hwmod,
  321. .slave = &omap2xxx_timer1_hwmod,
  322. .clk = "gpt1_ick",
  323. .addr = omap2420_timer1_addrs,
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* l4_wkup -> wd_timer2 */
  327. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  328. {
  329. .pa_start = 0x48022000,
  330. .pa_end = 0x4802207f,
  331. .flags = ADDR_TYPE_RT
  332. },
  333. { }
  334. };
  335. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  336. .master = &omap2xxx_l4_wkup_hwmod,
  337. .slave = &omap2xxx_wd_timer2_hwmod,
  338. .clk = "mpu_wdt_ick",
  339. .addr = omap2420_wd_timer2_addrs,
  340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  341. };
  342. /* l4_wkup -> gpio1 */
  343. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  344. {
  345. .pa_start = 0x48018000,
  346. .pa_end = 0x480181ff,
  347. .flags = ADDR_TYPE_RT
  348. },
  349. { }
  350. };
  351. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  352. .master = &omap2xxx_l4_wkup_hwmod,
  353. .slave = &omap2xxx_gpio1_hwmod,
  354. .clk = "gpios_ick",
  355. .addr = omap2420_gpio1_addr_space,
  356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  357. };
  358. /* l4_wkup -> gpio2 */
  359. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  360. {
  361. .pa_start = 0x4801a000,
  362. .pa_end = 0x4801a1ff,
  363. .flags = ADDR_TYPE_RT
  364. },
  365. { }
  366. };
  367. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  368. .master = &omap2xxx_l4_wkup_hwmod,
  369. .slave = &omap2xxx_gpio2_hwmod,
  370. .clk = "gpios_ick",
  371. .addr = omap2420_gpio2_addr_space,
  372. .user = OCP_USER_MPU | OCP_USER_SDMA,
  373. };
  374. /* l4_wkup -> gpio3 */
  375. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  376. {
  377. .pa_start = 0x4801c000,
  378. .pa_end = 0x4801c1ff,
  379. .flags = ADDR_TYPE_RT
  380. },
  381. { }
  382. };
  383. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  384. .master = &omap2xxx_l4_wkup_hwmod,
  385. .slave = &omap2xxx_gpio3_hwmod,
  386. .clk = "gpios_ick",
  387. .addr = omap2420_gpio3_addr_space,
  388. .user = OCP_USER_MPU | OCP_USER_SDMA,
  389. };
  390. /* l4_wkup -> gpio4 */
  391. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  392. {
  393. .pa_start = 0x4801e000,
  394. .pa_end = 0x4801e1ff,
  395. .flags = ADDR_TYPE_RT
  396. },
  397. { }
  398. };
  399. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  400. .master = &omap2xxx_l4_wkup_hwmod,
  401. .slave = &omap2xxx_gpio4_hwmod,
  402. .clk = "gpios_ick",
  403. .addr = omap2420_gpio4_addr_space,
  404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  405. };
  406. /* dma_system -> L3 */
  407. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  408. .master = &omap2420_dma_system_hwmod,
  409. .slave = &omap2xxx_l3_main_hwmod,
  410. .clk = "core_l3_ck",
  411. .user = OCP_USER_MPU | OCP_USER_SDMA,
  412. };
  413. /* l4_core -> dma_system */
  414. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  415. .master = &omap2xxx_l4_core_hwmod,
  416. .slave = &omap2420_dma_system_hwmod,
  417. .clk = "sdma_ick",
  418. .addr = omap2_dma_system_addrs,
  419. .user = OCP_USER_MPU | OCP_USER_SDMA,
  420. };
  421. /* l4_core -> mailbox */
  422. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  423. .master = &omap2xxx_l4_core_hwmod,
  424. .slave = &omap2420_mailbox_hwmod,
  425. .addr = omap2_mailbox_addrs,
  426. .user = OCP_USER_MPU | OCP_USER_SDMA,
  427. };
  428. /* l4_core -> mcbsp1 */
  429. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  430. .master = &omap2xxx_l4_core_hwmod,
  431. .slave = &omap2420_mcbsp1_hwmod,
  432. .clk = "mcbsp1_ick",
  433. .addr = omap2_mcbsp1_addrs,
  434. .user = OCP_USER_MPU | OCP_USER_SDMA,
  435. };
  436. /* l4_core -> mcbsp2 */
  437. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  438. .master = &omap2xxx_l4_core_hwmod,
  439. .slave = &omap2420_mcbsp2_hwmod,
  440. .clk = "mcbsp2_ick",
  441. .addr = omap2xxx_mcbsp2_addrs,
  442. .user = OCP_USER_MPU | OCP_USER_SDMA,
  443. };
  444. static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
  445. {
  446. .pa_start = 0x4809c000,
  447. .pa_end = 0x4809c000 + SZ_128 - 1,
  448. .flags = ADDR_TYPE_RT,
  449. },
  450. { }
  451. };
  452. /* l4_core -> msdi1 */
  453. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  454. .master = &omap2xxx_l4_core_hwmod,
  455. .slave = &omap2420_msdi1_hwmod,
  456. .clk = "mmc_ick",
  457. .addr = omap2420_msdi1_addrs,
  458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  459. };
  460. /* l4_core -> hdq1w interface */
  461. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  462. .master = &omap2xxx_l4_core_hwmod,
  463. .slave = &omap2420_hdq1w_hwmod,
  464. .clk = "hdq_ick",
  465. .addr = omap2_hdq1w_addr_space,
  466. .user = OCP_USER_MPU | OCP_USER_SDMA,
  467. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  468. };
  469. /* l4_wkup -> 32ksync_counter */
  470. static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
  471. {
  472. .pa_start = 0x48004000,
  473. .pa_end = 0x4800401f,
  474. .flags = ADDR_TYPE_RT
  475. },
  476. { }
  477. };
  478. static struct omap_hwmod_addr_space omap2420_gpmc_addrs[] = {
  479. {
  480. .pa_start = 0x6800a000,
  481. .pa_end = 0x6800afff,
  482. .flags = ADDR_TYPE_RT
  483. },
  484. { }
  485. };
  486. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  487. .master = &omap2xxx_l4_wkup_hwmod,
  488. .slave = &omap2xxx_counter_32k_hwmod,
  489. .clk = "sync_32k_ick",
  490. .addr = omap2420_counter_32k_addrs,
  491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  492. };
  493. static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
  494. .master = &omap2xxx_l3_main_hwmod,
  495. .slave = &omap2xxx_gpmc_hwmod,
  496. .clk = "core_l3_ck",
  497. .addr = omap2420_gpmc_addrs,
  498. .user = OCP_USER_MPU | OCP_USER_SDMA,
  499. };
  500. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  501. &omap2xxx_l3_main__l4_core,
  502. &omap2xxx_mpu__l3_main,
  503. &omap2xxx_dss__l3,
  504. &omap2xxx_l4_core__mcspi1,
  505. &omap2xxx_l4_core__mcspi2,
  506. &omap2xxx_l4_core__l4_wkup,
  507. &omap2_l4_core__uart1,
  508. &omap2_l4_core__uart2,
  509. &omap2_l4_core__uart3,
  510. &omap2420_l4_core__i2c1,
  511. &omap2420_l4_core__i2c2,
  512. &omap2420_l3__iva,
  513. &omap2420_l3__dsp,
  514. &omap2420_l4_wkup__timer1,
  515. &omap2xxx_l4_core__timer2,
  516. &omap2xxx_l4_core__timer3,
  517. &omap2xxx_l4_core__timer4,
  518. &omap2xxx_l4_core__timer5,
  519. &omap2xxx_l4_core__timer6,
  520. &omap2xxx_l4_core__timer7,
  521. &omap2xxx_l4_core__timer8,
  522. &omap2xxx_l4_core__timer9,
  523. &omap2xxx_l4_core__timer10,
  524. &omap2xxx_l4_core__timer11,
  525. &omap2xxx_l4_core__timer12,
  526. &omap2420_l4_wkup__wd_timer2,
  527. &omap2xxx_l4_core__dss,
  528. &omap2xxx_l4_core__dss_dispc,
  529. &omap2xxx_l4_core__dss_rfbi,
  530. &omap2xxx_l4_core__dss_venc,
  531. &omap2420_l4_wkup__gpio1,
  532. &omap2420_l4_wkup__gpio2,
  533. &omap2420_l4_wkup__gpio3,
  534. &omap2420_l4_wkup__gpio4,
  535. &omap2420_dma_system__l3,
  536. &omap2420_l4_core__dma_system,
  537. &omap2420_l4_core__mailbox,
  538. &omap2420_l4_core__mcbsp1,
  539. &omap2420_l4_core__mcbsp2,
  540. &omap2420_l4_core__msdi1,
  541. &omap2xxx_l4_core__rng,
  542. &omap2420_l4_core__hdq1w,
  543. &omap2420_l4_wkup__counter_32k,
  544. &omap2420_l3__gpmc,
  545. NULL,
  546. };
  547. int __init omap2420_hwmod_init(void)
  548. {
  549. omap_hwmod_init();
  550. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  551. }