r100.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include <linux/firmware.h>
  36. #include <linux/platform_device.h>
  37. #include "r100_reg_safe.h"
  38. #include "rn50_reg_safe.h"
  39. /* Firmware Names */
  40. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  41. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  42. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  43. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  44. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  45. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  46. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  47. MODULE_FIRMWARE(FIRMWARE_R100);
  48. MODULE_FIRMWARE(FIRMWARE_R200);
  49. MODULE_FIRMWARE(FIRMWARE_R300);
  50. MODULE_FIRMWARE(FIRMWARE_R420);
  51. MODULE_FIRMWARE(FIRMWARE_RS690);
  52. MODULE_FIRMWARE(FIRMWARE_RS600);
  53. MODULE_FIRMWARE(FIRMWARE_R520);
  54. #include "r100_track.h"
  55. /* This files gather functions specifics to:
  56. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  57. *
  58. * Some of these functions might be used by newer ASICs.
  59. */
  60. int r200_init(struct radeon_device *rdev);
  61. void r100_hdp_reset(struct radeon_device *rdev);
  62. void r100_gpu_init(struct radeon_device *rdev);
  63. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  64. int r100_mc_wait_for_idle(struct radeon_device *rdev);
  65. void r100_gpu_wait_for_vsync(struct radeon_device *rdev);
  66. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev);
  67. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /*
  69. * PCI GART
  70. */
  71. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  72. {
  73. /* TODO: can we do somethings here ? */
  74. /* It seems hw only cache one entry so we should discard this
  75. * entry otherwise if first GPU GART read hit this entry it
  76. * could end up in wrong address. */
  77. }
  78. int r100_pci_gart_init(struct radeon_device *rdev)
  79. {
  80. int r;
  81. if (rdev->gart.table.ram.ptr) {
  82. WARN(1, "R100 PCI GART already initialized.\n");
  83. return 0;
  84. }
  85. /* Initialize common gart structure */
  86. r = radeon_gart_init(rdev);
  87. if (r)
  88. return r;
  89. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  90. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  91. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  92. return radeon_gart_table_ram_alloc(rdev);
  93. }
  94. int r100_pci_gart_enable(struct radeon_device *rdev)
  95. {
  96. uint32_t tmp;
  97. /* discard memory request outside of configured range */
  98. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  99. WREG32(RADEON_AIC_CNTL, tmp);
  100. /* set address range for PCI address translate */
  101. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  102. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  103. WREG32(RADEON_AIC_HI_ADDR, tmp);
  104. /* Enable bus mastering */
  105. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  106. WREG32(RADEON_BUS_CNTL, tmp);
  107. /* set PCI GART page-table base address */
  108. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  109. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  110. WREG32(RADEON_AIC_CNTL, tmp);
  111. r100_pci_gart_tlb_flush(rdev);
  112. rdev->gart.ready = true;
  113. return 0;
  114. }
  115. void r100_pci_gart_disable(struct radeon_device *rdev)
  116. {
  117. uint32_t tmp;
  118. /* discard memory request outside of configured range */
  119. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  120. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  121. WREG32(RADEON_AIC_LO_ADDR, 0);
  122. WREG32(RADEON_AIC_HI_ADDR, 0);
  123. }
  124. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  125. {
  126. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  127. return -EINVAL;
  128. }
  129. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  130. return 0;
  131. }
  132. void r100_pci_gart_fini(struct radeon_device *rdev)
  133. {
  134. r100_pci_gart_disable(rdev);
  135. radeon_gart_table_ram_free(rdev);
  136. radeon_gart_fini(rdev);
  137. }
  138. /*
  139. * MC
  140. */
  141. void r100_mc_disable_clients(struct radeon_device *rdev)
  142. {
  143. uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl;
  144. /* FIXME: is this function correct for rs100,rs200,rs300 ? */
  145. if (r100_gui_wait_for_idle(rdev)) {
  146. printk(KERN_WARNING "Failed to wait GUI idle while "
  147. "programming pipes. Bad things might happen.\n");
  148. }
  149. /* stop display and memory access */
  150. ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL);
  151. WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE);
  152. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  153. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS);
  154. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  155. r100_gpu_wait_for_vsync(rdev);
  156. WREG32(RADEON_CRTC_GEN_CNTL,
  157. (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) |
  158. RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN);
  159. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  160. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  161. r100_gpu_wait_for_vsync2(rdev);
  162. WREG32(RADEON_CRTC2_GEN_CNTL,
  163. (crtc2_gen_cntl &
  164. ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) |
  165. RADEON_CRTC2_DISP_REQ_EN_B);
  166. }
  167. udelay(500);
  168. }
  169. void r100_mc_setup(struct radeon_device *rdev)
  170. {
  171. uint32_t tmp;
  172. int r;
  173. r = r100_debugfs_mc_info_init(rdev);
  174. if (r) {
  175. DRM_ERROR("Failed to register debugfs file for R100 MC !\n");
  176. }
  177. /* Write VRAM size in case we are limiting it */
  178. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  179. /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM,
  180. * if the aperture is 64MB but we have 32MB VRAM
  181. * we report only 32MB VRAM but we have to set MC_FB_LOCATION
  182. * to 64MB, otherwise the gpu accidentially dies */
  183. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  184. tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16);
  185. tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16);
  186. WREG32(RADEON_MC_FB_LOCATION, tmp);
  187. /* Enable bus mastering */
  188. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  189. WREG32(RADEON_BUS_CNTL, tmp);
  190. if (rdev->flags & RADEON_IS_AGP) {
  191. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  192. tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16);
  193. tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16);
  194. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  195. WREG32(RADEON_AGP_BASE, rdev->mc.agp_base);
  196. } else {
  197. WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF);
  198. WREG32(RADEON_AGP_BASE, 0);
  199. }
  200. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  201. tmp |= (7 << 28);
  202. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  203. (void)RREG32(RADEON_HOST_PATH_CNTL);
  204. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  205. (void)RREG32(RADEON_HOST_PATH_CNTL);
  206. }
  207. int r100_mc_init(struct radeon_device *rdev)
  208. {
  209. int r;
  210. if (r100_debugfs_rbbm_init(rdev)) {
  211. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  212. }
  213. r100_gpu_init(rdev);
  214. /* Disable gart which also disable out of gart access */
  215. r100_pci_gart_disable(rdev);
  216. /* Setup GPU memory space */
  217. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  218. if (rdev->flags & RADEON_IS_AGP) {
  219. r = radeon_agp_init(rdev);
  220. if (r) {
  221. printk(KERN_WARNING "[drm] Disabling AGP\n");
  222. rdev->flags &= ~RADEON_IS_AGP;
  223. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  224. } else {
  225. rdev->mc.gtt_location = rdev->mc.agp_base;
  226. }
  227. }
  228. r = radeon_mc_setup(rdev);
  229. if (r) {
  230. return r;
  231. }
  232. r100_mc_disable_clients(rdev);
  233. if (r100_mc_wait_for_idle(rdev)) {
  234. printk(KERN_WARNING "Failed to wait MC idle while "
  235. "programming pipes. Bad things might happen.\n");
  236. }
  237. r100_mc_setup(rdev);
  238. return 0;
  239. }
  240. void r100_mc_fini(struct radeon_device *rdev)
  241. {
  242. }
  243. /*
  244. * Interrupts
  245. */
  246. int r100_irq_set(struct radeon_device *rdev)
  247. {
  248. uint32_t tmp = 0;
  249. if (rdev->irq.sw_int) {
  250. tmp |= RADEON_SW_INT_ENABLE;
  251. }
  252. if (rdev->irq.crtc_vblank_int[0]) {
  253. tmp |= RADEON_CRTC_VBLANK_MASK;
  254. }
  255. if (rdev->irq.crtc_vblank_int[1]) {
  256. tmp |= RADEON_CRTC2_VBLANK_MASK;
  257. }
  258. WREG32(RADEON_GEN_INT_CNTL, tmp);
  259. return 0;
  260. }
  261. void r100_irq_disable(struct radeon_device *rdev)
  262. {
  263. u32 tmp;
  264. WREG32(R_000040_GEN_INT_CNTL, 0);
  265. /* Wait and acknowledge irq */
  266. mdelay(1);
  267. tmp = RREG32(R_000044_GEN_INT_STATUS);
  268. WREG32(R_000044_GEN_INT_STATUS, tmp);
  269. }
  270. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  271. {
  272. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  273. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  274. RADEON_CRTC2_VBLANK_STAT;
  275. if (irqs) {
  276. WREG32(RADEON_GEN_INT_STATUS, irqs);
  277. }
  278. return irqs & irq_mask;
  279. }
  280. int r100_irq_process(struct radeon_device *rdev)
  281. {
  282. uint32_t status;
  283. status = r100_irq_ack(rdev);
  284. if (!status) {
  285. return IRQ_NONE;
  286. }
  287. if (rdev->shutdown) {
  288. return IRQ_NONE;
  289. }
  290. while (status) {
  291. /* SW interrupt */
  292. if (status & RADEON_SW_INT_TEST) {
  293. radeon_fence_process(rdev);
  294. }
  295. /* Vertical blank interrupts */
  296. if (status & RADEON_CRTC_VBLANK_STAT) {
  297. drm_handle_vblank(rdev->ddev, 0);
  298. }
  299. if (status & RADEON_CRTC2_VBLANK_STAT) {
  300. drm_handle_vblank(rdev->ddev, 1);
  301. }
  302. status = r100_irq_ack(rdev);
  303. }
  304. return IRQ_HANDLED;
  305. }
  306. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  307. {
  308. if (crtc == 0)
  309. return RREG32(RADEON_CRTC_CRNT_FRAME);
  310. else
  311. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  312. }
  313. /*
  314. * Fence emission
  315. */
  316. void r100_fence_ring_emit(struct radeon_device *rdev,
  317. struct radeon_fence *fence)
  318. {
  319. /* Who ever call radeon_fence_emit should call ring_lock and ask
  320. * for enough space (today caller are ib schedule and buffer move) */
  321. /* Wait until IDLE & CLEAN */
  322. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  323. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  324. /* Emit fence sequence & fire IRQ */
  325. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  326. radeon_ring_write(rdev, fence->seq);
  327. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  328. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  329. }
  330. /*
  331. * Writeback
  332. */
  333. int r100_wb_init(struct radeon_device *rdev)
  334. {
  335. int r;
  336. if (rdev->wb.wb_obj == NULL) {
  337. r = radeon_object_create(rdev, NULL, 4096,
  338. true,
  339. RADEON_GEM_DOMAIN_GTT,
  340. false, &rdev->wb.wb_obj);
  341. if (r) {
  342. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  343. return r;
  344. }
  345. r = radeon_object_pin(rdev->wb.wb_obj,
  346. RADEON_GEM_DOMAIN_GTT,
  347. &rdev->wb.gpu_addr);
  348. if (r) {
  349. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  350. return r;
  351. }
  352. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  353. if (r) {
  354. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  355. return r;
  356. }
  357. }
  358. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  359. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  360. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  361. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  362. return 0;
  363. }
  364. void r100_wb_disable(struct radeon_device *rdev)
  365. {
  366. WREG32(R_000770_SCRATCH_UMSK, 0);
  367. }
  368. void r100_wb_fini(struct radeon_device *rdev)
  369. {
  370. r100_wb_disable(rdev);
  371. if (rdev->wb.wb_obj) {
  372. radeon_object_kunmap(rdev->wb.wb_obj);
  373. radeon_object_unpin(rdev->wb.wb_obj);
  374. radeon_object_unref(&rdev->wb.wb_obj);
  375. rdev->wb.wb = NULL;
  376. rdev->wb.wb_obj = NULL;
  377. }
  378. }
  379. int r100_copy_blit(struct radeon_device *rdev,
  380. uint64_t src_offset,
  381. uint64_t dst_offset,
  382. unsigned num_pages,
  383. struct radeon_fence *fence)
  384. {
  385. uint32_t cur_pages;
  386. uint32_t stride_bytes = PAGE_SIZE;
  387. uint32_t pitch;
  388. uint32_t stride_pixels;
  389. unsigned ndw;
  390. int num_loops;
  391. int r = 0;
  392. /* radeon limited to 16k stride */
  393. stride_bytes &= 0x3fff;
  394. /* radeon pitch is /64 */
  395. pitch = stride_bytes / 64;
  396. stride_pixels = stride_bytes / 4;
  397. num_loops = DIV_ROUND_UP(num_pages, 8191);
  398. /* Ask for enough room for blit + flush + fence */
  399. ndw = 64 + (10 * num_loops);
  400. r = radeon_ring_lock(rdev, ndw);
  401. if (r) {
  402. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  403. return -EINVAL;
  404. }
  405. while (num_pages > 0) {
  406. cur_pages = num_pages;
  407. if (cur_pages > 8191) {
  408. cur_pages = 8191;
  409. }
  410. num_pages -= cur_pages;
  411. /* pages are in Y direction - height
  412. page width in X direction - width */
  413. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  414. radeon_ring_write(rdev,
  415. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  416. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  417. RADEON_GMC_SRC_CLIPPING |
  418. RADEON_GMC_DST_CLIPPING |
  419. RADEON_GMC_BRUSH_NONE |
  420. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  421. RADEON_GMC_SRC_DATATYPE_COLOR |
  422. RADEON_ROP3_S |
  423. RADEON_DP_SRC_SOURCE_MEMORY |
  424. RADEON_GMC_CLR_CMP_CNTL_DIS |
  425. RADEON_GMC_WR_MSK_DIS);
  426. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  427. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  428. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  429. radeon_ring_write(rdev, 0);
  430. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  431. radeon_ring_write(rdev, num_pages);
  432. radeon_ring_write(rdev, num_pages);
  433. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  434. }
  435. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  436. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  437. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  438. radeon_ring_write(rdev,
  439. RADEON_WAIT_2D_IDLECLEAN |
  440. RADEON_WAIT_HOST_IDLECLEAN |
  441. RADEON_WAIT_DMA_GUI_IDLE);
  442. if (fence) {
  443. r = radeon_fence_emit(rdev, fence);
  444. }
  445. radeon_ring_unlock_commit(rdev);
  446. return r;
  447. }
  448. /*
  449. * CP
  450. */
  451. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  452. {
  453. unsigned i;
  454. u32 tmp;
  455. for (i = 0; i < rdev->usec_timeout; i++) {
  456. tmp = RREG32(R_000E40_RBBM_STATUS);
  457. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  458. return 0;
  459. }
  460. udelay(1);
  461. }
  462. return -1;
  463. }
  464. void r100_ring_start(struct radeon_device *rdev)
  465. {
  466. int r;
  467. r = radeon_ring_lock(rdev, 2);
  468. if (r) {
  469. return;
  470. }
  471. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  472. radeon_ring_write(rdev,
  473. RADEON_ISYNC_ANY2D_IDLE3D |
  474. RADEON_ISYNC_ANY3D_IDLE2D |
  475. RADEON_ISYNC_WAIT_IDLEGUI |
  476. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  477. radeon_ring_unlock_commit(rdev);
  478. }
  479. /* Load the microcode for the CP */
  480. static int r100_cp_init_microcode(struct radeon_device *rdev)
  481. {
  482. struct platform_device *pdev;
  483. const char *fw_name = NULL;
  484. int err;
  485. DRM_DEBUG("\n");
  486. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  487. err = IS_ERR(pdev);
  488. if (err) {
  489. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  490. return -EINVAL;
  491. }
  492. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  493. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  494. (rdev->family == CHIP_RS200)) {
  495. DRM_INFO("Loading R100 Microcode\n");
  496. fw_name = FIRMWARE_R100;
  497. } else if ((rdev->family == CHIP_R200) ||
  498. (rdev->family == CHIP_RV250) ||
  499. (rdev->family == CHIP_RV280) ||
  500. (rdev->family == CHIP_RS300)) {
  501. DRM_INFO("Loading R200 Microcode\n");
  502. fw_name = FIRMWARE_R200;
  503. } else if ((rdev->family == CHIP_R300) ||
  504. (rdev->family == CHIP_R350) ||
  505. (rdev->family == CHIP_RV350) ||
  506. (rdev->family == CHIP_RV380) ||
  507. (rdev->family == CHIP_RS400) ||
  508. (rdev->family == CHIP_RS480)) {
  509. DRM_INFO("Loading R300 Microcode\n");
  510. fw_name = FIRMWARE_R300;
  511. } else if ((rdev->family == CHIP_R420) ||
  512. (rdev->family == CHIP_R423) ||
  513. (rdev->family == CHIP_RV410)) {
  514. DRM_INFO("Loading R400 Microcode\n");
  515. fw_name = FIRMWARE_R420;
  516. } else if ((rdev->family == CHIP_RS690) ||
  517. (rdev->family == CHIP_RS740)) {
  518. DRM_INFO("Loading RS690/RS740 Microcode\n");
  519. fw_name = FIRMWARE_RS690;
  520. } else if (rdev->family == CHIP_RS600) {
  521. DRM_INFO("Loading RS600 Microcode\n");
  522. fw_name = FIRMWARE_RS600;
  523. } else if ((rdev->family == CHIP_RV515) ||
  524. (rdev->family == CHIP_R520) ||
  525. (rdev->family == CHIP_RV530) ||
  526. (rdev->family == CHIP_R580) ||
  527. (rdev->family == CHIP_RV560) ||
  528. (rdev->family == CHIP_RV570)) {
  529. DRM_INFO("Loading R500 Microcode\n");
  530. fw_name = FIRMWARE_R520;
  531. }
  532. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  533. platform_device_unregister(pdev);
  534. if (err) {
  535. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  536. fw_name);
  537. } else if (rdev->me_fw->size % 8) {
  538. printk(KERN_ERR
  539. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  540. rdev->me_fw->size, fw_name);
  541. err = -EINVAL;
  542. release_firmware(rdev->me_fw);
  543. rdev->me_fw = NULL;
  544. }
  545. return err;
  546. }
  547. static void r100_cp_load_microcode(struct radeon_device *rdev)
  548. {
  549. const __be32 *fw_data;
  550. int i, size;
  551. if (r100_gui_wait_for_idle(rdev)) {
  552. printk(KERN_WARNING "Failed to wait GUI idle while "
  553. "programming pipes. Bad things might happen.\n");
  554. }
  555. if (rdev->me_fw) {
  556. size = rdev->me_fw->size / 4;
  557. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  558. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  559. for (i = 0; i < size; i += 2) {
  560. WREG32(RADEON_CP_ME_RAM_DATAH,
  561. be32_to_cpup(&fw_data[i]));
  562. WREG32(RADEON_CP_ME_RAM_DATAL,
  563. be32_to_cpup(&fw_data[i + 1]));
  564. }
  565. }
  566. }
  567. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  568. {
  569. unsigned rb_bufsz;
  570. unsigned rb_blksz;
  571. unsigned max_fetch;
  572. unsigned pre_write_timer;
  573. unsigned pre_write_limit;
  574. unsigned indirect2_start;
  575. unsigned indirect1_start;
  576. uint32_t tmp;
  577. int r;
  578. if (r100_debugfs_cp_init(rdev)) {
  579. DRM_ERROR("Failed to register debugfs file for CP !\n");
  580. }
  581. /* Reset CP */
  582. tmp = RREG32(RADEON_CP_CSQ_STAT);
  583. if ((tmp & (1 << 31))) {
  584. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  585. WREG32(RADEON_CP_CSQ_MODE, 0);
  586. WREG32(RADEON_CP_CSQ_CNTL, 0);
  587. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  588. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  589. mdelay(2);
  590. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  591. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  592. mdelay(2);
  593. tmp = RREG32(RADEON_CP_CSQ_STAT);
  594. if ((tmp & (1 << 31))) {
  595. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  596. }
  597. } else {
  598. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  599. }
  600. if (!rdev->me_fw) {
  601. r = r100_cp_init_microcode(rdev);
  602. if (r) {
  603. DRM_ERROR("Failed to load firmware!\n");
  604. return r;
  605. }
  606. }
  607. /* Align ring size */
  608. rb_bufsz = drm_order(ring_size / 8);
  609. ring_size = (1 << (rb_bufsz + 1)) * 4;
  610. r100_cp_load_microcode(rdev);
  611. r = radeon_ring_init(rdev, ring_size);
  612. if (r) {
  613. return r;
  614. }
  615. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  616. * the rptr copy in system ram */
  617. rb_blksz = 9;
  618. /* cp will read 128bytes at a time (4 dwords) */
  619. max_fetch = 1;
  620. rdev->cp.align_mask = 16 - 1;
  621. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  622. pre_write_timer = 64;
  623. /* Force CP_RB_WPTR write if written more than one time before the
  624. * delay expire
  625. */
  626. pre_write_limit = 0;
  627. /* Setup the cp cache like this (cache size is 96 dwords) :
  628. * RING 0 to 15
  629. * INDIRECT1 16 to 79
  630. * INDIRECT2 80 to 95
  631. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  632. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  633. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  634. * Idea being that most of the gpu cmd will be through indirect1 buffer
  635. * so it gets the bigger cache.
  636. */
  637. indirect2_start = 80;
  638. indirect1_start = 16;
  639. /* cp setup */
  640. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  641. WREG32(RADEON_CP_RB_CNTL,
  642. #ifdef __BIG_ENDIAN
  643. RADEON_BUF_SWAP_32BIT |
  644. #endif
  645. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  646. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  647. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  648. RADEON_RB_NO_UPDATE);
  649. /* Set ring address */
  650. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  651. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  652. /* Force read & write ptr to 0 */
  653. tmp = RREG32(RADEON_CP_RB_CNTL);
  654. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  655. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  656. WREG32(RADEON_CP_RB_WPTR, 0);
  657. WREG32(RADEON_CP_RB_CNTL, tmp);
  658. udelay(10);
  659. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  660. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  661. /* Set cp mode to bus mastering & enable cp*/
  662. WREG32(RADEON_CP_CSQ_MODE,
  663. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  664. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  665. WREG32(0x718, 0);
  666. WREG32(0x744, 0x00004D4D);
  667. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  668. radeon_ring_start(rdev);
  669. r = radeon_ring_test(rdev);
  670. if (r) {
  671. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  672. return r;
  673. }
  674. rdev->cp.ready = true;
  675. return 0;
  676. }
  677. void r100_cp_fini(struct radeon_device *rdev)
  678. {
  679. if (r100_cp_wait_for_idle(rdev)) {
  680. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  681. }
  682. /* Disable ring */
  683. r100_cp_disable(rdev);
  684. radeon_ring_fini(rdev);
  685. DRM_INFO("radeon: cp finalized\n");
  686. }
  687. void r100_cp_disable(struct radeon_device *rdev)
  688. {
  689. /* Disable ring */
  690. rdev->cp.ready = false;
  691. WREG32(RADEON_CP_CSQ_MODE, 0);
  692. WREG32(RADEON_CP_CSQ_CNTL, 0);
  693. if (r100_gui_wait_for_idle(rdev)) {
  694. printk(KERN_WARNING "Failed to wait GUI idle while "
  695. "programming pipes. Bad things might happen.\n");
  696. }
  697. }
  698. int r100_cp_reset(struct radeon_device *rdev)
  699. {
  700. uint32_t tmp;
  701. bool reinit_cp;
  702. int i;
  703. reinit_cp = rdev->cp.ready;
  704. rdev->cp.ready = false;
  705. WREG32(RADEON_CP_CSQ_MODE, 0);
  706. WREG32(RADEON_CP_CSQ_CNTL, 0);
  707. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  708. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  709. udelay(200);
  710. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  711. /* Wait to prevent race in RBBM_STATUS */
  712. mdelay(1);
  713. for (i = 0; i < rdev->usec_timeout; i++) {
  714. tmp = RREG32(RADEON_RBBM_STATUS);
  715. if (!(tmp & (1 << 16))) {
  716. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  717. tmp);
  718. if (reinit_cp) {
  719. return r100_cp_init(rdev, rdev->cp.ring_size);
  720. }
  721. return 0;
  722. }
  723. DRM_UDELAY(1);
  724. }
  725. tmp = RREG32(RADEON_RBBM_STATUS);
  726. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  727. return -1;
  728. }
  729. void r100_cp_commit(struct radeon_device *rdev)
  730. {
  731. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  732. (void)RREG32(RADEON_CP_RB_WPTR);
  733. }
  734. /*
  735. * CS functions
  736. */
  737. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  738. struct radeon_cs_packet *pkt,
  739. const unsigned *auth, unsigned n,
  740. radeon_packet0_check_t check)
  741. {
  742. unsigned reg;
  743. unsigned i, j, m;
  744. unsigned idx;
  745. int r;
  746. idx = pkt->idx + 1;
  747. reg = pkt->reg;
  748. /* Check that register fall into register range
  749. * determined by the number of entry (n) in the
  750. * safe register bitmap.
  751. */
  752. if (pkt->one_reg_wr) {
  753. if ((reg >> 7) > n) {
  754. return -EINVAL;
  755. }
  756. } else {
  757. if (((reg + (pkt->count << 2)) >> 7) > n) {
  758. return -EINVAL;
  759. }
  760. }
  761. for (i = 0; i <= pkt->count; i++, idx++) {
  762. j = (reg >> 7);
  763. m = 1 << ((reg >> 2) & 31);
  764. if (auth[j] & m) {
  765. r = check(p, pkt, idx, reg);
  766. if (r) {
  767. return r;
  768. }
  769. }
  770. if (pkt->one_reg_wr) {
  771. if (!(auth[j] & m)) {
  772. break;
  773. }
  774. } else {
  775. reg += 4;
  776. }
  777. }
  778. return 0;
  779. }
  780. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  781. struct radeon_cs_packet *pkt)
  782. {
  783. struct radeon_cs_chunk *ib_chunk;
  784. volatile uint32_t *ib;
  785. unsigned i;
  786. unsigned idx;
  787. ib = p->ib->ptr;
  788. ib_chunk = &p->chunks[p->chunk_ib_idx];
  789. idx = pkt->idx;
  790. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  791. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  792. }
  793. }
  794. /**
  795. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  796. * @parser: parser structure holding parsing context.
  797. * @pkt: where to store packet informations
  798. *
  799. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  800. * if packet is bigger than remaining ib size. or if packets is unknown.
  801. **/
  802. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  803. struct radeon_cs_packet *pkt,
  804. unsigned idx)
  805. {
  806. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  807. uint32_t header;
  808. if (idx >= ib_chunk->length_dw) {
  809. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  810. idx, ib_chunk->length_dw);
  811. return -EINVAL;
  812. }
  813. header = ib_chunk->kdata[idx];
  814. pkt->idx = idx;
  815. pkt->type = CP_PACKET_GET_TYPE(header);
  816. pkt->count = CP_PACKET_GET_COUNT(header);
  817. switch (pkt->type) {
  818. case PACKET_TYPE0:
  819. pkt->reg = CP_PACKET0_GET_REG(header);
  820. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  821. break;
  822. case PACKET_TYPE3:
  823. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  824. break;
  825. case PACKET_TYPE2:
  826. pkt->count = -1;
  827. break;
  828. default:
  829. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  830. return -EINVAL;
  831. }
  832. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  833. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  834. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  835. return -EINVAL;
  836. }
  837. return 0;
  838. }
  839. /**
  840. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  841. * @parser: parser structure holding parsing context.
  842. *
  843. * Userspace sends a special sequence for VLINE waits.
  844. * PACKET0 - VLINE_START_END + value
  845. * PACKET0 - WAIT_UNTIL +_value
  846. * RELOC (P3) - crtc_id in reloc.
  847. *
  848. * This function parses this and relocates the VLINE START END
  849. * and WAIT UNTIL packets to the correct crtc.
  850. * It also detects a switched off crtc and nulls out the
  851. * wait in that case.
  852. */
  853. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  854. {
  855. struct radeon_cs_chunk *ib_chunk;
  856. struct drm_mode_object *obj;
  857. struct drm_crtc *crtc;
  858. struct radeon_crtc *radeon_crtc;
  859. struct radeon_cs_packet p3reloc, waitreloc;
  860. int crtc_id;
  861. int r;
  862. uint32_t header, h_idx, reg;
  863. ib_chunk = &p->chunks[p->chunk_ib_idx];
  864. /* parse the wait until */
  865. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  866. if (r)
  867. return r;
  868. /* check its a wait until and only 1 count */
  869. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  870. waitreloc.count != 0) {
  871. DRM_ERROR("vline wait had illegal wait until segment\n");
  872. r = -EINVAL;
  873. return r;
  874. }
  875. if (ib_chunk->kdata[waitreloc.idx + 1] != RADEON_WAIT_CRTC_VLINE) {
  876. DRM_ERROR("vline wait had illegal wait until\n");
  877. r = -EINVAL;
  878. return r;
  879. }
  880. /* jump over the NOP */
  881. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  882. if (r)
  883. return r;
  884. h_idx = p->idx - 2;
  885. p->idx += waitreloc.count;
  886. p->idx += p3reloc.count;
  887. header = ib_chunk->kdata[h_idx];
  888. crtc_id = ib_chunk->kdata[h_idx + 5];
  889. reg = ib_chunk->kdata[h_idx] >> 2;
  890. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  891. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  892. if (!obj) {
  893. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  894. r = -EINVAL;
  895. goto out;
  896. }
  897. crtc = obj_to_crtc(obj);
  898. radeon_crtc = to_radeon_crtc(crtc);
  899. crtc_id = radeon_crtc->crtc_id;
  900. if (!crtc->enabled) {
  901. /* if the CRTC isn't enabled - we need to nop out the wait until */
  902. ib_chunk->kdata[h_idx + 2] = PACKET2(0);
  903. ib_chunk->kdata[h_idx + 3] = PACKET2(0);
  904. } else if (crtc_id == 1) {
  905. switch (reg) {
  906. case AVIVO_D1MODE_VLINE_START_END:
  907. header &= R300_CP_PACKET0_REG_MASK;
  908. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  909. break;
  910. case RADEON_CRTC_GUI_TRIG_VLINE:
  911. header &= R300_CP_PACKET0_REG_MASK;
  912. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  913. break;
  914. default:
  915. DRM_ERROR("unknown crtc reloc\n");
  916. r = -EINVAL;
  917. goto out;
  918. }
  919. ib_chunk->kdata[h_idx] = header;
  920. ib_chunk->kdata[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  921. }
  922. out:
  923. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  924. return r;
  925. }
  926. /**
  927. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  928. * @parser: parser structure holding parsing context.
  929. * @data: pointer to relocation data
  930. * @offset_start: starting offset
  931. * @offset_mask: offset mask (to align start offset on)
  932. * @reloc: reloc informations
  933. *
  934. * Check next packet is relocation packet3, do bo validation and compute
  935. * GPU offset using the provided start.
  936. **/
  937. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  938. struct radeon_cs_reloc **cs_reloc)
  939. {
  940. struct radeon_cs_chunk *ib_chunk;
  941. struct radeon_cs_chunk *relocs_chunk;
  942. struct radeon_cs_packet p3reloc;
  943. unsigned idx;
  944. int r;
  945. if (p->chunk_relocs_idx == -1) {
  946. DRM_ERROR("No relocation chunk !\n");
  947. return -EINVAL;
  948. }
  949. *cs_reloc = NULL;
  950. ib_chunk = &p->chunks[p->chunk_ib_idx];
  951. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  952. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  953. if (r) {
  954. return r;
  955. }
  956. p->idx += p3reloc.count + 2;
  957. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  958. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  959. p3reloc.idx);
  960. r100_cs_dump_packet(p, &p3reloc);
  961. return -EINVAL;
  962. }
  963. idx = ib_chunk->kdata[p3reloc.idx + 1];
  964. if (idx >= relocs_chunk->length_dw) {
  965. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  966. idx, relocs_chunk->length_dw);
  967. r100_cs_dump_packet(p, &p3reloc);
  968. return -EINVAL;
  969. }
  970. /* FIXME: we assume reloc size is 4 dwords */
  971. *cs_reloc = p->relocs_ptr[(idx / 4)];
  972. return 0;
  973. }
  974. static int r100_get_vtx_size(uint32_t vtx_fmt)
  975. {
  976. int vtx_size;
  977. vtx_size = 2;
  978. /* ordered according to bits in spec */
  979. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  980. vtx_size++;
  981. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  982. vtx_size += 3;
  983. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  984. vtx_size++;
  985. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  986. vtx_size++;
  987. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  988. vtx_size += 3;
  989. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  990. vtx_size++;
  991. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  992. vtx_size++;
  993. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  994. vtx_size += 2;
  995. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  996. vtx_size += 2;
  997. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  998. vtx_size++;
  999. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1000. vtx_size += 2;
  1001. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1002. vtx_size++;
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1004. vtx_size += 2;
  1005. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1006. vtx_size++;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1008. vtx_size++;
  1009. /* blend weight */
  1010. if (vtx_fmt & (0x7 << 15))
  1011. vtx_size += (vtx_fmt >> 15) & 0x7;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1013. vtx_size += 3;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1015. vtx_size += 2;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1019. vtx_size++;
  1020. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1021. vtx_size++;
  1022. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1023. vtx_size++;
  1024. return vtx_size;
  1025. }
  1026. static int r100_packet0_check(struct radeon_cs_parser *p,
  1027. struct radeon_cs_packet *pkt,
  1028. unsigned idx, unsigned reg)
  1029. {
  1030. struct radeon_cs_chunk *ib_chunk;
  1031. struct radeon_cs_reloc *reloc;
  1032. struct r100_cs_track *track;
  1033. volatile uint32_t *ib;
  1034. uint32_t tmp;
  1035. int r;
  1036. int i, face;
  1037. u32 tile_flags = 0;
  1038. ib = p->ib->ptr;
  1039. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1040. track = (struct r100_cs_track *)p->track;
  1041. switch (reg) {
  1042. case RADEON_CRTC_GUI_TRIG_VLINE:
  1043. r = r100_cs_packet_parse_vline(p);
  1044. if (r) {
  1045. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1046. idx, reg);
  1047. r100_cs_dump_packet(p, pkt);
  1048. return r;
  1049. }
  1050. break;
  1051. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1052. * range access */
  1053. case RADEON_DST_PITCH_OFFSET:
  1054. case RADEON_SRC_PITCH_OFFSET:
  1055. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1056. if (r)
  1057. return r;
  1058. break;
  1059. case RADEON_RB3D_DEPTHOFFSET:
  1060. r = r100_cs_packet_next_reloc(p, &reloc);
  1061. if (r) {
  1062. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1063. idx, reg);
  1064. r100_cs_dump_packet(p, pkt);
  1065. return r;
  1066. }
  1067. track->zb.robj = reloc->robj;
  1068. track->zb.offset = ib_chunk->kdata[idx];
  1069. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1070. break;
  1071. case RADEON_RB3D_COLOROFFSET:
  1072. r = r100_cs_packet_next_reloc(p, &reloc);
  1073. if (r) {
  1074. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1075. idx, reg);
  1076. r100_cs_dump_packet(p, pkt);
  1077. return r;
  1078. }
  1079. track->cb[0].robj = reloc->robj;
  1080. track->cb[0].offset = ib_chunk->kdata[idx];
  1081. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1082. break;
  1083. case RADEON_PP_TXOFFSET_0:
  1084. case RADEON_PP_TXOFFSET_1:
  1085. case RADEON_PP_TXOFFSET_2:
  1086. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1087. r = r100_cs_packet_next_reloc(p, &reloc);
  1088. if (r) {
  1089. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1090. idx, reg);
  1091. r100_cs_dump_packet(p, pkt);
  1092. return r;
  1093. }
  1094. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1095. track->textures[i].robj = reloc->robj;
  1096. break;
  1097. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1098. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1099. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1100. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1101. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1102. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1103. r = r100_cs_packet_next_reloc(p, &reloc);
  1104. if (r) {
  1105. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1106. idx, reg);
  1107. r100_cs_dump_packet(p, pkt);
  1108. return r;
  1109. }
  1110. track->textures[0].cube_info[i].offset = ib_chunk->kdata[idx];
  1111. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1112. track->textures[0].cube_info[i].robj = reloc->robj;
  1113. break;
  1114. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1115. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1116. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1117. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1118. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1119. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1120. r = r100_cs_packet_next_reloc(p, &reloc);
  1121. if (r) {
  1122. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1123. idx, reg);
  1124. r100_cs_dump_packet(p, pkt);
  1125. return r;
  1126. }
  1127. track->textures[1].cube_info[i].offset = ib_chunk->kdata[idx];
  1128. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1129. track->textures[1].cube_info[i].robj = reloc->robj;
  1130. break;
  1131. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1132. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1133. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1134. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1135. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1136. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1137. r = r100_cs_packet_next_reloc(p, &reloc);
  1138. if (r) {
  1139. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1140. idx, reg);
  1141. r100_cs_dump_packet(p, pkt);
  1142. return r;
  1143. }
  1144. track->textures[2].cube_info[i].offset = ib_chunk->kdata[idx];
  1145. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1146. track->textures[2].cube_info[i].robj = reloc->robj;
  1147. break;
  1148. case RADEON_RE_WIDTH_HEIGHT:
  1149. track->maxy = ((ib_chunk->kdata[idx] >> 16) & 0x7FF);
  1150. break;
  1151. case RADEON_RB3D_COLORPITCH:
  1152. r = r100_cs_packet_next_reloc(p, &reloc);
  1153. if (r) {
  1154. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1155. idx, reg);
  1156. r100_cs_dump_packet(p, pkt);
  1157. return r;
  1158. }
  1159. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1160. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1161. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1162. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1163. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  1164. tmp |= tile_flags;
  1165. ib[idx] = tmp;
  1166. track->cb[0].pitch = ib_chunk->kdata[idx] & RADEON_COLORPITCH_MASK;
  1167. break;
  1168. case RADEON_RB3D_DEPTHPITCH:
  1169. track->zb.pitch = ib_chunk->kdata[idx] & RADEON_DEPTHPITCH_MASK;
  1170. break;
  1171. case RADEON_RB3D_CNTL:
  1172. switch ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1173. case 7:
  1174. case 8:
  1175. case 9:
  1176. case 11:
  1177. case 12:
  1178. track->cb[0].cpp = 1;
  1179. break;
  1180. case 3:
  1181. case 4:
  1182. case 15:
  1183. track->cb[0].cpp = 2;
  1184. break;
  1185. case 6:
  1186. track->cb[0].cpp = 4;
  1187. break;
  1188. default:
  1189. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1190. ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1191. return -EINVAL;
  1192. }
  1193. track->z_enabled = !!(ib_chunk->kdata[idx] & RADEON_Z_ENABLE);
  1194. break;
  1195. case RADEON_RB3D_ZSTENCILCNTL:
  1196. switch (ib_chunk->kdata[idx] & 0xf) {
  1197. case 0:
  1198. track->zb.cpp = 2;
  1199. break;
  1200. case 2:
  1201. case 3:
  1202. case 4:
  1203. case 5:
  1204. case 9:
  1205. case 11:
  1206. track->zb.cpp = 4;
  1207. break;
  1208. default:
  1209. break;
  1210. }
  1211. break;
  1212. case RADEON_RB3D_ZPASS_ADDR:
  1213. r = r100_cs_packet_next_reloc(p, &reloc);
  1214. if (r) {
  1215. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1216. idx, reg);
  1217. r100_cs_dump_packet(p, pkt);
  1218. return r;
  1219. }
  1220. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1221. break;
  1222. case RADEON_PP_CNTL:
  1223. {
  1224. uint32_t temp = ib_chunk->kdata[idx] >> 4;
  1225. for (i = 0; i < track->num_texture; i++)
  1226. track->textures[i].enabled = !!(temp & (1 << i));
  1227. }
  1228. break;
  1229. case RADEON_SE_VF_CNTL:
  1230. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1231. break;
  1232. case RADEON_SE_VTX_FMT:
  1233. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx]);
  1234. break;
  1235. case RADEON_PP_TEX_SIZE_0:
  1236. case RADEON_PP_TEX_SIZE_1:
  1237. case RADEON_PP_TEX_SIZE_2:
  1238. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1239. track->textures[i].width = (ib_chunk->kdata[idx] & RADEON_TEX_USIZE_MASK) + 1;
  1240. track->textures[i].height = ((ib_chunk->kdata[idx] & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1241. break;
  1242. case RADEON_PP_TEX_PITCH_0:
  1243. case RADEON_PP_TEX_PITCH_1:
  1244. case RADEON_PP_TEX_PITCH_2:
  1245. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1246. track->textures[i].pitch = ib_chunk->kdata[idx] + 32;
  1247. break;
  1248. case RADEON_PP_TXFILTER_0:
  1249. case RADEON_PP_TXFILTER_1:
  1250. case RADEON_PP_TXFILTER_2:
  1251. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1252. track->textures[i].num_levels = ((ib_chunk->kdata[idx] & RADEON_MAX_MIP_LEVEL_MASK)
  1253. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1254. tmp = (ib_chunk->kdata[idx] >> 23) & 0x7;
  1255. if (tmp == 2 || tmp == 6)
  1256. track->textures[i].roundup_w = false;
  1257. tmp = (ib_chunk->kdata[idx] >> 27) & 0x7;
  1258. if (tmp == 2 || tmp == 6)
  1259. track->textures[i].roundup_h = false;
  1260. break;
  1261. case RADEON_PP_TXFORMAT_0:
  1262. case RADEON_PP_TXFORMAT_1:
  1263. case RADEON_PP_TXFORMAT_2:
  1264. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1265. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_NON_POWER2) {
  1266. track->textures[i].use_pitch = 1;
  1267. } else {
  1268. track->textures[i].use_pitch = 0;
  1269. track->textures[i].width = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1270. track->textures[i].height = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1271. }
  1272. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1273. track->textures[i].tex_coord_type = 2;
  1274. switch ((ib_chunk->kdata[idx] & RADEON_TXFORMAT_FORMAT_MASK)) {
  1275. case RADEON_TXFORMAT_I8:
  1276. case RADEON_TXFORMAT_RGB332:
  1277. case RADEON_TXFORMAT_Y8:
  1278. track->textures[i].cpp = 1;
  1279. break;
  1280. case RADEON_TXFORMAT_AI88:
  1281. case RADEON_TXFORMAT_ARGB1555:
  1282. case RADEON_TXFORMAT_RGB565:
  1283. case RADEON_TXFORMAT_ARGB4444:
  1284. case RADEON_TXFORMAT_VYUY422:
  1285. case RADEON_TXFORMAT_YVYU422:
  1286. case RADEON_TXFORMAT_DXT1:
  1287. case RADEON_TXFORMAT_SHADOW16:
  1288. case RADEON_TXFORMAT_LDUDV655:
  1289. case RADEON_TXFORMAT_DUDV88:
  1290. track->textures[i].cpp = 2;
  1291. break;
  1292. case RADEON_TXFORMAT_ARGB8888:
  1293. case RADEON_TXFORMAT_RGBA8888:
  1294. case RADEON_TXFORMAT_DXT23:
  1295. case RADEON_TXFORMAT_DXT45:
  1296. case RADEON_TXFORMAT_SHADOW32:
  1297. case RADEON_TXFORMAT_LDUDUV8888:
  1298. track->textures[i].cpp = 4;
  1299. break;
  1300. }
  1301. track->textures[i].cube_info[4].width = 1 << ((ib_chunk->kdata[idx] >> 16) & 0xf);
  1302. track->textures[i].cube_info[4].height = 1 << ((ib_chunk->kdata[idx] >> 20) & 0xf);
  1303. break;
  1304. case RADEON_PP_CUBIC_FACES_0:
  1305. case RADEON_PP_CUBIC_FACES_1:
  1306. case RADEON_PP_CUBIC_FACES_2:
  1307. tmp = ib_chunk->kdata[idx];
  1308. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1309. for (face = 0; face < 4; face++) {
  1310. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1311. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1312. }
  1313. break;
  1314. default:
  1315. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1316. reg, idx);
  1317. return -EINVAL;
  1318. }
  1319. return 0;
  1320. }
  1321. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1322. struct radeon_cs_packet *pkt,
  1323. struct radeon_object *robj)
  1324. {
  1325. struct radeon_cs_chunk *ib_chunk;
  1326. unsigned idx;
  1327. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1328. idx = pkt->idx + 1;
  1329. if ((ib_chunk->kdata[idx+2] + 1) > radeon_object_size(robj)) {
  1330. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1331. "(need %u have %lu) !\n",
  1332. ib_chunk->kdata[idx+2] + 1,
  1333. radeon_object_size(robj));
  1334. return -EINVAL;
  1335. }
  1336. return 0;
  1337. }
  1338. static int r100_packet3_check(struct radeon_cs_parser *p,
  1339. struct radeon_cs_packet *pkt)
  1340. {
  1341. struct radeon_cs_chunk *ib_chunk;
  1342. struct radeon_cs_reloc *reloc;
  1343. struct r100_cs_track *track;
  1344. unsigned idx;
  1345. unsigned i, c;
  1346. volatile uint32_t *ib;
  1347. int r;
  1348. ib = p->ib->ptr;
  1349. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1350. idx = pkt->idx + 1;
  1351. track = (struct r100_cs_track *)p->track;
  1352. switch (pkt->opcode) {
  1353. case PACKET3_3D_LOAD_VBPNTR:
  1354. c = ib_chunk->kdata[idx++];
  1355. track->num_arrays = c;
  1356. for (i = 0; i < (c - 1); i += 2, idx += 3) {
  1357. r = r100_cs_packet_next_reloc(p, &reloc);
  1358. if (r) {
  1359. DRM_ERROR("No reloc for packet3 %d\n",
  1360. pkt->opcode);
  1361. r100_cs_dump_packet(p, pkt);
  1362. return r;
  1363. }
  1364. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1365. track->arrays[i + 0].robj = reloc->robj;
  1366. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1367. track->arrays[i + 0].esize &= 0x7F;
  1368. r = r100_cs_packet_next_reloc(p, &reloc);
  1369. if (r) {
  1370. DRM_ERROR("No reloc for packet3 %d\n",
  1371. pkt->opcode);
  1372. r100_cs_dump_packet(p, pkt);
  1373. return r;
  1374. }
  1375. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1376. track->arrays[i + 1].robj = reloc->robj;
  1377. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1378. track->arrays[i + 1].esize &= 0x7F;
  1379. }
  1380. if (c & 1) {
  1381. r = r100_cs_packet_next_reloc(p, &reloc);
  1382. if (r) {
  1383. DRM_ERROR("No reloc for packet3 %d\n",
  1384. pkt->opcode);
  1385. r100_cs_dump_packet(p, pkt);
  1386. return r;
  1387. }
  1388. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1389. track->arrays[i + 0].robj = reloc->robj;
  1390. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1391. track->arrays[i + 0].esize &= 0x7F;
  1392. }
  1393. break;
  1394. case PACKET3_INDX_BUFFER:
  1395. r = r100_cs_packet_next_reloc(p, &reloc);
  1396. if (r) {
  1397. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1398. r100_cs_dump_packet(p, pkt);
  1399. return r;
  1400. }
  1401. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1402. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1403. if (r) {
  1404. return r;
  1405. }
  1406. break;
  1407. case 0x23:
  1408. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1409. r = r100_cs_packet_next_reloc(p, &reloc);
  1410. if (r) {
  1411. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1412. r100_cs_dump_packet(p, pkt);
  1413. return r;
  1414. }
  1415. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1416. track->num_arrays = 1;
  1417. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx+2]);
  1418. track->arrays[0].robj = reloc->robj;
  1419. track->arrays[0].esize = track->vtx_size;
  1420. track->max_indx = ib_chunk->kdata[idx+1];
  1421. track->vap_vf_cntl = ib_chunk->kdata[idx+3];
  1422. track->immd_dwords = pkt->count - 1;
  1423. r = r100_cs_track_check(p->rdev, track);
  1424. if (r)
  1425. return r;
  1426. break;
  1427. case PACKET3_3D_DRAW_IMMD:
  1428. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1429. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1430. return -EINVAL;
  1431. }
  1432. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1433. track->immd_dwords = pkt->count - 1;
  1434. r = r100_cs_track_check(p->rdev, track);
  1435. if (r)
  1436. return r;
  1437. break;
  1438. /* triggers drawing using in-packet vertex data */
  1439. case PACKET3_3D_DRAW_IMMD_2:
  1440. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1441. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1442. return -EINVAL;
  1443. }
  1444. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1445. track->immd_dwords = pkt->count;
  1446. r = r100_cs_track_check(p->rdev, track);
  1447. if (r)
  1448. return r;
  1449. break;
  1450. /* triggers drawing using in-packet vertex data */
  1451. case PACKET3_3D_DRAW_VBUF_2:
  1452. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1453. r = r100_cs_track_check(p->rdev, track);
  1454. if (r)
  1455. return r;
  1456. break;
  1457. /* triggers drawing of vertex buffers setup elsewhere */
  1458. case PACKET3_3D_DRAW_INDX_2:
  1459. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1460. r = r100_cs_track_check(p->rdev, track);
  1461. if (r)
  1462. return r;
  1463. break;
  1464. /* triggers drawing using indices to vertex buffer */
  1465. case PACKET3_3D_DRAW_VBUF:
  1466. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1467. r = r100_cs_track_check(p->rdev, track);
  1468. if (r)
  1469. return r;
  1470. break;
  1471. /* triggers drawing of vertex buffers setup elsewhere */
  1472. case PACKET3_3D_DRAW_INDX:
  1473. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1474. r = r100_cs_track_check(p->rdev, track);
  1475. if (r)
  1476. return r;
  1477. break;
  1478. /* triggers drawing using indices to vertex buffer */
  1479. case PACKET3_NOP:
  1480. break;
  1481. default:
  1482. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1483. return -EINVAL;
  1484. }
  1485. return 0;
  1486. }
  1487. int r100_cs_parse(struct radeon_cs_parser *p)
  1488. {
  1489. struct radeon_cs_packet pkt;
  1490. struct r100_cs_track *track;
  1491. int r;
  1492. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1493. r100_cs_track_clear(p->rdev, track);
  1494. p->track = track;
  1495. do {
  1496. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1497. if (r) {
  1498. return r;
  1499. }
  1500. p->idx += pkt.count + 2;
  1501. switch (pkt.type) {
  1502. case PACKET_TYPE0:
  1503. if (p->rdev->family >= CHIP_R200)
  1504. r = r100_cs_parse_packet0(p, &pkt,
  1505. p->rdev->config.r100.reg_safe_bm,
  1506. p->rdev->config.r100.reg_safe_bm_size,
  1507. &r200_packet0_check);
  1508. else
  1509. r = r100_cs_parse_packet0(p, &pkt,
  1510. p->rdev->config.r100.reg_safe_bm,
  1511. p->rdev->config.r100.reg_safe_bm_size,
  1512. &r100_packet0_check);
  1513. break;
  1514. case PACKET_TYPE2:
  1515. break;
  1516. case PACKET_TYPE3:
  1517. r = r100_packet3_check(p, &pkt);
  1518. break;
  1519. default:
  1520. DRM_ERROR("Unknown packet type %d !\n",
  1521. pkt.type);
  1522. return -EINVAL;
  1523. }
  1524. if (r) {
  1525. return r;
  1526. }
  1527. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1528. return 0;
  1529. }
  1530. /*
  1531. * Global GPU functions
  1532. */
  1533. void r100_errata(struct radeon_device *rdev)
  1534. {
  1535. rdev->pll_errata = 0;
  1536. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1537. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1538. }
  1539. if (rdev->family == CHIP_RV100 ||
  1540. rdev->family == CHIP_RS100 ||
  1541. rdev->family == CHIP_RS200) {
  1542. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1543. }
  1544. }
  1545. /* Wait for vertical sync on primary CRTC */
  1546. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1547. {
  1548. uint32_t crtc_gen_cntl, tmp;
  1549. int i;
  1550. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1551. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1552. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1553. return;
  1554. }
  1555. /* Clear the CRTC_VBLANK_SAVE bit */
  1556. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1557. for (i = 0; i < rdev->usec_timeout; i++) {
  1558. tmp = RREG32(RADEON_CRTC_STATUS);
  1559. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1560. return;
  1561. }
  1562. DRM_UDELAY(1);
  1563. }
  1564. }
  1565. /* Wait for vertical sync on secondary CRTC */
  1566. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1567. {
  1568. uint32_t crtc2_gen_cntl, tmp;
  1569. int i;
  1570. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1571. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1572. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1573. return;
  1574. /* Clear the CRTC_VBLANK_SAVE bit */
  1575. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1576. for (i = 0; i < rdev->usec_timeout; i++) {
  1577. tmp = RREG32(RADEON_CRTC2_STATUS);
  1578. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1579. return;
  1580. }
  1581. DRM_UDELAY(1);
  1582. }
  1583. }
  1584. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1585. {
  1586. unsigned i;
  1587. uint32_t tmp;
  1588. for (i = 0; i < rdev->usec_timeout; i++) {
  1589. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1590. if (tmp >= n) {
  1591. return 0;
  1592. }
  1593. DRM_UDELAY(1);
  1594. }
  1595. return -1;
  1596. }
  1597. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1598. {
  1599. unsigned i;
  1600. uint32_t tmp;
  1601. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1602. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1603. " Bad things might happen.\n");
  1604. }
  1605. for (i = 0; i < rdev->usec_timeout; i++) {
  1606. tmp = RREG32(RADEON_RBBM_STATUS);
  1607. if (!(tmp & (1 << 31))) {
  1608. return 0;
  1609. }
  1610. DRM_UDELAY(1);
  1611. }
  1612. return -1;
  1613. }
  1614. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1615. {
  1616. unsigned i;
  1617. uint32_t tmp;
  1618. for (i = 0; i < rdev->usec_timeout; i++) {
  1619. /* read MC_STATUS */
  1620. tmp = RREG32(0x0150);
  1621. if (tmp & (1 << 2)) {
  1622. return 0;
  1623. }
  1624. DRM_UDELAY(1);
  1625. }
  1626. return -1;
  1627. }
  1628. void r100_gpu_init(struct radeon_device *rdev)
  1629. {
  1630. /* TODO: anythings to do here ? pipes ? */
  1631. r100_hdp_reset(rdev);
  1632. }
  1633. void r100_hdp_reset(struct radeon_device *rdev)
  1634. {
  1635. uint32_t tmp;
  1636. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1637. tmp |= (7 << 28);
  1638. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1639. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1640. udelay(200);
  1641. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1642. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1643. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1644. }
  1645. int r100_rb2d_reset(struct radeon_device *rdev)
  1646. {
  1647. uint32_t tmp;
  1648. int i;
  1649. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1650. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1651. udelay(200);
  1652. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1653. /* Wait to prevent race in RBBM_STATUS */
  1654. mdelay(1);
  1655. for (i = 0; i < rdev->usec_timeout; i++) {
  1656. tmp = RREG32(RADEON_RBBM_STATUS);
  1657. if (!(tmp & (1 << 26))) {
  1658. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1659. tmp);
  1660. return 0;
  1661. }
  1662. DRM_UDELAY(1);
  1663. }
  1664. tmp = RREG32(RADEON_RBBM_STATUS);
  1665. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1666. return -1;
  1667. }
  1668. int r100_gpu_reset(struct radeon_device *rdev)
  1669. {
  1670. uint32_t status;
  1671. /* reset order likely matter */
  1672. status = RREG32(RADEON_RBBM_STATUS);
  1673. /* reset HDP */
  1674. r100_hdp_reset(rdev);
  1675. /* reset rb2d */
  1676. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1677. r100_rb2d_reset(rdev);
  1678. }
  1679. /* TODO: reset 3D engine */
  1680. /* reset CP */
  1681. status = RREG32(RADEON_RBBM_STATUS);
  1682. if (status & (1 << 16)) {
  1683. r100_cp_reset(rdev);
  1684. }
  1685. /* Check if GPU is idle */
  1686. status = RREG32(RADEON_RBBM_STATUS);
  1687. if (status & (1 << 31)) {
  1688. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1689. return -1;
  1690. }
  1691. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1692. return 0;
  1693. }
  1694. /*
  1695. * VRAM info
  1696. */
  1697. static void r100_vram_get_type(struct radeon_device *rdev)
  1698. {
  1699. uint32_t tmp;
  1700. rdev->mc.vram_is_ddr = false;
  1701. if (rdev->flags & RADEON_IS_IGP)
  1702. rdev->mc.vram_is_ddr = true;
  1703. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1704. rdev->mc.vram_is_ddr = true;
  1705. if ((rdev->family == CHIP_RV100) ||
  1706. (rdev->family == CHIP_RS100) ||
  1707. (rdev->family == CHIP_RS200)) {
  1708. tmp = RREG32(RADEON_MEM_CNTL);
  1709. if (tmp & RV100_HALF_MODE) {
  1710. rdev->mc.vram_width = 32;
  1711. } else {
  1712. rdev->mc.vram_width = 64;
  1713. }
  1714. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1715. rdev->mc.vram_width /= 4;
  1716. rdev->mc.vram_is_ddr = true;
  1717. }
  1718. } else if (rdev->family <= CHIP_RV280) {
  1719. tmp = RREG32(RADEON_MEM_CNTL);
  1720. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1721. rdev->mc.vram_width = 128;
  1722. } else {
  1723. rdev->mc.vram_width = 64;
  1724. }
  1725. } else {
  1726. /* newer IGPs */
  1727. rdev->mc.vram_width = 128;
  1728. }
  1729. }
  1730. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1731. {
  1732. u32 aper_size;
  1733. u8 byte;
  1734. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1735. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1736. * that is has the 2nd generation multifunction PCI interface
  1737. */
  1738. if (rdev->family == CHIP_RV280 ||
  1739. rdev->family >= CHIP_RV350) {
  1740. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1741. ~RADEON_HDP_APER_CNTL);
  1742. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1743. return aper_size * 2;
  1744. }
  1745. /* Older cards have all sorts of funny issues to deal with. First
  1746. * check if it's a multifunction card by reading the PCI config
  1747. * header type... Limit those to one aperture size
  1748. */
  1749. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1750. if (byte & 0x80) {
  1751. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1752. DRM_INFO("Limiting VRAM to one aperture\n");
  1753. return aper_size;
  1754. }
  1755. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1756. * have set it up. We don't write this as it's broken on some ASICs but
  1757. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1758. */
  1759. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1760. return aper_size * 2;
  1761. return aper_size;
  1762. }
  1763. void r100_vram_init_sizes(struct radeon_device *rdev)
  1764. {
  1765. u64 config_aper_size;
  1766. u32 accessible;
  1767. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1768. if (rdev->flags & RADEON_IS_IGP) {
  1769. uint32_t tom;
  1770. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1771. tom = RREG32(RADEON_NB_TOM);
  1772. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1773. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1774. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1775. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1776. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1777. } else {
  1778. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1779. /* Some production boards of m6 will report 0
  1780. * if it's 8 MB
  1781. */
  1782. if (rdev->mc.real_vram_size == 0) {
  1783. rdev->mc.real_vram_size = 8192 * 1024;
  1784. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1785. }
  1786. /* let driver place VRAM */
  1787. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1788. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1789. * Novell bug 204882 + along with lots of ubuntu ones */
  1790. if (config_aper_size > rdev->mc.real_vram_size)
  1791. rdev->mc.mc_vram_size = config_aper_size;
  1792. else
  1793. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1794. }
  1795. /* work out accessible VRAM */
  1796. accessible = r100_get_accessible_vram(rdev);
  1797. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1798. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1799. if (accessible > rdev->mc.aper_size)
  1800. accessible = rdev->mc.aper_size;
  1801. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1802. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1803. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1804. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1805. }
  1806. void r100_vram_info(struct radeon_device *rdev)
  1807. {
  1808. r100_vram_get_type(rdev);
  1809. r100_vram_init_sizes(rdev);
  1810. }
  1811. /*
  1812. * Indirect registers accessor
  1813. */
  1814. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1815. {
  1816. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1817. return;
  1818. }
  1819. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1820. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1821. }
  1822. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1823. {
  1824. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1825. * or the chip could hang on a subsequent access
  1826. */
  1827. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1828. udelay(5000);
  1829. }
  1830. /* This function is required to workaround a hardware bug in some (all?)
  1831. * revisions of the R300. This workaround should be called after every
  1832. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1833. * may not be correct.
  1834. */
  1835. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1836. uint32_t save, tmp;
  1837. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1838. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1839. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1840. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1841. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1842. }
  1843. }
  1844. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1845. {
  1846. uint32_t data;
  1847. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1848. r100_pll_errata_after_index(rdev);
  1849. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1850. r100_pll_errata_after_data(rdev);
  1851. return data;
  1852. }
  1853. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1854. {
  1855. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1856. r100_pll_errata_after_index(rdev);
  1857. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1858. r100_pll_errata_after_data(rdev);
  1859. }
  1860. int r100_init(struct radeon_device *rdev)
  1861. {
  1862. if (ASIC_IS_RN50(rdev)) {
  1863. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1864. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1865. } else if (rdev->family < CHIP_R200) {
  1866. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1867. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1868. } else {
  1869. return r200_init(rdev);
  1870. }
  1871. return 0;
  1872. }
  1873. /*
  1874. * Debugfs info
  1875. */
  1876. #if defined(CONFIG_DEBUG_FS)
  1877. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1878. {
  1879. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1880. struct drm_device *dev = node->minor->dev;
  1881. struct radeon_device *rdev = dev->dev_private;
  1882. uint32_t reg, value;
  1883. unsigned i;
  1884. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1885. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1886. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1887. for (i = 0; i < 64; i++) {
  1888. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1889. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1890. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1891. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1892. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1893. }
  1894. return 0;
  1895. }
  1896. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1897. {
  1898. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1899. struct drm_device *dev = node->minor->dev;
  1900. struct radeon_device *rdev = dev->dev_private;
  1901. uint32_t rdp, wdp;
  1902. unsigned count, i, j;
  1903. radeon_ring_free_size(rdev);
  1904. rdp = RREG32(RADEON_CP_RB_RPTR);
  1905. wdp = RREG32(RADEON_CP_RB_WPTR);
  1906. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1907. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1908. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1909. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1910. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1911. seq_printf(m, "%u dwords in ring\n", count);
  1912. for (j = 0; j <= count; j++) {
  1913. i = (rdp + j) & rdev->cp.ptr_mask;
  1914. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1915. }
  1916. return 0;
  1917. }
  1918. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1919. {
  1920. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1921. struct drm_device *dev = node->minor->dev;
  1922. struct radeon_device *rdev = dev->dev_private;
  1923. uint32_t csq_stat, csq2_stat, tmp;
  1924. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1925. unsigned i;
  1926. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1927. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1928. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1929. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1930. r_rptr = (csq_stat >> 0) & 0x3ff;
  1931. r_wptr = (csq_stat >> 10) & 0x3ff;
  1932. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1933. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1934. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1935. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1936. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1937. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1938. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1939. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1940. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1941. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1942. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1943. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1944. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1945. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1946. seq_printf(m, "Ring fifo:\n");
  1947. for (i = 0; i < 256; i++) {
  1948. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1949. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1950. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1951. }
  1952. seq_printf(m, "Indirect1 fifo:\n");
  1953. for (i = 256; i <= 512; i++) {
  1954. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1955. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1956. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1957. }
  1958. seq_printf(m, "Indirect2 fifo:\n");
  1959. for (i = 640; i < ib1_wptr; i++) {
  1960. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1961. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1962. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1963. }
  1964. return 0;
  1965. }
  1966. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1967. {
  1968. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1969. struct drm_device *dev = node->minor->dev;
  1970. struct radeon_device *rdev = dev->dev_private;
  1971. uint32_t tmp;
  1972. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1973. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1974. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1975. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1976. tmp = RREG32(RADEON_BUS_CNTL);
  1977. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1978. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1979. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1980. tmp = RREG32(RADEON_AGP_BASE);
  1981. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1982. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1983. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1984. tmp = RREG32(0x01D0);
  1985. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1986. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1987. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1988. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1989. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1990. tmp = RREG32(0x01E4);
  1991. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1992. return 0;
  1993. }
  1994. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1995. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1996. };
  1997. static struct drm_info_list r100_debugfs_cp_list[] = {
  1998. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1999. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2000. };
  2001. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2002. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2003. };
  2004. #endif
  2005. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2006. {
  2007. #if defined(CONFIG_DEBUG_FS)
  2008. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2009. #else
  2010. return 0;
  2011. #endif
  2012. }
  2013. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2014. {
  2015. #if defined(CONFIG_DEBUG_FS)
  2016. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2017. #else
  2018. return 0;
  2019. #endif
  2020. }
  2021. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2022. {
  2023. #if defined(CONFIG_DEBUG_FS)
  2024. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2025. #else
  2026. return 0;
  2027. #endif
  2028. }
  2029. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2030. uint32_t tiling_flags, uint32_t pitch,
  2031. uint32_t offset, uint32_t obj_size)
  2032. {
  2033. int surf_index = reg * 16;
  2034. int flags = 0;
  2035. /* r100/r200 divide by 16 */
  2036. if (rdev->family < CHIP_R300)
  2037. flags = pitch / 16;
  2038. else
  2039. flags = pitch / 8;
  2040. if (rdev->family <= CHIP_RS200) {
  2041. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2042. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2043. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2044. if (tiling_flags & RADEON_TILING_MACRO)
  2045. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2046. } else if (rdev->family <= CHIP_RV280) {
  2047. if (tiling_flags & (RADEON_TILING_MACRO))
  2048. flags |= R200_SURF_TILE_COLOR_MACRO;
  2049. if (tiling_flags & RADEON_TILING_MICRO)
  2050. flags |= R200_SURF_TILE_COLOR_MICRO;
  2051. } else {
  2052. if (tiling_flags & RADEON_TILING_MACRO)
  2053. flags |= R300_SURF_TILE_MACRO;
  2054. if (tiling_flags & RADEON_TILING_MICRO)
  2055. flags |= R300_SURF_TILE_MICRO;
  2056. }
  2057. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2058. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2059. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2060. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2061. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2062. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2063. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2064. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2065. return 0;
  2066. }
  2067. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2068. {
  2069. int surf_index = reg * 16;
  2070. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2071. }
  2072. void r100_bandwidth_update(struct radeon_device *rdev)
  2073. {
  2074. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2075. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2076. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2077. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2078. fixed20_12 memtcas_ff[8] = {
  2079. fixed_init(1),
  2080. fixed_init(2),
  2081. fixed_init(3),
  2082. fixed_init(0),
  2083. fixed_init_half(1),
  2084. fixed_init_half(2),
  2085. fixed_init(0),
  2086. };
  2087. fixed20_12 memtcas_rs480_ff[8] = {
  2088. fixed_init(0),
  2089. fixed_init(1),
  2090. fixed_init(2),
  2091. fixed_init(3),
  2092. fixed_init(0),
  2093. fixed_init_half(1),
  2094. fixed_init_half(2),
  2095. fixed_init_half(3),
  2096. };
  2097. fixed20_12 memtcas2_ff[8] = {
  2098. fixed_init(0),
  2099. fixed_init(1),
  2100. fixed_init(2),
  2101. fixed_init(3),
  2102. fixed_init(4),
  2103. fixed_init(5),
  2104. fixed_init(6),
  2105. fixed_init(7),
  2106. };
  2107. fixed20_12 memtrbs[8] = {
  2108. fixed_init(1),
  2109. fixed_init_half(1),
  2110. fixed_init(2),
  2111. fixed_init_half(2),
  2112. fixed_init(3),
  2113. fixed_init_half(3),
  2114. fixed_init(4),
  2115. fixed_init_half(4)
  2116. };
  2117. fixed20_12 memtrbs_r4xx[8] = {
  2118. fixed_init(4),
  2119. fixed_init(5),
  2120. fixed_init(6),
  2121. fixed_init(7),
  2122. fixed_init(8),
  2123. fixed_init(9),
  2124. fixed_init(10),
  2125. fixed_init(11)
  2126. };
  2127. fixed20_12 min_mem_eff;
  2128. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2129. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2130. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2131. disp_drain_rate2, read_return_rate;
  2132. fixed20_12 time_disp1_drop_priority;
  2133. int c;
  2134. int cur_size = 16; /* in octawords */
  2135. int critical_point = 0, critical_point2;
  2136. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2137. int stop_req, max_stop_req;
  2138. struct drm_display_mode *mode1 = NULL;
  2139. struct drm_display_mode *mode2 = NULL;
  2140. uint32_t pixel_bytes1 = 0;
  2141. uint32_t pixel_bytes2 = 0;
  2142. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2143. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2144. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2145. }
  2146. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2147. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2148. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2149. }
  2150. min_mem_eff.full = rfixed_const_8(0);
  2151. /* get modes */
  2152. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2153. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2154. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2155. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2156. /* check crtc enables */
  2157. if (mode2)
  2158. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2159. if (mode1)
  2160. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2161. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2162. }
  2163. /*
  2164. * determine is there is enough bw for current mode
  2165. */
  2166. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2167. temp_ff.full = rfixed_const(100);
  2168. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2169. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2170. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2171. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2172. temp_ff.full = rfixed_const(temp);
  2173. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2174. pix_clk.full = 0;
  2175. pix_clk2.full = 0;
  2176. peak_disp_bw.full = 0;
  2177. if (mode1) {
  2178. temp_ff.full = rfixed_const(1000);
  2179. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2180. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2181. temp_ff.full = rfixed_const(pixel_bytes1);
  2182. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2183. }
  2184. if (mode2) {
  2185. temp_ff.full = rfixed_const(1000);
  2186. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2187. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2188. temp_ff.full = rfixed_const(pixel_bytes2);
  2189. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2190. }
  2191. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2192. if (peak_disp_bw.full >= mem_bw.full) {
  2193. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2194. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2195. }
  2196. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2197. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2198. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2199. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2200. mem_trp = ((temp & 0x3)) + 1;
  2201. mem_tras = ((temp & 0x70) >> 4) + 1;
  2202. } else if (rdev->family == CHIP_R300 ||
  2203. rdev->family == CHIP_R350) { /* r300, r350 */
  2204. mem_trcd = (temp & 0x7) + 1;
  2205. mem_trp = ((temp >> 8) & 0x7) + 1;
  2206. mem_tras = ((temp >> 11) & 0xf) + 4;
  2207. } else if (rdev->family == CHIP_RV350 ||
  2208. rdev->family <= CHIP_RV380) {
  2209. /* rv3x0 */
  2210. mem_trcd = (temp & 0x7) + 3;
  2211. mem_trp = ((temp >> 8) & 0x7) + 3;
  2212. mem_tras = ((temp >> 11) & 0xf) + 6;
  2213. } else if (rdev->family == CHIP_R420 ||
  2214. rdev->family == CHIP_R423 ||
  2215. rdev->family == CHIP_RV410) {
  2216. /* r4xx */
  2217. mem_trcd = (temp & 0xf) + 3;
  2218. if (mem_trcd > 15)
  2219. mem_trcd = 15;
  2220. mem_trp = ((temp >> 8) & 0xf) + 3;
  2221. if (mem_trp > 15)
  2222. mem_trp = 15;
  2223. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2224. if (mem_tras > 31)
  2225. mem_tras = 31;
  2226. } else { /* RV200, R200 */
  2227. mem_trcd = (temp & 0x7) + 1;
  2228. mem_trp = ((temp >> 8) & 0x7) + 1;
  2229. mem_tras = ((temp >> 12) & 0xf) + 4;
  2230. }
  2231. /* convert to FF */
  2232. trcd_ff.full = rfixed_const(mem_trcd);
  2233. trp_ff.full = rfixed_const(mem_trp);
  2234. tras_ff.full = rfixed_const(mem_tras);
  2235. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2236. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2237. data = (temp & (7 << 20)) >> 20;
  2238. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2239. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2240. tcas_ff = memtcas_rs480_ff[data];
  2241. else
  2242. tcas_ff = memtcas_ff[data];
  2243. } else
  2244. tcas_ff = memtcas2_ff[data];
  2245. if (rdev->family == CHIP_RS400 ||
  2246. rdev->family == CHIP_RS480) {
  2247. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2248. data = (temp >> 23) & 0x7;
  2249. if (data < 5)
  2250. tcas_ff.full += rfixed_const(data);
  2251. }
  2252. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2253. /* on the R300, Tcas is included in Trbs.
  2254. */
  2255. temp = RREG32(RADEON_MEM_CNTL);
  2256. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2257. if (data == 1) {
  2258. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2259. temp = RREG32(R300_MC_IND_INDEX);
  2260. temp &= ~R300_MC_IND_ADDR_MASK;
  2261. temp |= R300_MC_READ_CNTL_CD_mcind;
  2262. WREG32(R300_MC_IND_INDEX, temp);
  2263. temp = RREG32(R300_MC_IND_DATA);
  2264. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2265. } else {
  2266. temp = RREG32(R300_MC_READ_CNTL_AB);
  2267. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2268. }
  2269. } else {
  2270. temp = RREG32(R300_MC_READ_CNTL_AB);
  2271. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2272. }
  2273. if (rdev->family == CHIP_RV410 ||
  2274. rdev->family == CHIP_R420 ||
  2275. rdev->family == CHIP_R423)
  2276. trbs_ff = memtrbs_r4xx[data];
  2277. else
  2278. trbs_ff = memtrbs[data];
  2279. tcas_ff.full += trbs_ff.full;
  2280. }
  2281. sclk_eff_ff.full = sclk_ff.full;
  2282. if (rdev->flags & RADEON_IS_AGP) {
  2283. fixed20_12 agpmode_ff;
  2284. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2285. temp_ff.full = rfixed_const_666(16);
  2286. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2287. }
  2288. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2289. if (ASIC_IS_R300(rdev)) {
  2290. sclk_delay_ff.full = rfixed_const(250);
  2291. } else {
  2292. if ((rdev->family == CHIP_RV100) ||
  2293. rdev->flags & RADEON_IS_IGP) {
  2294. if (rdev->mc.vram_is_ddr)
  2295. sclk_delay_ff.full = rfixed_const(41);
  2296. else
  2297. sclk_delay_ff.full = rfixed_const(33);
  2298. } else {
  2299. if (rdev->mc.vram_width == 128)
  2300. sclk_delay_ff.full = rfixed_const(57);
  2301. else
  2302. sclk_delay_ff.full = rfixed_const(41);
  2303. }
  2304. }
  2305. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2306. if (rdev->mc.vram_is_ddr) {
  2307. if (rdev->mc.vram_width == 32) {
  2308. k1.full = rfixed_const(40);
  2309. c = 3;
  2310. } else {
  2311. k1.full = rfixed_const(20);
  2312. c = 1;
  2313. }
  2314. } else {
  2315. k1.full = rfixed_const(40);
  2316. c = 3;
  2317. }
  2318. temp_ff.full = rfixed_const(2);
  2319. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2320. temp_ff.full = rfixed_const(c);
  2321. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2322. temp_ff.full = rfixed_const(4);
  2323. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2324. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2325. mc_latency_mclk.full += k1.full;
  2326. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2327. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2328. /*
  2329. HW cursor time assuming worst case of full size colour cursor.
  2330. */
  2331. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2332. temp_ff.full += trcd_ff.full;
  2333. if (temp_ff.full < tras_ff.full)
  2334. temp_ff.full = tras_ff.full;
  2335. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2336. temp_ff.full = rfixed_const(cur_size);
  2337. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2338. /*
  2339. Find the total latency for the display data.
  2340. */
  2341. disp_latency_overhead.full = rfixed_const(80);
  2342. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2343. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2344. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2345. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2346. disp_latency.full = mc_latency_mclk.full;
  2347. else
  2348. disp_latency.full = mc_latency_sclk.full;
  2349. /* setup Max GRPH_STOP_REQ default value */
  2350. if (ASIC_IS_RV100(rdev))
  2351. max_stop_req = 0x5c;
  2352. else
  2353. max_stop_req = 0x7c;
  2354. if (mode1) {
  2355. /* CRTC1
  2356. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2357. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2358. */
  2359. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2360. if (stop_req > max_stop_req)
  2361. stop_req = max_stop_req;
  2362. /*
  2363. Find the drain rate of the display buffer.
  2364. */
  2365. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2366. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2367. /*
  2368. Find the critical point of the display buffer.
  2369. */
  2370. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2371. crit_point_ff.full += rfixed_const_half(0);
  2372. critical_point = rfixed_trunc(crit_point_ff);
  2373. if (rdev->disp_priority == 2) {
  2374. critical_point = 0;
  2375. }
  2376. /*
  2377. The critical point should never be above max_stop_req-4. Setting
  2378. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2379. */
  2380. if (max_stop_req - critical_point < 4)
  2381. critical_point = 0;
  2382. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2383. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2384. critical_point = 0x10;
  2385. }
  2386. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2387. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2388. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2389. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2390. if ((rdev->family == CHIP_R350) &&
  2391. (stop_req > 0x15)) {
  2392. stop_req -= 0x10;
  2393. }
  2394. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2395. temp |= RADEON_GRPH_BUFFER_SIZE;
  2396. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2397. RADEON_GRPH_CRITICAL_AT_SOF |
  2398. RADEON_GRPH_STOP_CNTL);
  2399. /*
  2400. Write the result into the register.
  2401. */
  2402. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2403. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2404. #if 0
  2405. if ((rdev->family == CHIP_RS400) ||
  2406. (rdev->family == CHIP_RS480)) {
  2407. /* attempt to program RS400 disp regs correctly ??? */
  2408. temp = RREG32(RS400_DISP1_REG_CNTL);
  2409. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2410. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2411. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2412. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2413. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2414. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2415. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2416. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2417. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2418. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2419. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2420. }
  2421. #endif
  2422. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2423. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2424. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2425. }
  2426. if (mode2) {
  2427. u32 grph2_cntl;
  2428. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2429. if (stop_req > max_stop_req)
  2430. stop_req = max_stop_req;
  2431. /*
  2432. Find the drain rate of the display buffer.
  2433. */
  2434. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2435. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2436. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2437. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2438. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2439. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2440. if ((rdev->family == CHIP_R350) &&
  2441. (stop_req > 0x15)) {
  2442. stop_req -= 0x10;
  2443. }
  2444. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2445. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2446. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2447. RADEON_GRPH_CRITICAL_AT_SOF |
  2448. RADEON_GRPH_STOP_CNTL);
  2449. if ((rdev->family == CHIP_RS100) ||
  2450. (rdev->family == CHIP_RS200))
  2451. critical_point2 = 0;
  2452. else {
  2453. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2454. temp_ff.full = rfixed_const(temp);
  2455. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2456. if (sclk_ff.full < temp_ff.full)
  2457. temp_ff.full = sclk_ff.full;
  2458. read_return_rate.full = temp_ff.full;
  2459. if (mode1) {
  2460. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2461. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2462. } else {
  2463. time_disp1_drop_priority.full = 0;
  2464. }
  2465. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2466. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2467. crit_point_ff.full += rfixed_const_half(0);
  2468. critical_point2 = rfixed_trunc(crit_point_ff);
  2469. if (rdev->disp_priority == 2) {
  2470. critical_point2 = 0;
  2471. }
  2472. if (max_stop_req - critical_point2 < 4)
  2473. critical_point2 = 0;
  2474. }
  2475. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2476. /* some R300 cards have problem with this set to 0 */
  2477. critical_point2 = 0x10;
  2478. }
  2479. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2480. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2481. if ((rdev->family == CHIP_RS400) ||
  2482. (rdev->family == CHIP_RS480)) {
  2483. #if 0
  2484. /* attempt to program RS400 disp2 regs correctly ??? */
  2485. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2486. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2487. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2488. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2489. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2490. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2491. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2492. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2493. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2494. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2495. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2496. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2497. #endif
  2498. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2499. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2500. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2501. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2502. }
  2503. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2504. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2505. }
  2506. }
  2507. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2508. {
  2509. DRM_ERROR("pitch %d\n", t->pitch);
  2510. DRM_ERROR("width %d\n", t->width);
  2511. DRM_ERROR("height %d\n", t->height);
  2512. DRM_ERROR("num levels %d\n", t->num_levels);
  2513. DRM_ERROR("depth %d\n", t->txdepth);
  2514. DRM_ERROR("bpp %d\n", t->cpp);
  2515. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2516. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2517. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2518. }
  2519. static int r100_cs_track_cube(struct radeon_device *rdev,
  2520. struct r100_cs_track *track, unsigned idx)
  2521. {
  2522. unsigned face, w, h;
  2523. struct radeon_object *cube_robj;
  2524. unsigned long size;
  2525. for (face = 0; face < 5; face++) {
  2526. cube_robj = track->textures[idx].cube_info[face].robj;
  2527. w = track->textures[idx].cube_info[face].width;
  2528. h = track->textures[idx].cube_info[face].height;
  2529. size = w * h;
  2530. size *= track->textures[idx].cpp;
  2531. size += track->textures[idx].cube_info[face].offset;
  2532. if (size > radeon_object_size(cube_robj)) {
  2533. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2534. size, radeon_object_size(cube_robj));
  2535. r100_cs_track_texture_print(&track->textures[idx]);
  2536. return -1;
  2537. }
  2538. }
  2539. return 0;
  2540. }
  2541. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2542. struct r100_cs_track *track)
  2543. {
  2544. struct radeon_object *robj;
  2545. unsigned long size;
  2546. unsigned u, i, w, h;
  2547. int ret;
  2548. for (u = 0; u < track->num_texture; u++) {
  2549. if (!track->textures[u].enabled)
  2550. continue;
  2551. robj = track->textures[u].robj;
  2552. if (robj == NULL) {
  2553. DRM_ERROR("No texture bound to unit %u\n", u);
  2554. return -EINVAL;
  2555. }
  2556. size = 0;
  2557. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2558. if (track->textures[u].use_pitch) {
  2559. if (rdev->family < CHIP_R300)
  2560. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2561. else
  2562. w = track->textures[u].pitch / (1 << i);
  2563. } else {
  2564. w = track->textures[u].width / (1 << i);
  2565. if (rdev->family >= CHIP_RV515)
  2566. w |= track->textures[u].width_11;
  2567. if (track->textures[u].roundup_w)
  2568. w = roundup_pow_of_two(w);
  2569. }
  2570. h = track->textures[u].height / (1 << i);
  2571. if (rdev->family >= CHIP_RV515)
  2572. h |= track->textures[u].height_11;
  2573. if (track->textures[u].roundup_h)
  2574. h = roundup_pow_of_two(h);
  2575. size += w * h;
  2576. }
  2577. size *= track->textures[u].cpp;
  2578. switch (track->textures[u].tex_coord_type) {
  2579. case 0:
  2580. break;
  2581. case 1:
  2582. size *= (1 << track->textures[u].txdepth);
  2583. break;
  2584. case 2:
  2585. if (track->separate_cube) {
  2586. ret = r100_cs_track_cube(rdev, track, u);
  2587. if (ret)
  2588. return ret;
  2589. } else
  2590. size *= 6;
  2591. break;
  2592. default:
  2593. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2594. "%u\n", track->textures[u].tex_coord_type, u);
  2595. return -EINVAL;
  2596. }
  2597. if (size > radeon_object_size(robj)) {
  2598. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2599. "%lu\n", u, size, radeon_object_size(robj));
  2600. r100_cs_track_texture_print(&track->textures[u]);
  2601. return -EINVAL;
  2602. }
  2603. }
  2604. return 0;
  2605. }
  2606. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2607. {
  2608. unsigned i;
  2609. unsigned long size;
  2610. unsigned prim_walk;
  2611. unsigned nverts;
  2612. for (i = 0; i < track->num_cb; i++) {
  2613. if (track->cb[i].robj == NULL) {
  2614. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2615. return -EINVAL;
  2616. }
  2617. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2618. size += track->cb[i].offset;
  2619. if (size > radeon_object_size(track->cb[i].robj)) {
  2620. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2621. "(need %lu have %lu) !\n", i, size,
  2622. radeon_object_size(track->cb[i].robj));
  2623. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2624. i, track->cb[i].pitch, track->cb[i].cpp,
  2625. track->cb[i].offset, track->maxy);
  2626. return -EINVAL;
  2627. }
  2628. }
  2629. if (track->z_enabled) {
  2630. if (track->zb.robj == NULL) {
  2631. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2632. return -EINVAL;
  2633. }
  2634. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2635. size += track->zb.offset;
  2636. if (size > radeon_object_size(track->zb.robj)) {
  2637. DRM_ERROR("[drm] Buffer too small for z buffer "
  2638. "(need %lu have %lu) !\n", size,
  2639. radeon_object_size(track->zb.robj));
  2640. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2641. track->zb.pitch, track->zb.cpp,
  2642. track->zb.offset, track->maxy);
  2643. return -EINVAL;
  2644. }
  2645. }
  2646. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2647. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2648. switch (prim_walk) {
  2649. case 1:
  2650. for (i = 0; i < track->num_arrays; i++) {
  2651. size = track->arrays[i].esize * track->max_indx * 4;
  2652. if (track->arrays[i].robj == NULL) {
  2653. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2654. "bound\n", prim_walk, i);
  2655. return -EINVAL;
  2656. }
  2657. if (size > radeon_object_size(track->arrays[i].robj)) {
  2658. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2659. "have %lu dwords\n", prim_walk, i,
  2660. size >> 2,
  2661. radeon_object_size(track->arrays[i].robj) >> 2);
  2662. DRM_ERROR("Max indices %u\n", track->max_indx);
  2663. return -EINVAL;
  2664. }
  2665. }
  2666. break;
  2667. case 2:
  2668. for (i = 0; i < track->num_arrays; i++) {
  2669. size = track->arrays[i].esize * (nverts - 1) * 4;
  2670. if (track->arrays[i].robj == NULL) {
  2671. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2672. "bound\n", prim_walk, i);
  2673. return -EINVAL;
  2674. }
  2675. if (size > radeon_object_size(track->arrays[i].robj)) {
  2676. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2677. "have %lu dwords\n", prim_walk, i, size >> 2,
  2678. radeon_object_size(track->arrays[i].robj) >> 2);
  2679. return -EINVAL;
  2680. }
  2681. }
  2682. break;
  2683. case 3:
  2684. size = track->vtx_size * nverts;
  2685. if (size != track->immd_dwords) {
  2686. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2687. track->immd_dwords, size);
  2688. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2689. nverts, track->vtx_size);
  2690. return -EINVAL;
  2691. }
  2692. break;
  2693. default:
  2694. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2695. prim_walk);
  2696. return -EINVAL;
  2697. }
  2698. return r100_cs_track_texture_check(rdev, track);
  2699. }
  2700. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2701. {
  2702. unsigned i, face;
  2703. if (rdev->family < CHIP_R300) {
  2704. track->num_cb = 1;
  2705. if (rdev->family <= CHIP_RS200)
  2706. track->num_texture = 3;
  2707. else
  2708. track->num_texture = 6;
  2709. track->maxy = 2048;
  2710. track->separate_cube = 1;
  2711. } else {
  2712. track->num_cb = 4;
  2713. track->num_texture = 16;
  2714. track->maxy = 4096;
  2715. track->separate_cube = 0;
  2716. }
  2717. for (i = 0; i < track->num_cb; i++) {
  2718. track->cb[i].robj = NULL;
  2719. track->cb[i].pitch = 8192;
  2720. track->cb[i].cpp = 16;
  2721. track->cb[i].offset = 0;
  2722. }
  2723. track->z_enabled = true;
  2724. track->zb.robj = NULL;
  2725. track->zb.pitch = 8192;
  2726. track->zb.cpp = 4;
  2727. track->zb.offset = 0;
  2728. track->vtx_size = 0x7F;
  2729. track->immd_dwords = 0xFFFFFFFFUL;
  2730. track->num_arrays = 11;
  2731. track->max_indx = 0x00FFFFFFUL;
  2732. for (i = 0; i < track->num_arrays; i++) {
  2733. track->arrays[i].robj = NULL;
  2734. track->arrays[i].esize = 0x7F;
  2735. }
  2736. for (i = 0; i < track->num_texture; i++) {
  2737. track->textures[i].pitch = 16536;
  2738. track->textures[i].width = 16536;
  2739. track->textures[i].height = 16536;
  2740. track->textures[i].width_11 = 1 << 11;
  2741. track->textures[i].height_11 = 1 << 11;
  2742. track->textures[i].num_levels = 12;
  2743. if (rdev->family <= CHIP_RS200) {
  2744. track->textures[i].tex_coord_type = 0;
  2745. track->textures[i].txdepth = 0;
  2746. } else {
  2747. track->textures[i].txdepth = 16;
  2748. track->textures[i].tex_coord_type = 1;
  2749. }
  2750. track->textures[i].cpp = 64;
  2751. track->textures[i].robj = NULL;
  2752. /* CS IB emission code makes sure texture unit are disabled */
  2753. track->textures[i].enabled = false;
  2754. track->textures[i].roundup_w = true;
  2755. track->textures[i].roundup_h = true;
  2756. if (track->separate_cube)
  2757. for (face = 0; face < 5; face++) {
  2758. track->textures[i].cube_info[face].robj = NULL;
  2759. track->textures[i].cube_info[face].width = 16536;
  2760. track->textures[i].cube_info[face].height = 16536;
  2761. track->textures[i].cube_info[face].offset = 0;
  2762. }
  2763. }
  2764. }
  2765. int r100_ring_test(struct radeon_device *rdev)
  2766. {
  2767. uint32_t scratch;
  2768. uint32_t tmp = 0;
  2769. unsigned i;
  2770. int r;
  2771. r = radeon_scratch_get(rdev, &scratch);
  2772. if (r) {
  2773. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2774. return r;
  2775. }
  2776. WREG32(scratch, 0xCAFEDEAD);
  2777. r = radeon_ring_lock(rdev, 2);
  2778. if (r) {
  2779. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2780. radeon_scratch_free(rdev, scratch);
  2781. return r;
  2782. }
  2783. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2784. radeon_ring_write(rdev, 0xDEADBEEF);
  2785. radeon_ring_unlock_commit(rdev);
  2786. for (i = 0; i < rdev->usec_timeout; i++) {
  2787. tmp = RREG32(scratch);
  2788. if (tmp == 0xDEADBEEF) {
  2789. break;
  2790. }
  2791. DRM_UDELAY(1);
  2792. }
  2793. if (i < rdev->usec_timeout) {
  2794. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2795. } else {
  2796. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2797. scratch, tmp);
  2798. r = -EINVAL;
  2799. }
  2800. radeon_scratch_free(rdev, scratch);
  2801. return r;
  2802. }
  2803. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2804. {
  2805. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2806. radeon_ring_write(rdev, ib->gpu_addr);
  2807. radeon_ring_write(rdev, ib->length_dw);
  2808. }
  2809. int r100_ib_test(struct radeon_device *rdev)
  2810. {
  2811. struct radeon_ib *ib;
  2812. uint32_t scratch;
  2813. uint32_t tmp = 0;
  2814. unsigned i;
  2815. int r;
  2816. r = radeon_scratch_get(rdev, &scratch);
  2817. if (r) {
  2818. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2819. return r;
  2820. }
  2821. WREG32(scratch, 0xCAFEDEAD);
  2822. r = radeon_ib_get(rdev, &ib);
  2823. if (r) {
  2824. return r;
  2825. }
  2826. ib->ptr[0] = PACKET0(scratch, 0);
  2827. ib->ptr[1] = 0xDEADBEEF;
  2828. ib->ptr[2] = PACKET2(0);
  2829. ib->ptr[3] = PACKET2(0);
  2830. ib->ptr[4] = PACKET2(0);
  2831. ib->ptr[5] = PACKET2(0);
  2832. ib->ptr[6] = PACKET2(0);
  2833. ib->ptr[7] = PACKET2(0);
  2834. ib->length_dw = 8;
  2835. r = radeon_ib_schedule(rdev, ib);
  2836. if (r) {
  2837. radeon_scratch_free(rdev, scratch);
  2838. radeon_ib_free(rdev, &ib);
  2839. return r;
  2840. }
  2841. r = radeon_fence_wait(ib->fence, false);
  2842. if (r) {
  2843. return r;
  2844. }
  2845. for (i = 0; i < rdev->usec_timeout; i++) {
  2846. tmp = RREG32(scratch);
  2847. if (tmp == 0xDEADBEEF) {
  2848. break;
  2849. }
  2850. DRM_UDELAY(1);
  2851. }
  2852. if (i < rdev->usec_timeout) {
  2853. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2854. } else {
  2855. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2856. scratch, tmp);
  2857. r = -EINVAL;
  2858. }
  2859. radeon_scratch_free(rdev, scratch);
  2860. radeon_ib_free(rdev, &ib);
  2861. return r;
  2862. }
  2863. void r100_ib_fini(struct radeon_device *rdev)
  2864. {
  2865. radeon_ib_pool_fini(rdev);
  2866. }
  2867. int r100_ib_init(struct radeon_device *rdev)
  2868. {
  2869. int r;
  2870. r = radeon_ib_pool_init(rdev);
  2871. if (r) {
  2872. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2873. r100_ib_fini(rdev);
  2874. return r;
  2875. }
  2876. r = r100_ib_test(rdev);
  2877. if (r) {
  2878. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2879. r100_ib_fini(rdev);
  2880. return r;
  2881. }
  2882. return 0;
  2883. }
  2884. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2885. {
  2886. /* Shutdown CP we shouldn't need to do that but better be safe than
  2887. * sorry
  2888. */
  2889. rdev->cp.ready = false;
  2890. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2891. /* Save few CRTC registers */
  2892. save->GENMO_WT = RREG32(R_0003C0_GENMO_WT);
  2893. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2894. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2895. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2896. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2897. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2898. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2899. }
  2900. /* Disable VGA aperture access */
  2901. WREG32(R_0003C0_GENMO_WT, C_0003C0_VGA_RAM_EN & save->GENMO_WT);
  2902. /* Disable cursor, overlay, crtc */
  2903. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2904. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2905. S_000054_CRTC_DISPLAY_DIS(1));
  2906. WREG32(R_000050_CRTC_GEN_CNTL,
  2907. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2908. S_000050_CRTC_DISP_REQ_EN_B(1));
  2909. WREG32(R_000420_OV0_SCALE_CNTL,
  2910. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2911. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2912. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2913. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2914. S_000360_CUR2_LOCK(1));
  2915. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2916. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2917. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2918. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2919. WREG32(R_000360_CUR2_OFFSET,
  2920. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2921. }
  2922. }
  2923. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2924. {
  2925. /* Update base address for crtc */
  2926. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2927. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2928. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2929. rdev->mc.vram_location);
  2930. }
  2931. /* Restore CRTC registers */
  2932. WREG32(R_0003C0_GENMO_WT, save->GENMO_WT);
  2933. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2934. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2935. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2936. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2937. }
  2938. }