tg3.c 390 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  52. #define TG3_VLAN_TAG_USED 1
  53. #else
  54. #define TG3_VLAN_TAG_USED 0
  55. #endif
  56. #define TG3_TSO_SUPPORT 1
  57. #include "tg3.h"
  58. #define DRV_MODULE_NAME "tg3"
  59. #define PFX DRV_MODULE_NAME ": "
  60. #define DRV_MODULE_VERSION "3.94"
  61. #define DRV_MODULE_RELDATE "August 14, 2008"
  62. #define TG3_DEF_MAC_MODE 0
  63. #define TG3_DEF_RX_MODE 0
  64. #define TG3_DEF_TX_MODE 0
  65. #define TG3_DEF_MSG_ENABLE \
  66. (NETIF_MSG_DRV | \
  67. NETIF_MSG_PROBE | \
  68. NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | \
  70. NETIF_MSG_IFDOWN | \
  71. NETIF_MSG_IFUP | \
  72. NETIF_MSG_RX_ERR | \
  73. NETIF_MSG_TX_ERR)
  74. /* length of time before we decide the hardware is borked,
  75. * and dev->tx_timeout() should be called to fix the problem
  76. */
  77. #define TG3_TX_TIMEOUT (5 * HZ)
  78. /* hardware minimum and maximum for a single frame's data payload */
  79. #define TG3_MIN_MTU 60
  80. #define TG3_MAX_MTU(tp) \
  81. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  82. /* These numbers seem to be hard coded in the NIC firmware somehow.
  83. * You can't change the ring sizes, but you can change where you place
  84. * them in the NIC onboard memory.
  85. */
  86. #define TG3_RX_RING_SIZE 512
  87. #define TG3_DEF_RX_RING_PENDING 200
  88. #define TG3_RX_JUMBO_RING_SIZE 256
  89. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  90. /* Do not place this n-ring entries value into the tp struct itself,
  91. * we really want to expose these constants to GCC so that modulo et
  92. * al. operations are done with shifts and masks instead of with
  93. * hw multiply/modulo instructions. Another solution would be to
  94. * replace things like '% foo' with '& (foo - 1)'.
  95. */
  96. #define TG3_RX_RCB_RING_SIZE(tp) \
  97. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  98. #define TG3_TX_RING_SIZE 512
  99. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  100. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_RING_SIZE)
  102. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_JUMBO_RING_SIZE)
  104. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RCB_RING_SIZE(tp))
  106. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  107. TG3_TX_RING_SIZE)
  108. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  109. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  110. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  111. /* minimum number of free TX descriptors required to wake up TX process */
  112. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  113. /* number of ETHTOOL_GSTATS u64's */
  114. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  115. #define TG3_NUM_TEST 6
  116. static char version[] __devinitdata =
  117. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  118. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  119. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  120. MODULE_LICENSE("GPL");
  121. MODULE_VERSION(DRV_MODULE_VERSION);
  122. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  123. module_param(tg3_debug, int, 0);
  124. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  125. static struct pci_device_id tg3_pci_tbl[] = {
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  194. {}
  195. };
  196. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  197. static const struct {
  198. const char string[ETH_GSTRING_LEN];
  199. } ethtool_stats_keys[TG3_NUM_STATS] = {
  200. { "rx_octets" },
  201. { "rx_fragments" },
  202. { "rx_ucast_packets" },
  203. { "rx_mcast_packets" },
  204. { "rx_bcast_packets" },
  205. { "rx_fcs_errors" },
  206. { "rx_align_errors" },
  207. { "rx_xon_pause_rcvd" },
  208. { "rx_xoff_pause_rcvd" },
  209. { "rx_mac_ctrl_rcvd" },
  210. { "rx_xoff_entered" },
  211. { "rx_frame_too_long_errors" },
  212. { "rx_jabbers" },
  213. { "rx_undersize_packets" },
  214. { "rx_in_length_errors" },
  215. { "rx_out_length_errors" },
  216. { "rx_64_or_less_octet_packets" },
  217. { "rx_65_to_127_octet_packets" },
  218. { "rx_128_to_255_octet_packets" },
  219. { "rx_256_to_511_octet_packets" },
  220. { "rx_512_to_1023_octet_packets" },
  221. { "rx_1024_to_1522_octet_packets" },
  222. { "rx_1523_to_2047_octet_packets" },
  223. { "rx_2048_to_4095_octet_packets" },
  224. { "rx_4096_to_8191_octet_packets" },
  225. { "rx_8192_to_9022_octet_packets" },
  226. { "tx_octets" },
  227. { "tx_collisions" },
  228. { "tx_xon_sent" },
  229. { "tx_xoff_sent" },
  230. { "tx_flow_control" },
  231. { "tx_mac_errors" },
  232. { "tx_single_collisions" },
  233. { "tx_mult_collisions" },
  234. { "tx_deferred" },
  235. { "tx_excessive_collisions" },
  236. { "tx_late_collisions" },
  237. { "tx_collide_2times" },
  238. { "tx_collide_3times" },
  239. { "tx_collide_4times" },
  240. { "tx_collide_5times" },
  241. { "tx_collide_6times" },
  242. { "tx_collide_7times" },
  243. { "tx_collide_8times" },
  244. { "tx_collide_9times" },
  245. { "tx_collide_10times" },
  246. { "tx_collide_11times" },
  247. { "tx_collide_12times" },
  248. { "tx_collide_13times" },
  249. { "tx_collide_14times" },
  250. { "tx_collide_15times" },
  251. { "tx_ucast_packets" },
  252. { "tx_mcast_packets" },
  253. { "tx_bcast_packets" },
  254. { "tx_carrier_sense_errors" },
  255. { "tx_discards" },
  256. { "tx_errors" },
  257. { "dma_writeq_full" },
  258. { "dma_write_prioq_full" },
  259. { "rxbds_empty" },
  260. { "rx_discards" },
  261. { "rx_errors" },
  262. { "rx_threshold_hit" },
  263. { "dma_readq_full" },
  264. { "dma_read_prioq_full" },
  265. { "tx_comp_queue_full" },
  266. { "ring_set_send_prod_index" },
  267. { "ring_status_update" },
  268. { "nic_irqs" },
  269. { "nic_avoided_irqs" },
  270. { "nic_tx_threshold_hit" }
  271. };
  272. static const struct {
  273. const char string[ETH_GSTRING_LEN];
  274. } ethtool_test_keys[TG3_NUM_TEST] = {
  275. { "nvram test (online) " },
  276. { "link test (online) " },
  277. { "register test (offline)" },
  278. { "memory test (offline)" },
  279. { "loopback test (offline)" },
  280. { "interrupt test (offline)" },
  281. };
  282. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  283. {
  284. writel(val, tp->regs + off);
  285. }
  286. static u32 tg3_read32(struct tg3 *tp, u32 off)
  287. {
  288. return (readl(tp->regs + off));
  289. }
  290. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  291. {
  292. writel(val, tp->aperegs + off);
  293. }
  294. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  295. {
  296. return (readl(tp->aperegs + off));
  297. }
  298. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  299. {
  300. unsigned long flags;
  301. spin_lock_irqsave(&tp->indirect_lock, flags);
  302. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  303. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  304. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  305. }
  306. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  307. {
  308. writel(val, tp->regs + off);
  309. readl(tp->regs + off);
  310. }
  311. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  312. {
  313. unsigned long flags;
  314. u32 val;
  315. spin_lock_irqsave(&tp->indirect_lock, flags);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  317. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  318. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  319. return val;
  320. }
  321. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  322. {
  323. unsigned long flags;
  324. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  326. TG3_64BIT_REG_LOW, val);
  327. return;
  328. }
  329. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  330. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  331. TG3_64BIT_REG_LOW, val);
  332. return;
  333. }
  334. spin_lock_irqsave(&tp->indirect_lock, flags);
  335. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  336. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  337. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  338. /* In indirect mode when disabling interrupts, we also need
  339. * to clear the interrupt bit in the GRC local ctrl register.
  340. */
  341. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  342. (val == 0x1)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  344. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  345. }
  346. }
  347. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  348. {
  349. unsigned long flags;
  350. u32 val;
  351. spin_lock_irqsave(&tp->indirect_lock, flags);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  353. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  354. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  355. return val;
  356. }
  357. /* usec_wait specifies the wait time in usec when writing to certain registers
  358. * where it is unsafe to read back the register without some delay.
  359. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  360. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  361. */
  362. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  363. {
  364. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  365. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  366. /* Non-posted methods */
  367. tp->write32(tp, off, val);
  368. else {
  369. /* Posted method */
  370. tg3_write32(tp, off, val);
  371. if (usec_wait)
  372. udelay(usec_wait);
  373. tp->read32(tp, off);
  374. }
  375. /* Wait again after the read for the posted method to guarantee that
  376. * the wait time is met.
  377. */
  378. if (usec_wait)
  379. udelay(usec_wait);
  380. }
  381. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  382. {
  383. tp->write32_mbox(tp, off, val);
  384. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  385. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  386. tp->read32_mbox(tp, off);
  387. }
  388. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  389. {
  390. void __iomem *mbox = tp->regs + off;
  391. writel(val, mbox);
  392. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  393. writel(val, mbox);
  394. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  395. readl(mbox);
  396. }
  397. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  398. {
  399. return (readl(tp->regs + off + GRCMBOX_BASE));
  400. }
  401. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. writel(val, tp->regs + off + GRCMBOX_BASE);
  404. }
  405. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  406. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  407. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  408. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  409. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  410. #define tw32(reg,val) tp->write32(tp, reg, val)
  411. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  412. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  413. #define tr32(reg) tp->read32(tp, reg)
  414. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. unsigned long flags;
  417. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  418. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  419. return;
  420. spin_lock_irqsave(&tp->indirect_lock, flags);
  421. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  422. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  423. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  424. /* Always leave this as zero. */
  425. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  426. } else {
  427. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  428. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  429. /* Always leave this as zero. */
  430. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  431. }
  432. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  433. }
  434. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  435. {
  436. unsigned long flags;
  437. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  438. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  439. *val = 0;
  440. return;
  441. }
  442. spin_lock_irqsave(&tp->indirect_lock, flags);
  443. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  445. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  446. /* Always leave this as zero. */
  447. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  448. } else {
  449. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  450. *val = tr32(TG3PCI_MEM_WIN_DATA);
  451. /* Always leave this as zero. */
  452. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  453. }
  454. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  455. }
  456. static void tg3_ape_lock_init(struct tg3 *tp)
  457. {
  458. int i;
  459. /* Make sure the driver hasn't any stale locks. */
  460. for (i = 0; i < 8; i++)
  461. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  462. APE_LOCK_GRANT_DRIVER);
  463. }
  464. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  465. {
  466. int i, off;
  467. int ret = 0;
  468. u32 status;
  469. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  470. return 0;
  471. switch (locknum) {
  472. case TG3_APE_LOCK_GRC:
  473. case TG3_APE_LOCK_MEM:
  474. break;
  475. default:
  476. return -EINVAL;
  477. }
  478. off = 4 * locknum;
  479. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  480. /* Wait for up to 1 millisecond to acquire lock. */
  481. for (i = 0; i < 100; i++) {
  482. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  483. if (status == APE_LOCK_GRANT_DRIVER)
  484. break;
  485. udelay(10);
  486. }
  487. if (status != APE_LOCK_GRANT_DRIVER) {
  488. /* Revoke the lock request. */
  489. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  490. APE_LOCK_GRANT_DRIVER);
  491. ret = -EBUSY;
  492. }
  493. return ret;
  494. }
  495. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  496. {
  497. int off;
  498. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  499. return;
  500. switch (locknum) {
  501. case TG3_APE_LOCK_GRC:
  502. case TG3_APE_LOCK_MEM:
  503. break;
  504. default:
  505. return;
  506. }
  507. off = 4 * locknum;
  508. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  509. }
  510. static void tg3_disable_ints(struct tg3 *tp)
  511. {
  512. tw32(TG3PCI_MISC_HOST_CTRL,
  513. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  514. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  515. }
  516. static inline void tg3_cond_int(struct tg3 *tp)
  517. {
  518. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  519. (tp->hw_status->status & SD_STATUS_UPDATED))
  520. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  521. else
  522. tw32(HOSTCC_MODE, tp->coalesce_mode |
  523. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  524. }
  525. static void tg3_enable_ints(struct tg3 *tp)
  526. {
  527. tp->irq_sync = 0;
  528. wmb();
  529. tw32(TG3PCI_MISC_HOST_CTRL,
  530. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  531. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  532. (tp->last_tag << 24));
  533. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  534. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  535. (tp->last_tag << 24));
  536. tg3_cond_int(tp);
  537. }
  538. static inline unsigned int tg3_has_work(struct tg3 *tp)
  539. {
  540. struct tg3_hw_status *sblk = tp->hw_status;
  541. unsigned int work_exists = 0;
  542. /* check for phy events */
  543. if (!(tp->tg3_flags &
  544. (TG3_FLAG_USE_LINKCHG_REG |
  545. TG3_FLAG_POLL_SERDES))) {
  546. if (sblk->status & SD_STATUS_LINK_CHG)
  547. work_exists = 1;
  548. }
  549. /* check for RX/TX work to do */
  550. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  551. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  552. work_exists = 1;
  553. return work_exists;
  554. }
  555. /* tg3_restart_ints
  556. * similar to tg3_enable_ints, but it accurately determines whether there
  557. * is new work pending and can return without flushing the PIO write
  558. * which reenables interrupts
  559. */
  560. static void tg3_restart_ints(struct tg3 *tp)
  561. {
  562. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  563. tp->last_tag << 24);
  564. mmiowb();
  565. /* When doing tagged status, this work check is unnecessary.
  566. * The last_tag we write above tells the chip which piece of
  567. * work we've completed.
  568. */
  569. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  570. tg3_has_work(tp))
  571. tw32(HOSTCC_MODE, tp->coalesce_mode |
  572. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  573. }
  574. static inline void tg3_netif_stop(struct tg3 *tp)
  575. {
  576. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  577. napi_disable(&tp->napi);
  578. netif_tx_disable(tp->dev);
  579. }
  580. static inline void tg3_netif_start(struct tg3 *tp)
  581. {
  582. netif_wake_queue(tp->dev);
  583. /* NOTE: unconditional netif_wake_queue is only appropriate
  584. * so long as all callers are assured to have free tx slots
  585. * (such as after tg3_init_hw)
  586. */
  587. napi_enable(&tp->napi);
  588. tp->hw_status->status |= SD_STATUS_UPDATED;
  589. tg3_enable_ints(tp);
  590. }
  591. static void tg3_switch_clocks(struct tg3 *tp)
  592. {
  593. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  594. u32 orig_clock_ctrl;
  595. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  596. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  597. return;
  598. orig_clock_ctrl = clock_ctrl;
  599. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  600. CLOCK_CTRL_CLKRUN_OENABLE |
  601. 0x1f);
  602. tp->pci_clock_ctrl = clock_ctrl;
  603. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  604. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  605. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  606. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  607. }
  608. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  609. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  610. clock_ctrl |
  611. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  612. 40);
  613. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  614. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  615. 40);
  616. }
  617. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  618. }
  619. #define PHY_BUSY_LOOPS 5000
  620. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  621. {
  622. u32 frame_val;
  623. unsigned int loops;
  624. int ret;
  625. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  626. tw32_f(MAC_MI_MODE,
  627. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  628. udelay(80);
  629. }
  630. *val = 0x0;
  631. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  632. MI_COM_PHY_ADDR_MASK);
  633. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  634. MI_COM_REG_ADDR_MASK);
  635. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  636. tw32_f(MAC_MI_COM, frame_val);
  637. loops = PHY_BUSY_LOOPS;
  638. while (loops != 0) {
  639. udelay(10);
  640. frame_val = tr32(MAC_MI_COM);
  641. if ((frame_val & MI_COM_BUSY) == 0) {
  642. udelay(5);
  643. frame_val = tr32(MAC_MI_COM);
  644. break;
  645. }
  646. loops -= 1;
  647. }
  648. ret = -EBUSY;
  649. if (loops != 0) {
  650. *val = frame_val & MI_COM_DATA_MASK;
  651. ret = 0;
  652. }
  653. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  654. tw32_f(MAC_MI_MODE, tp->mi_mode);
  655. udelay(80);
  656. }
  657. return ret;
  658. }
  659. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  660. {
  661. u32 frame_val;
  662. unsigned int loops;
  663. int ret;
  664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  665. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  666. return 0;
  667. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  668. tw32_f(MAC_MI_MODE,
  669. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  670. udelay(80);
  671. }
  672. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  673. MI_COM_PHY_ADDR_MASK);
  674. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  675. MI_COM_REG_ADDR_MASK);
  676. frame_val |= (val & MI_COM_DATA_MASK);
  677. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  678. tw32_f(MAC_MI_COM, frame_val);
  679. loops = PHY_BUSY_LOOPS;
  680. while (loops != 0) {
  681. udelay(10);
  682. frame_val = tr32(MAC_MI_COM);
  683. if ((frame_val & MI_COM_BUSY) == 0) {
  684. udelay(5);
  685. frame_val = tr32(MAC_MI_COM);
  686. break;
  687. }
  688. loops -= 1;
  689. }
  690. ret = -EBUSY;
  691. if (loops != 0)
  692. ret = 0;
  693. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  694. tw32_f(MAC_MI_MODE, tp->mi_mode);
  695. udelay(80);
  696. }
  697. return ret;
  698. }
  699. static int tg3_bmcr_reset(struct tg3 *tp)
  700. {
  701. u32 phy_control;
  702. int limit, err;
  703. /* OK, reset it, and poll the BMCR_RESET bit until it
  704. * clears or we time out.
  705. */
  706. phy_control = BMCR_RESET;
  707. err = tg3_writephy(tp, MII_BMCR, phy_control);
  708. if (err != 0)
  709. return -EBUSY;
  710. limit = 5000;
  711. while (limit--) {
  712. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  713. if (err != 0)
  714. return -EBUSY;
  715. if ((phy_control & BMCR_RESET) == 0) {
  716. udelay(40);
  717. break;
  718. }
  719. udelay(10);
  720. }
  721. if (limit <= 0)
  722. return -EBUSY;
  723. return 0;
  724. }
  725. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  726. {
  727. struct tg3 *tp = (struct tg3 *)bp->priv;
  728. u32 val;
  729. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  730. return -EAGAIN;
  731. if (tg3_readphy(tp, reg, &val))
  732. return -EIO;
  733. return val;
  734. }
  735. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  736. {
  737. struct tg3 *tp = (struct tg3 *)bp->priv;
  738. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  739. return -EAGAIN;
  740. if (tg3_writephy(tp, reg, val))
  741. return -EIO;
  742. return 0;
  743. }
  744. static int tg3_mdio_reset(struct mii_bus *bp)
  745. {
  746. return 0;
  747. }
  748. static void tg3_mdio_config(struct tg3 *tp)
  749. {
  750. u32 val;
  751. if (tp->mdio_bus->phy_map[PHY_ADDR]->interface !=
  752. PHY_INTERFACE_MODE_RGMII)
  753. return;
  754. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  755. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  756. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  757. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  758. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  759. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  760. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  761. }
  762. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  763. val = tr32(MAC_PHYCFG2) & ~(MAC_PHYCFG2_INBAND_ENABLE);
  764. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  765. val |= MAC_PHYCFG2_INBAND_ENABLE;
  766. tw32(MAC_PHYCFG2, val);
  767. val = tr32(MAC_EXT_RGMII_MODE);
  768. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  769. MAC_RGMII_MODE_RX_QUALITY |
  770. MAC_RGMII_MODE_RX_ACTIVITY |
  771. MAC_RGMII_MODE_RX_ENG_DET |
  772. MAC_RGMII_MODE_TX_ENABLE |
  773. MAC_RGMII_MODE_TX_LOWPWR |
  774. MAC_RGMII_MODE_TX_RESET);
  775. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  776. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  777. val |= MAC_RGMII_MODE_RX_INT_B |
  778. MAC_RGMII_MODE_RX_QUALITY |
  779. MAC_RGMII_MODE_RX_ACTIVITY |
  780. MAC_RGMII_MODE_RX_ENG_DET;
  781. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  782. val |= MAC_RGMII_MODE_TX_ENABLE |
  783. MAC_RGMII_MODE_TX_LOWPWR |
  784. MAC_RGMII_MODE_TX_RESET;
  785. }
  786. tw32(MAC_EXT_RGMII_MODE, val);
  787. }
  788. static void tg3_mdio_start(struct tg3 *tp)
  789. {
  790. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  791. mutex_lock(&tp->mdio_bus->mdio_lock);
  792. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  793. mutex_unlock(&tp->mdio_bus->mdio_lock);
  794. }
  795. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  796. tw32_f(MAC_MI_MODE, tp->mi_mode);
  797. udelay(80);
  798. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED)
  799. tg3_mdio_config(tp);
  800. }
  801. static void tg3_mdio_stop(struct tg3 *tp)
  802. {
  803. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  804. mutex_lock(&tp->mdio_bus->mdio_lock);
  805. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  806. mutex_unlock(&tp->mdio_bus->mdio_lock);
  807. }
  808. }
  809. static int tg3_mdio_init(struct tg3 *tp)
  810. {
  811. int i;
  812. u32 reg;
  813. struct phy_device *phydev;
  814. tg3_mdio_start(tp);
  815. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  816. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  817. return 0;
  818. tp->mdio_bus = mdiobus_alloc();
  819. if (tp->mdio_bus == NULL)
  820. return -ENOMEM;
  821. tp->mdio_bus->name = "tg3 mdio bus";
  822. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  823. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  824. tp->mdio_bus->priv = tp;
  825. tp->mdio_bus->parent = &tp->pdev->dev;
  826. tp->mdio_bus->read = &tg3_mdio_read;
  827. tp->mdio_bus->write = &tg3_mdio_write;
  828. tp->mdio_bus->reset = &tg3_mdio_reset;
  829. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  830. tp->mdio_bus->irq = &tp->mdio_irq[0];
  831. for (i = 0; i < PHY_MAX_ADDR; i++)
  832. tp->mdio_bus->irq[i] = PHY_POLL;
  833. /* The bus registration will look for all the PHYs on the mdio bus.
  834. * Unfortunately, it does not ensure the PHY is powered up before
  835. * accessing the PHY ID registers. A chip reset is the
  836. * quickest way to bring the device back to an operational state..
  837. */
  838. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  839. tg3_bmcr_reset(tp);
  840. i = mdiobus_register(tp->mdio_bus);
  841. if (i) {
  842. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  843. tp->dev->name, i);
  844. return i;
  845. }
  846. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  847. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  848. switch (phydev->phy_id) {
  849. case TG3_PHY_ID_BCM50610:
  850. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  851. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  852. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  853. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  854. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  855. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  856. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  857. break;
  858. case TG3_PHY_ID_BCMAC131:
  859. phydev->interface = PHY_INTERFACE_MODE_MII;
  860. break;
  861. }
  862. tg3_mdio_config(tp);
  863. return 0;
  864. }
  865. static void tg3_mdio_fini(struct tg3 *tp)
  866. {
  867. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  868. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  869. mdiobus_unregister(tp->mdio_bus);
  870. mdiobus_free(tp->mdio_bus);
  871. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  872. }
  873. }
  874. /* tp->lock is held. */
  875. static inline void tg3_generate_fw_event(struct tg3 *tp)
  876. {
  877. u32 val;
  878. val = tr32(GRC_RX_CPU_EVENT);
  879. val |= GRC_RX_CPU_DRIVER_EVENT;
  880. tw32_f(GRC_RX_CPU_EVENT, val);
  881. tp->last_event_jiffies = jiffies;
  882. }
  883. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  884. /* tp->lock is held. */
  885. static void tg3_wait_for_event_ack(struct tg3 *tp)
  886. {
  887. int i;
  888. unsigned int delay_cnt;
  889. long time_remain;
  890. /* If enough time has passed, no wait is necessary. */
  891. time_remain = (long)(tp->last_event_jiffies + 1 +
  892. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  893. (long)jiffies;
  894. if (time_remain < 0)
  895. return;
  896. /* Check if we can shorten the wait time. */
  897. delay_cnt = jiffies_to_usecs(time_remain);
  898. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  899. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  900. delay_cnt = (delay_cnt >> 3) + 1;
  901. for (i = 0; i < delay_cnt; i++) {
  902. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  903. break;
  904. udelay(8);
  905. }
  906. }
  907. /* tp->lock is held. */
  908. static void tg3_ump_link_report(struct tg3 *tp)
  909. {
  910. u32 reg;
  911. u32 val;
  912. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  913. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  914. return;
  915. tg3_wait_for_event_ack(tp);
  916. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  917. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  918. val = 0;
  919. if (!tg3_readphy(tp, MII_BMCR, &reg))
  920. val = reg << 16;
  921. if (!tg3_readphy(tp, MII_BMSR, &reg))
  922. val |= (reg & 0xffff);
  923. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  924. val = 0;
  925. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  926. val = reg << 16;
  927. if (!tg3_readphy(tp, MII_LPA, &reg))
  928. val |= (reg & 0xffff);
  929. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  930. val = 0;
  931. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  932. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  933. val = reg << 16;
  934. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  935. val |= (reg & 0xffff);
  936. }
  937. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  938. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  939. val = reg << 16;
  940. else
  941. val = 0;
  942. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  943. tg3_generate_fw_event(tp);
  944. }
  945. static void tg3_link_report(struct tg3 *tp)
  946. {
  947. if (!netif_carrier_ok(tp->dev)) {
  948. if (netif_msg_link(tp))
  949. printk(KERN_INFO PFX "%s: Link is down.\n",
  950. tp->dev->name);
  951. tg3_ump_link_report(tp);
  952. } else if (netif_msg_link(tp)) {
  953. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  954. tp->dev->name,
  955. (tp->link_config.active_speed == SPEED_1000 ?
  956. 1000 :
  957. (tp->link_config.active_speed == SPEED_100 ?
  958. 100 : 10)),
  959. (tp->link_config.active_duplex == DUPLEX_FULL ?
  960. "full" : "half"));
  961. printk(KERN_INFO PFX
  962. "%s: Flow control is %s for TX and %s for RX.\n",
  963. tp->dev->name,
  964. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  965. "on" : "off",
  966. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  967. "on" : "off");
  968. tg3_ump_link_report(tp);
  969. }
  970. }
  971. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  972. {
  973. u16 miireg;
  974. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  975. miireg = ADVERTISE_PAUSE_CAP;
  976. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  977. miireg = ADVERTISE_PAUSE_ASYM;
  978. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  979. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  980. else
  981. miireg = 0;
  982. return miireg;
  983. }
  984. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  985. {
  986. u16 miireg;
  987. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  988. miireg = ADVERTISE_1000XPAUSE;
  989. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  990. miireg = ADVERTISE_1000XPSE_ASYM;
  991. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  992. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  993. else
  994. miireg = 0;
  995. return miireg;
  996. }
  997. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  998. {
  999. u8 cap = 0;
  1000. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1001. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1002. if (rmtadv & LPA_PAUSE_CAP)
  1003. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1004. else if (rmtadv & LPA_PAUSE_ASYM)
  1005. cap = TG3_FLOW_CTRL_RX;
  1006. } else {
  1007. if (rmtadv & LPA_PAUSE_CAP)
  1008. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1009. }
  1010. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1011. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1012. cap = TG3_FLOW_CTRL_TX;
  1013. }
  1014. return cap;
  1015. }
  1016. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1017. {
  1018. u8 cap = 0;
  1019. if (lcladv & ADVERTISE_1000XPAUSE) {
  1020. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1021. if (rmtadv & LPA_1000XPAUSE)
  1022. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1023. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1024. cap = TG3_FLOW_CTRL_RX;
  1025. } else {
  1026. if (rmtadv & LPA_1000XPAUSE)
  1027. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1028. }
  1029. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1030. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1031. cap = TG3_FLOW_CTRL_TX;
  1032. }
  1033. return cap;
  1034. }
  1035. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1036. {
  1037. u8 autoneg;
  1038. u8 flowctrl = 0;
  1039. u32 old_rx_mode = tp->rx_mode;
  1040. u32 old_tx_mode = tp->tx_mode;
  1041. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1042. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1043. else
  1044. autoneg = tp->link_config.autoneg;
  1045. if (autoneg == AUTONEG_ENABLE &&
  1046. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1047. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1048. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1049. else
  1050. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1051. } else
  1052. flowctrl = tp->link_config.flowctrl;
  1053. tp->link_config.active_flowctrl = flowctrl;
  1054. if (flowctrl & TG3_FLOW_CTRL_RX)
  1055. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1056. else
  1057. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1058. if (old_rx_mode != tp->rx_mode)
  1059. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1060. if (flowctrl & TG3_FLOW_CTRL_TX)
  1061. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1062. else
  1063. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1064. if (old_tx_mode != tp->tx_mode)
  1065. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1066. }
  1067. static void tg3_adjust_link(struct net_device *dev)
  1068. {
  1069. u8 oldflowctrl, linkmesg = 0;
  1070. u32 mac_mode, lcl_adv, rmt_adv;
  1071. struct tg3 *tp = netdev_priv(dev);
  1072. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1073. spin_lock(&tp->lock);
  1074. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1075. MAC_MODE_HALF_DUPLEX);
  1076. oldflowctrl = tp->link_config.active_flowctrl;
  1077. if (phydev->link) {
  1078. lcl_adv = 0;
  1079. rmt_adv = 0;
  1080. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1081. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1082. else
  1083. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1084. if (phydev->duplex == DUPLEX_HALF)
  1085. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1086. else {
  1087. lcl_adv = tg3_advert_flowctrl_1000T(
  1088. tp->link_config.flowctrl);
  1089. if (phydev->pause)
  1090. rmt_adv = LPA_PAUSE_CAP;
  1091. if (phydev->asym_pause)
  1092. rmt_adv |= LPA_PAUSE_ASYM;
  1093. }
  1094. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1095. } else
  1096. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1097. if (mac_mode != tp->mac_mode) {
  1098. tp->mac_mode = mac_mode;
  1099. tw32_f(MAC_MODE, tp->mac_mode);
  1100. udelay(40);
  1101. }
  1102. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1103. tw32(MAC_TX_LENGTHS,
  1104. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1105. (6 << TX_LENGTHS_IPG_SHIFT) |
  1106. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1107. else
  1108. tw32(MAC_TX_LENGTHS,
  1109. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1110. (6 << TX_LENGTHS_IPG_SHIFT) |
  1111. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1112. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1113. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1114. phydev->speed != tp->link_config.active_speed ||
  1115. phydev->duplex != tp->link_config.active_duplex ||
  1116. oldflowctrl != tp->link_config.active_flowctrl)
  1117. linkmesg = 1;
  1118. tp->link_config.active_speed = phydev->speed;
  1119. tp->link_config.active_duplex = phydev->duplex;
  1120. spin_unlock(&tp->lock);
  1121. if (linkmesg)
  1122. tg3_link_report(tp);
  1123. }
  1124. static int tg3_phy_init(struct tg3 *tp)
  1125. {
  1126. struct phy_device *phydev;
  1127. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1128. return 0;
  1129. /* Bring the PHY back to a known state. */
  1130. tg3_bmcr_reset(tp);
  1131. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1132. /* Attach the MAC to the PHY. */
  1133. phydev = phy_connect(tp->dev, phydev->dev.bus_id, tg3_adjust_link,
  1134. phydev->dev_flags, phydev->interface);
  1135. if (IS_ERR(phydev)) {
  1136. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1137. return PTR_ERR(phydev);
  1138. }
  1139. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1140. /* Mask with MAC supported features. */
  1141. phydev->supported &= (PHY_GBIT_FEATURES |
  1142. SUPPORTED_Pause |
  1143. SUPPORTED_Asym_Pause);
  1144. phydev->advertising = phydev->supported;
  1145. printk(KERN_INFO
  1146. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1147. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1148. return 0;
  1149. }
  1150. static void tg3_phy_start(struct tg3 *tp)
  1151. {
  1152. struct phy_device *phydev;
  1153. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1154. return;
  1155. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1156. if (tp->link_config.phy_is_low_power) {
  1157. tp->link_config.phy_is_low_power = 0;
  1158. phydev->speed = tp->link_config.orig_speed;
  1159. phydev->duplex = tp->link_config.orig_duplex;
  1160. phydev->autoneg = tp->link_config.orig_autoneg;
  1161. phydev->advertising = tp->link_config.orig_advertising;
  1162. }
  1163. phy_start(phydev);
  1164. phy_start_aneg(phydev);
  1165. }
  1166. static void tg3_phy_stop(struct tg3 *tp)
  1167. {
  1168. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1169. return;
  1170. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1171. }
  1172. static void tg3_phy_fini(struct tg3 *tp)
  1173. {
  1174. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1175. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1176. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1177. }
  1178. }
  1179. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1180. {
  1181. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1182. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1183. }
  1184. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1185. {
  1186. u32 phy;
  1187. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1188. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1189. return;
  1190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1191. u32 ephy;
  1192. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1193. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1194. ephy | MII_TG3_EPHY_SHADOW_EN);
  1195. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1196. if (enable)
  1197. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1198. else
  1199. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1200. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1201. }
  1202. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1203. }
  1204. } else {
  1205. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1206. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1207. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1208. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1209. if (enable)
  1210. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1211. else
  1212. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1213. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1214. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1215. }
  1216. }
  1217. }
  1218. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1219. {
  1220. u32 val;
  1221. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1222. return;
  1223. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1224. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1225. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1226. (val | (1 << 15) | (1 << 4)));
  1227. }
  1228. static void tg3_phy_apply_otp(struct tg3 *tp)
  1229. {
  1230. u32 otp, phy;
  1231. if (!tp->phy_otp)
  1232. return;
  1233. otp = tp->phy_otp;
  1234. /* Enable SM_DSP clock and tx 6dB coding. */
  1235. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1236. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1237. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1238. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1239. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1240. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1241. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1242. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1243. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1244. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1245. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1246. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1247. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1248. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1249. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1250. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1251. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1252. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1253. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1254. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1255. /* Turn off SM_DSP clock. */
  1256. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1257. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1258. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1259. }
  1260. static int tg3_wait_macro_done(struct tg3 *tp)
  1261. {
  1262. int limit = 100;
  1263. while (limit--) {
  1264. u32 tmp32;
  1265. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1266. if ((tmp32 & 0x1000) == 0)
  1267. break;
  1268. }
  1269. }
  1270. if (limit <= 0)
  1271. return -EBUSY;
  1272. return 0;
  1273. }
  1274. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1275. {
  1276. static const u32 test_pat[4][6] = {
  1277. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1278. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1279. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1280. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1281. };
  1282. int chan;
  1283. for (chan = 0; chan < 4; chan++) {
  1284. int i;
  1285. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1286. (chan * 0x2000) | 0x0200);
  1287. tg3_writephy(tp, 0x16, 0x0002);
  1288. for (i = 0; i < 6; i++)
  1289. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1290. test_pat[chan][i]);
  1291. tg3_writephy(tp, 0x16, 0x0202);
  1292. if (tg3_wait_macro_done(tp)) {
  1293. *resetp = 1;
  1294. return -EBUSY;
  1295. }
  1296. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1297. (chan * 0x2000) | 0x0200);
  1298. tg3_writephy(tp, 0x16, 0x0082);
  1299. if (tg3_wait_macro_done(tp)) {
  1300. *resetp = 1;
  1301. return -EBUSY;
  1302. }
  1303. tg3_writephy(tp, 0x16, 0x0802);
  1304. if (tg3_wait_macro_done(tp)) {
  1305. *resetp = 1;
  1306. return -EBUSY;
  1307. }
  1308. for (i = 0; i < 6; i += 2) {
  1309. u32 low, high;
  1310. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1311. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1312. tg3_wait_macro_done(tp)) {
  1313. *resetp = 1;
  1314. return -EBUSY;
  1315. }
  1316. low &= 0x7fff;
  1317. high &= 0x000f;
  1318. if (low != test_pat[chan][i] ||
  1319. high != test_pat[chan][i+1]) {
  1320. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1321. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1322. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1323. return -EBUSY;
  1324. }
  1325. }
  1326. }
  1327. return 0;
  1328. }
  1329. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1330. {
  1331. int chan;
  1332. for (chan = 0; chan < 4; chan++) {
  1333. int i;
  1334. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1335. (chan * 0x2000) | 0x0200);
  1336. tg3_writephy(tp, 0x16, 0x0002);
  1337. for (i = 0; i < 6; i++)
  1338. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1339. tg3_writephy(tp, 0x16, 0x0202);
  1340. if (tg3_wait_macro_done(tp))
  1341. return -EBUSY;
  1342. }
  1343. return 0;
  1344. }
  1345. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1346. {
  1347. u32 reg32, phy9_orig;
  1348. int retries, do_phy_reset, err;
  1349. retries = 10;
  1350. do_phy_reset = 1;
  1351. do {
  1352. if (do_phy_reset) {
  1353. err = tg3_bmcr_reset(tp);
  1354. if (err)
  1355. return err;
  1356. do_phy_reset = 0;
  1357. }
  1358. /* Disable transmitter and interrupt. */
  1359. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1360. continue;
  1361. reg32 |= 0x3000;
  1362. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1363. /* Set full-duplex, 1000 mbps. */
  1364. tg3_writephy(tp, MII_BMCR,
  1365. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1366. /* Set to master mode. */
  1367. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1368. continue;
  1369. tg3_writephy(tp, MII_TG3_CTRL,
  1370. (MII_TG3_CTRL_AS_MASTER |
  1371. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1372. /* Enable SM_DSP_CLOCK and 6dB. */
  1373. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1374. /* Block the PHY control access. */
  1375. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1376. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1377. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1378. if (!err)
  1379. break;
  1380. } while (--retries);
  1381. err = tg3_phy_reset_chanpat(tp);
  1382. if (err)
  1383. return err;
  1384. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1385. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1386. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1387. tg3_writephy(tp, 0x16, 0x0000);
  1388. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1389. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1390. /* Set Extended packet length bit for jumbo frames */
  1391. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1392. }
  1393. else {
  1394. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1395. }
  1396. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1397. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1398. reg32 &= ~0x3000;
  1399. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1400. } else if (!err)
  1401. err = -EBUSY;
  1402. return err;
  1403. }
  1404. /* This will reset the tigon3 PHY if there is no valid
  1405. * link unless the FORCE argument is non-zero.
  1406. */
  1407. static int tg3_phy_reset(struct tg3 *tp)
  1408. {
  1409. u32 cpmuctrl;
  1410. u32 phy_status;
  1411. int err;
  1412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1413. u32 val;
  1414. val = tr32(GRC_MISC_CFG);
  1415. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1416. udelay(40);
  1417. }
  1418. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1419. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1420. if (err != 0)
  1421. return -EBUSY;
  1422. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1423. netif_carrier_off(tp->dev);
  1424. tg3_link_report(tp);
  1425. }
  1426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1429. err = tg3_phy_reset_5703_4_5(tp);
  1430. if (err)
  1431. return err;
  1432. goto out;
  1433. }
  1434. cpmuctrl = 0;
  1435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1436. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1437. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1438. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1439. tw32(TG3_CPMU_CTRL,
  1440. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1441. }
  1442. err = tg3_bmcr_reset(tp);
  1443. if (err)
  1444. return err;
  1445. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1446. u32 phy;
  1447. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1448. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1449. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1450. }
  1451. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1452. u32 val;
  1453. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1454. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1455. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1456. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1457. udelay(40);
  1458. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1459. }
  1460. /* Disable GPHY autopowerdown. */
  1461. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1462. MII_TG3_MISC_SHDW_WREN |
  1463. MII_TG3_MISC_SHDW_APD_SEL |
  1464. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1465. }
  1466. tg3_phy_apply_otp(tp);
  1467. out:
  1468. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1469. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1470. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1471. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1472. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1473. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1474. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1475. }
  1476. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1477. tg3_writephy(tp, 0x1c, 0x8d68);
  1478. tg3_writephy(tp, 0x1c, 0x8d68);
  1479. }
  1480. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1481. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1482. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1483. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1484. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1485. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1486. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1487. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1488. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1489. }
  1490. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1491. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1492. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1493. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1494. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1495. tg3_writephy(tp, MII_TG3_TEST1,
  1496. MII_TG3_TEST1_TRIM_EN | 0x4);
  1497. } else
  1498. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1499. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1500. }
  1501. /* Set Extended packet length bit (bit 14) on all chips that */
  1502. /* support jumbo frames */
  1503. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1504. /* Cannot do read-modify-write on 5401 */
  1505. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1506. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1507. u32 phy_reg;
  1508. /* Set bit 14 with read-modify-write to preserve other bits */
  1509. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1510. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1511. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1512. }
  1513. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1514. * jumbo frames transmission.
  1515. */
  1516. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1517. u32 phy_reg;
  1518. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1519. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1520. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1521. }
  1522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1523. /* adjust output voltage */
  1524. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1525. }
  1526. tg3_phy_toggle_automdix(tp, 1);
  1527. tg3_phy_set_wirespeed(tp);
  1528. return 0;
  1529. }
  1530. static void tg3_frob_aux_power(struct tg3 *tp)
  1531. {
  1532. struct tg3 *tp_peer = tp;
  1533. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1534. return;
  1535. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1536. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1537. struct net_device *dev_peer;
  1538. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1539. /* remove_one() may have been run on the peer. */
  1540. if (!dev_peer)
  1541. tp_peer = tp;
  1542. else
  1543. tp_peer = netdev_priv(dev_peer);
  1544. }
  1545. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1546. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1547. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1548. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1551. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1552. (GRC_LCLCTRL_GPIO_OE0 |
  1553. GRC_LCLCTRL_GPIO_OE1 |
  1554. GRC_LCLCTRL_GPIO_OE2 |
  1555. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1556. GRC_LCLCTRL_GPIO_OUTPUT1),
  1557. 100);
  1558. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1559. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1560. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1561. GRC_LCLCTRL_GPIO_OE1 |
  1562. GRC_LCLCTRL_GPIO_OE2 |
  1563. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1564. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1565. tp->grc_local_ctrl;
  1566. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1567. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1568. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1569. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1570. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1571. } else {
  1572. u32 no_gpio2;
  1573. u32 grc_local_ctrl = 0;
  1574. if (tp_peer != tp &&
  1575. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1576. return;
  1577. /* Workaround to prevent overdrawing Amps. */
  1578. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1579. ASIC_REV_5714) {
  1580. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1581. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1582. grc_local_ctrl, 100);
  1583. }
  1584. /* On 5753 and variants, GPIO2 cannot be used. */
  1585. no_gpio2 = tp->nic_sram_data_cfg &
  1586. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1587. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1588. GRC_LCLCTRL_GPIO_OE1 |
  1589. GRC_LCLCTRL_GPIO_OE2 |
  1590. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1591. GRC_LCLCTRL_GPIO_OUTPUT2;
  1592. if (no_gpio2) {
  1593. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1594. GRC_LCLCTRL_GPIO_OUTPUT2);
  1595. }
  1596. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1597. grc_local_ctrl, 100);
  1598. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1599. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1600. grc_local_ctrl, 100);
  1601. if (!no_gpio2) {
  1602. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1603. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1604. grc_local_ctrl, 100);
  1605. }
  1606. }
  1607. } else {
  1608. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1609. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1610. if (tp_peer != tp &&
  1611. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1612. return;
  1613. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1614. (GRC_LCLCTRL_GPIO_OE1 |
  1615. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1616. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1617. GRC_LCLCTRL_GPIO_OE1, 100);
  1618. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1619. (GRC_LCLCTRL_GPIO_OE1 |
  1620. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1621. }
  1622. }
  1623. }
  1624. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1625. {
  1626. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1627. return 1;
  1628. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1629. if (speed != SPEED_10)
  1630. return 1;
  1631. } else if (speed == SPEED_10)
  1632. return 1;
  1633. return 0;
  1634. }
  1635. static int tg3_setup_phy(struct tg3 *, int);
  1636. #define RESET_KIND_SHUTDOWN 0
  1637. #define RESET_KIND_INIT 1
  1638. #define RESET_KIND_SUSPEND 2
  1639. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1640. static int tg3_halt_cpu(struct tg3 *, u32);
  1641. static int tg3_nvram_lock(struct tg3 *);
  1642. static void tg3_nvram_unlock(struct tg3 *);
  1643. static void tg3_power_down_phy(struct tg3 *tp)
  1644. {
  1645. u32 val;
  1646. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1648. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1649. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1650. sg_dig_ctrl |=
  1651. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1652. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1653. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1654. }
  1655. return;
  1656. }
  1657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1658. tg3_bmcr_reset(tp);
  1659. val = tr32(GRC_MISC_CFG);
  1660. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1661. udelay(40);
  1662. return;
  1663. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1664. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1665. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1666. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1667. }
  1668. /* The PHY should not be powered down on some chips because
  1669. * of bugs.
  1670. */
  1671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1672. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1673. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1674. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1675. return;
  1676. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1677. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1678. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1679. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1680. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1681. }
  1682. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1683. }
  1684. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1685. {
  1686. u32 misc_host_ctrl;
  1687. /* Make sure register accesses (indirect or otherwise)
  1688. * will function correctly.
  1689. */
  1690. pci_write_config_dword(tp->pdev,
  1691. TG3PCI_MISC_HOST_CTRL,
  1692. tp->misc_host_ctrl);
  1693. switch (state) {
  1694. case PCI_D0:
  1695. pci_enable_wake(tp->pdev, state, false);
  1696. pci_set_power_state(tp->pdev, PCI_D0);
  1697. /* Switch out of Vaux if it is a NIC */
  1698. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1699. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1700. return 0;
  1701. case PCI_D1:
  1702. case PCI_D2:
  1703. case PCI_D3hot:
  1704. break;
  1705. default:
  1706. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1707. tp->dev->name, state);
  1708. return -EINVAL;
  1709. }
  1710. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1711. tw32(TG3PCI_MISC_HOST_CTRL,
  1712. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1713. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1714. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1715. !tp->link_config.phy_is_low_power) {
  1716. struct phy_device *phydev;
  1717. u32 advertising;
  1718. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1719. tp->link_config.phy_is_low_power = 1;
  1720. tp->link_config.orig_speed = phydev->speed;
  1721. tp->link_config.orig_duplex = phydev->duplex;
  1722. tp->link_config.orig_autoneg = phydev->autoneg;
  1723. tp->link_config.orig_advertising = phydev->advertising;
  1724. advertising = ADVERTISED_TP |
  1725. ADVERTISED_Pause |
  1726. ADVERTISED_Autoneg |
  1727. ADVERTISED_10baseT_Half;
  1728. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1729. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1730. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1731. advertising |=
  1732. ADVERTISED_100baseT_Half |
  1733. ADVERTISED_100baseT_Full |
  1734. ADVERTISED_10baseT_Full;
  1735. else
  1736. advertising |= ADVERTISED_10baseT_Full;
  1737. }
  1738. phydev->advertising = advertising;
  1739. phy_start_aneg(phydev);
  1740. }
  1741. } else {
  1742. if (tp->link_config.phy_is_low_power == 0) {
  1743. tp->link_config.phy_is_low_power = 1;
  1744. tp->link_config.orig_speed = tp->link_config.speed;
  1745. tp->link_config.orig_duplex = tp->link_config.duplex;
  1746. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1747. }
  1748. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1749. tp->link_config.speed = SPEED_10;
  1750. tp->link_config.duplex = DUPLEX_HALF;
  1751. tp->link_config.autoneg = AUTONEG_ENABLE;
  1752. tg3_setup_phy(tp, 0);
  1753. }
  1754. }
  1755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1756. u32 val;
  1757. val = tr32(GRC_VCPU_EXT_CTRL);
  1758. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1759. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1760. int i;
  1761. u32 val;
  1762. for (i = 0; i < 200; i++) {
  1763. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1764. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1765. break;
  1766. msleep(1);
  1767. }
  1768. }
  1769. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1770. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1771. WOL_DRV_STATE_SHUTDOWN |
  1772. WOL_DRV_WOL |
  1773. WOL_SET_MAGIC_PKT);
  1774. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1775. u32 mac_mode;
  1776. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1777. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1778. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1779. udelay(40);
  1780. }
  1781. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1782. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1783. else
  1784. mac_mode = MAC_MODE_PORT_MODE_MII;
  1785. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1786. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1787. ASIC_REV_5700) {
  1788. u32 speed = (tp->tg3_flags &
  1789. TG3_FLAG_WOL_SPEED_100MB) ?
  1790. SPEED_100 : SPEED_10;
  1791. if (tg3_5700_link_polarity(tp, speed))
  1792. mac_mode |= MAC_MODE_LINK_POLARITY;
  1793. else
  1794. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1795. }
  1796. } else {
  1797. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1798. }
  1799. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1800. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1801. if (pci_pme_capable(tp->pdev, state) &&
  1802. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE))
  1803. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1804. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1805. mac_mode |= tp->mac_mode &
  1806. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1807. if (mac_mode & MAC_MODE_APE_TX_EN)
  1808. mac_mode |= MAC_MODE_TDE_ENABLE;
  1809. }
  1810. tw32_f(MAC_MODE, mac_mode);
  1811. udelay(100);
  1812. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1813. udelay(10);
  1814. }
  1815. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1816. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1818. u32 base_val;
  1819. base_val = tp->pci_clock_ctrl;
  1820. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1821. CLOCK_CTRL_TXCLK_DISABLE);
  1822. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1823. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1824. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1825. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1826. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1827. /* do nothing */
  1828. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1829. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1830. u32 newbits1, newbits2;
  1831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1833. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1834. CLOCK_CTRL_TXCLK_DISABLE |
  1835. CLOCK_CTRL_ALTCLK);
  1836. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1837. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1838. newbits1 = CLOCK_CTRL_625_CORE;
  1839. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1840. } else {
  1841. newbits1 = CLOCK_CTRL_ALTCLK;
  1842. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1843. }
  1844. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1845. 40);
  1846. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1847. 40);
  1848. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1849. u32 newbits3;
  1850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1852. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1853. CLOCK_CTRL_TXCLK_DISABLE |
  1854. CLOCK_CTRL_44MHZ_CORE);
  1855. } else {
  1856. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1857. }
  1858. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1859. tp->pci_clock_ctrl | newbits3, 40);
  1860. }
  1861. }
  1862. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1863. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1864. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1865. tg3_power_down_phy(tp);
  1866. tg3_frob_aux_power(tp);
  1867. /* Workaround for unstable PLL clock */
  1868. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1869. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1870. u32 val = tr32(0x7d00);
  1871. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1872. tw32(0x7d00, val);
  1873. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1874. int err;
  1875. err = tg3_nvram_lock(tp);
  1876. tg3_halt_cpu(tp, RX_CPU_BASE);
  1877. if (!err)
  1878. tg3_nvram_unlock(tp);
  1879. }
  1880. }
  1881. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1882. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  1883. pci_enable_wake(tp->pdev, state, true);
  1884. /* Finally, set the new power state. */
  1885. pci_set_power_state(tp->pdev, state);
  1886. return 0;
  1887. }
  1888. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1889. {
  1890. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1891. case MII_TG3_AUX_STAT_10HALF:
  1892. *speed = SPEED_10;
  1893. *duplex = DUPLEX_HALF;
  1894. break;
  1895. case MII_TG3_AUX_STAT_10FULL:
  1896. *speed = SPEED_10;
  1897. *duplex = DUPLEX_FULL;
  1898. break;
  1899. case MII_TG3_AUX_STAT_100HALF:
  1900. *speed = SPEED_100;
  1901. *duplex = DUPLEX_HALF;
  1902. break;
  1903. case MII_TG3_AUX_STAT_100FULL:
  1904. *speed = SPEED_100;
  1905. *duplex = DUPLEX_FULL;
  1906. break;
  1907. case MII_TG3_AUX_STAT_1000HALF:
  1908. *speed = SPEED_1000;
  1909. *duplex = DUPLEX_HALF;
  1910. break;
  1911. case MII_TG3_AUX_STAT_1000FULL:
  1912. *speed = SPEED_1000;
  1913. *duplex = DUPLEX_FULL;
  1914. break;
  1915. default:
  1916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1917. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1918. SPEED_10;
  1919. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1920. DUPLEX_HALF;
  1921. break;
  1922. }
  1923. *speed = SPEED_INVALID;
  1924. *duplex = DUPLEX_INVALID;
  1925. break;
  1926. }
  1927. }
  1928. static void tg3_phy_copper_begin(struct tg3 *tp)
  1929. {
  1930. u32 new_adv;
  1931. int i;
  1932. if (tp->link_config.phy_is_low_power) {
  1933. /* Entering low power mode. Disable gigabit and
  1934. * 100baseT advertisements.
  1935. */
  1936. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1937. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1938. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1939. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1940. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1941. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1942. } else if (tp->link_config.speed == SPEED_INVALID) {
  1943. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1944. tp->link_config.advertising &=
  1945. ~(ADVERTISED_1000baseT_Half |
  1946. ADVERTISED_1000baseT_Full);
  1947. new_adv = ADVERTISE_CSMA;
  1948. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1949. new_adv |= ADVERTISE_10HALF;
  1950. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1951. new_adv |= ADVERTISE_10FULL;
  1952. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1953. new_adv |= ADVERTISE_100HALF;
  1954. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1955. new_adv |= ADVERTISE_100FULL;
  1956. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1957. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1958. if (tp->link_config.advertising &
  1959. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1960. new_adv = 0;
  1961. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1962. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1963. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1964. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1965. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1966. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1967. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1968. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1969. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1970. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1971. } else {
  1972. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1973. }
  1974. } else {
  1975. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1976. new_adv |= ADVERTISE_CSMA;
  1977. /* Asking for a specific link mode. */
  1978. if (tp->link_config.speed == SPEED_1000) {
  1979. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1980. if (tp->link_config.duplex == DUPLEX_FULL)
  1981. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1982. else
  1983. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1984. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1985. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1986. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1987. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1988. } else {
  1989. if (tp->link_config.speed == SPEED_100) {
  1990. if (tp->link_config.duplex == DUPLEX_FULL)
  1991. new_adv |= ADVERTISE_100FULL;
  1992. else
  1993. new_adv |= ADVERTISE_100HALF;
  1994. } else {
  1995. if (tp->link_config.duplex == DUPLEX_FULL)
  1996. new_adv |= ADVERTISE_10FULL;
  1997. else
  1998. new_adv |= ADVERTISE_10HALF;
  1999. }
  2000. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2001. new_adv = 0;
  2002. }
  2003. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2004. }
  2005. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2006. tp->link_config.speed != SPEED_INVALID) {
  2007. u32 bmcr, orig_bmcr;
  2008. tp->link_config.active_speed = tp->link_config.speed;
  2009. tp->link_config.active_duplex = tp->link_config.duplex;
  2010. bmcr = 0;
  2011. switch (tp->link_config.speed) {
  2012. default:
  2013. case SPEED_10:
  2014. break;
  2015. case SPEED_100:
  2016. bmcr |= BMCR_SPEED100;
  2017. break;
  2018. case SPEED_1000:
  2019. bmcr |= TG3_BMCR_SPEED1000;
  2020. break;
  2021. }
  2022. if (tp->link_config.duplex == DUPLEX_FULL)
  2023. bmcr |= BMCR_FULLDPLX;
  2024. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2025. (bmcr != orig_bmcr)) {
  2026. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2027. for (i = 0; i < 1500; i++) {
  2028. u32 tmp;
  2029. udelay(10);
  2030. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2031. tg3_readphy(tp, MII_BMSR, &tmp))
  2032. continue;
  2033. if (!(tmp & BMSR_LSTATUS)) {
  2034. udelay(40);
  2035. break;
  2036. }
  2037. }
  2038. tg3_writephy(tp, MII_BMCR, bmcr);
  2039. udelay(40);
  2040. }
  2041. } else {
  2042. tg3_writephy(tp, MII_BMCR,
  2043. BMCR_ANENABLE | BMCR_ANRESTART);
  2044. }
  2045. }
  2046. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2047. {
  2048. int err;
  2049. /* Turn off tap power management. */
  2050. /* Set Extended packet length bit */
  2051. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2052. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2053. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2054. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2055. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2056. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2057. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2058. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2059. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2060. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2061. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2062. udelay(40);
  2063. return err;
  2064. }
  2065. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2066. {
  2067. u32 adv_reg, all_mask = 0;
  2068. if (mask & ADVERTISED_10baseT_Half)
  2069. all_mask |= ADVERTISE_10HALF;
  2070. if (mask & ADVERTISED_10baseT_Full)
  2071. all_mask |= ADVERTISE_10FULL;
  2072. if (mask & ADVERTISED_100baseT_Half)
  2073. all_mask |= ADVERTISE_100HALF;
  2074. if (mask & ADVERTISED_100baseT_Full)
  2075. all_mask |= ADVERTISE_100FULL;
  2076. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2077. return 0;
  2078. if ((adv_reg & all_mask) != all_mask)
  2079. return 0;
  2080. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2081. u32 tg3_ctrl;
  2082. all_mask = 0;
  2083. if (mask & ADVERTISED_1000baseT_Half)
  2084. all_mask |= ADVERTISE_1000HALF;
  2085. if (mask & ADVERTISED_1000baseT_Full)
  2086. all_mask |= ADVERTISE_1000FULL;
  2087. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2088. return 0;
  2089. if ((tg3_ctrl & all_mask) != all_mask)
  2090. return 0;
  2091. }
  2092. return 1;
  2093. }
  2094. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2095. {
  2096. u32 curadv, reqadv;
  2097. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2098. return 1;
  2099. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2100. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2101. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2102. if (curadv != reqadv)
  2103. return 0;
  2104. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2105. tg3_readphy(tp, MII_LPA, rmtadv);
  2106. } else {
  2107. /* Reprogram the advertisement register, even if it
  2108. * does not affect the current link. If the link
  2109. * gets renegotiated in the future, we can save an
  2110. * additional renegotiation cycle by advertising
  2111. * it correctly in the first place.
  2112. */
  2113. if (curadv != reqadv) {
  2114. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2115. ADVERTISE_PAUSE_ASYM);
  2116. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2117. }
  2118. }
  2119. return 1;
  2120. }
  2121. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2122. {
  2123. int current_link_up;
  2124. u32 bmsr, dummy;
  2125. u32 lcl_adv, rmt_adv;
  2126. u16 current_speed;
  2127. u8 current_duplex;
  2128. int i, err;
  2129. tw32(MAC_EVENT, 0);
  2130. tw32_f(MAC_STATUS,
  2131. (MAC_STATUS_SYNC_CHANGED |
  2132. MAC_STATUS_CFG_CHANGED |
  2133. MAC_STATUS_MI_COMPLETION |
  2134. MAC_STATUS_LNKSTATE_CHANGED));
  2135. udelay(40);
  2136. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2137. tw32_f(MAC_MI_MODE,
  2138. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2139. udelay(80);
  2140. }
  2141. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2142. /* Some third-party PHYs need to be reset on link going
  2143. * down.
  2144. */
  2145. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2148. netif_carrier_ok(tp->dev)) {
  2149. tg3_readphy(tp, MII_BMSR, &bmsr);
  2150. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2151. !(bmsr & BMSR_LSTATUS))
  2152. force_reset = 1;
  2153. }
  2154. if (force_reset)
  2155. tg3_phy_reset(tp);
  2156. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2157. tg3_readphy(tp, MII_BMSR, &bmsr);
  2158. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2159. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2160. bmsr = 0;
  2161. if (!(bmsr & BMSR_LSTATUS)) {
  2162. err = tg3_init_5401phy_dsp(tp);
  2163. if (err)
  2164. return err;
  2165. tg3_readphy(tp, MII_BMSR, &bmsr);
  2166. for (i = 0; i < 1000; i++) {
  2167. udelay(10);
  2168. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2169. (bmsr & BMSR_LSTATUS)) {
  2170. udelay(40);
  2171. break;
  2172. }
  2173. }
  2174. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2175. !(bmsr & BMSR_LSTATUS) &&
  2176. tp->link_config.active_speed == SPEED_1000) {
  2177. err = tg3_phy_reset(tp);
  2178. if (!err)
  2179. err = tg3_init_5401phy_dsp(tp);
  2180. if (err)
  2181. return err;
  2182. }
  2183. }
  2184. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2185. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2186. /* 5701 {A0,B0} CRC bug workaround */
  2187. tg3_writephy(tp, 0x15, 0x0a75);
  2188. tg3_writephy(tp, 0x1c, 0x8c68);
  2189. tg3_writephy(tp, 0x1c, 0x8d68);
  2190. tg3_writephy(tp, 0x1c, 0x8c68);
  2191. }
  2192. /* Clear pending interrupts... */
  2193. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2194. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2195. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2196. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2197. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2198. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2201. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2202. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2203. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2204. else
  2205. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2206. }
  2207. current_link_up = 0;
  2208. current_speed = SPEED_INVALID;
  2209. current_duplex = DUPLEX_INVALID;
  2210. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2211. u32 val;
  2212. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2213. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2214. if (!(val & (1 << 10))) {
  2215. val |= (1 << 10);
  2216. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2217. goto relink;
  2218. }
  2219. }
  2220. bmsr = 0;
  2221. for (i = 0; i < 100; i++) {
  2222. tg3_readphy(tp, MII_BMSR, &bmsr);
  2223. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2224. (bmsr & BMSR_LSTATUS))
  2225. break;
  2226. udelay(40);
  2227. }
  2228. if (bmsr & BMSR_LSTATUS) {
  2229. u32 aux_stat, bmcr;
  2230. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2231. for (i = 0; i < 2000; i++) {
  2232. udelay(10);
  2233. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2234. aux_stat)
  2235. break;
  2236. }
  2237. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2238. &current_speed,
  2239. &current_duplex);
  2240. bmcr = 0;
  2241. for (i = 0; i < 200; i++) {
  2242. tg3_readphy(tp, MII_BMCR, &bmcr);
  2243. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2244. continue;
  2245. if (bmcr && bmcr != 0x7fff)
  2246. break;
  2247. udelay(10);
  2248. }
  2249. lcl_adv = 0;
  2250. rmt_adv = 0;
  2251. tp->link_config.active_speed = current_speed;
  2252. tp->link_config.active_duplex = current_duplex;
  2253. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2254. if ((bmcr & BMCR_ANENABLE) &&
  2255. tg3_copper_is_advertising_all(tp,
  2256. tp->link_config.advertising)) {
  2257. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2258. &rmt_adv))
  2259. current_link_up = 1;
  2260. }
  2261. } else {
  2262. if (!(bmcr & BMCR_ANENABLE) &&
  2263. tp->link_config.speed == current_speed &&
  2264. tp->link_config.duplex == current_duplex &&
  2265. tp->link_config.flowctrl ==
  2266. tp->link_config.active_flowctrl) {
  2267. current_link_up = 1;
  2268. }
  2269. }
  2270. if (current_link_up == 1 &&
  2271. tp->link_config.active_duplex == DUPLEX_FULL)
  2272. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2273. }
  2274. relink:
  2275. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2276. u32 tmp;
  2277. tg3_phy_copper_begin(tp);
  2278. tg3_readphy(tp, MII_BMSR, &tmp);
  2279. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2280. (tmp & BMSR_LSTATUS))
  2281. current_link_up = 1;
  2282. }
  2283. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2284. if (current_link_up == 1) {
  2285. if (tp->link_config.active_speed == SPEED_100 ||
  2286. tp->link_config.active_speed == SPEED_10)
  2287. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2288. else
  2289. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2290. } else
  2291. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2292. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2293. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2294. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2296. if (current_link_up == 1 &&
  2297. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2298. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2299. else
  2300. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2301. }
  2302. /* ??? Without this setting Netgear GA302T PHY does not
  2303. * ??? send/receive packets...
  2304. */
  2305. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2306. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2307. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2308. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2309. udelay(80);
  2310. }
  2311. tw32_f(MAC_MODE, tp->mac_mode);
  2312. udelay(40);
  2313. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2314. /* Polled via timer. */
  2315. tw32_f(MAC_EVENT, 0);
  2316. } else {
  2317. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2318. }
  2319. udelay(40);
  2320. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2321. current_link_up == 1 &&
  2322. tp->link_config.active_speed == SPEED_1000 &&
  2323. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2324. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2325. udelay(120);
  2326. tw32_f(MAC_STATUS,
  2327. (MAC_STATUS_SYNC_CHANGED |
  2328. MAC_STATUS_CFG_CHANGED));
  2329. udelay(40);
  2330. tg3_write_mem(tp,
  2331. NIC_SRAM_FIRMWARE_MBOX,
  2332. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2333. }
  2334. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2335. if (current_link_up)
  2336. netif_carrier_on(tp->dev);
  2337. else
  2338. netif_carrier_off(tp->dev);
  2339. tg3_link_report(tp);
  2340. }
  2341. return 0;
  2342. }
  2343. struct tg3_fiber_aneginfo {
  2344. int state;
  2345. #define ANEG_STATE_UNKNOWN 0
  2346. #define ANEG_STATE_AN_ENABLE 1
  2347. #define ANEG_STATE_RESTART_INIT 2
  2348. #define ANEG_STATE_RESTART 3
  2349. #define ANEG_STATE_DISABLE_LINK_OK 4
  2350. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2351. #define ANEG_STATE_ABILITY_DETECT 6
  2352. #define ANEG_STATE_ACK_DETECT_INIT 7
  2353. #define ANEG_STATE_ACK_DETECT 8
  2354. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2355. #define ANEG_STATE_COMPLETE_ACK 10
  2356. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2357. #define ANEG_STATE_IDLE_DETECT 12
  2358. #define ANEG_STATE_LINK_OK 13
  2359. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2360. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2361. u32 flags;
  2362. #define MR_AN_ENABLE 0x00000001
  2363. #define MR_RESTART_AN 0x00000002
  2364. #define MR_AN_COMPLETE 0x00000004
  2365. #define MR_PAGE_RX 0x00000008
  2366. #define MR_NP_LOADED 0x00000010
  2367. #define MR_TOGGLE_TX 0x00000020
  2368. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2369. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2370. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2371. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2372. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2373. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2374. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2375. #define MR_TOGGLE_RX 0x00002000
  2376. #define MR_NP_RX 0x00004000
  2377. #define MR_LINK_OK 0x80000000
  2378. unsigned long link_time, cur_time;
  2379. u32 ability_match_cfg;
  2380. int ability_match_count;
  2381. char ability_match, idle_match, ack_match;
  2382. u32 txconfig, rxconfig;
  2383. #define ANEG_CFG_NP 0x00000080
  2384. #define ANEG_CFG_ACK 0x00000040
  2385. #define ANEG_CFG_RF2 0x00000020
  2386. #define ANEG_CFG_RF1 0x00000010
  2387. #define ANEG_CFG_PS2 0x00000001
  2388. #define ANEG_CFG_PS1 0x00008000
  2389. #define ANEG_CFG_HD 0x00004000
  2390. #define ANEG_CFG_FD 0x00002000
  2391. #define ANEG_CFG_INVAL 0x00001f06
  2392. };
  2393. #define ANEG_OK 0
  2394. #define ANEG_DONE 1
  2395. #define ANEG_TIMER_ENAB 2
  2396. #define ANEG_FAILED -1
  2397. #define ANEG_STATE_SETTLE_TIME 10000
  2398. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2399. struct tg3_fiber_aneginfo *ap)
  2400. {
  2401. u16 flowctrl;
  2402. unsigned long delta;
  2403. u32 rx_cfg_reg;
  2404. int ret;
  2405. if (ap->state == ANEG_STATE_UNKNOWN) {
  2406. ap->rxconfig = 0;
  2407. ap->link_time = 0;
  2408. ap->cur_time = 0;
  2409. ap->ability_match_cfg = 0;
  2410. ap->ability_match_count = 0;
  2411. ap->ability_match = 0;
  2412. ap->idle_match = 0;
  2413. ap->ack_match = 0;
  2414. }
  2415. ap->cur_time++;
  2416. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2417. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2418. if (rx_cfg_reg != ap->ability_match_cfg) {
  2419. ap->ability_match_cfg = rx_cfg_reg;
  2420. ap->ability_match = 0;
  2421. ap->ability_match_count = 0;
  2422. } else {
  2423. if (++ap->ability_match_count > 1) {
  2424. ap->ability_match = 1;
  2425. ap->ability_match_cfg = rx_cfg_reg;
  2426. }
  2427. }
  2428. if (rx_cfg_reg & ANEG_CFG_ACK)
  2429. ap->ack_match = 1;
  2430. else
  2431. ap->ack_match = 0;
  2432. ap->idle_match = 0;
  2433. } else {
  2434. ap->idle_match = 1;
  2435. ap->ability_match_cfg = 0;
  2436. ap->ability_match_count = 0;
  2437. ap->ability_match = 0;
  2438. ap->ack_match = 0;
  2439. rx_cfg_reg = 0;
  2440. }
  2441. ap->rxconfig = rx_cfg_reg;
  2442. ret = ANEG_OK;
  2443. switch(ap->state) {
  2444. case ANEG_STATE_UNKNOWN:
  2445. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2446. ap->state = ANEG_STATE_AN_ENABLE;
  2447. /* fallthru */
  2448. case ANEG_STATE_AN_ENABLE:
  2449. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2450. if (ap->flags & MR_AN_ENABLE) {
  2451. ap->link_time = 0;
  2452. ap->cur_time = 0;
  2453. ap->ability_match_cfg = 0;
  2454. ap->ability_match_count = 0;
  2455. ap->ability_match = 0;
  2456. ap->idle_match = 0;
  2457. ap->ack_match = 0;
  2458. ap->state = ANEG_STATE_RESTART_INIT;
  2459. } else {
  2460. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2461. }
  2462. break;
  2463. case ANEG_STATE_RESTART_INIT:
  2464. ap->link_time = ap->cur_time;
  2465. ap->flags &= ~(MR_NP_LOADED);
  2466. ap->txconfig = 0;
  2467. tw32(MAC_TX_AUTO_NEG, 0);
  2468. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2469. tw32_f(MAC_MODE, tp->mac_mode);
  2470. udelay(40);
  2471. ret = ANEG_TIMER_ENAB;
  2472. ap->state = ANEG_STATE_RESTART;
  2473. /* fallthru */
  2474. case ANEG_STATE_RESTART:
  2475. delta = ap->cur_time - ap->link_time;
  2476. if (delta > ANEG_STATE_SETTLE_TIME) {
  2477. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2478. } else {
  2479. ret = ANEG_TIMER_ENAB;
  2480. }
  2481. break;
  2482. case ANEG_STATE_DISABLE_LINK_OK:
  2483. ret = ANEG_DONE;
  2484. break;
  2485. case ANEG_STATE_ABILITY_DETECT_INIT:
  2486. ap->flags &= ~(MR_TOGGLE_TX);
  2487. ap->txconfig = ANEG_CFG_FD;
  2488. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2489. if (flowctrl & ADVERTISE_1000XPAUSE)
  2490. ap->txconfig |= ANEG_CFG_PS1;
  2491. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2492. ap->txconfig |= ANEG_CFG_PS2;
  2493. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2494. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2495. tw32_f(MAC_MODE, tp->mac_mode);
  2496. udelay(40);
  2497. ap->state = ANEG_STATE_ABILITY_DETECT;
  2498. break;
  2499. case ANEG_STATE_ABILITY_DETECT:
  2500. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2501. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2502. }
  2503. break;
  2504. case ANEG_STATE_ACK_DETECT_INIT:
  2505. ap->txconfig |= ANEG_CFG_ACK;
  2506. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2507. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2508. tw32_f(MAC_MODE, tp->mac_mode);
  2509. udelay(40);
  2510. ap->state = ANEG_STATE_ACK_DETECT;
  2511. /* fallthru */
  2512. case ANEG_STATE_ACK_DETECT:
  2513. if (ap->ack_match != 0) {
  2514. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2515. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2516. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2517. } else {
  2518. ap->state = ANEG_STATE_AN_ENABLE;
  2519. }
  2520. } else if (ap->ability_match != 0 &&
  2521. ap->rxconfig == 0) {
  2522. ap->state = ANEG_STATE_AN_ENABLE;
  2523. }
  2524. break;
  2525. case ANEG_STATE_COMPLETE_ACK_INIT:
  2526. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2527. ret = ANEG_FAILED;
  2528. break;
  2529. }
  2530. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2531. MR_LP_ADV_HALF_DUPLEX |
  2532. MR_LP_ADV_SYM_PAUSE |
  2533. MR_LP_ADV_ASYM_PAUSE |
  2534. MR_LP_ADV_REMOTE_FAULT1 |
  2535. MR_LP_ADV_REMOTE_FAULT2 |
  2536. MR_LP_ADV_NEXT_PAGE |
  2537. MR_TOGGLE_RX |
  2538. MR_NP_RX);
  2539. if (ap->rxconfig & ANEG_CFG_FD)
  2540. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2541. if (ap->rxconfig & ANEG_CFG_HD)
  2542. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2543. if (ap->rxconfig & ANEG_CFG_PS1)
  2544. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2545. if (ap->rxconfig & ANEG_CFG_PS2)
  2546. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2547. if (ap->rxconfig & ANEG_CFG_RF1)
  2548. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2549. if (ap->rxconfig & ANEG_CFG_RF2)
  2550. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2551. if (ap->rxconfig & ANEG_CFG_NP)
  2552. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2553. ap->link_time = ap->cur_time;
  2554. ap->flags ^= (MR_TOGGLE_TX);
  2555. if (ap->rxconfig & 0x0008)
  2556. ap->flags |= MR_TOGGLE_RX;
  2557. if (ap->rxconfig & ANEG_CFG_NP)
  2558. ap->flags |= MR_NP_RX;
  2559. ap->flags |= MR_PAGE_RX;
  2560. ap->state = ANEG_STATE_COMPLETE_ACK;
  2561. ret = ANEG_TIMER_ENAB;
  2562. break;
  2563. case ANEG_STATE_COMPLETE_ACK:
  2564. if (ap->ability_match != 0 &&
  2565. ap->rxconfig == 0) {
  2566. ap->state = ANEG_STATE_AN_ENABLE;
  2567. break;
  2568. }
  2569. delta = ap->cur_time - ap->link_time;
  2570. if (delta > ANEG_STATE_SETTLE_TIME) {
  2571. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2572. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2573. } else {
  2574. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2575. !(ap->flags & MR_NP_RX)) {
  2576. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2577. } else {
  2578. ret = ANEG_FAILED;
  2579. }
  2580. }
  2581. }
  2582. break;
  2583. case ANEG_STATE_IDLE_DETECT_INIT:
  2584. ap->link_time = ap->cur_time;
  2585. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2586. tw32_f(MAC_MODE, tp->mac_mode);
  2587. udelay(40);
  2588. ap->state = ANEG_STATE_IDLE_DETECT;
  2589. ret = ANEG_TIMER_ENAB;
  2590. break;
  2591. case ANEG_STATE_IDLE_DETECT:
  2592. if (ap->ability_match != 0 &&
  2593. ap->rxconfig == 0) {
  2594. ap->state = ANEG_STATE_AN_ENABLE;
  2595. break;
  2596. }
  2597. delta = ap->cur_time - ap->link_time;
  2598. if (delta > ANEG_STATE_SETTLE_TIME) {
  2599. /* XXX another gem from the Broadcom driver :( */
  2600. ap->state = ANEG_STATE_LINK_OK;
  2601. }
  2602. break;
  2603. case ANEG_STATE_LINK_OK:
  2604. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2605. ret = ANEG_DONE;
  2606. break;
  2607. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2608. /* ??? unimplemented */
  2609. break;
  2610. case ANEG_STATE_NEXT_PAGE_WAIT:
  2611. /* ??? unimplemented */
  2612. break;
  2613. default:
  2614. ret = ANEG_FAILED;
  2615. break;
  2616. }
  2617. return ret;
  2618. }
  2619. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2620. {
  2621. int res = 0;
  2622. struct tg3_fiber_aneginfo aninfo;
  2623. int status = ANEG_FAILED;
  2624. unsigned int tick;
  2625. u32 tmp;
  2626. tw32_f(MAC_TX_AUTO_NEG, 0);
  2627. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2628. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2629. udelay(40);
  2630. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2631. udelay(40);
  2632. memset(&aninfo, 0, sizeof(aninfo));
  2633. aninfo.flags |= MR_AN_ENABLE;
  2634. aninfo.state = ANEG_STATE_UNKNOWN;
  2635. aninfo.cur_time = 0;
  2636. tick = 0;
  2637. while (++tick < 195000) {
  2638. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2639. if (status == ANEG_DONE || status == ANEG_FAILED)
  2640. break;
  2641. udelay(1);
  2642. }
  2643. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2644. tw32_f(MAC_MODE, tp->mac_mode);
  2645. udelay(40);
  2646. *txflags = aninfo.txconfig;
  2647. *rxflags = aninfo.flags;
  2648. if (status == ANEG_DONE &&
  2649. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2650. MR_LP_ADV_FULL_DUPLEX)))
  2651. res = 1;
  2652. return res;
  2653. }
  2654. static void tg3_init_bcm8002(struct tg3 *tp)
  2655. {
  2656. u32 mac_status = tr32(MAC_STATUS);
  2657. int i;
  2658. /* Reset when initting first time or we have a link. */
  2659. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2660. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2661. return;
  2662. /* Set PLL lock range. */
  2663. tg3_writephy(tp, 0x16, 0x8007);
  2664. /* SW reset */
  2665. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2666. /* Wait for reset to complete. */
  2667. /* XXX schedule_timeout() ... */
  2668. for (i = 0; i < 500; i++)
  2669. udelay(10);
  2670. /* Config mode; select PMA/Ch 1 regs. */
  2671. tg3_writephy(tp, 0x10, 0x8411);
  2672. /* Enable auto-lock and comdet, select txclk for tx. */
  2673. tg3_writephy(tp, 0x11, 0x0a10);
  2674. tg3_writephy(tp, 0x18, 0x00a0);
  2675. tg3_writephy(tp, 0x16, 0x41ff);
  2676. /* Assert and deassert POR. */
  2677. tg3_writephy(tp, 0x13, 0x0400);
  2678. udelay(40);
  2679. tg3_writephy(tp, 0x13, 0x0000);
  2680. tg3_writephy(tp, 0x11, 0x0a50);
  2681. udelay(40);
  2682. tg3_writephy(tp, 0x11, 0x0a10);
  2683. /* Wait for signal to stabilize */
  2684. /* XXX schedule_timeout() ... */
  2685. for (i = 0; i < 15000; i++)
  2686. udelay(10);
  2687. /* Deselect the channel register so we can read the PHYID
  2688. * later.
  2689. */
  2690. tg3_writephy(tp, 0x10, 0x8011);
  2691. }
  2692. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2693. {
  2694. u16 flowctrl;
  2695. u32 sg_dig_ctrl, sg_dig_status;
  2696. u32 serdes_cfg, expected_sg_dig_ctrl;
  2697. int workaround, port_a;
  2698. int current_link_up;
  2699. serdes_cfg = 0;
  2700. expected_sg_dig_ctrl = 0;
  2701. workaround = 0;
  2702. port_a = 1;
  2703. current_link_up = 0;
  2704. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2705. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2706. workaround = 1;
  2707. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2708. port_a = 0;
  2709. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2710. /* preserve bits 20-23 for voltage regulator */
  2711. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2712. }
  2713. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2714. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2715. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2716. if (workaround) {
  2717. u32 val = serdes_cfg;
  2718. if (port_a)
  2719. val |= 0xc010000;
  2720. else
  2721. val |= 0x4010000;
  2722. tw32_f(MAC_SERDES_CFG, val);
  2723. }
  2724. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2725. }
  2726. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2727. tg3_setup_flow_control(tp, 0, 0);
  2728. current_link_up = 1;
  2729. }
  2730. goto out;
  2731. }
  2732. /* Want auto-negotiation. */
  2733. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2734. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2735. if (flowctrl & ADVERTISE_1000XPAUSE)
  2736. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2737. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2738. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2739. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2740. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2741. tp->serdes_counter &&
  2742. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2743. MAC_STATUS_RCVD_CFG)) ==
  2744. MAC_STATUS_PCS_SYNCED)) {
  2745. tp->serdes_counter--;
  2746. current_link_up = 1;
  2747. goto out;
  2748. }
  2749. restart_autoneg:
  2750. if (workaround)
  2751. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2752. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2753. udelay(5);
  2754. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2755. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2756. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2757. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2758. MAC_STATUS_SIGNAL_DET)) {
  2759. sg_dig_status = tr32(SG_DIG_STATUS);
  2760. mac_status = tr32(MAC_STATUS);
  2761. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2762. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2763. u32 local_adv = 0, remote_adv = 0;
  2764. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2765. local_adv |= ADVERTISE_1000XPAUSE;
  2766. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2767. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2768. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2769. remote_adv |= LPA_1000XPAUSE;
  2770. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2771. remote_adv |= LPA_1000XPAUSE_ASYM;
  2772. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2773. current_link_up = 1;
  2774. tp->serdes_counter = 0;
  2775. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2776. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2777. if (tp->serdes_counter)
  2778. tp->serdes_counter--;
  2779. else {
  2780. if (workaround) {
  2781. u32 val = serdes_cfg;
  2782. if (port_a)
  2783. val |= 0xc010000;
  2784. else
  2785. val |= 0x4010000;
  2786. tw32_f(MAC_SERDES_CFG, val);
  2787. }
  2788. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2789. udelay(40);
  2790. /* Link parallel detection - link is up */
  2791. /* only if we have PCS_SYNC and not */
  2792. /* receiving config code words */
  2793. mac_status = tr32(MAC_STATUS);
  2794. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2795. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2796. tg3_setup_flow_control(tp, 0, 0);
  2797. current_link_up = 1;
  2798. tp->tg3_flags2 |=
  2799. TG3_FLG2_PARALLEL_DETECT;
  2800. tp->serdes_counter =
  2801. SERDES_PARALLEL_DET_TIMEOUT;
  2802. } else
  2803. goto restart_autoneg;
  2804. }
  2805. }
  2806. } else {
  2807. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2808. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2809. }
  2810. out:
  2811. return current_link_up;
  2812. }
  2813. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2814. {
  2815. int current_link_up = 0;
  2816. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2817. goto out;
  2818. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2819. u32 txflags, rxflags;
  2820. int i;
  2821. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2822. u32 local_adv = 0, remote_adv = 0;
  2823. if (txflags & ANEG_CFG_PS1)
  2824. local_adv |= ADVERTISE_1000XPAUSE;
  2825. if (txflags & ANEG_CFG_PS2)
  2826. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2827. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2828. remote_adv |= LPA_1000XPAUSE;
  2829. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2830. remote_adv |= LPA_1000XPAUSE_ASYM;
  2831. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2832. current_link_up = 1;
  2833. }
  2834. for (i = 0; i < 30; i++) {
  2835. udelay(20);
  2836. tw32_f(MAC_STATUS,
  2837. (MAC_STATUS_SYNC_CHANGED |
  2838. MAC_STATUS_CFG_CHANGED));
  2839. udelay(40);
  2840. if ((tr32(MAC_STATUS) &
  2841. (MAC_STATUS_SYNC_CHANGED |
  2842. MAC_STATUS_CFG_CHANGED)) == 0)
  2843. break;
  2844. }
  2845. mac_status = tr32(MAC_STATUS);
  2846. if (current_link_up == 0 &&
  2847. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2848. !(mac_status & MAC_STATUS_RCVD_CFG))
  2849. current_link_up = 1;
  2850. } else {
  2851. tg3_setup_flow_control(tp, 0, 0);
  2852. /* Forcing 1000FD link up. */
  2853. current_link_up = 1;
  2854. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2855. udelay(40);
  2856. tw32_f(MAC_MODE, tp->mac_mode);
  2857. udelay(40);
  2858. }
  2859. out:
  2860. return current_link_up;
  2861. }
  2862. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2863. {
  2864. u32 orig_pause_cfg;
  2865. u16 orig_active_speed;
  2866. u8 orig_active_duplex;
  2867. u32 mac_status;
  2868. int current_link_up;
  2869. int i;
  2870. orig_pause_cfg = tp->link_config.active_flowctrl;
  2871. orig_active_speed = tp->link_config.active_speed;
  2872. orig_active_duplex = tp->link_config.active_duplex;
  2873. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2874. netif_carrier_ok(tp->dev) &&
  2875. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2876. mac_status = tr32(MAC_STATUS);
  2877. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2878. MAC_STATUS_SIGNAL_DET |
  2879. MAC_STATUS_CFG_CHANGED |
  2880. MAC_STATUS_RCVD_CFG);
  2881. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2882. MAC_STATUS_SIGNAL_DET)) {
  2883. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2884. MAC_STATUS_CFG_CHANGED));
  2885. return 0;
  2886. }
  2887. }
  2888. tw32_f(MAC_TX_AUTO_NEG, 0);
  2889. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2890. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2891. tw32_f(MAC_MODE, tp->mac_mode);
  2892. udelay(40);
  2893. if (tp->phy_id == PHY_ID_BCM8002)
  2894. tg3_init_bcm8002(tp);
  2895. /* Enable link change event even when serdes polling. */
  2896. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2897. udelay(40);
  2898. current_link_up = 0;
  2899. mac_status = tr32(MAC_STATUS);
  2900. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2901. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2902. else
  2903. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2904. tp->hw_status->status =
  2905. (SD_STATUS_UPDATED |
  2906. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2907. for (i = 0; i < 100; i++) {
  2908. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2909. MAC_STATUS_CFG_CHANGED));
  2910. udelay(5);
  2911. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2912. MAC_STATUS_CFG_CHANGED |
  2913. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2914. break;
  2915. }
  2916. mac_status = tr32(MAC_STATUS);
  2917. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2918. current_link_up = 0;
  2919. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2920. tp->serdes_counter == 0) {
  2921. tw32_f(MAC_MODE, (tp->mac_mode |
  2922. MAC_MODE_SEND_CONFIGS));
  2923. udelay(1);
  2924. tw32_f(MAC_MODE, tp->mac_mode);
  2925. }
  2926. }
  2927. if (current_link_up == 1) {
  2928. tp->link_config.active_speed = SPEED_1000;
  2929. tp->link_config.active_duplex = DUPLEX_FULL;
  2930. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2931. LED_CTRL_LNKLED_OVERRIDE |
  2932. LED_CTRL_1000MBPS_ON));
  2933. } else {
  2934. tp->link_config.active_speed = SPEED_INVALID;
  2935. tp->link_config.active_duplex = DUPLEX_INVALID;
  2936. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2937. LED_CTRL_LNKLED_OVERRIDE |
  2938. LED_CTRL_TRAFFIC_OVERRIDE));
  2939. }
  2940. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2941. if (current_link_up)
  2942. netif_carrier_on(tp->dev);
  2943. else
  2944. netif_carrier_off(tp->dev);
  2945. tg3_link_report(tp);
  2946. } else {
  2947. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2948. if (orig_pause_cfg != now_pause_cfg ||
  2949. orig_active_speed != tp->link_config.active_speed ||
  2950. orig_active_duplex != tp->link_config.active_duplex)
  2951. tg3_link_report(tp);
  2952. }
  2953. return 0;
  2954. }
  2955. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2956. {
  2957. int current_link_up, err = 0;
  2958. u32 bmsr, bmcr;
  2959. u16 current_speed;
  2960. u8 current_duplex;
  2961. u32 local_adv, remote_adv;
  2962. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2963. tw32_f(MAC_MODE, tp->mac_mode);
  2964. udelay(40);
  2965. tw32(MAC_EVENT, 0);
  2966. tw32_f(MAC_STATUS,
  2967. (MAC_STATUS_SYNC_CHANGED |
  2968. MAC_STATUS_CFG_CHANGED |
  2969. MAC_STATUS_MI_COMPLETION |
  2970. MAC_STATUS_LNKSTATE_CHANGED));
  2971. udelay(40);
  2972. if (force_reset)
  2973. tg3_phy_reset(tp);
  2974. current_link_up = 0;
  2975. current_speed = SPEED_INVALID;
  2976. current_duplex = DUPLEX_INVALID;
  2977. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2978. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2980. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2981. bmsr |= BMSR_LSTATUS;
  2982. else
  2983. bmsr &= ~BMSR_LSTATUS;
  2984. }
  2985. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2986. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2987. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2988. /* do nothing, just check for link up at the end */
  2989. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2990. u32 adv, new_adv;
  2991. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2992. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2993. ADVERTISE_1000XPAUSE |
  2994. ADVERTISE_1000XPSE_ASYM |
  2995. ADVERTISE_SLCT);
  2996. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2997. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2998. new_adv |= ADVERTISE_1000XHALF;
  2999. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3000. new_adv |= ADVERTISE_1000XFULL;
  3001. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3002. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3003. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3004. tg3_writephy(tp, MII_BMCR, bmcr);
  3005. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3006. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3007. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3008. return err;
  3009. }
  3010. } else {
  3011. u32 new_bmcr;
  3012. bmcr &= ~BMCR_SPEED1000;
  3013. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3014. if (tp->link_config.duplex == DUPLEX_FULL)
  3015. new_bmcr |= BMCR_FULLDPLX;
  3016. if (new_bmcr != bmcr) {
  3017. /* BMCR_SPEED1000 is a reserved bit that needs
  3018. * to be set on write.
  3019. */
  3020. new_bmcr |= BMCR_SPEED1000;
  3021. /* Force a linkdown */
  3022. if (netif_carrier_ok(tp->dev)) {
  3023. u32 adv;
  3024. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3025. adv &= ~(ADVERTISE_1000XFULL |
  3026. ADVERTISE_1000XHALF |
  3027. ADVERTISE_SLCT);
  3028. tg3_writephy(tp, MII_ADVERTISE, adv);
  3029. tg3_writephy(tp, MII_BMCR, bmcr |
  3030. BMCR_ANRESTART |
  3031. BMCR_ANENABLE);
  3032. udelay(10);
  3033. netif_carrier_off(tp->dev);
  3034. }
  3035. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3036. bmcr = new_bmcr;
  3037. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3038. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3039. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3040. ASIC_REV_5714) {
  3041. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3042. bmsr |= BMSR_LSTATUS;
  3043. else
  3044. bmsr &= ~BMSR_LSTATUS;
  3045. }
  3046. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3047. }
  3048. }
  3049. if (bmsr & BMSR_LSTATUS) {
  3050. current_speed = SPEED_1000;
  3051. current_link_up = 1;
  3052. if (bmcr & BMCR_FULLDPLX)
  3053. current_duplex = DUPLEX_FULL;
  3054. else
  3055. current_duplex = DUPLEX_HALF;
  3056. local_adv = 0;
  3057. remote_adv = 0;
  3058. if (bmcr & BMCR_ANENABLE) {
  3059. u32 common;
  3060. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3061. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3062. common = local_adv & remote_adv;
  3063. if (common & (ADVERTISE_1000XHALF |
  3064. ADVERTISE_1000XFULL)) {
  3065. if (common & ADVERTISE_1000XFULL)
  3066. current_duplex = DUPLEX_FULL;
  3067. else
  3068. current_duplex = DUPLEX_HALF;
  3069. }
  3070. else
  3071. current_link_up = 0;
  3072. }
  3073. }
  3074. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3075. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3076. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3077. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3078. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3079. tw32_f(MAC_MODE, tp->mac_mode);
  3080. udelay(40);
  3081. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3082. tp->link_config.active_speed = current_speed;
  3083. tp->link_config.active_duplex = current_duplex;
  3084. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3085. if (current_link_up)
  3086. netif_carrier_on(tp->dev);
  3087. else {
  3088. netif_carrier_off(tp->dev);
  3089. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3090. }
  3091. tg3_link_report(tp);
  3092. }
  3093. return err;
  3094. }
  3095. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3096. {
  3097. if (tp->serdes_counter) {
  3098. /* Give autoneg time to complete. */
  3099. tp->serdes_counter--;
  3100. return;
  3101. }
  3102. if (!netif_carrier_ok(tp->dev) &&
  3103. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3104. u32 bmcr;
  3105. tg3_readphy(tp, MII_BMCR, &bmcr);
  3106. if (bmcr & BMCR_ANENABLE) {
  3107. u32 phy1, phy2;
  3108. /* Select shadow register 0x1f */
  3109. tg3_writephy(tp, 0x1c, 0x7c00);
  3110. tg3_readphy(tp, 0x1c, &phy1);
  3111. /* Select expansion interrupt status register */
  3112. tg3_writephy(tp, 0x17, 0x0f01);
  3113. tg3_readphy(tp, 0x15, &phy2);
  3114. tg3_readphy(tp, 0x15, &phy2);
  3115. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3116. /* We have signal detect and not receiving
  3117. * config code words, link is up by parallel
  3118. * detection.
  3119. */
  3120. bmcr &= ~BMCR_ANENABLE;
  3121. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3122. tg3_writephy(tp, MII_BMCR, bmcr);
  3123. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3124. }
  3125. }
  3126. }
  3127. else if (netif_carrier_ok(tp->dev) &&
  3128. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3129. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3130. u32 phy2;
  3131. /* Select expansion interrupt status register */
  3132. tg3_writephy(tp, 0x17, 0x0f01);
  3133. tg3_readphy(tp, 0x15, &phy2);
  3134. if (phy2 & 0x20) {
  3135. u32 bmcr;
  3136. /* Config code words received, turn on autoneg. */
  3137. tg3_readphy(tp, MII_BMCR, &bmcr);
  3138. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3139. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3140. }
  3141. }
  3142. }
  3143. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3144. {
  3145. int err;
  3146. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3147. err = tg3_setup_fiber_phy(tp, force_reset);
  3148. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3149. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3150. } else {
  3151. err = tg3_setup_copper_phy(tp, force_reset);
  3152. }
  3153. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  3154. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  3155. u32 val, scale;
  3156. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3157. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3158. scale = 65;
  3159. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3160. scale = 6;
  3161. else
  3162. scale = 12;
  3163. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3164. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3165. tw32(GRC_MISC_CFG, val);
  3166. }
  3167. if (tp->link_config.active_speed == SPEED_1000 &&
  3168. tp->link_config.active_duplex == DUPLEX_HALF)
  3169. tw32(MAC_TX_LENGTHS,
  3170. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3171. (6 << TX_LENGTHS_IPG_SHIFT) |
  3172. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3173. else
  3174. tw32(MAC_TX_LENGTHS,
  3175. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3176. (6 << TX_LENGTHS_IPG_SHIFT) |
  3177. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3178. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3179. if (netif_carrier_ok(tp->dev)) {
  3180. tw32(HOSTCC_STAT_COAL_TICKS,
  3181. tp->coal.stats_block_coalesce_usecs);
  3182. } else {
  3183. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3184. }
  3185. }
  3186. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3187. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3188. if (!netif_carrier_ok(tp->dev))
  3189. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3190. tp->pwrmgmt_thresh;
  3191. else
  3192. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3193. tw32(PCIE_PWR_MGMT_THRESH, val);
  3194. }
  3195. return err;
  3196. }
  3197. /* This is called whenever we suspect that the system chipset is re-
  3198. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3199. * is bogus tx completions. We try to recover by setting the
  3200. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3201. * in the workqueue.
  3202. */
  3203. static void tg3_tx_recover(struct tg3 *tp)
  3204. {
  3205. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3206. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3207. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3208. "mapped I/O cycles to the network device, attempting to "
  3209. "recover. Please report the problem to the driver maintainer "
  3210. "and include system chipset information.\n", tp->dev->name);
  3211. spin_lock(&tp->lock);
  3212. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3213. spin_unlock(&tp->lock);
  3214. }
  3215. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3216. {
  3217. smp_mb();
  3218. return (tp->tx_pending -
  3219. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3220. }
  3221. /* Tigon3 never reports partial packet sends. So we do not
  3222. * need special logic to handle SKBs that have not had all
  3223. * of their frags sent yet, like SunGEM does.
  3224. */
  3225. static void tg3_tx(struct tg3 *tp)
  3226. {
  3227. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3228. u32 sw_idx = tp->tx_cons;
  3229. while (sw_idx != hw_idx) {
  3230. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3231. struct sk_buff *skb = ri->skb;
  3232. int i, tx_bug = 0;
  3233. if (unlikely(skb == NULL)) {
  3234. tg3_tx_recover(tp);
  3235. return;
  3236. }
  3237. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3238. ri->skb = NULL;
  3239. sw_idx = NEXT_TX(sw_idx);
  3240. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3241. ri = &tp->tx_buffers[sw_idx];
  3242. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3243. tx_bug = 1;
  3244. sw_idx = NEXT_TX(sw_idx);
  3245. }
  3246. dev_kfree_skb(skb);
  3247. if (unlikely(tx_bug)) {
  3248. tg3_tx_recover(tp);
  3249. return;
  3250. }
  3251. }
  3252. tp->tx_cons = sw_idx;
  3253. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3254. * before checking for netif_queue_stopped(). Without the
  3255. * memory barrier, there is a small possibility that tg3_start_xmit()
  3256. * will miss it and cause the queue to be stopped forever.
  3257. */
  3258. smp_mb();
  3259. if (unlikely(netif_queue_stopped(tp->dev) &&
  3260. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3261. netif_tx_lock(tp->dev);
  3262. if (netif_queue_stopped(tp->dev) &&
  3263. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3264. netif_wake_queue(tp->dev);
  3265. netif_tx_unlock(tp->dev);
  3266. }
  3267. }
  3268. /* Returns size of skb allocated or < 0 on error.
  3269. *
  3270. * We only need to fill in the address because the other members
  3271. * of the RX descriptor are invariant, see tg3_init_rings.
  3272. *
  3273. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3274. * posting buffers we only dirty the first cache line of the RX
  3275. * descriptor (containing the address). Whereas for the RX status
  3276. * buffers the cpu only reads the last cacheline of the RX descriptor
  3277. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3278. */
  3279. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3280. int src_idx, u32 dest_idx_unmasked)
  3281. {
  3282. struct tg3_rx_buffer_desc *desc;
  3283. struct ring_info *map, *src_map;
  3284. struct sk_buff *skb;
  3285. dma_addr_t mapping;
  3286. int skb_size, dest_idx;
  3287. src_map = NULL;
  3288. switch (opaque_key) {
  3289. case RXD_OPAQUE_RING_STD:
  3290. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3291. desc = &tp->rx_std[dest_idx];
  3292. map = &tp->rx_std_buffers[dest_idx];
  3293. if (src_idx >= 0)
  3294. src_map = &tp->rx_std_buffers[src_idx];
  3295. skb_size = tp->rx_pkt_buf_sz;
  3296. break;
  3297. case RXD_OPAQUE_RING_JUMBO:
  3298. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3299. desc = &tp->rx_jumbo[dest_idx];
  3300. map = &tp->rx_jumbo_buffers[dest_idx];
  3301. if (src_idx >= 0)
  3302. src_map = &tp->rx_jumbo_buffers[src_idx];
  3303. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3304. break;
  3305. default:
  3306. return -EINVAL;
  3307. }
  3308. /* Do not overwrite any of the map or rp information
  3309. * until we are sure we can commit to a new buffer.
  3310. *
  3311. * Callers depend upon this behavior and assume that
  3312. * we leave everything unchanged if we fail.
  3313. */
  3314. skb = netdev_alloc_skb(tp->dev, skb_size);
  3315. if (skb == NULL)
  3316. return -ENOMEM;
  3317. skb_reserve(skb, tp->rx_offset);
  3318. mapping = pci_map_single(tp->pdev, skb->data,
  3319. skb_size - tp->rx_offset,
  3320. PCI_DMA_FROMDEVICE);
  3321. map->skb = skb;
  3322. pci_unmap_addr_set(map, mapping, mapping);
  3323. if (src_map != NULL)
  3324. src_map->skb = NULL;
  3325. desc->addr_hi = ((u64)mapping >> 32);
  3326. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3327. return skb_size;
  3328. }
  3329. /* We only need to move over in the address because the other
  3330. * members of the RX descriptor are invariant. See notes above
  3331. * tg3_alloc_rx_skb for full details.
  3332. */
  3333. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3334. int src_idx, u32 dest_idx_unmasked)
  3335. {
  3336. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3337. struct ring_info *src_map, *dest_map;
  3338. int dest_idx;
  3339. switch (opaque_key) {
  3340. case RXD_OPAQUE_RING_STD:
  3341. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3342. dest_desc = &tp->rx_std[dest_idx];
  3343. dest_map = &tp->rx_std_buffers[dest_idx];
  3344. src_desc = &tp->rx_std[src_idx];
  3345. src_map = &tp->rx_std_buffers[src_idx];
  3346. break;
  3347. case RXD_OPAQUE_RING_JUMBO:
  3348. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3349. dest_desc = &tp->rx_jumbo[dest_idx];
  3350. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3351. src_desc = &tp->rx_jumbo[src_idx];
  3352. src_map = &tp->rx_jumbo_buffers[src_idx];
  3353. break;
  3354. default:
  3355. return;
  3356. }
  3357. dest_map->skb = src_map->skb;
  3358. pci_unmap_addr_set(dest_map, mapping,
  3359. pci_unmap_addr(src_map, mapping));
  3360. dest_desc->addr_hi = src_desc->addr_hi;
  3361. dest_desc->addr_lo = src_desc->addr_lo;
  3362. src_map->skb = NULL;
  3363. }
  3364. #if TG3_VLAN_TAG_USED
  3365. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3366. {
  3367. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3368. }
  3369. #endif
  3370. /* The RX ring scheme is composed of multiple rings which post fresh
  3371. * buffers to the chip, and one special ring the chip uses to report
  3372. * status back to the host.
  3373. *
  3374. * The special ring reports the status of received packets to the
  3375. * host. The chip does not write into the original descriptor the
  3376. * RX buffer was obtained from. The chip simply takes the original
  3377. * descriptor as provided by the host, updates the status and length
  3378. * field, then writes this into the next status ring entry.
  3379. *
  3380. * Each ring the host uses to post buffers to the chip is described
  3381. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3382. * it is first placed into the on-chip ram. When the packet's length
  3383. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3384. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3385. * which is within the range of the new packet's length is chosen.
  3386. *
  3387. * The "separate ring for rx status" scheme may sound queer, but it makes
  3388. * sense from a cache coherency perspective. If only the host writes
  3389. * to the buffer post rings, and only the chip writes to the rx status
  3390. * rings, then cache lines never move beyond shared-modified state.
  3391. * If both the host and chip were to write into the same ring, cache line
  3392. * eviction could occur since both entities want it in an exclusive state.
  3393. */
  3394. static int tg3_rx(struct tg3 *tp, int budget)
  3395. {
  3396. u32 work_mask, rx_std_posted = 0;
  3397. u32 sw_idx = tp->rx_rcb_ptr;
  3398. u16 hw_idx;
  3399. int received;
  3400. hw_idx = tp->hw_status->idx[0].rx_producer;
  3401. /*
  3402. * We need to order the read of hw_idx and the read of
  3403. * the opaque cookie.
  3404. */
  3405. rmb();
  3406. work_mask = 0;
  3407. received = 0;
  3408. while (sw_idx != hw_idx && budget > 0) {
  3409. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3410. unsigned int len;
  3411. struct sk_buff *skb;
  3412. dma_addr_t dma_addr;
  3413. u32 opaque_key, desc_idx, *post_ptr;
  3414. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3415. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3416. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3417. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3418. mapping);
  3419. skb = tp->rx_std_buffers[desc_idx].skb;
  3420. post_ptr = &tp->rx_std_ptr;
  3421. rx_std_posted++;
  3422. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3423. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3424. mapping);
  3425. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3426. post_ptr = &tp->rx_jumbo_ptr;
  3427. }
  3428. else {
  3429. goto next_pkt_nopost;
  3430. }
  3431. work_mask |= opaque_key;
  3432. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3433. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3434. drop_it:
  3435. tg3_recycle_rx(tp, opaque_key,
  3436. desc_idx, *post_ptr);
  3437. drop_it_no_recycle:
  3438. /* Other statistics kept track of by card. */
  3439. tp->net_stats.rx_dropped++;
  3440. goto next_pkt;
  3441. }
  3442. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3443. if (len > RX_COPY_THRESHOLD
  3444. && tp->rx_offset == 2
  3445. /* rx_offset != 2 iff this is a 5701 card running
  3446. * in PCI-X mode [see tg3_get_invariants()] */
  3447. ) {
  3448. int skb_size;
  3449. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3450. desc_idx, *post_ptr);
  3451. if (skb_size < 0)
  3452. goto drop_it;
  3453. pci_unmap_single(tp->pdev, dma_addr,
  3454. skb_size - tp->rx_offset,
  3455. PCI_DMA_FROMDEVICE);
  3456. skb_put(skb, len);
  3457. } else {
  3458. struct sk_buff *copy_skb;
  3459. tg3_recycle_rx(tp, opaque_key,
  3460. desc_idx, *post_ptr);
  3461. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3462. if (copy_skb == NULL)
  3463. goto drop_it_no_recycle;
  3464. skb_reserve(copy_skb, 2);
  3465. skb_put(copy_skb, len);
  3466. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3467. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3468. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3469. /* We'll reuse the original ring buffer. */
  3470. skb = copy_skb;
  3471. }
  3472. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3473. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3474. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3475. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3476. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3477. else
  3478. skb->ip_summed = CHECKSUM_NONE;
  3479. skb->protocol = eth_type_trans(skb, tp->dev);
  3480. #if TG3_VLAN_TAG_USED
  3481. if (tp->vlgrp != NULL &&
  3482. desc->type_flags & RXD_FLAG_VLAN) {
  3483. tg3_vlan_rx(tp, skb,
  3484. desc->err_vlan & RXD_VLAN_MASK);
  3485. } else
  3486. #endif
  3487. netif_receive_skb(skb);
  3488. tp->dev->last_rx = jiffies;
  3489. received++;
  3490. budget--;
  3491. next_pkt:
  3492. (*post_ptr)++;
  3493. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3494. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3495. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3496. TG3_64BIT_REG_LOW, idx);
  3497. work_mask &= ~RXD_OPAQUE_RING_STD;
  3498. rx_std_posted = 0;
  3499. }
  3500. next_pkt_nopost:
  3501. sw_idx++;
  3502. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3503. /* Refresh hw_idx to see if there is new work */
  3504. if (sw_idx == hw_idx) {
  3505. hw_idx = tp->hw_status->idx[0].rx_producer;
  3506. rmb();
  3507. }
  3508. }
  3509. /* ACK the status ring. */
  3510. tp->rx_rcb_ptr = sw_idx;
  3511. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3512. /* Refill RX ring(s). */
  3513. if (work_mask & RXD_OPAQUE_RING_STD) {
  3514. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3515. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3516. sw_idx);
  3517. }
  3518. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3519. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3520. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3521. sw_idx);
  3522. }
  3523. mmiowb();
  3524. return received;
  3525. }
  3526. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3527. {
  3528. struct tg3_hw_status *sblk = tp->hw_status;
  3529. /* handle link change and other phy events */
  3530. if (!(tp->tg3_flags &
  3531. (TG3_FLAG_USE_LINKCHG_REG |
  3532. TG3_FLAG_POLL_SERDES))) {
  3533. if (sblk->status & SD_STATUS_LINK_CHG) {
  3534. sblk->status = SD_STATUS_UPDATED |
  3535. (sblk->status & ~SD_STATUS_LINK_CHG);
  3536. spin_lock(&tp->lock);
  3537. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3538. tw32_f(MAC_STATUS,
  3539. (MAC_STATUS_SYNC_CHANGED |
  3540. MAC_STATUS_CFG_CHANGED |
  3541. MAC_STATUS_MI_COMPLETION |
  3542. MAC_STATUS_LNKSTATE_CHANGED));
  3543. udelay(40);
  3544. } else
  3545. tg3_setup_phy(tp, 0);
  3546. spin_unlock(&tp->lock);
  3547. }
  3548. }
  3549. /* run TX completion thread */
  3550. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3551. tg3_tx(tp);
  3552. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3553. return work_done;
  3554. }
  3555. /* run RX thread, within the bounds set by NAPI.
  3556. * All RX "locking" is done by ensuring outside
  3557. * code synchronizes with tg3->napi.poll()
  3558. */
  3559. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3560. work_done += tg3_rx(tp, budget - work_done);
  3561. return work_done;
  3562. }
  3563. static int tg3_poll(struct napi_struct *napi, int budget)
  3564. {
  3565. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3566. int work_done = 0;
  3567. struct tg3_hw_status *sblk = tp->hw_status;
  3568. while (1) {
  3569. work_done = tg3_poll_work(tp, work_done, budget);
  3570. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3571. goto tx_recovery;
  3572. if (unlikely(work_done >= budget))
  3573. break;
  3574. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3575. /* tp->last_tag is used in tg3_restart_ints() below
  3576. * to tell the hw how much work has been processed,
  3577. * so we must read it before checking for more work.
  3578. */
  3579. tp->last_tag = sblk->status_tag;
  3580. rmb();
  3581. } else
  3582. sblk->status &= ~SD_STATUS_UPDATED;
  3583. if (likely(!tg3_has_work(tp))) {
  3584. netif_rx_complete(tp->dev, napi);
  3585. tg3_restart_ints(tp);
  3586. break;
  3587. }
  3588. }
  3589. return work_done;
  3590. tx_recovery:
  3591. /* work_done is guaranteed to be less than budget. */
  3592. netif_rx_complete(tp->dev, napi);
  3593. schedule_work(&tp->reset_task);
  3594. return work_done;
  3595. }
  3596. static void tg3_irq_quiesce(struct tg3 *tp)
  3597. {
  3598. BUG_ON(tp->irq_sync);
  3599. tp->irq_sync = 1;
  3600. smp_mb();
  3601. synchronize_irq(tp->pdev->irq);
  3602. }
  3603. static inline int tg3_irq_sync(struct tg3 *tp)
  3604. {
  3605. return tp->irq_sync;
  3606. }
  3607. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3608. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3609. * with as well. Most of the time, this is not necessary except when
  3610. * shutting down the device.
  3611. */
  3612. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3613. {
  3614. spin_lock_bh(&tp->lock);
  3615. if (irq_sync)
  3616. tg3_irq_quiesce(tp);
  3617. }
  3618. static inline void tg3_full_unlock(struct tg3 *tp)
  3619. {
  3620. spin_unlock_bh(&tp->lock);
  3621. }
  3622. /* One-shot MSI handler - Chip automatically disables interrupt
  3623. * after sending MSI so driver doesn't have to do it.
  3624. */
  3625. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3626. {
  3627. struct net_device *dev = dev_id;
  3628. struct tg3 *tp = netdev_priv(dev);
  3629. prefetch(tp->hw_status);
  3630. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3631. if (likely(!tg3_irq_sync(tp)))
  3632. netif_rx_schedule(dev, &tp->napi);
  3633. return IRQ_HANDLED;
  3634. }
  3635. /* MSI ISR - No need to check for interrupt sharing and no need to
  3636. * flush status block and interrupt mailbox. PCI ordering rules
  3637. * guarantee that MSI will arrive after the status block.
  3638. */
  3639. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3640. {
  3641. struct net_device *dev = dev_id;
  3642. struct tg3 *tp = netdev_priv(dev);
  3643. prefetch(tp->hw_status);
  3644. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3645. /*
  3646. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3647. * chip-internal interrupt pending events.
  3648. * Writing non-zero to intr-mbox-0 additional tells the
  3649. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3650. * event coalescing.
  3651. */
  3652. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3653. if (likely(!tg3_irq_sync(tp)))
  3654. netif_rx_schedule(dev, &tp->napi);
  3655. return IRQ_RETVAL(1);
  3656. }
  3657. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3658. {
  3659. struct net_device *dev = dev_id;
  3660. struct tg3 *tp = netdev_priv(dev);
  3661. struct tg3_hw_status *sblk = tp->hw_status;
  3662. unsigned int handled = 1;
  3663. /* In INTx mode, it is possible for the interrupt to arrive at
  3664. * the CPU before the status block posted prior to the interrupt.
  3665. * Reading the PCI State register will confirm whether the
  3666. * interrupt is ours and will flush the status block.
  3667. */
  3668. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3669. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3670. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3671. handled = 0;
  3672. goto out;
  3673. }
  3674. }
  3675. /*
  3676. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3677. * chip-internal interrupt pending events.
  3678. * Writing non-zero to intr-mbox-0 additional tells the
  3679. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3680. * event coalescing.
  3681. *
  3682. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3683. * spurious interrupts. The flush impacts performance but
  3684. * excessive spurious interrupts can be worse in some cases.
  3685. */
  3686. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3687. if (tg3_irq_sync(tp))
  3688. goto out;
  3689. sblk->status &= ~SD_STATUS_UPDATED;
  3690. if (likely(tg3_has_work(tp))) {
  3691. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3692. netif_rx_schedule(dev, &tp->napi);
  3693. } else {
  3694. /* No work, shared interrupt perhaps? re-enable
  3695. * interrupts, and flush that PCI write
  3696. */
  3697. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3698. 0x00000000);
  3699. }
  3700. out:
  3701. return IRQ_RETVAL(handled);
  3702. }
  3703. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3704. {
  3705. struct net_device *dev = dev_id;
  3706. struct tg3 *tp = netdev_priv(dev);
  3707. struct tg3_hw_status *sblk = tp->hw_status;
  3708. unsigned int handled = 1;
  3709. /* In INTx mode, it is possible for the interrupt to arrive at
  3710. * the CPU before the status block posted prior to the interrupt.
  3711. * Reading the PCI State register will confirm whether the
  3712. * interrupt is ours and will flush the status block.
  3713. */
  3714. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3715. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3716. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3717. handled = 0;
  3718. goto out;
  3719. }
  3720. }
  3721. /*
  3722. * writing any value to intr-mbox-0 clears PCI INTA# and
  3723. * chip-internal interrupt pending events.
  3724. * writing non-zero to intr-mbox-0 additional tells the
  3725. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3726. * event coalescing.
  3727. *
  3728. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3729. * spurious interrupts. The flush impacts performance but
  3730. * excessive spurious interrupts can be worse in some cases.
  3731. */
  3732. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3733. if (tg3_irq_sync(tp))
  3734. goto out;
  3735. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3736. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3737. /* Update last_tag to mark that this status has been
  3738. * seen. Because interrupt may be shared, we may be
  3739. * racing with tg3_poll(), so only update last_tag
  3740. * if tg3_poll() is not scheduled.
  3741. */
  3742. tp->last_tag = sblk->status_tag;
  3743. __netif_rx_schedule(dev, &tp->napi);
  3744. }
  3745. out:
  3746. return IRQ_RETVAL(handled);
  3747. }
  3748. /* ISR for interrupt test */
  3749. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3750. {
  3751. struct net_device *dev = dev_id;
  3752. struct tg3 *tp = netdev_priv(dev);
  3753. struct tg3_hw_status *sblk = tp->hw_status;
  3754. if ((sblk->status & SD_STATUS_UPDATED) ||
  3755. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3756. tg3_disable_ints(tp);
  3757. return IRQ_RETVAL(1);
  3758. }
  3759. return IRQ_RETVAL(0);
  3760. }
  3761. static int tg3_init_hw(struct tg3 *, int);
  3762. static int tg3_halt(struct tg3 *, int, int);
  3763. /* Restart hardware after configuration changes, self-test, etc.
  3764. * Invoked with tp->lock held.
  3765. */
  3766. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3767. __releases(tp->lock)
  3768. __acquires(tp->lock)
  3769. {
  3770. int err;
  3771. err = tg3_init_hw(tp, reset_phy);
  3772. if (err) {
  3773. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3774. "aborting.\n", tp->dev->name);
  3775. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3776. tg3_full_unlock(tp);
  3777. del_timer_sync(&tp->timer);
  3778. tp->irq_sync = 0;
  3779. napi_enable(&tp->napi);
  3780. dev_close(tp->dev);
  3781. tg3_full_lock(tp, 0);
  3782. }
  3783. return err;
  3784. }
  3785. #ifdef CONFIG_NET_POLL_CONTROLLER
  3786. static void tg3_poll_controller(struct net_device *dev)
  3787. {
  3788. struct tg3 *tp = netdev_priv(dev);
  3789. tg3_interrupt(tp->pdev->irq, dev);
  3790. }
  3791. #endif
  3792. static void tg3_reset_task(struct work_struct *work)
  3793. {
  3794. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3795. int err;
  3796. unsigned int restart_timer;
  3797. tg3_full_lock(tp, 0);
  3798. if (!netif_running(tp->dev)) {
  3799. tg3_full_unlock(tp);
  3800. return;
  3801. }
  3802. tg3_full_unlock(tp);
  3803. tg3_phy_stop(tp);
  3804. tg3_netif_stop(tp);
  3805. tg3_full_lock(tp, 1);
  3806. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3807. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3808. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3809. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3810. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3811. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3812. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3813. }
  3814. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3815. err = tg3_init_hw(tp, 1);
  3816. if (err)
  3817. goto out;
  3818. tg3_netif_start(tp);
  3819. if (restart_timer)
  3820. mod_timer(&tp->timer, jiffies + 1);
  3821. out:
  3822. tg3_full_unlock(tp);
  3823. if (!err)
  3824. tg3_phy_start(tp);
  3825. }
  3826. static void tg3_dump_short_state(struct tg3 *tp)
  3827. {
  3828. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3829. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3830. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3831. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3832. }
  3833. static void tg3_tx_timeout(struct net_device *dev)
  3834. {
  3835. struct tg3 *tp = netdev_priv(dev);
  3836. if (netif_msg_tx_err(tp)) {
  3837. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3838. dev->name);
  3839. tg3_dump_short_state(tp);
  3840. }
  3841. schedule_work(&tp->reset_task);
  3842. }
  3843. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3844. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3845. {
  3846. u32 base = (u32) mapping & 0xffffffff;
  3847. return ((base > 0xffffdcc0) &&
  3848. (base + len + 8 < base));
  3849. }
  3850. /* Test for DMA addresses > 40-bit */
  3851. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3852. int len)
  3853. {
  3854. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3855. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3856. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3857. return 0;
  3858. #else
  3859. return 0;
  3860. #endif
  3861. }
  3862. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3863. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3864. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3865. u32 last_plus_one, u32 *start,
  3866. u32 base_flags, u32 mss)
  3867. {
  3868. struct sk_buff *new_skb;
  3869. dma_addr_t new_addr = 0;
  3870. u32 entry = *start;
  3871. int i, ret = 0;
  3872. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3873. new_skb = skb_copy(skb, GFP_ATOMIC);
  3874. else {
  3875. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3876. new_skb = skb_copy_expand(skb,
  3877. skb_headroom(skb) + more_headroom,
  3878. skb_tailroom(skb), GFP_ATOMIC);
  3879. }
  3880. if (!new_skb) {
  3881. ret = -1;
  3882. } else {
  3883. /* New SKB is guaranteed to be linear. */
  3884. entry = *start;
  3885. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  3886. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  3887. /* Make sure new skb does not cross any 4G boundaries.
  3888. * Drop the packet if it does.
  3889. */
  3890. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3891. if (!ret)
  3892. skb_dma_unmap(&tp->pdev->dev, new_skb,
  3893. DMA_TO_DEVICE);
  3894. ret = -1;
  3895. dev_kfree_skb(new_skb);
  3896. new_skb = NULL;
  3897. } else {
  3898. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3899. base_flags, 1 | (mss << 1));
  3900. *start = NEXT_TX(entry);
  3901. }
  3902. }
  3903. /* Now clean up the sw ring entries. */
  3904. i = 0;
  3905. while (entry != last_plus_one) {
  3906. if (i == 0) {
  3907. tp->tx_buffers[entry].skb = new_skb;
  3908. } else {
  3909. tp->tx_buffers[entry].skb = NULL;
  3910. }
  3911. entry = NEXT_TX(entry);
  3912. i++;
  3913. }
  3914. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3915. dev_kfree_skb(skb);
  3916. return ret;
  3917. }
  3918. static void tg3_set_txd(struct tg3 *tp, int entry,
  3919. dma_addr_t mapping, int len, u32 flags,
  3920. u32 mss_and_is_end)
  3921. {
  3922. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3923. int is_end = (mss_and_is_end & 0x1);
  3924. u32 mss = (mss_and_is_end >> 1);
  3925. u32 vlan_tag = 0;
  3926. if (is_end)
  3927. flags |= TXD_FLAG_END;
  3928. if (flags & TXD_FLAG_VLAN) {
  3929. vlan_tag = flags >> 16;
  3930. flags &= 0xffff;
  3931. }
  3932. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3933. txd->addr_hi = ((u64) mapping >> 32);
  3934. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3935. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3936. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3937. }
  3938. /* hard_start_xmit for devices that don't have any bugs and
  3939. * support TG3_FLG2_HW_TSO_2 only.
  3940. */
  3941. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3942. {
  3943. struct tg3 *tp = netdev_priv(dev);
  3944. u32 len, entry, base_flags, mss;
  3945. struct skb_shared_info *sp;
  3946. dma_addr_t mapping;
  3947. len = skb_headlen(skb);
  3948. /* We are running in BH disabled context with netif_tx_lock
  3949. * and TX reclaim runs via tp->napi.poll inside of a software
  3950. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3951. * no IRQ context deadlocks to worry about either. Rejoice!
  3952. */
  3953. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3954. if (!netif_queue_stopped(dev)) {
  3955. netif_stop_queue(dev);
  3956. /* This is a hard error, log it. */
  3957. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3958. "queue awake!\n", dev->name);
  3959. }
  3960. return NETDEV_TX_BUSY;
  3961. }
  3962. entry = tp->tx_prod;
  3963. base_flags = 0;
  3964. mss = 0;
  3965. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3966. int tcp_opt_len, ip_tcp_len;
  3967. if (skb_header_cloned(skb) &&
  3968. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3969. dev_kfree_skb(skb);
  3970. goto out_unlock;
  3971. }
  3972. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3973. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3974. else {
  3975. struct iphdr *iph = ip_hdr(skb);
  3976. tcp_opt_len = tcp_optlen(skb);
  3977. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3978. iph->check = 0;
  3979. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3980. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3981. }
  3982. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3983. TXD_FLAG_CPU_POST_DMA);
  3984. tcp_hdr(skb)->check = 0;
  3985. }
  3986. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3987. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3988. #if TG3_VLAN_TAG_USED
  3989. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3990. base_flags |= (TXD_FLAG_VLAN |
  3991. (vlan_tx_tag_get(skb) << 16));
  3992. #endif
  3993. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  3994. dev_kfree_skb(skb);
  3995. goto out_unlock;
  3996. }
  3997. sp = skb_shinfo(skb);
  3998. mapping = sp->dma_maps[0];
  3999. tp->tx_buffers[entry].skb = skb;
  4000. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4001. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4002. entry = NEXT_TX(entry);
  4003. /* Now loop through additional data fragments, and queue them. */
  4004. if (skb_shinfo(skb)->nr_frags > 0) {
  4005. unsigned int i, last;
  4006. last = skb_shinfo(skb)->nr_frags - 1;
  4007. for (i = 0; i <= last; i++) {
  4008. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4009. len = frag->size;
  4010. mapping = sp->dma_maps[i + 1];
  4011. tp->tx_buffers[entry].skb = NULL;
  4012. tg3_set_txd(tp, entry, mapping, len,
  4013. base_flags, (i == last) | (mss << 1));
  4014. entry = NEXT_TX(entry);
  4015. }
  4016. }
  4017. /* Packets are ready, update Tx producer idx local and on card. */
  4018. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4019. tp->tx_prod = entry;
  4020. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4021. netif_stop_queue(dev);
  4022. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4023. netif_wake_queue(tp->dev);
  4024. }
  4025. out_unlock:
  4026. mmiowb();
  4027. dev->trans_start = jiffies;
  4028. return NETDEV_TX_OK;
  4029. }
  4030. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4031. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4032. * TSO header is greater than 80 bytes.
  4033. */
  4034. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4035. {
  4036. struct sk_buff *segs, *nskb;
  4037. /* Estimate the number of fragments in the worst case */
  4038. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4039. netif_stop_queue(tp->dev);
  4040. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4041. return NETDEV_TX_BUSY;
  4042. netif_wake_queue(tp->dev);
  4043. }
  4044. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4045. if (IS_ERR(segs))
  4046. goto tg3_tso_bug_end;
  4047. do {
  4048. nskb = segs;
  4049. segs = segs->next;
  4050. nskb->next = NULL;
  4051. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4052. } while (segs);
  4053. tg3_tso_bug_end:
  4054. dev_kfree_skb(skb);
  4055. return NETDEV_TX_OK;
  4056. }
  4057. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4058. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4059. */
  4060. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4061. {
  4062. struct tg3 *tp = netdev_priv(dev);
  4063. u32 len, entry, base_flags, mss;
  4064. struct skb_shared_info *sp;
  4065. int would_hit_hwbug;
  4066. dma_addr_t mapping;
  4067. len = skb_headlen(skb);
  4068. /* We are running in BH disabled context with netif_tx_lock
  4069. * and TX reclaim runs via tp->napi.poll inside of a software
  4070. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4071. * no IRQ context deadlocks to worry about either. Rejoice!
  4072. */
  4073. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4074. if (!netif_queue_stopped(dev)) {
  4075. netif_stop_queue(dev);
  4076. /* This is a hard error, log it. */
  4077. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4078. "queue awake!\n", dev->name);
  4079. }
  4080. return NETDEV_TX_BUSY;
  4081. }
  4082. entry = tp->tx_prod;
  4083. base_flags = 0;
  4084. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4085. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4086. mss = 0;
  4087. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4088. struct iphdr *iph;
  4089. int tcp_opt_len, ip_tcp_len, hdr_len;
  4090. if (skb_header_cloned(skb) &&
  4091. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4092. dev_kfree_skb(skb);
  4093. goto out_unlock;
  4094. }
  4095. tcp_opt_len = tcp_optlen(skb);
  4096. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4097. hdr_len = ip_tcp_len + tcp_opt_len;
  4098. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4099. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4100. return (tg3_tso_bug(tp, skb));
  4101. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4102. TXD_FLAG_CPU_POST_DMA);
  4103. iph = ip_hdr(skb);
  4104. iph->check = 0;
  4105. iph->tot_len = htons(mss + hdr_len);
  4106. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4107. tcp_hdr(skb)->check = 0;
  4108. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4109. } else
  4110. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4111. iph->daddr, 0,
  4112. IPPROTO_TCP,
  4113. 0);
  4114. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4115. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4116. if (tcp_opt_len || iph->ihl > 5) {
  4117. int tsflags;
  4118. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4119. mss |= (tsflags << 11);
  4120. }
  4121. } else {
  4122. if (tcp_opt_len || iph->ihl > 5) {
  4123. int tsflags;
  4124. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4125. base_flags |= tsflags << 12;
  4126. }
  4127. }
  4128. }
  4129. #if TG3_VLAN_TAG_USED
  4130. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4131. base_flags |= (TXD_FLAG_VLAN |
  4132. (vlan_tx_tag_get(skb) << 16));
  4133. #endif
  4134. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4135. dev_kfree_skb(skb);
  4136. goto out_unlock;
  4137. }
  4138. sp = skb_shinfo(skb);
  4139. mapping = sp->dma_maps[0];
  4140. tp->tx_buffers[entry].skb = skb;
  4141. would_hit_hwbug = 0;
  4142. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4143. would_hit_hwbug = 1;
  4144. else if (tg3_4g_overflow_test(mapping, len))
  4145. would_hit_hwbug = 1;
  4146. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4147. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4148. entry = NEXT_TX(entry);
  4149. /* Now loop through additional data fragments, and queue them. */
  4150. if (skb_shinfo(skb)->nr_frags > 0) {
  4151. unsigned int i, last;
  4152. last = skb_shinfo(skb)->nr_frags - 1;
  4153. for (i = 0; i <= last; i++) {
  4154. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4155. len = frag->size;
  4156. mapping = sp->dma_maps[i + 1];
  4157. tp->tx_buffers[entry].skb = NULL;
  4158. if (tg3_4g_overflow_test(mapping, len))
  4159. would_hit_hwbug = 1;
  4160. if (tg3_40bit_overflow_test(tp, mapping, len))
  4161. would_hit_hwbug = 1;
  4162. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4163. tg3_set_txd(tp, entry, mapping, len,
  4164. base_flags, (i == last)|(mss << 1));
  4165. else
  4166. tg3_set_txd(tp, entry, mapping, len,
  4167. base_flags, (i == last));
  4168. entry = NEXT_TX(entry);
  4169. }
  4170. }
  4171. if (would_hit_hwbug) {
  4172. u32 last_plus_one = entry;
  4173. u32 start;
  4174. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4175. start &= (TG3_TX_RING_SIZE - 1);
  4176. /* If the workaround fails due to memory/mapping
  4177. * failure, silently drop this packet.
  4178. */
  4179. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4180. &start, base_flags, mss))
  4181. goto out_unlock;
  4182. entry = start;
  4183. }
  4184. /* Packets are ready, update Tx producer idx local and on card. */
  4185. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4186. tp->tx_prod = entry;
  4187. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4188. netif_stop_queue(dev);
  4189. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4190. netif_wake_queue(tp->dev);
  4191. }
  4192. out_unlock:
  4193. mmiowb();
  4194. dev->trans_start = jiffies;
  4195. return NETDEV_TX_OK;
  4196. }
  4197. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4198. int new_mtu)
  4199. {
  4200. dev->mtu = new_mtu;
  4201. if (new_mtu > ETH_DATA_LEN) {
  4202. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4203. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4204. ethtool_op_set_tso(dev, 0);
  4205. }
  4206. else
  4207. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4208. } else {
  4209. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4210. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4211. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4212. }
  4213. }
  4214. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4215. {
  4216. struct tg3 *tp = netdev_priv(dev);
  4217. int err;
  4218. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4219. return -EINVAL;
  4220. if (!netif_running(dev)) {
  4221. /* We'll just catch it later when the
  4222. * device is up'd.
  4223. */
  4224. tg3_set_mtu(dev, tp, new_mtu);
  4225. return 0;
  4226. }
  4227. tg3_phy_stop(tp);
  4228. tg3_netif_stop(tp);
  4229. tg3_full_lock(tp, 1);
  4230. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4231. tg3_set_mtu(dev, tp, new_mtu);
  4232. err = tg3_restart_hw(tp, 0);
  4233. if (!err)
  4234. tg3_netif_start(tp);
  4235. tg3_full_unlock(tp);
  4236. if (!err)
  4237. tg3_phy_start(tp);
  4238. return err;
  4239. }
  4240. /* Free up pending packets in all rx/tx rings.
  4241. *
  4242. * The chip has been shut down and the driver detached from
  4243. * the networking, so no interrupts or new tx packets will
  4244. * end up in the driver. tp->{tx,}lock is not held and we are not
  4245. * in an interrupt context and thus may sleep.
  4246. */
  4247. static void tg3_free_rings(struct tg3 *tp)
  4248. {
  4249. struct ring_info *rxp;
  4250. int i;
  4251. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4252. rxp = &tp->rx_std_buffers[i];
  4253. if (rxp->skb == NULL)
  4254. continue;
  4255. pci_unmap_single(tp->pdev,
  4256. pci_unmap_addr(rxp, mapping),
  4257. tp->rx_pkt_buf_sz - tp->rx_offset,
  4258. PCI_DMA_FROMDEVICE);
  4259. dev_kfree_skb_any(rxp->skb);
  4260. rxp->skb = NULL;
  4261. }
  4262. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4263. rxp = &tp->rx_jumbo_buffers[i];
  4264. if (rxp->skb == NULL)
  4265. continue;
  4266. pci_unmap_single(tp->pdev,
  4267. pci_unmap_addr(rxp, mapping),
  4268. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4269. PCI_DMA_FROMDEVICE);
  4270. dev_kfree_skb_any(rxp->skb);
  4271. rxp->skb = NULL;
  4272. }
  4273. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4274. struct tx_ring_info *txp;
  4275. struct sk_buff *skb;
  4276. txp = &tp->tx_buffers[i];
  4277. skb = txp->skb;
  4278. if (skb == NULL) {
  4279. i++;
  4280. continue;
  4281. }
  4282. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4283. txp->skb = NULL;
  4284. i += skb_shinfo(skb)->nr_frags + 1;
  4285. dev_kfree_skb_any(skb);
  4286. }
  4287. }
  4288. /* Initialize tx/rx rings for packet processing.
  4289. *
  4290. * The chip has been shut down and the driver detached from
  4291. * the networking, so no interrupts or new tx packets will
  4292. * end up in the driver. tp->{tx,}lock are held and thus
  4293. * we may not sleep.
  4294. */
  4295. static int tg3_init_rings(struct tg3 *tp)
  4296. {
  4297. u32 i;
  4298. /* Free up all the SKBs. */
  4299. tg3_free_rings(tp);
  4300. /* Zero out all descriptors. */
  4301. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4302. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4303. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4304. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4305. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4306. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4307. (tp->dev->mtu > ETH_DATA_LEN))
  4308. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4309. /* Initialize invariants of the rings, we only set this
  4310. * stuff once. This works because the card does not
  4311. * write into the rx buffer posting rings.
  4312. */
  4313. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4314. struct tg3_rx_buffer_desc *rxd;
  4315. rxd = &tp->rx_std[i];
  4316. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4317. << RXD_LEN_SHIFT;
  4318. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4319. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4320. (i << RXD_OPAQUE_INDEX_SHIFT));
  4321. }
  4322. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4323. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4324. struct tg3_rx_buffer_desc *rxd;
  4325. rxd = &tp->rx_jumbo[i];
  4326. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4327. << RXD_LEN_SHIFT;
  4328. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4329. RXD_FLAG_JUMBO;
  4330. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4331. (i << RXD_OPAQUE_INDEX_SHIFT));
  4332. }
  4333. }
  4334. /* Now allocate fresh SKBs for each rx ring. */
  4335. for (i = 0; i < tp->rx_pending; i++) {
  4336. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4337. printk(KERN_WARNING PFX
  4338. "%s: Using a smaller RX standard ring, "
  4339. "only %d out of %d buffers were allocated "
  4340. "successfully.\n",
  4341. tp->dev->name, i, tp->rx_pending);
  4342. if (i == 0)
  4343. return -ENOMEM;
  4344. tp->rx_pending = i;
  4345. break;
  4346. }
  4347. }
  4348. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4349. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4350. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4351. -1, i) < 0) {
  4352. printk(KERN_WARNING PFX
  4353. "%s: Using a smaller RX jumbo ring, "
  4354. "only %d out of %d buffers were "
  4355. "allocated successfully.\n",
  4356. tp->dev->name, i, tp->rx_jumbo_pending);
  4357. if (i == 0) {
  4358. tg3_free_rings(tp);
  4359. return -ENOMEM;
  4360. }
  4361. tp->rx_jumbo_pending = i;
  4362. break;
  4363. }
  4364. }
  4365. }
  4366. return 0;
  4367. }
  4368. /*
  4369. * Must not be invoked with interrupt sources disabled and
  4370. * the hardware shutdown down.
  4371. */
  4372. static void tg3_free_consistent(struct tg3 *tp)
  4373. {
  4374. kfree(tp->rx_std_buffers);
  4375. tp->rx_std_buffers = NULL;
  4376. if (tp->rx_std) {
  4377. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4378. tp->rx_std, tp->rx_std_mapping);
  4379. tp->rx_std = NULL;
  4380. }
  4381. if (tp->rx_jumbo) {
  4382. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4383. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4384. tp->rx_jumbo = NULL;
  4385. }
  4386. if (tp->rx_rcb) {
  4387. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4388. tp->rx_rcb, tp->rx_rcb_mapping);
  4389. tp->rx_rcb = NULL;
  4390. }
  4391. if (tp->tx_ring) {
  4392. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4393. tp->tx_ring, tp->tx_desc_mapping);
  4394. tp->tx_ring = NULL;
  4395. }
  4396. if (tp->hw_status) {
  4397. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4398. tp->hw_status, tp->status_mapping);
  4399. tp->hw_status = NULL;
  4400. }
  4401. if (tp->hw_stats) {
  4402. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4403. tp->hw_stats, tp->stats_mapping);
  4404. tp->hw_stats = NULL;
  4405. }
  4406. }
  4407. /*
  4408. * Must not be invoked with interrupt sources disabled and
  4409. * the hardware shutdown down. Can sleep.
  4410. */
  4411. static int tg3_alloc_consistent(struct tg3 *tp)
  4412. {
  4413. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4414. (TG3_RX_RING_SIZE +
  4415. TG3_RX_JUMBO_RING_SIZE)) +
  4416. (sizeof(struct tx_ring_info) *
  4417. TG3_TX_RING_SIZE),
  4418. GFP_KERNEL);
  4419. if (!tp->rx_std_buffers)
  4420. return -ENOMEM;
  4421. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4422. tp->tx_buffers = (struct tx_ring_info *)
  4423. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4424. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4425. &tp->rx_std_mapping);
  4426. if (!tp->rx_std)
  4427. goto err_out;
  4428. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4429. &tp->rx_jumbo_mapping);
  4430. if (!tp->rx_jumbo)
  4431. goto err_out;
  4432. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4433. &tp->rx_rcb_mapping);
  4434. if (!tp->rx_rcb)
  4435. goto err_out;
  4436. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4437. &tp->tx_desc_mapping);
  4438. if (!tp->tx_ring)
  4439. goto err_out;
  4440. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4441. TG3_HW_STATUS_SIZE,
  4442. &tp->status_mapping);
  4443. if (!tp->hw_status)
  4444. goto err_out;
  4445. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4446. sizeof(struct tg3_hw_stats),
  4447. &tp->stats_mapping);
  4448. if (!tp->hw_stats)
  4449. goto err_out;
  4450. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4451. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4452. return 0;
  4453. err_out:
  4454. tg3_free_consistent(tp);
  4455. return -ENOMEM;
  4456. }
  4457. #define MAX_WAIT_CNT 1000
  4458. /* To stop a block, clear the enable bit and poll till it
  4459. * clears. tp->lock is held.
  4460. */
  4461. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4462. {
  4463. unsigned int i;
  4464. u32 val;
  4465. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4466. switch (ofs) {
  4467. case RCVLSC_MODE:
  4468. case DMAC_MODE:
  4469. case MBFREE_MODE:
  4470. case BUFMGR_MODE:
  4471. case MEMARB_MODE:
  4472. /* We can't enable/disable these bits of the
  4473. * 5705/5750, just say success.
  4474. */
  4475. return 0;
  4476. default:
  4477. break;
  4478. }
  4479. }
  4480. val = tr32(ofs);
  4481. val &= ~enable_bit;
  4482. tw32_f(ofs, val);
  4483. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4484. udelay(100);
  4485. val = tr32(ofs);
  4486. if ((val & enable_bit) == 0)
  4487. break;
  4488. }
  4489. if (i == MAX_WAIT_CNT && !silent) {
  4490. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4491. "ofs=%lx enable_bit=%x\n",
  4492. ofs, enable_bit);
  4493. return -ENODEV;
  4494. }
  4495. return 0;
  4496. }
  4497. /* tp->lock is held. */
  4498. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4499. {
  4500. int i, err;
  4501. tg3_disable_ints(tp);
  4502. tp->rx_mode &= ~RX_MODE_ENABLE;
  4503. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4504. udelay(10);
  4505. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4506. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4507. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4508. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4509. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4510. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4511. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4512. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4513. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4514. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4515. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4516. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4517. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4518. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4519. tw32_f(MAC_MODE, tp->mac_mode);
  4520. udelay(40);
  4521. tp->tx_mode &= ~TX_MODE_ENABLE;
  4522. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4523. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4524. udelay(100);
  4525. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4526. break;
  4527. }
  4528. if (i >= MAX_WAIT_CNT) {
  4529. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4530. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4531. tp->dev->name, tr32(MAC_TX_MODE));
  4532. err |= -ENODEV;
  4533. }
  4534. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4535. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4536. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4537. tw32(FTQ_RESET, 0xffffffff);
  4538. tw32(FTQ_RESET, 0x00000000);
  4539. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4540. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4541. if (tp->hw_status)
  4542. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4543. if (tp->hw_stats)
  4544. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4545. return err;
  4546. }
  4547. /* tp->lock is held. */
  4548. static int tg3_nvram_lock(struct tg3 *tp)
  4549. {
  4550. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4551. int i;
  4552. if (tp->nvram_lock_cnt == 0) {
  4553. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4554. for (i = 0; i < 8000; i++) {
  4555. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4556. break;
  4557. udelay(20);
  4558. }
  4559. if (i == 8000) {
  4560. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4561. return -ENODEV;
  4562. }
  4563. }
  4564. tp->nvram_lock_cnt++;
  4565. }
  4566. return 0;
  4567. }
  4568. /* tp->lock is held. */
  4569. static void tg3_nvram_unlock(struct tg3 *tp)
  4570. {
  4571. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4572. if (tp->nvram_lock_cnt > 0)
  4573. tp->nvram_lock_cnt--;
  4574. if (tp->nvram_lock_cnt == 0)
  4575. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4576. }
  4577. }
  4578. /* tp->lock is held. */
  4579. static void tg3_enable_nvram_access(struct tg3 *tp)
  4580. {
  4581. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4582. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4583. u32 nvaccess = tr32(NVRAM_ACCESS);
  4584. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4585. }
  4586. }
  4587. /* tp->lock is held. */
  4588. static void tg3_disable_nvram_access(struct tg3 *tp)
  4589. {
  4590. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4591. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4592. u32 nvaccess = tr32(NVRAM_ACCESS);
  4593. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4594. }
  4595. }
  4596. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4597. {
  4598. int i;
  4599. u32 apedata;
  4600. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4601. if (apedata != APE_SEG_SIG_MAGIC)
  4602. return;
  4603. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4604. if (!(apedata & APE_FW_STATUS_READY))
  4605. return;
  4606. /* Wait for up to 1 millisecond for APE to service previous event. */
  4607. for (i = 0; i < 10; i++) {
  4608. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4609. return;
  4610. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4611. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4612. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4613. event | APE_EVENT_STATUS_EVENT_PENDING);
  4614. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4615. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4616. break;
  4617. udelay(100);
  4618. }
  4619. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4620. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4621. }
  4622. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4623. {
  4624. u32 event;
  4625. u32 apedata;
  4626. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4627. return;
  4628. switch (kind) {
  4629. case RESET_KIND_INIT:
  4630. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4631. APE_HOST_SEG_SIG_MAGIC);
  4632. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4633. APE_HOST_SEG_LEN_MAGIC);
  4634. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4635. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4636. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4637. APE_HOST_DRIVER_ID_MAGIC);
  4638. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4639. APE_HOST_BEHAV_NO_PHYLOCK);
  4640. event = APE_EVENT_STATUS_STATE_START;
  4641. break;
  4642. case RESET_KIND_SHUTDOWN:
  4643. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4644. break;
  4645. case RESET_KIND_SUSPEND:
  4646. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4647. break;
  4648. default:
  4649. return;
  4650. }
  4651. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4652. tg3_ape_send_event(tp, event);
  4653. }
  4654. /* tp->lock is held. */
  4655. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4656. {
  4657. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4658. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4659. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4660. switch (kind) {
  4661. case RESET_KIND_INIT:
  4662. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4663. DRV_STATE_START);
  4664. break;
  4665. case RESET_KIND_SHUTDOWN:
  4666. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4667. DRV_STATE_UNLOAD);
  4668. break;
  4669. case RESET_KIND_SUSPEND:
  4670. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4671. DRV_STATE_SUSPEND);
  4672. break;
  4673. default:
  4674. break;
  4675. }
  4676. }
  4677. if (kind == RESET_KIND_INIT ||
  4678. kind == RESET_KIND_SUSPEND)
  4679. tg3_ape_driver_state_change(tp, kind);
  4680. }
  4681. /* tp->lock is held. */
  4682. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4683. {
  4684. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4685. switch (kind) {
  4686. case RESET_KIND_INIT:
  4687. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4688. DRV_STATE_START_DONE);
  4689. break;
  4690. case RESET_KIND_SHUTDOWN:
  4691. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4692. DRV_STATE_UNLOAD_DONE);
  4693. break;
  4694. default:
  4695. break;
  4696. }
  4697. }
  4698. if (kind == RESET_KIND_SHUTDOWN)
  4699. tg3_ape_driver_state_change(tp, kind);
  4700. }
  4701. /* tp->lock is held. */
  4702. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4703. {
  4704. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4705. switch (kind) {
  4706. case RESET_KIND_INIT:
  4707. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4708. DRV_STATE_START);
  4709. break;
  4710. case RESET_KIND_SHUTDOWN:
  4711. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4712. DRV_STATE_UNLOAD);
  4713. break;
  4714. case RESET_KIND_SUSPEND:
  4715. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4716. DRV_STATE_SUSPEND);
  4717. break;
  4718. default:
  4719. break;
  4720. }
  4721. }
  4722. }
  4723. static int tg3_poll_fw(struct tg3 *tp)
  4724. {
  4725. int i;
  4726. u32 val;
  4727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4728. /* Wait up to 20ms for init done. */
  4729. for (i = 0; i < 200; i++) {
  4730. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4731. return 0;
  4732. udelay(100);
  4733. }
  4734. return -ENODEV;
  4735. }
  4736. /* Wait for firmware initialization to complete. */
  4737. for (i = 0; i < 100000; i++) {
  4738. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4739. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4740. break;
  4741. udelay(10);
  4742. }
  4743. /* Chip might not be fitted with firmware. Some Sun onboard
  4744. * parts are configured like that. So don't signal the timeout
  4745. * of the above loop as an error, but do report the lack of
  4746. * running firmware once.
  4747. */
  4748. if (i >= 100000 &&
  4749. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4750. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4751. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4752. tp->dev->name);
  4753. }
  4754. return 0;
  4755. }
  4756. /* Save PCI command register before chip reset */
  4757. static void tg3_save_pci_state(struct tg3 *tp)
  4758. {
  4759. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4760. }
  4761. /* Restore PCI state after chip reset */
  4762. static void tg3_restore_pci_state(struct tg3 *tp)
  4763. {
  4764. u32 val;
  4765. /* Re-enable indirect register accesses. */
  4766. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4767. tp->misc_host_ctrl);
  4768. /* Set MAX PCI retry to zero. */
  4769. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4770. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4771. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4772. val |= PCISTATE_RETRY_SAME_DMA;
  4773. /* Allow reads and writes to the APE register and memory space. */
  4774. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4775. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4776. PCISTATE_ALLOW_APE_SHMEM_WR;
  4777. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4778. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4779. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4780. pcie_set_readrq(tp->pdev, 4096);
  4781. else {
  4782. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4783. tp->pci_cacheline_sz);
  4784. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4785. tp->pci_lat_timer);
  4786. }
  4787. /* Make sure PCI-X relaxed ordering bit is clear. */
  4788. if (tp->pcix_cap) {
  4789. u16 pcix_cmd;
  4790. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4791. &pcix_cmd);
  4792. pcix_cmd &= ~PCI_X_CMD_ERO;
  4793. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4794. pcix_cmd);
  4795. }
  4796. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4797. /* Chip reset on 5780 will reset MSI enable bit,
  4798. * so need to restore it.
  4799. */
  4800. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4801. u16 ctrl;
  4802. pci_read_config_word(tp->pdev,
  4803. tp->msi_cap + PCI_MSI_FLAGS,
  4804. &ctrl);
  4805. pci_write_config_word(tp->pdev,
  4806. tp->msi_cap + PCI_MSI_FLAGS,
  4807. ctrl | PCI_MSI_FLAGS_ENABLE);
  4808. val = tr32(MSGINT_MODE);
  4809. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4810. }
  4811. }
  4812. }
  4813. static void tg3_stop_fw(struct tg3 *);
  4814. /* tp->lock is held. */
  4815. static int tg3_chip_reset(struct tg3 *tp)
  4816. {
  4817. u32 val;
  4818. void (*write_op)(struct tg3 *, u32, u32);
  4819. int err;
  4820. tg3_nvram_lock(tp);
  4821. tg3_mdio_stop(tp);
  4822. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4823. /* No matching tg3_nvram_unlock() after this because
  4824. * chip reset below will undo the nvram lock.
  4825. */
  4826. tp->nvram_lock_cnt = 0;
  4827. /* GRC_MISC_CFG core clock reset will clear the memory
  4828. * enable bit in PCI register 4 and the MSI enable bit
  4829. * on some chips, so we save relevant registers here.
  4830. */
  4831. tg3_save_pci_state(tp);
  4832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4835. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4836. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4838. tw32(GRC_FASTBOOT_PC, 0);
  4839. /*
  4840. * We must avoid the readl() that normally takes place.
  4841. * It locks machines, causes machine checks, and other
  4842. * fun things. So, temporarily disable the 5701
  4843. * hardware workaround, while we do the reset.
  4844. */
  4845. write_op = tp->write32;
  4846. if (write_op == tg3_write_flush_reg32)
  4847. tp->write32 = tg3_write32;
  4848. /* Prevent the irq handler from reading or writing PCI registers
  4849. * during chip reset when the memory enable bit in the PCI command
  4850. * register may be cleared. The chip does not generate interrupt
  4851. * at this time, but the irq handler may still be called due to irq
  4852. * sharing or irqpoll.
  4853. */
  4854. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4855. if (tp->hw_status) {
  4856. tp->hw_status->status = 0;
  4857. tp->hw_status->status_tag = 0;
  4858. }
  4859. tp->last_tag = 0;
  4860. smp_mb();
  4861. synchronize_irq(tp->pdev->irq);
  4862. /* do the reset */
  4863. val = GRC_MISC_CFG_CORECLK_RESET;
  4864. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4865. if (tr32(0x7e2c) == 0x60) {
  4866. tw32(0x7e2c, 0x20);
  4867. }
  4868. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4869. tw32(GRC_MISC_CFG, (1 << 29));
  4870. val |= (1 << 29);
  4871. }
  4872. }
  4873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4874. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4875. tw32(GRC_VCPU_EXT_CTRL,
  4876. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4877. }
  4878. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4879. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4880. tw32(GRC_MISC_CFG, val);
  4881. /* restore 5701 hardware bug workaround write method */
  4882. tp->write32 = write_op;
  4883. /* Unfortunately, we have to delay before the PCI read back.
  4884. * Some 575X chips even will not respond to a PCI cfg access
  4885. * when the reset command is given to the chip.
  4886. *
  4887. * How do these hardware designers expect things to work
  4888. * properly if the PCI write is posted for a long period
  4889. * of time? It is always necessary to have some method by
  4890. * which a register read back can occur to push the write
  4891. * out which does the reset.
  4892. *
  4893. * For most tg3 variants the trick below was working.
  4894. * Ho hum...
  4895. */
  4896. udelay(120);
  4897. /* Flush PCI posted writes. The normal MMIO registers
  4898. * are inaccessible at this time so this is the only
  4899. * way to make this reliably (actually, this is no longer
  4900. * the case, see above). I tried to use indirect
  4901. * register read/write but this upset some 5701 variants.
  4902. */
  4903. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4904. udelay(120);
  4905. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4906. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4907. int i;
  4908. u32 cfg_val;
  4909. /* Wait for link training to complete. */
  4910. for (i = 0; i < 5000; i++)
  4911. udelay(100);
  4912. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4913. pci_write_config_dword(tp->pdev, 0xc4,
  4914. cfg_val | (1 << 15));
  4915. }
  4916. /* Set PCIE max payload size and clear error status. */
  4917. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4918. }
  4919. tg3_restore_pci_state(tp);
  4920. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4921. val = 0;
  4922. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4923. val = tr32(MEMARB_MODE);
  4924. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4925. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4926. tg3_stop_fw(tp);
  4927. tw32(0x5000, 0x400);
  4928. }
  4929. tw32(GRC_MODE, tp->grc_mode);
  4930. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4931. val = tr32(0xc4);
  4932. tw32(0xc4, val | (1 << 15));
  4933. }
  4934. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4935. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4936. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4937. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4938. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4939. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4940. }
  4941. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4942. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4943. tw32_f(MAC_MODE, tp->mac_mode);
  4944. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4945. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4946. tw32_f(MAC_MODE, tp->mac_mode);
  4947. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  4948. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  4949. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  4950. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  4951. tw32_f(MAC_MODE, tp->mac_mode);
  4952. } else
  4953. tw32_f(MAC_MODE, 0);
  4954. udelay(40);
  4955. tg3_mdio_start(tp);
  4956. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  4957. err = tg3_poll_fw(tp);
  4958. if (err)
  4959. return err;
  4960. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4961. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4962. val = tr32(0x7c00);
  4963. tw32(0x7c00, val | (1 << 25));
  4964. }
  4965. /* Reprobe ASF enable state. */
  4966. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4967. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4968. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4969. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4970. u32 nic_cfg;
  4971. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4972. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4973. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4974. tp->last_event_jiffies = jiffies;
  4975. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4976. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4977. }
  4978. }
  4979. return 0;
  4980. }
  4981. /* tp->lock is held. */
  4982. static void tg3_stop_fw(struct tg3 *tp)
  4983. {
  4984. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4985. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4986. /* Wait for RX cpu to ACK the previous event. */
  4987. tg3_wait_for_event_ack(tp);
  4988. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4989. tg3_generate_fw_event(tp);
  4990. /* Wait for RX cpu to ACK this event. */
  4991. tg3_wait_for_event_ack(tp);
  4992. }
  4993. }
  4994. /* tp->lock is held. */
  4995. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4996. {
  4997. int err;
  4998. tg3_stop_fw(tp);
  4999. tg3_write_sig_pre_reset(tp, kind);
  5000. tg3_abort_hw(tp, silent);
  5001. err = tg3_chip_reset(tp);
  5002. tg3_write_sig_legacy(tp, kind);
  5003. tg3_write_sig_post_reset(tp, kind);
  5004. if (err)
  5005. return err;
  5006. return 0;
  5007. }
  5008. #define TG3_FW_RELEASE_MAJOR 0x0
  5009. #define TG3_FW_RELASE_MINOR 0x0
  5010. #define TG3_FW_RELEASE_FIX 0x0
  5011. #define TG3_FW_START_ADDR 0x08000000
  5012. #define TG3_FW_TEXT_ADDR 0x08000000
  5013. #define TG3_FW_TEXT_LEN 0x9c0
  5014. #define TG3_FW_RODATA_ADDR 0x080009c0
  5015. #define TG3_FW_RODATA_LEN 0x60
  5016. #define TG3_FW_DATA_ADDR 0x08000a40
  5017. #define TG3_FW_DATA_LEN 0x20
  5018. #define TG3_FW_SBSS_ADDR 0x08000a60
  5019. #define TG3_FW_SBSS_LEN 0xc
  5020. #define TG3_FW_BSS_ADDR 0x08000a70
  5021. #define TG3_FW_BSS_LEN 0x10
  5022. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5023. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5024. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5025. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5026. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5027. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5028. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5029. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5030. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5031. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5032. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5033. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5034. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5035. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5036. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5037. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5038. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5039. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5040. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5041. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5042. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5043. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5044. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5045. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5046. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5047. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5048. 0, 0, 0, 0, 0, 0,
  5049. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5050. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5051. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5052. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5053. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5054. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5055. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5056. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5057. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5058. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5059. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5060. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5061. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5062. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5063. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5064. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5065. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5066. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5067. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5068. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5069. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5070. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5071. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5072. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5073. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5074. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5075. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5076. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5077. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5078. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5079. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5080. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5081. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5082. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5083. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5084. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5085. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5086. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5087. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5088. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5089. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5090. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5091. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5092. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5093. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5094. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5095. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5096. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5097. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5098. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5099. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5100. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5101. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5102. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5103. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5104. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5105. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5106. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5107. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5108. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5109. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5110. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5111. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5112. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5113. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5114. };
  5115. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5116. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5117. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5118. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5119. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5120. 0x00000000
  5121. };
  5122. #if 0 /* All zeros, don't eat up space with it. */
  5123. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5124. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5125. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5126. };
  5127. #endif
  5128. #define RX_CPU_SCRATCH_BASE 0x30000
  5129. #define RX_CPU_SCRATCH_SIZE 0x04000
  5130. #define TX_CPU_SCRATCH_BASE 0x34000
  5131. #define TX_CPU_SCRATCH_SIZE 0x04000
  5132. /* tp->lock is held. */
  5133. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5134. {
  5135. int i;
  5136. BUG_ON(offset == TX_CPU_BASE &&
  5137. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5138. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5139. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5140. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5141. return 0;
  5142. }
  5143. if (offset == RX_CPU_BASE) {
  5144. for (i = 0; i < 10000; i++) {
  5145. tw32(offset + CPU_STATE, 0xffffffff);
  5146. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5147. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5148. break;
  5149. }
  5150. tw32(offset + CPU_STATE, 0xffffffff);
  5151. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5152. udelay(10);
  5153. } else {
  5154. for (i = 0; i < 10000; i++) {
  5155. tw32(offset + CPU_STATE, 0xffffffff);
  5156. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5157. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5158. break;
  5159. }
  5160. }
  5161. if (i >= 10000) {
  5162. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5163. "and %s CPU\n",
  5164. tp->dev->name,
  5165. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5166. return -ENODEV;
  5167. }
  5168. /* Clear firmware's nvram arbitration. */
  5169. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5170. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5171. return 0;
  5172. }
  5173. struct fw_info {
  5174. unsigned int text_base;
  5175. unsigned int text_len;
  5176. const u32 *text_data;
  5177. unsigned int rodata_base;
  5178. unsigned int rodata_len;
  5179. const u32 *rodata_data;
  5180. unsigned int data_base;
  5181. unsigned int data_len;
  5182. const u32 *data_data;
  5183. };
  5184. /* tp->lock is held. */
  5185. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5186. int cpu_scratch_size, struct fw_info *info)
  5187. {
  5188. int err, lock_err, i;
  5189. void (*write_op)(struct tg3 *, u32, u32);
  5190. if (cpu_base == TX_CPU_BASE &&
  5191. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5192. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5193. "TX cpu firmware on %s which is 5705.\n",
  5194. tp->dev->name);
  5195. return -EINVAL;
  5196. }
  5197. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5198. write_op = tg3_write_mem;
  5199. else
  5200. write_op = tg3_write_indirect_reg32;
  5201. /* It is possible that bootcode is still loading at this point.
  5202. * Get the nvram lock first before halting the cpu.
  5203. */
  5204. lock_err = tg3_nvram_lock(tp);
  5205. err = tg3_halt_cpu(tp, cpu_base);
  5206. if (!lock_err)
  5207. tg3_nvram_unlock(tp);
  5208. if (err)
  5209. goto out;
  5210. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5211. write_op(tp, cpu_scratch_base + i, 0);
  5212. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5213. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5214. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5215. write_op(tp, (cpu_scratch_base +
  5216. (info->text_base & 0xffff) +
  5217. (i * sizeof(u32))),
  5218. (info->text_data ?
  5219. info->text_data[i] : 0));
  5220. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5221. write_op(tp, (cpu_scratch_base +
  5222. (info->rodata_base & 0xffff) +
  5223. (i * sizeof(u32))),
  5224. (info->rodata_data ?
  5225. info->rodata_data[i] : 0));
  5226. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5227. write_op(tp, (cpu_scratch_base +
  5228. (info->data_base & 0xffff) +
  5229. (i * sizeof(u32))),
  5230. (info->data_data ?
  5231. info->data_data[i] : 0));
  5232. err = 0;
  5233. out:
  5234. return err;
  5235. }
  5236. /* tp->lock is held. */
  5237. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5238. {
  5239. struct fw_info info;
  5240. int err, i;
  5241. info.text_base = TG3_FW_TEXT_ADDR;
  5242. info.text_len = TG3_FW_TEXT_LEN;
  5243. info.text_data = &tg3FwText[0];
  5244. info.rodata_base = TG3_FW_RODATA_ADDR;
  5245. info.rodata_len = TG3_FW_RODATA_LEN;
  5246. info.rodata_data = &tg3FwRodata[0];
  5247. info.data_base = TG3_FW_DATA_ADDR;
  5248. info.data_len = TG3_FW_DATA_LEN;
  5249. info.data_data = NULL;
  5250. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5251. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5252. &info);
  5253. if (err)
  5254. return err;
  5255. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5256. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5257. &info);
  5258. if (err)
  5259. return err;
  5260. /* Now startup only the RX cpu. */
  5261. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5262. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5263. for (i = 0; i < 5; i++) {
  5264. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5265. break;
  5266. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5267. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5268. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5269. udelay(1000);
  5270. }
  5271. if (i >= 5) {
  5272. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5273. "to set RX CPU PC, is %08x should be %08x\n",
  5274. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5275. TG3_FW_TEXT_ADDR);
  5276. return -ENODEV;
  5277. }
  5278. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5279. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5280. return 0;
  5281. }
  5282. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5283. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5284. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5285. #define TG3_TSO_FW_START_ADDR 0x08000000
  5286. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5287. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5288. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5289. #define TG3_TSO_FW_RODATA_LEN 0x60
  5290. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5291. #define TG3_TSO_FW_DATA_LEN 0x30
  5292. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5293. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5294. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5295. #define TG3_TSO_FW_BSS_LEN 0x894
  5296. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5297. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5298. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5299. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5300. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5301. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5302. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5303. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5304. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5305. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5306. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5307. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5308. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5309. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5310. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5311. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5312. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5313. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5314. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5315. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5316. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5317. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5318. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5319. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5320. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5321. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5322. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5323. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5324. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5325. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5326. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5327. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5328. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5329. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5330. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5331. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5332. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5333. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5334. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5335. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5336. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5337. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5338. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5339. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5340. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5341. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5342. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5343. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5344. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5345. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5346. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5347. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5348. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5349. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5350. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5351. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5352. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5353. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5354. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5355. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5356. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5357. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5358. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5359. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5360. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5361. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5362. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5363. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5364. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5365. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5366. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5367. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5368. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5369. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5370. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5371. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5372. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5373. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5374. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5375. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5376. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5377. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5378. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5379. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5380. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5381. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5382. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5383. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5384. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5385. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5386. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5387. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5388. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5389. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5390. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5391. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5392. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5393. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5394. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5395. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5396. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5397. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5398. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5399. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5400. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5401. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5402. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5403. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5404. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5405. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5406. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5407. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5408. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5409. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5410. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5411. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5412. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5413. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5414. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5415. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5416. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5417. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5418. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5419. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5420. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5421. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5422. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5423. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5424. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5425. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5426. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5427. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5428. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5429. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5430. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5431. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5432. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5433. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5434. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5435. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5436. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5437. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5438. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5439. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5440. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5441. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5442. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5443. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5444. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5445. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5446. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5447. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5448. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5449. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5450. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5451. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5452. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5453. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5454. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5455. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5456. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5457. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5458. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5459. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5460. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5461. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5462. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5463. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5464. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5465. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5466. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5467. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5468. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5469. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5470. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5471. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5472. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5473. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5474. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5475. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5476. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5477. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5478. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5479. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5480. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5481. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5482. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5483. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5484. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5485. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5486. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5487. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5488. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5489. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5490. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5491. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5492. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5493. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5494. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5495. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5496. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5497. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5498. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5499. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5500. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5501. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5502. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5503. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5504. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5505. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5506. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5507. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5508. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5509. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5510. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5511. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5512. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5513. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5514. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5515. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5516. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5517. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5518. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5519. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5520. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5521. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5522. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5523. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5524. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5525. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5526. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5527. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5528. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5529. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5530. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5531. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5532. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5533. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5534. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5535. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5536. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5537. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5538. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5539. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5540. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5541. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5542. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5543. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5544. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5545. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5546. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5547. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5548. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5549. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5550. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5551. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5552. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5553. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5554. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5555. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5556. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5557. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5558. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5559. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5560. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5561. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5562. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5563. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5564. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5565. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5566. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5567. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5568. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5569. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5570. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5571. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5572. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5573. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5574. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5575. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5576. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5577. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5578. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5579. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5580. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5581. };
  5582. static const u32 tg3TsoFwRodata[] = {
  5583. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5584. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5585. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5586. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5587. 0x00000000,
  5588. };
  5589. static const u32 tg3TsoFwData[] = {
  5590. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5591. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5592. 0x00000000,
  5593. };
  5594. /* 5705 needs a special version of the TSO firmware. */
  5595. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5596. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5597. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5598. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5599. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5600. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5601. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5602. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5603. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5604. #define TG3_TSO5_FW_DATA_LEN 0x20
  5605. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5606. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5607. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5608. #define TG3_TSO5_FW_BSS_LEN 0x88
  5609. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5610. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5611. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5612. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5613. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5614. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5615. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5616. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5617. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5618. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5619. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5620. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5621. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5622. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5623. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5624. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5625. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5626. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5627. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5628. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5629. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5630. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5631. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5632. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5633. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5634. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5635. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5636. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5637. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5638. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5639. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5640. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5641. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5642. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5643. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5644. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5645. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5646. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5647. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5648. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5649. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5650. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5651. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5652. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5653. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5654. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5655. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5656. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5657. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5658. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5659. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5660. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5661. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5662. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5663. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5664. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5665. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5666. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5667. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5668. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5669. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5670. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5671. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5672. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5673. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5674. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5675. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5676. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5677. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5678. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5679. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5680. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5681. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5682. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5683. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5684. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5685. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5686. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5687. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5688. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5689. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5690. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5691. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5692. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5693. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5694. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5695. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5696. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5697. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5698. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5699. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5700. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5701. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5702. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5703. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5704. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5705. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5706. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5707. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5708. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5709. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5710. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5711. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5712. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5713. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5714. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5715. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5716. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5717. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5718. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5719. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5720. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5721. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5722. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5723. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5724. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5725. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5726. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5727. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5728. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5729. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5730. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5731. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5732. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5733. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5734. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5735. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5736. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5737. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5738. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5739. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5740. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5741. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5742. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5743. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5744. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5745. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5746. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5747. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5748. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5749. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5750. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5751. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5752. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5753. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5754. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5755. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5756. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5757. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5758. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5759. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5760. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5761. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5762. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5763. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5764. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5765. 0x00000000, 0x00000000, 0x00000000,
  5766. };
  5767. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5768. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5769. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5770. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5771. 0x00000000, 0x00000000, 0x00000000,
  5772. };
  5773. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5774. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5775. 0x00000000, 0x00000000, 0x00000000,
  5776. };
  5777. /* tp->lock is held. */
  5778. static int tg3_load_tso_firmware(struct tg3 *tp)
  5779. {
  5780. struct fw_info info;
  5781. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5782. int err, i;
  5783. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5784. return 0;
  5785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5786. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5787. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5788. info.text_data = &tg3Tso5FwText[0];
  5789. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5790. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5791. info.rodata_data = &tg3Tso5FwRodata[0];
  5792. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5793. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5794. info.data_data = &tg3Tso5FwData[0];
  5795. cpu_base = RX_CPU_BASE;
  5796. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5797. cpu_scratch_size = (info.text_len +
  5798. info.rodata_len +
  5799. info.data_len +
  5800. TG3_TSO5_FW_SBSS_LEN +
  5801. TG3_TSO5_FW_BSS_LEN);
  5802. } else {
  5803. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5804. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5805. info.text_data = &tg3TsoFwText[0];
  5806. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5807. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5808. info.rodata_data = &tg3TsoFwRodata[0];
  5809. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5810. info.data_len = TG3_TSO_FW_DATA_LEN;
  5811. info.data_data = &tg3TsoFwData[0];
  5812. cpu_base = TX_CPU_BASE;
  5813. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5814. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5815. }
  5816. err = tg3_load_firmware_cpu(tp, cpu_base,
  5817. cpu_scratch_base, cpu_scratch_size,
  5818. &info);
  5819. if (err)
  5820. return err;
  5821. /* Now startup the cpu. */
  5822. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5823. tw32_f(cpu_base + CPU_PC, info.text_base);
  5824. for (i = 0; i < 5; i++) {
  5825. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5826. break;
  5827. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5828. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5829. tw32_f(cpu_base + CPU_PC, info.text_base);
  5830. udelay(1000);
  5831. }
  5832. if (i >= 5) {
  5833. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5834. "to set CPU PC, is %08x should be %08x\n",
  5835. tp->dev->name, tr32(cpu_base + CPU_PC),
  5836. info.text_base);
  5837. return -ENODEV;
  5838. }
  5839. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5840. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5841. return 0;
  5842. }
  5843. /* tp->lock is held. */
  5844. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5845. {
  5846. u32 addr_high, addr_low;
  5847. int i;
  5848. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5849. tp->dev->dev_addr[1]);
  5850. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5851. (tp->dev->dev_addr[3] << 16) |
  5852. (tp->dev->dev_addr[4] << 8) |
  5853. (tp->dev->dev_addr[5] << 0));
  5854. for (i = 0; i < 4; i++) {
  5855. if (i == 1 && skip_mac_1)
  5856. continue;
  5857. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5858. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5859. }
  5860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5861. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5862. for (i = 0; i < 12; i++) {
  5863. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5864. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5865. }
  5866. }
  5867. addr_high = (tp->dev->dev_addr[0] +
  5868. tp->dev->dev_addr[1] +
  5869. tp->dev->dev_addr[2] +
  5870. tp->dev->dev_addr[3] +
  5871. tp->dev->dev_addr[4] +
  5872. tp->dev->dev_addr[5]) &
  5873. TX_BACKOFF_SEED_MASK;
  5874. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5875. }
  5876. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5877. {
  5878. struct tg3 *tp = netdev_priv(dev);
  5879. struct sockaddr *addr = p;
  5880. int err = 0, skip_mac_1 = 0;
  5881. if (!is_valid_ether_addr(addr->sa_data))
  5882. return -EINVAL;
  5883. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5884. if (!netif_running(dev))
  5885. return 0;
  5886. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5887. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5888. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5889. addr0_low = tr32(MAC_ADDR_0_LOW);
  5890. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5891. addr1_low = tr32(MAC_ADDR_1_LOW);
  5892. /* Skip MAC addr 1 if ASF is using it. */
  5893. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5894. !(addr1_high == 0 && addr1_low == 0))
  5895. skip_mac_1 = 1;
  5896. }
  5897. spin_lock_bh(&tp->lock);
  5898. __tg3_set_mac_addr(tp, skip_mac_1);
  5899. spin_unlock_bh(&tp->lock);
  5900. return err;
  5901. }
  5902. /* tp->lock is held. */
  5903. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5904. dma_addr_t mapping, u32 maxlen_flags,
  5905. u32 nic_addr)
  5906. {
  5907. tg3_write_mem(tp,
  5908. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5909. ((u64) mapping >> 32));
  5910. tg3_write_mem(tp,
  5911. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5912. ((u64) mapping & 0xffffffff));
  5913. tg3_write_mem(tp,
  5914. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5915. maxlen_flags);
  5916. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5917. tg3_write_mem(tp,
  5918. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5919. nic_addr);
  5920. }
  5921. static void __tg3_set_rx_mode(struct net_device *);
  5922. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5923. {
  5924. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5925. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5926. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5927. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5928. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5929. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5930. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5931. }
  5932. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5933. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5934. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5935. u32 val = ec->stats_block_coalesce_usecs;
  5936. if (!netif_carrier_ok(tp->dev))
  5937. val = 0;
  5938. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5939. }
  5940. }
  5941. /* tp->lock is held. */
  5942. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5943. {
  5944. u32 val, rdmac_mode;
  5945. int i, err, limit;
  5946. tg3_disable_ints(tp);
  5947. tg3_stop_fw(tp);
  5948. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5949. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5950. tg3_abort_hw(tp, 1);
  5951. }
  5952. if (reset_phy &&
  5953. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5954. tg3_phy_reset(tp);
  5955. err = tg3_chip_reset(tp);
  5956. if (err)
  5957. return err;
  5958. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5959. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5960. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5961. val = tr32(TG3_CPMU_CTRL);
  5962. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5963. tw32(TG3_CPMU_CTRL, val);
  5964. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5965. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5966. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5967. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5968. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5969. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5970. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5971. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5972. val = tr32(TG3_CPMU_HST_ACC);
  5973. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5974. val |= CPMU_HST_ACC_MACCLK_6_25;
  5975. tw32(TG3_CPMU_HST_ACC, val);
  5976. }
  5977. /* This works around an issue with Athlon chipsets on
  5978. * B3 tigon3 silicon. This bit has no effect on any
  5979. * other revision. But do not set this on PCI Express
  5980. * chips and don't even touch the clocks if the CPMU is present.
  5981. */
  5982. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5983. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5984. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5985. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5986. }
  5987. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5988. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5989. val = tr32(TG3PCI_PCISTATE);
  5990. val |= PCISTATE_RETRY_SAME_DMA;
  5991. tw32(TG3PCI_PCISTATE, val);
  5992. }
  5993. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5994. /* Allow reads and writes to the
  5995. * APE register and memory space.
  5996. */
  5997. val = tr32(TG3PCI_PCISTATE);
  5998. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5999. PCISTATE_ALLOW_APE_SHMEM_WR;
  6000. tw32(TG3PCI_PCISTATE, val);
  6001. }
  6002. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6003. /* Enable some hw fixes. */
  6004. val = tr32(TG3PCI_MSI_DATA);
  6005. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6006. tw32(TG3PCI_MSI_DATA, val);
  6007. }
  6008. /* Descriptor ring init may make accesses to the
  6009. * NIC SRAM area to setup the TX descriptors, so we
  6010. * can only do this after the hardware has been
  6011. * successfully reset.
  6012. */
  6013. err = tg3_init_rings(tp);
  6014. if (err)
  6015. return err;
  6016. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6017. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6018. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6019. /* This value is determined during the probe time DMA
  6020. * engine test, tg3_test_dma.
  6021. */
  6022. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6023. }
  6024. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6025. GRC_MODE_4X_NIC_SEND_RINGS |
  6026. GRC_MODE_NO_TX_PHDR_CSUM |
  6027. GRC_MODE_NO_RX_PHDR_CSUM);
  6028. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6029. /* Pseudo-header checksum is done by hardware logic and not
  6030. * the offload processers, so make the chip do the pseudo-
  6031. * header checksums on receive. For transmit it is more
  6032. * convenient to do the pseudo-header checksum in software
  6033. * as Linux does that on transmit for us in all cases.
  6034. */
  6035. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6036. tw32(GRC_MODE,
  6037. tp->grc_mode |
  6038. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6039. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6040. val = tr32(GRC_MISC_CFG);
  6041. val &= ~0xff;
  6042. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6043. tw32(GRC_MISC_CFG, val);
  6044. /* Initialize MBUF/DESC pool. */
  6045. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6046. /* Do nothing. */
  6047. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6048. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6049. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6050. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6051. else
  6052. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6053. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6054. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6055. }
  6056. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6057. int fw_len;
  6058. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6059. TG3_TSO5_FW_RODATA_LEN +
  6060. TG3_TSO5_FW_DATA_LEN +
  6061. TG3_TSO5_FW_SBSS_LEN +
  6062. TG3_TSO5_FW_BSS_LEN);
  6063. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6064. tw32(BUFMGR_MB_POOL_ADDR,
  6065. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6066. tw32(BUFMGR_MB_POOL_SIZE,
  6067. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6068. }
  6069. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6070. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6071. tp->bufmgr_config.mbuf_read_dma_low_water);
  6072. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6073. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6074. tw32(BUFMGR_MB_HIGH_WATER,
  6075. tp->bufmgr_config.mbuf_high_water);
  6076. } else {
  6077. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6078. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6079. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6080. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6081. tw32(BUFMGR_MB_HIGH_WATER,
  6082. tp->bufmgr_config.mbuf_high_water_jumbo);
  6083. }
  6084. tw32(BUFMGR_DMA_LOW_WATER,
  6085. tp->bufmgr_config.dma_low_water);
  6086. tw32(BUFMGR_DMA_HIGH_WATER,
  6087. tp->bufmgr_config.dma_high_water);
  6088. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6089. for (i = 0; i < 2000; i++) {
  6090. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6091. break;
  6092. udelay(10);
  6093. }
  6094. if (i >= 2000) {
  6095. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6096. tp->dev->name);
  6097. return -ENODEV;
  6098. }
  6099. /* Setup replenish threshold. */
  6100. val = tp->rx_pending / 8;
  6101. if (val == 0)
  6102. val = 1;
  6103. else if (val > tp->rx_std_max_post)
  6104. val = tp->rx_std_max_post;
  6105. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6106. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6107. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6108. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6109. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6110. }
  6111. tw32(RCVBDI_STD_THRESH, val);
  6112. /* Initialize TG3_BDINFO's at:
  6113. * RCVDBDI_STD_BD: standard eth size rx ring
  6114. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6115. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6116. *
  6117. * like so:
  6118. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6119. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6120. * ring attribute flags
  6121. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6122. *
  6123. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6124. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6125. *
  6126. * The size of each ring is fixed in the firmware, but the location is
  6127. * configurable.
  6128. */
  6129. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6130. ((u64) tp->rx_std_mapping >> 32));
  6131. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6132. ((u64) tp->rx_std_mapping & 0xffffffff));
  6133. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6134. NIC_SRAM_RX_BUFFER_DESC);
  6135. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6136. * configs on 5705.
  6137. */
  6138. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6139. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6140. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6141. } else {
  6142. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6143. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6144. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6145. BDINFO_FLAGS_DISABLED);
  6146. /* Setup replenish threshold. */
  6147. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6148. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6149. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6150. ((u64) tp->rx_jumbo_mapping >> 32));
  6151. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6152. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6153. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6154. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6155. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6156. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6157. } else {
  6158. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6159. BDINFO_FLAGS_DISABLED);
  6160. }
  6161. }
  6162. /* There is only one send ring on 5705/5750, no need to explicitly
  6163. * disable the others.
  6164. */
  6165. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6166. /* Clear out send RCB ring in SRAM. */
  6167. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6168. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6169. BDINFO_FLAGS_DISABLED);
  6170. }
  6171. tp->tx_prod = 0;
  6172. tp->tx_cons = 0;
  6173. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6174. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6175. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6176. tp->tx_desc_mapping,
  6177. (TG3_TX_RING_SIZE <<
  6178. BDINFO_FLAGS_MAXLEN_SHIFT),
  6179. NIC_SRAM_TX_BUFFER_DESC);
  6180. /* There is only one receive return ring on 5705/5750, no need
  6181. * to explicitly disable the others.
  6182. */
  6183. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6184. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6185. i += TG3_BDINFO_SIZE) {
  6186. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6187. BDINFO_FLAGS_DISABLED);
  6188. }
  6189. }
  6190. tp->rx_rcb_ptr = 0;
  6191. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6192. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6193. tp->rx_rcb_mapping,
  6194. (TG3_RX_RCB_RING_SIZE(tp) <<
  6195. BDINFO_FLAGS_MAXLEN_SHIFT),
  6196. 0);
  6197. tp->rx_std_ptr = tp->rx_pending;
  6198. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6199. tp->rx_std_ptr);
  6200. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6201. tp->rx_jumbo_pending : 0;
  6202. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6203. tp->rx_jumbo_ptr);
  6204. /* Initialize MAC address and backoff seed. */
  6205. __tg3_set_mac_addr(tp, 0);
  6206. /* MTU + ethernet header + FCS + optional VLAN tag */
  6207. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6208. /* The slot time is changed by tg3_setup_phy if we
  6209. * run at gigabit with half duplex.
  6210. */
  6211. tw32(MAC_TX_LENGTHS,
  6212. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6213. (6 << TX_LENGTHS_IPG_SHIFT) |
  6214. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6215. /* Receive rules. */
  6216. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6217. tw32(RCVLPC_CONFIG, 0x0181);
  6218. /* Calculate RDMAC_MODE setting early, we need it to determine
  6219. * the RCVLPC_STATE_ENABLE mask.
  6220. */
  6221. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6222. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6223. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6224. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6225. RDMAC_MODE_LNGREAD_ENAB);
  6226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6228. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6229. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6230. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6231. /* If statement applies to 5705 and 5750 PCI devices only */
  6232. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6233. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6234. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6235. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6236. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6237. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6238. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6239. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6240. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6241. }
  6242. }
  6243. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6244. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6245. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6246. rdmac_mode |= (1 << 27);
  6247. /* Receive/send statistics. */
  6248. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6249. val = tr32(RCVLPC_STATS_ENABLE);
  6250. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6251. tw32(RCVLPC_STATS_ENABLE, val);
  6252. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6253. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6254. val = tr32(RCVLPC_STATS_ENABLE);
  6255. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6256. tw32(RCVLPC_STATS_ENABLE, val);
  6257. } else {
  6258. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6259. }
  6260. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6261. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6262. tw32(SNDDATAI_STATSCTRL,
  6263. (SNDDATAI_SCTRL_ENABLE |
  6264. SNDDATAI_SCTRL_FASTUPD));
  6265. /* Setup host coalescing engine. */
  6266. tw32(HOSTCC_MODE, 0);
  6267. for (i = 0; i < 2000; i++) {
  6268. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6269. break;
  6270. udelay(10);
  6271. }
  6272. __tg3_set_coalesce(tp, &tp->coal);
  6273. /* set status block DMA address */
  6274. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6275. ((u64) tp->status_mapping >> 32));
  6276. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6277. ((u64) tp->status_mapping & 0xffffffff));
  6278. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6279. /* Status/statistics block address. See tg3_timer,
  6280. * the tg3_periodic_fetch_stats call there, and
  6281. * tg3_get_stats to see how this works for 5705/5750 chips.
  6282. */
  6283. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6284. ((u64) tp->stats_mapping >> 32));
  6285. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6286. ((u64) tp->stats_mapping & 0xffffffff));
  6287. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6288. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6289. }
  6290. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6291. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6292. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6293. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6294. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6295. /* Clear statistics/status block in chip, and status block in ram. */
  6296. for (i = NIC_SRAM_STATS_BLK;
  6297. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6298. i += sizeof(u32)) {
  6299. tg3_write_mem(tp, i, 0);
  6300. udelay(40);
  6301. }
  6302. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6303. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6304. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6305. /* reset to prevent losing 1st rx packet intermittently */
  6306. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6307. udelay(10);
  6308. }
  6309. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6310. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6311. else
  6312. tp->mac_mode = 0;
  6313. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6314. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6315. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6316. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6317. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6318. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6319. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6320. udelay(40);
  6321. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6322. * If TG3_FLG2_IS_NIC is zero, we should read the
  6323. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6324. * whether used as inputs or outputs, are set by boot code after
  6325. * reset.
  6326. */
  6327. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6328. u32 gpio_mask;
  6329. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6330. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6331. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6333. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6334. GRC_LCLCTRL_GPIO_OUTPUT3;
  6335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6336. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6337. tp->grc_local_ctrl &= ~gpio_mask;
  6338. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6339. /* GPIO1 must be driven high for eeprom write protect */
  6340. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6341. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6342. GRC_LCLCTRL_GPIO_OUTPUT1);
  6343. }
  6344. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6345. udelay(100);
  6346. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6347. tp->last_tag = 0;
  6348. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6349. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6350. udelay(40);
  6351. }
  6352. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6353. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6354. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6355. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6356. WDMAC_MODE_LNGREAD_ENAB);
  6357. /* If statement applies to 5705 and 5750 PCI devices only */
  6358. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6359. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6361. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6362. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6363. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6364. /* nothing */
  6365. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6366. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6367. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6368. val |= WDMAC_MODE_RX_ACCEL;
  6369. }
  6370. }
  6371. /* Enable host coalescing bug fix */
  6372. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6373. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6374. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6375. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6376. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6377. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6378. tw32_f(WDMAC_MODE, val);
  6379. udelay(40);
  6380. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6381. u16 pcix_cmd;
  6382. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6383. &pcix_cmd);
  6384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6385. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6386. pcix_cmd |= PCI_X_CMD_READ_2K;
  6387. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6388. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6389. pcix_cmd |= PCI_X_CMD_READ_2K;
  6390. }
  6391. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6392. pcix_cmd);
  6393. }
  6394. tw32_f(RDMAC_MODE, rdmac_mode);
  6395. udelay(40);
  6396. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6397. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6398. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6399. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6400. tw32(SNDDATAC_MODE,
  6401. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6402. else
  6403. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6404. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6405. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6406. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6407. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6408. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6409. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6410. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6411. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6412. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6413. err = tg3_load_5701_a0_firmware_fix(tp);
  6414. if (err)
  6415. return err;
  6416. }
  6417. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6418. err = tg3_load_tso_firmware(tp);
  6419. if (err)
  6420. return err;
  6421. }
  6422. tp->tx_mode = TX_MODE_ENABLE;
  6423. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6424. udelay(100);
  6425. tp->rx_mode = RX_MODE_ENABLE;
  6426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6430. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6431. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6432. udelay(10);
  6433. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6434. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6435. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6436. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6437. udelay(10);
  6438. }
  6439. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6440. udelay(10);
  6441. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6442. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6443. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6444. /* Set drive transmission level to 1.2V */
  6445. /* only if the signal pre-emphasis bit is not set */
  6446. val = tr32(MAC_SERDES_CFG);
  6447. val &= 0xfffff000;
  6448. val |= 0x880;
  6449. tw32(MAC_SERDES_CFG, val);
  6450. }
  6451. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6452. tw32(MAC_SERDES_CFG, 0x616000);
  6453. }
  6454. /* Prevent chip from dropping frames when flow control
  6455. * is enabled.
  6456. */
  6457. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6458. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6459. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6460. /* Use hardware link auto-negotiation */
  6461. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6462. }
  6463. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6464. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6465. u32 tmp;
  6466. tmp = tr32(SERDES_RX_CTRL);
  6467. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6468. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6469. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6470. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6471. }
  6472. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6473. if (tp->link_config.phy_is_low_power) {
  6474. tp->link_config.phy_is_low_power = 0;
  6475. tp->link_config.speed = tp->link_config.orig_speed;
  6476. tp->link_config.duplex = tp->link_config.orig_duplex;
  6477. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6478. }
  6479. err = tg3_setup_phy(tp, 0);
  6480. if (err)
  6481. return err;
  6482. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6483. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6484. u32 tmp;
  6485. /* Clear CRC stats. */
  6486. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6487. tg3_writephy(tp, MII_TG3_TEST1,
  6488. tmp | MII_TG3_TEST1_CRC_EN);
  6489. tg3_readphy(tp, 0x14, &tmp);
  6490. }
  6491. }
  6492. }
  6493. __tg3_set_rx_mode(tp->dev);
  6494. /* Initialize receive rules. */
  6495. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6496. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6497. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6498. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6499. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6500. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6501. limit = 8;
  6502. else
  6503. limit = 16;
  6504. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6505. limit -= 4;
  6506. switch (limit) {
  6507. case 16:
  6508. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6509. case 15:
  6510. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6511. case 14:
  6512. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6513. case 13:
  6514. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6515. case 12:
  6516. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6517. case 11:
  6518. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6519. case 10:
  6520. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6521. case 9:
  6522. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6523. case 8:
  6524. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6525. case 7:
  6526. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6527. case 6:
  6528. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6529. case 5:
  6530. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6531. case 4:
  6532. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6533. case 3:
  6534. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6535. case 2:
  6536. case 1:
  6537. default:
  6538. break;
  6539. }
  6540. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6541. /* Write our heartbeat update interval to APE. */
  6542. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6543. APE_HOST_HEARTBEAT_INT_DISABLE);
  6544. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6545. return 0;
  6546. }
  6547. /* Called at device open time to get the chip ready for
  6548. * packet processing. Invoked with tp->lock held.
  6549. */
  6550. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6551. {
  6552. tg3_switch_clocks(tp);
  6553. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6554. return tg3_reset_hw(tp, reset_phy);
  6555. }
  6556. #define TG3_STAT_ADD32(PSTAT, REG) \
  6557. do { u32 __val = tr32(REG); \
  6558. (PSTAT)->low += __val; \
  6559. if ((PSTAT)->low < __val) \
  6560. (PSTAT)->high += 1; \
  6561. } while (0)
  6562. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6563. {
  6564. struct tg3_hw_stats *sp = tp->hw_stats;
  6565. if (!netif_carrier_ok(tp->dev))
  6566. return;
  6567. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6568. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6569. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6570. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6571. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6572. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6573. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6574. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6575. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6576. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6577. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6578. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6579. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6580. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6581. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6582. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6583. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6584. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6585. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6586. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6587. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6588. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6589. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6590. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6591. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6592. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6593. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6594. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6595. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6596. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6597. }
  6598. static void tg3_timer(unsigned long __opaque)
  6599. {
  6600. struct tg3 *tp = (struct tg3 *) __opaque;
  6601. if (tp->irq_sync)
  6602. goto restart_timer;
  6603. spin_lock(&tp->lock);
  6604. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6605. /* All of this garbage is because when using non-tagged
  6606. * IRQ status the mailbox/status_block protocol the chip
  6607. * uses with the cpu is race prone.
  6608. */
  6609. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6610. tw32(GRC_LOCAL_CTRL,
  6611. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6612. } else {
  6613. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6614. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6615. }
  6616. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6617. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6618. spin_unlock(&tp->lock);
  6619. schedule_work(&tp->reset_task);
  6620. return;
  6621. }
  6622. }
  6623. /* This part only runs once per second. */
  6624. if (!--tp->timer_counter) {
  6625. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6626. tg3_periodic_fetch_stats(tp);
  6627. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6628. u32 mac_stat;
  6629. int phy_event;
  6630. mac_stat = tr32(MAC_STATUS);
  6631. phy_event = 0;
  6632. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6633. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6634. phy_event = 1;
  6635. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6636. phy_event = 1;
  6637. if (phy_event)
  6638. tg3_setup_phy(tp, 0);
  6639. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6640. u32 mac_stat = tr32(MAC_STATUS);
  6641. int need_setup = 0;
  6642. if (netif_carrier_ok(tp->dev) &&
  6643. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6644. need_setup = 1;
  6645. }
  6646. if (! netif_carrier_ok(tp->dev) &&
  6647. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6648. MAC_STATUS_SIGNAL_DET))) {
  6649. need_setup = 1;
  6650. }
  6651. if (need_setup) {
  6652. if (!tp->serdes_counter) {
  6653. tw32_f(MAC_MODE,
  6654. (tp->mac_mode &
  6655. ~MAC_MODE_PORT_MODE_MASK));
  6656. udelay(40);
  6657. tw32_f(MAC_MODE, tp->mac_mode);
  6658. udelay(40);
  6659. }
  6660. tg3_setup_phy(tp, 0);
  6661. }
  6662. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6663. tg3_serdes_parallel_detect(tp);
  6664. tp->timer_counter = tp->timer_multiplier;
  6665. }
  6666. /* Heartbeat is only sent once every 2 seconds.
  6667. *
  6668. * The heartbeat is to tell the ASF firmware that the host
  6669. * driver is still alive. In the event that the OS crashes,
  6670. * ASF needs to reset the hardware to free up the FIFO space
  6671. * that may be filled with rx packets destined for the host.
  6672. * If the FIFO is full, ASF will no longer function properly.
  6673. *
  6674. * Unintended resets have been reported on real time kernels
  6675. * where the timer doesn't run on time. Netpoll will also have
  6676. * same problem.
  6677. *
  6678. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6679. * to check the ring condition when the heartbeat is expiring
  6680. * before doing the reset. This will prevent most unintended
  6681. * resets.
  6682. */
  6683. if (!--tp->asf_counter) {
  6684. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6685. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6686. tg3_wait_for_event_ack(tp);
  6687. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6688. FWCMD_NICDRV_ALIVE3);
  6689. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6690. /* 5 seconds timeout */
  6691. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6692. tg3_generate_fw_event(tp);
  6693. }
  6694. tp->asf_counter = tp->asf_multiplier;
  6695. }
  6696. spin_unlock(&tp->lock);
  6697. restart_timer:
  6698. tp->timer.expires = jiffies + tp->timer_offset;
  6699. add_timer(&tp->timer);
  6700. }
  6701. static int tg3_request_irq(struct tg3 *tp)
  6702. {
  6703. irq_handler_t fn;
  6704. unsigned long flags;
  6705. struct net_device *dev = tp->dev;
  6706. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6707. fn = tg3_msi;
  6708. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6709. fn = tg3_msi_1shot;
  6710. flags = IRQF_SAMPLE_RANDOM;
  6711. } else {
  6712. fn = tg3_interrupt;
  6713. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6714. fn = tg3_interrupt_tagged;
  6715. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6716. }
  6717. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6718. }
  6719. static int tg3_test_interrupt(struct tg3 *tp)
  6720. {
  6721. struct net_device *dev = tp->dev;
  6722. int err, i, intr_ok = 0;
  6723. if (!netif_running(dev))
  6724. return -ENODEV;
  6725. tg3_disable_ints(tp);
  6726. free_irq(tp->pdev->irq, dev);
  6727. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6728. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6729. if (err)
  6730. return err;
  6731. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6732. tg3_enable_ints(tp);
  6733. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6734. HOSTCC_MODE_NOW);
  6735. for (i = 0; i < 5; i++) {
  6736. u32 int_mbox, misc_host_ctrl;
  6737. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6738. TG3_64BIT_REG_LOW);
  6739. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6740. if ((int_mbox != 0) ||
  6741. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6742. intr_ok = 1;
  6743. break;
  6744. }
  6745. msleep(10);
  6746. }
  6747. tg3_disable_ints(tp);
  6748. free_irq(tp->pdev->irq, dev);
  6749. err = tg3_request_irq(tp);
  6750. if (err)
  6751. return err;
  6752. if (intr_ok)
  6753. return 0;
  6754. return -EIO;
  6755. }
  6756. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6757. * successfully restored
  6758. */
  6759. static int tg3_test_msi(struct tg3 *tp)
  6760. {
  6761. struct net_device *dev = tp->dev;
  6762. int err;
  6763. u16 pci_cmd;
  6764. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6765. return 0;
  6766. /* Turn off SERR reporting in case MSI terminates with Master
  6767. * Abort.
  6768. */
  6769. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6770. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6771. pci_cmd & ~PCI_COMMAND_SERR);
  6772. err = tg3_test_interrupt(tp);
  6773. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6774. if (!err)
  6775. return 0;
  6776. /* other failures */
  6777. if (err != -EIO)
  6778. return err;
  6779. /* MSI test failed, go back to INTx mode */
  6780. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6781. "switching to INTx mode. Please report this failure to "
  6782. "the PCI maintainer and include system chipset information.\n",
  6783. tp->dev->name);
  6784. free_irq(tp->pdev->irq, dev);
  6785. pci_disable_msi(tp->pdev);
  6786. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6787. err = tg3_request_irq(tp);
  6788. if (err)
  6789. return err;
  6790. /* Need to reset the chip because the MSI cycle may have terminated
  6791. * with Master Abort.
  6792. */
  6793. tg3_full_lock(tp, 1);
  6794. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6795. err = tg3_init_hw(tp, 1);
  6796. tg3_full_unlock(tp);
  6797. if (err)
  6798. free_irq(tp->pdev->irq, dev);
  6799. return err;
  6800. }
  6801. static int tg3_open(struct net_device *dev)
  6802. {
  6803. struct tg3 *tp = netdev_priv(dev);
  6804. int err;
  6805. netif_carrier_off(tp->dev);
  6806. err = tg3_set_power_state(tp, PCI_D0);
  6807. if (err)
  6808. return err;
  6809. tg3_full_lock(tp, 0);
  6810. tg3_disable_ints(tp);
  6811. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6812. tg3_full_unlock(tp);
  6813. /* The placement of this call is tied
  6814. * to the setup and use of Host TX descriptors.
  6815. */
  6816. err = tg3_alloc_consistent(tp);
  6817. if (err)
  6818. return err;
  6819. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6820. /* All MSI supporting chips should support tagged
  6821. * status. Assert that this is the case.
  6822. */
  6823. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6824. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6825. "Not using MSI.\n", tp->dev->name);
  6826. } else if (pci_enable_msi(tp->pdev) == 0) {
  6827. u32 msi_mode;
  6828. msi_mode = tr32(MSGINT_MODE);
  6829. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6830. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6831. }
  6832. }
  6833. err = tg3_request_irq(tp);
  6834. if (err) {
  6835. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6836. pci_disable_msi(tp->pdev);
  6837. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6838. }
  6839. tg3_free_consistent(tp);
  6840. return err;
  6841. }
  6842. napi_enable(&tp->napi);
  6843. tg3_full_lock(tp, 0);
  6844. err = tg3_init_hw(tp, 1);
  6845. if (err) {
  6846. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6847. tg3_free_rings(tp);
  6848. } else {
  6849. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6850. tp->timer_offset = HZ;
  6851. else
  6852. tp->timer_offset = HZ / 10;
  6853. BUG_ON(tp->timer_offset > HZ);
  6854. tp->timer_counter = tp->timer_multiplier =
  6855. (HZ / tp->timer_offset);
  6856. tp->asf_counter = tp->asf_multiplier =
  6857. ((HZ / tp->timer_offset) * 2);
  6858. init_timer(&tp->timer);
  6859. tp->timer.expires = jiffies + tp->timer_offset;
  6860. tp->timer.data = (unsigned long) tp;
  6861. tp->timer.function = tg3_timer;
  6862. }
  6863. tg3_full_unlock(tp);
  6864. if (err) {
  6865. napi_disable(&tp->napi);
  6866. free_irq(tp->pdev->irq, dev);
  6867. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6868. pci_disable_msi(tp->pdev);
  6869. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6870. }
  6871. tg3_free_consistent(tp);
  6872. return err;
  6873. }
  6874. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6875. err = tg3_test_msi(tp);
  6876. if (err) {
  6877. tg3_full_lock(tp, 0);
  6878. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6879. pci_disable_msi(tp->pdev);
  6880. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6881. }
  6882. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6883. tg3_free_rings(tp);
  6884. tg3_free_consistent(tp);
  6885. tg3_full_unlock(tp);
  6886. napi_disable(&tp->napi);
  6887. return err;
  6888. }
  6889. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6890. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6891. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6892. tw32(PCIE_TRANSACTION_CFG,
  6893. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6894. }
  6895. }
  6896. }
  6897. tg3_phy_start(tp);
  6898. tg3_full_lock(tp, 0);
  6899. add_timer(&tp->timer);
  6900. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6901. tg3_enable_ints(tp);
  6902. tg3_full_unlock(tp);
  6903. netif_start_queue(dev);
  6904. return 0;
  6905. }
  6906. #if 0
  6907. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6908. {
  6909. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6910. u16 val16;
  6911. int i;
  6912. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6913. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6914. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6915. val16, val32);
  6916. /* MAC block */
  6917. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6918. tr32(MAC_MODE), tr32(MAC_STATUS));
  6919. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6920. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6921. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6922. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6923. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6924. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6925. /* Send data initiator control block */
  6926. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6927. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6928. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6929. tr32(SNDDATAI_STATSCTRL));
  6930. /* Send data completion control block */
  6931. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6932. /* Send BD ring selector block */
  6933. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6934. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6935. /* Send BD initiator control block */
  6936. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6937. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6938. /* Send BD completion control block */
  6939. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6940. /* Receive list placement control block */
  6941. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6942. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6943. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6944. tr32(RCVLPC_STATSCTRL));
  6945. /* Receive data and receive BD initiator control block */
  6946. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6947. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6948. /* Receive data completion control block */
  6949. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6950. tr32(RCVDCC_MODE));
  6951. /* Receive BD initiator control block */
  6952. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6953. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6954. /* Receive BD completion control block */
  6955. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6956. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6957. /* Receive list selector control block */
  6958. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6959. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6960. /* Mbuf cluster free block */
  6961. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6962. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6963. /* Host coalescing control block */
  6964. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6965. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6966. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6967. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6968. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6969. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6970. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6971. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6972. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6973. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6974. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6975. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6976. /* Memory arbiter control block */
  6977. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6978. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6979. /* Buffer manager control block */
  6980. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6981. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6982. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6983. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6984. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6985. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6986. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6987. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6988. /* Read DMA control block */
  6989. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6990. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6991. /* Write DMA control block */
  6992. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6993. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6994. /* DMA completion block */
  6995. printk("DEBUG: DMAC_MODE[%08x]\n",
  6996. tr32(DMAC_MODE));
  6997. /* GRC block */
  6998. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6999. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7000. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7001. tr32(GRC_LOCAL_CTRL));
  7002. /* TG3_BDINFOs */
  7003. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7004. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7005. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7006. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7007. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7008. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7009. tr32(RCVDBDI_STD_BD + 0x0),
  7010. tr32(RCVDBDI_STD_BD + 0x4),
  7011. tr32(RCVDBDI_STD_BD + 0x8),
  7012. tr32(RCVDBDI_STD_BD + 0xc));
  7013. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7014. tr32(RCVDBDI_MINI_BD + 0x0),
  7015. tr32(RCVDBDI_MINI_BD + 0x4),
  7016. tr32(RCVDBDI_MINI_BD + 0x8),
  7017. tr32(RCVDBDI_MINI_BD + 0xc));
  7018. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7019. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7020. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7021. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7022. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7023. val32, val32_2, val32_3, val32_4);
  7024. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7025. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7026. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7027. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7028. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7029. val32, val32_2, val32_3, val32_4);
  7030. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7031. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7032. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7033. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7034. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7035. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7036. val32, val32_2, val32_3, val32_4, val32_5);
  7037. /* SW status block */
  7038. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7039. tp->hw_status->status,
  7040. tp->hw_status->status_tag,
  7041. tp->hw_status->rx_jumbo_consumer,
  7042. tp->hw_status->rx_consumer,
  7043. tp->hw_status->rx_mini_consumer,
  7044. tp->hw_status->idx[0].rx_producer,
  7045. tp->hw_status->idx[0].tx_consumer);
  7046. /* SW statistics block */
  7047. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7048. ((u32 *)tp->hw_stats)[0],
  7049. ((u32 *)tp->hw_stats)[1],
  7050. ((u32 *)tp->hw_stats)[2],
  7051. ((u32 *)tp->hw_stats)[3]);
  7052. /* Mailboxes */
  7053. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7054. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7055. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7056. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7057. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7058. /* NIC side send descriptors. */
  7059. for (i = 0; i < 6; i++) {
  7060. unsigned long txd;
  7061. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7062. + (i * sizeof(struct tg3_tx_buffer_desc));
  7063. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7064. i,
  7065. readl(txd + 0x0), readl(txd + 0x4),
  7066. readl(txd + 0x8), readl(txd + 0xc));
  7067. }
  7068. /* NIC side RX descriptors. */
  7069. for (i = 0; i < 6; i++) {
  7070. unsigned long rxd;
  7071. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7072. + (i * sizeof(struct tg3_rx_buffer_desc));
  7073. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7074. i,
  7075. readl(rxd + 0x0), readl(rxd + 0x4),
  7076. readl(rxd + 0x8), readl(rxd + 0xc));
  7077. rxd += (4 * sizeof(u32));
  7078. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7079. i,
  7080. readl(rxd + 0x0), readl(rxd + 0x4),
  7081. readl(rxd + 0x8), readl(rxd + 0xc));
  7082. }
  7083. for (i = 0; i < 6; i++) {
  7084. unsigned long rxd;
  7085. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7086. + (i * sizeof(struct tg3_rx_buffer_desc));
  7087. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7088. i,
  7089. readl(rxd + 0x0), readl(rxd + 0x4),
  7090. readl(rxd + 0x8), readl(rxd + 0xc));
  7091. rxd += (4 * sizeof(u32));
  7092. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7093. i,
  7094. readl(rxd + 0x0), readl(rxd + 0x4),
  7095. readl(rxd + 0x8), readl(rxd + 0xc));
  7096. }
  7097. }
  7098. #endif
  7099. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7100. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7101. static int tg3_close(struct net_device *dev)
  7102. {
  7103. struct tg3 *tp = netdev_priv(dev);
  7104. napi_disable(&tp->napi);
  7105. cancel_work_sync(&tp->reset_task);
  7106. netif_stop_queue(dev);
  7107. del_timer_sync(&tp->timer);
  7108. tg3_full_lock(tp, 1);
  7109. #if 0
  7110. tg3_dump_state(tp);
  7111. #endif
  7112. tg3_disable_ints(tp);
  7113. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7114. tg3_free_rings(tp);
  7115. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7116. tg3_full_unlock(tp);
  7117. free_irq(tp->pdev->irq, dev);
  7118. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7119. pci_disable_msi(tp->pdev);
  7120. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7121. }
  7122. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7123. sizeof(tp->net_stats_prev));
  7124. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7125. sizeof(tp->estats_prev));
  7126. tg3_free_consistent(tp);
  7127. tg3_set_power_state(tp, PCI_D3hot);
  7128. netif_carrier_off(tp->dev);
  7129. return 0;
  7130. }
  7131. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7132. {
  7133. unsigned long ret;
  7134. #if (BITS_PER_LONG == 32)
  7135. ret = val->low;
  7136. #else
  7137. ret = ((u64)val->high << 32) | ((u64)val->low);
  7138. #endif
  7139. return ret;
  7140. }
  7141. static inline u64 get_estat64(tg3_stat64_t *val)
  7142. {
  7143. return ((u64)val->high << 32) | ((u64)val->low);
  7144. }
  7145. static unsigned long calc_crc_errors(struct tg3 *tp)
  7146. {
  7147. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7148. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7149. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7151. u32 val;
  7152. spin_lock_bh(&tp->lock);
  7153. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7154. tg3_writephy(tp, MII_TG3_TEST1,
  7155. val | MII_TG3_TEST1_CRC_EN);
  7156. tg3_readphy(tp, 0x14, &val);
  7157. } else
  7158. val = 0;
  7159. spin_unlock_bh(&tp->lock);
  7160. tp->phy_crc_errors += val;
  7161. return tp->phy_crc_errors;
  7162. }
  7163. return get_stat64(&hw_stats->rx_fcs_errors);
  7164. }
  7165. #define ESTAT_ADD(member) \
  7166. estats->member = old_estats->member + \
  7167. get_estat64(&hw_stats->member)
  7168. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7169. {
  7170. struct tg3_ethtool_stats *estats = &tp->estats;
  7171. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7172. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7173. if (!hw_stats)
  7174. return old_estats;
  7175. ESTAT_ADD(rx_octets);
  7176. ESTAT_ADD(rx_fragments);
  7177. ESTAT_ADD(rx_ucast_packets);
  7178. ESTAT_ADD(rx_mcast_packets);
  7179. ESTAT_ADD(rx_bcast_packets);
  7180. ESTAT_ADD(rx_fcs_errors);
  7181. ESTAT_ADD(rx_align_errors);
  7182. ESTAT_ADD(rx_xon_pause_rcvd);
  7183. ESTAT_ADD(rx_xoff_pause_rcvd);
  7184. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7185. ESTAT_ADD(rx_xoff_entered);
  7186. ESTAT_ADD(rx_frame_too_long_errors);
  7187. ESTAT_ADD(rx_jabbers);
  7188. ESTAT_ADD(rx_undersize_packets);
  7189. ESTAT_ADD(rx_in_length_errors);
  7190. ESTAT_ADD(rx_out_length_errors);
  7191. ESTAT_ADD(rx_64_or_less_octet_packets);
  7192. ESTAT_ADD(rx_65_to_127_octet_packets);
  7193. ESTAT_ADD(rx_128_to_255_octet_packets);
  7194. ESTAT_ADD(rx_256_to_511_octet_packets);
  7195. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7196. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7197. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7198. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7199. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7200. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7201. ESTAT_ADD(tx_octets);
  7202. ESTAT_ADD(tx_collisions);
  7203. ESTAT_ADD(tx_xon_sent);
  7204. ESTAT_ADD(tx_xoff_sent);
  7205. ESTAT_ADD(tx_flow_control);
  7206. ESTAT_ADD(tx_mac_errors);
  7207. ESTAT_ADD(tx_single_collisions);
  7208. ESTAT_ADD(tx_mult_collisions);
  7209. ESTAT_ADD(tx_deferred);
  7210. ESTAT_ADD(tx_excessive_collisions);
  7211. ESTAT_ADD(tx_late_collisions);
  7212. ESTAT_ADD(tx_collide_2times);
  7213. ESTAT_ADD(tx_collide_3times);
  7214. ESTAT_ADD(tx_collide_4times);
  7215. ESTAT_ADD(tx_collide_5times);
  7216. ESTAT_ADD(tx_collide_6times);
  7217. ESTAT_ADD(tx_collide_7times);
  7218. ESTAT_ADD(tx_collide_8times);
  7219. ESTAT_ADD(tx_collide_9times);
  7220. ESTAT_ADD(tx_collide_10times);
  7221. ESTAT_ADD(tx_collide_11times);
  7222. ESTAT_ADD(tx_collide_12times);
  7223. ESTAT_ADD(tx_collide_13times);
  7224. ESTAT_ADD(tx_collide_14times);
  7225. ESTAT_ADD(tx_collide_15times);
  7226. ESTAT_ADD(tx_ucast_packets);
  7227. ESTAT_ADD(tx_mcast_packets);
  7228. ESTAT_ADD(tx_bcast_packets);
  7229. ESTAT_ADD(tx_carrier_sense_errors);
  7230. ESTAT_ADD(tx_discards);
  7231. ESTAT_ADD(tx_errors);
  7232. ESTAT_ADD(dma_writeq_full);
  7233. ESTAT_ADD(dma_write_prioq_full);
  7234. ESTAT_ADD(rxbds_empty);
  7235. ESTAT_ADD(rx_discards);
  7236. ESTAT_ADD(rx_errors);
  7237. ESTAT_ADD(rx_threshold_hit);
  7238. ESTAT_ADD(dma_readq_full);
  7239. ESTAT_ADD(dma_read_prioq_full);
  7240. ESTAT_ADD(tx_comp_queue_full);
  7241. ESTAT_ADD(ring_set_send_prod_index);
  7242. ESTAT_ADD(ring_status_update);
  7243. ESTAT_ADD(nic_irqs);
  7244. ESTAT_ADD(nic_avoided_irqs);
  7245. ESTAT_ADD(nic_tx_threshold_hit);
  7246. return estats;
  7247. }
  7248. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7249. {
  7250. struct tg3 *tp = netdev_priv(dev);
  7251. struct net_device_stats *stats = &tp->net_stats;
  7252. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7253. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7254. if (!hw_stats)
  7255. return old_stats;
  7256. stats->rx_packets = old_stats->rx_packets +
  7257. get_stat64(&hw_stats->rx_ucast_packets) +
  7258. get_stat64(&hw_stats->rx_mcast_packets) +
  7259. get_stat64(&hw_stats->rx_bcast_packets);
  7260. stats->tx_packets = old_stats->tx_packets +
  7261. get_stat64(&hw_stats->tx_ucast_packets) +
  7262. get_stat64(&hw_stats->tx_mcast_packets) +
  7263. get_stat64(&hw_stats->tx_bcast_packets);
  7264. stats->rx_bytes = old_stats->rx_bytes +
  7265. get_stat64(&hw_stats->rx_octets);
  7266. stats->tx_bytes = old_stats->tx_bytes +
  7267. get_stat64(&hw_stats->tx_octets);
  7268. stats->rx_errors = old_stats->rx_errors +
  7269. get_stat64(&hw_stats->rx_errors);
  7270. stats->tx_errors = old_stats->tx_errors +
  7271. get_stat64(&hw_stats->tx_errors) +
  7272. get_stat64(&hw_stats->tx_mac_errors) +
  7273. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7274. get_stat64(&hw_stats->tx_discards);
  7275. stats->multicast = old_stats->multicast +
  7276. get_stat64(&hw_stats->rx_mcast_packets);
  7277. stats->collisions = old_stats->collisions +
  7278. get_stat64(&hw_stats->tx_collisions);
  7279. stats->rx_length_errors = old_stats->rx_length_errors +
  7280. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7281. get_stat64(&hw_stats->rx_undersize_packets);
  7282. stats->rx_over_errors = old_stats->rx_over_errors +
  7283. get_stat64(&hw_stats->rxbds_empty);
  7284. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7285. get_stat64(&hw_stats->rx_align_errors);
  7286. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7287. get_stat64(&hw_stats->tx_discards);
  7288. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7289. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7290. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7291. calc_crc_errors(tp);
  7292. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7293. get_stat64(&hw_stats->rx_discards);
  7294. return stats;
  7295. }
  7296. static inline u32 calc_crc(unsigned char *buf, int len)
  7297. {
  7298. u32 reg;
  7299. u32 tmp;
  7300. int j, k;
  7301. reg = 0xffffffff;
  7302. for (j = 0; j < len; j++) {
  7303. reg ^= buf[j];
  7304. for (k = 0; k < 8; k++) {
  7305. tmp = reg & 0x01;
  7306. reg >>= 1;
  7307. if (tmp) {
  7308. reg ^= 0xedb88320;
  7309. }
  7310. }
  7311. }
  7312. return ~reg;
  7313. }
  7314. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7315. {
  7316. /* accept or reject all multicast frames */
  7317. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7318. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7319. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7320. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7321. }
  7322. static void __tg3_set_rx_mode(struct net_device *dev)
  7323. {
  7324. struct tg3 *tp = netdev_priv(dev);
  7325. u32 rx_mode;
  7326. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7327. RX_MODE_KEEP_VLAN_TAG);
  7328. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7329. * flag clear.
  7330. */
  7331. #if TG3_VLAN_TAG_USED
  7332. if (!tp->vlgrp &&
  7333. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7334. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7335. #else
  7336. /* By definition, VLAN is disabled always in this
  7337. * case.
  7338. */
  7339. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7340. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7341. #endif
  7342. if (dev->flags & IFF_PROMISC) {
  7343. /* Promiscuous mode. */
  7344. rx_mode |= RX_MODE_PROMISC;
  7345. } else if (dev->flags & IFF_ALLMULTI) {
  7346. /* Accept all multicast. */
  7347. tg3_set_multi (tp, 1);
  7348. } else if (dev->mc_count < 1) {
  7349. /* Reject all multicast. */
  7350. tg3_set_multi (tp, 0);
  7351. } else {
  7352. /* Accept one or more multicast(s). */
  7353. struct dev_mc_list *mclist;
  7354. unsigned int i;
  7355. u32 mc_filter[4] = { 0, };
  7356. u32 regidx;
  7357. u32 bit;
  7358. u32 crc;
  7359. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7360. i++, mclist = mclist->next) {
  7361. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7362. bit = ~crc & 0x7f;
  7363. regidx = (bit & 0x60) >> 5;
  7364. bit &= 0x1f;
  7365. mc_filter[regidx] |= (1 << bit);
  7366. }
  7367. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7368. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7369. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7370. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7371. }
  7372. if (rx_mode != tp->rx_mode) {
  7373. tp->rx_mode = rx_mode;
  7374. tw32_f(MAC_RX_MODE, rx_mode);
  7375. udelay(10);
  7376. }
  7377. }
  7378. static void tg3_set_rx_mode(struct net_device *dev)
  7379. {
  7380. struct tg3 *tp = netdev_priv(dev);
  7381. if (!netif_running(dev))
  7382. return;
  7383. tg3_full_lock(tp, 0);
  7384. __tg3_set_rx_mode(dev);
  7385. tg3_full_unlock(tp);
  7386. }
  7387. #define TG3_REGDUMP_LEN (32 * 1024)
  7388. static int tg3_get_regs_len(struct net_device *dev)
  7389. {
  7390. return TG3_REGDUMP_LEN;
  7391. }
  7392. static void tg3_get_regs(struct net_device *dev,
  7393. struct ethtool_regs *regs, void *_p)
  7394. {
  7395. u32 *p = _p;
  7396. struct tg3 *tp = netdev_priv(dev);
  7397. u8 *orig_p = _p;
  7398. int i;
  7399. regs->version = 0;
  7400. memset(p, 0, TG3_REGDUMP_LEN);
  7401. if (tp->link_config.phy_is_low_power)
  7402. return;
  7403. tg3_full_lock(tp, 0);
  7404. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7405. #define GET_REG32_LOOP(base,len) \
  7406. do { p = (u32 *)(orig_p + (base)); \
  7407. for (i = 0; i < len; i += 4) \
  7408. __GET_REG32((base) + i); \
  7409. } while (0)
  7410. #define GET_REG32_1(reg) \
  7411. do { p = (u32 *)(orig_p + (reg)); \
  7412. __GET_REG32((reg)); \
  7413. } while (0)
  7414. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7415. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7416. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7417. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7418. GET_REG32_1(SNDDATAC_MODE);
  7419. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7420. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7421. GET_REG32_1(SNDBDC_MODE);
  7422. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7423. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7424. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7425. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7426. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7427. GET_REG32_1(RCVDCC_MODE);
  7428. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7429. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7430. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7431. GET_REG32_1(MBFREE_MODE);
  7432. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7433. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7434. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7435. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7436. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7437. GET_REG32_1(RX_CPU_MODE);
  7438. GET_REG32_1(RX_CPU_STATE);
  7439. GET_REG32_1(RX_CPU_PGMCTR);
  7440. GET_REG32_1(RX_CPU_HWBKPT);
  7441. GET_REG32_1(TX_CPU_MODE);
  7442. GET_REG32_1(TX_CPU_STATE);
  7443. GET_REG32_1(TX_CPU_PGMCTR);
  7444. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7445. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7446. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7447. GET_REG32_1(DMAC_MODE);
  7448. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7449. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7450. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7451. #undef __GET_REG32
  7452. #undef GET_REG32_LOOP
  7453. #undef GET_REG32_1
  7454. tg3_full_unlock(tp);
  7455. }
  7456. static int tg3_get_eeprom_len(struct net_device *dev)
  7457. {
  7458. struct tg3 *tp = netdev_priv(dev);
  7459. return tp->nvram_size;
  7460. }
  7461. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7462. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7463. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7464. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7465. {
  7466. struct tg3 *tp = netdev_priv(dev);
  7467. int ret;
  7468. u8 *pd;
  7469. u32 i, offset, len, b_offset, b_count;
  7470. __le32 val;
  7471. if (tp->link_config.phy_is_low_power)
  7472. return -EAGAIN;
  7473. offset = eeprom->offset;
  7474. len = eeprom->len;
  7475. eeprom->len = 0;
  7476. eeprom->magic = TG3_EEPROM_MAGIC;
  7477. if (offset & 3) {
  7478. /* adjustments to start on required 4 byte boundary */
  7479. b_offset = offset & 3;
  7480. b_count = 4 - b_offset;
  7481. if (b_count > len) {
  7482. /* i.e. offset=1 len=2 */
  7483. b_count = len;
  7484. }
  7485. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7486. if (ret)
  7487. return ret;
  7488. memcpy(data, ((char*)&val) + b_offset, b_count);
  7489. len -= b_count;
  7490. offset += b_count;
  7491. eeprom->len += b_count;
  7492. }
  7493. /* read bytes upto the last 4 byte boundary */
  7494. pd = &data[eeprom->len];
  7495. for (i = 0; i < (len - (len & 3)); i += 4) {
  7496. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7497. if (ret) {
  7498. eeprom->len += i;
  7499. return ret;
  7500. }
  7501. memcpy(pd + i, &val, 4);
  7502. }
  7503. eeprom->len += i;
  7504. if (len & 3) {
  7505. /* read last bytes not ending on 4 byte boundary */
  7506. pd = &data[eeprom->len];
  7507. b_count = len & 3;
  7508. b_offset = offset + len - b_count;
  7509. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7510. if (ret)
  7511. return ret;
  7512. memcpy(pd, &val, b_count);
  7513. eeprom->len += b_count;
  7514. }
  7515. return 0;
  7516. }
  7517. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7518. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7519. {
  7520. struct tg3 *tp = netdev_priv(dev);
  7521. int ret;
  7522. u32 offset, len, b_offset, odd_len;
  7523. u8 *buf;
  7524. __le32 start, end;
  7525. if (tp->link_config.phy_is_low_power)
  7526. return -EAGAIN;
  7527. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7528. return -EINVAL;
  7529. offset = eeprom->offset;
  7530. len = eeprom->len;
  7531. if ((b_offset = (offset & 3))) {
  7532. /* adjustments to start on required 4 byte boundary */
  7533. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7534. if (ret)
  7535. return ret;
  7536. len += b_offset;
  7537. offset &= ~3;
  7538. if (len < 4)
  7539. len = 4;
  7540. }
  7541. odd_len = 0;
  7542. if (len & 3) {
  7543. /* adjustments to end on required 4 byte boundary */
  7544. odd_len = 1;
  7545. len = (len + 3) & ~3;
  7546. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7547. if (ret)
  7548. return ret;
  7549. }
  7550. buf = data;
  7551. if (b_offset || odd_len) {
  7552. buf = kmalloc(len, GFP_KERNEL);
  7553. if (!buf)
  7554. return -ENOMEM;
  7555. if (b_offset)
  7556. memcpy(buf, &start, 4);
  7557. if (odd_len)
  7558. memcpy(buf+len-4, &end, 4);
  7559. memcpy(buf + b_offset, data, eeprom->len);
  7560. }
  7561. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7562. if (buf != data)
  7563. kfree(buf);
  7564. return ret;
  7565. }
  7566. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7567. {
  7568. struct tg3 *tp = netdev_priv(dev);
  7569. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7570. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7571. return -EAGAIN;
  7572. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7573. }
  7574. cmd->supported = (SUPPORTED_Autoneg);
  7575. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7576. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7577. SUPPORTED_1000baseT_Full);
  7578. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7579. cmd->supported |= (SUPPORTED_100baseT_Half |
  7580. SUPPORTED_100baseT_Full |
  7581. SUPPORTED_10baseT_Half |
  7582. SUPPORTED_10baseT_Full |
  7583. SUPPORTED_TP);
  7584. cmd->port = PORT_TP;
  7585. } else {
  7586. cmd->supported |= SUPPORTED_FIBRE;
  7587. cmd->port = PORT_FIBRE;
  7588. }
  7589. cmd->advertising = tp->link_config.advertising;
  7590. if (netif_running(dev)) {
  7591. cmd->speed = tp->link_config.active_speed;
  7592. cmd->duplex = tp->link_config.active_duplex;
  7593. }
  7594. cmd->phy_address = PHY_ADDR;
  7595. cmd->transceiver = 0;
  7596. cmd->autoneg = tp->link_config.autoneg;
  7597. cmd->maxtxpkt = 0;
  7598. cmd->maxrxpkt = 0;
  7599. return 0;
  7600. }
  7601. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7602. {
  7603. struct tg3 *tp = netdev_priv(dev);
  7604. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7605. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7606. return -EAGAIN;
  7607. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7608. }
  7609. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7610. /* These are the only valid advertisement bits allowed. */
  7611. if (cmd->autoneg == AUTONEG_ENABLE &&
  7612. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7613. ADVERTISED_1000baseT_Full |
  7614. ADVERTISED_Autoneg |
  7615. ADVERTISED_FIBRE)))
  7616. return -EINVAL;
  7617. /* Fiber can only do SPEED_1000. */
  7618. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7619. (cmd->speed != SPEED_1000))
  7620. return -EINVAL;
  7621. /* Copper cannot force SPEED_1000. */
  7622. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7623. (cmd->speed == SPEED_1000))
  7624. return -EINVAL;
  7625. else if ((cmd->speed == SPEED_1000) &&
  7626. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7627. return -EINVAL;
  7628. tg3_full_lock(tp, 0);
  7629. tp->link_config.autoneg = cmd->autoneg;
  7630. if (cmd->autoneg == AUTONEG_ENABLE) {
  7631. tp->link_config.advertising = (cmd->advertising |
  7632. ADVERTISED_Autoneg);
  7633. tp->link_config.speed = SPEED_INVALID;
  7634. tp->link_config.duplex = DUPLEX_INVALID;
  7635. } else {
  7636. tp->link_config.advertising = 0;
  7637. tp->link_config.speed = cmd->speed;
  7638. tp->link_config.duplex = cmd->duplex;
  7639. }
  7640. tp->link_config.orig_speed = tp->link_config.speed;
  7641. tp->link_config.orig_duplex = tp->link_config.duplex;
  7642. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7643. if (netif_running(dev))
  7644. tg3_setup_phy(tp, 1);
  7645. tg3_full_unlock(tp);
  7646. return 0;
  7647. }
  7648. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7649. {
  7650. struct tg3 *tp = netdev_priv(dev);
  7651. strcpy(info->driver, DRV_MODULE_NAME);
  7652. strcpy(info->version, DRV_MODULE_VERSION);
  7653. strcpy(info->fw_version, tp->fw_ver);
  7654. strcpy(info->bus_info, pci_name(tp->pdev));
  7655. }
  7656. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7657. {
  7658. struct tg3 *tp = netdev_priv(dev);
  7659. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7660. device_can_wakeup(&tp->pdev->dev))
  7661. wol->supported = WAKE_MAGIC;
  7662. else
  7663. wol->supported = 0;
  7664. wol->wolopts = 0;
  7665. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7666. wol->wolopts = WAKE_MAGIC;
  7667. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7668. }
  7669. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7670. {
  7671. struct tg3 *tp = netdev_priv(dev);
  7672. struct device *dp = &tp->pdev->dev;
  7673. if (wol->wolopts & ~WAKE_MAGIC)
  7674. return -EINVAL;
  7675. if ((wol->wolopts & WAKE_MAGIC) &&
  7676. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7677. return -EINVAL;
  7678. spin_lock_bh(&tp->lock);
  7679. if (wol->wolopts & WAKE_MAGIC) {
  7680. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7681. device_set_wakeup_enable(dp, true);
  7682. } else {
  7683. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7684. device_set_wakeup_enable(dp, false);
  7685. }
  7686. spin_unlock_bh(&tp->lock);
  7687. return 0;
  7688. }
  7689. static u32 tg3_get_msglevel(struct net_device *dev)
  7690. {
  7691. struct tg3 *tp = netdev_priv(dev);
  7692. return tp->msg_enable;
  7693. }
  7694. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7695. {
  7696. struct tg3 *tp = netdev_priv(dev);
  7697. tp->msg_enable = value;
  7698. }
  7699. static int tg3_set_tso(struct net_device *dev, u32 value)
  7700. {
  7701. struct tg3 *tp = netdev_priv(dev);
  7702. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7703. if (value)
  7704. return -EINVAL;
  7705. return 0;
  7706. }
  7707. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7708. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7709. if (value) {
  7710. dev->features |= NETIF_F_TSO6;
  7711. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7712. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7713. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7714. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7715. dev->features |= NETIF_F_TSO_ECN;
  7716. } else
  7717. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7718. }
  7719. return ethtool_op_set_tso(dev, value);
  7720. }
  7721. static int tg3_nway_reset(struct net_device *dev)
  7722. {
  7723. struct tg3 *tp = netdev_priv(dev);
  7724. int r;
  7725. if (!netif_running(dev))
  7726. return -EAGAIN;
  7727. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7728. return -EINVAL;
  7729. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7730. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7731. return -EAGAIN;
  7732. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7733. } else {
  7734. u32 bmcr;
  7735. spin_lock_bh(&tp->lock);
  7736. r = -EINVAL;
  7737. tg3_readphy(tp, MII_BMCR, &bmcr);
  7738. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7739. ((bmcr & BMCR_ANENABLE) ||
  7740. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7741. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7742. BMCR_ANENABLE);
  7743. r = 0;
  7744. }
  7745. spin_unlock_bh(&tp->lock);
  7746. }
  7747. return r;
  7748. }
  7749. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7750. {
  7751. struct tg3 *tp = netdev_priv(dev);
  7752. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7753. ering->rx_mini_max_pending = 0;
  7754. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7755. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7756. else
  7757. ering->rx_jumbo_max_pending = 0;
  7758. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7759. ering->rx_pending = tp->rx_pending;
  7760. ering->rx_mini_pending = 0;
  7761. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7762. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7763. else
  7764. ering->rx_jumbo_pending = 0;
  7765. ering->tx_pending = tp->tx_pending;
  7766. }
  7767. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7768. {
  7769. struct tg3 *tp = netdev_priv(dev);
  7770. int irq_sync = 0, err = 0;
  7771. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7772. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7773. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7774. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7775. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7776. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7777. return -EINVAL;
  7778. if (netif_running(dev)) {
  7779. tg3_phy_stop(tp);
  7780. tg3_netif_stop(tp);
  7781. irq_sync = 1;
  7782. }
  7783. tg3_full_lock(tp, irq_sync);
  7784. tp->rx_pending = ering->rx_pending;
  7785. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7786. tp->rx_pending > 63)
  7787. tp->rx_pending = 63;
  7788. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7789. tp->tx_pending = ering->tx_pending;
  7790. if (netif_running(dev)) {
  7791. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7792. err = tg3_restart_hw(tp, 1);
  7793. if (!err)
  7794. tg3_netif_start(tp);
  7795. }
  7796. tg3_full_unlock(tp);
  7797. if (irq_sync && !err)
  7798. tg3_phy_start(tp);
  7799. return err;
  7800. }
  7801. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7802. {
  7803. struct tg3 *tp = netdev_priv(dev);
  7804. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7805. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7806. epause->rx_pause = 1;
  7807. else
  7808. epause->rx_pause = 0;
  7809. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7810. epause->tx_pause = 1;
  7811. else
  7812. epause->tx_pause = 0;
  7813. }
  7814. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7815. {
  7816. struct tg3 *tp = netdev_priv(dev);
  7817. int err = 0;
  7818. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7819. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7820. return -EAGAIN;
  7821. if (epause->autoneg) {
  7822. u32 newadv;
  7823. struct phy_device *phydev;
  7824. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7825. if (epause->rx_pause) {
  7826. if (epause->tx_pause)
  7827. newadv = ADVERTISED_Pause;
  7828. else
  7829. newadv = ADVERTISED_Pause |
  7830. ADVERTISED_Asym_Pause;
  7831. } else if (epause->tx_pause) {
  7832. newadv = ADVERTISED_Asym_Pause;
  7833. } else
  7834. newadv = 0;
  7835. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7836. u32 oldadv = phydev->advertising &
  7837. (ADVERTISED_Pause |
  7838. ADVERTISED_Asym_Pause);
  7839. if (oldadv != newadv) {
  7840. phydev->advertising &=
  7841. ~(ADVERTISED_Pause |
  7842. ADVERTISED_Asym_Pause);
  7843. phydev->advertising |= newadv;
  7844. err = phy_start_aneg(phydev);
  7845. }
  7846. } else {
  7847. tp->link_config.advertising &=
  7848. ~(ADVERTISED_Pause |
  7849. ADVERTISED_Asym_Pause);
  7850. tp->link_config.advertising |= newadv;
  7851. }
  7852. } else {
  7853. if (epause->rx_pause)
  7854. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7855. else
  7856. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7857. if (epause->tx_pause)
  7858. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7859. else
  7860. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7861. if (netif_running(dev))
  7862. tg3_setup_flow_control(tp, 0, 0);
  7863. }
  7864. } else {
  7865. int irq_sync = 0;
  7866. if (netif_running(dev)) {
  7867. tg3_netif_stop(tp);
  7868. irq_sync = 1;
  7869. }
  7870. tg3_full_lock(tp, irq_sync);
  7871. if (epause->autoneg)
  7872. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7873. else
  7874. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7875. if (epause->rx_pause)
  7876. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7877. else
  7878. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7879. if (epause->tx_pause)
  7880. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7881. else
  7882. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7883. if (netif_running(dev)) {
  7884. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7885. err = tg3_restart_hw(tp, 1);
  7886. if (!err)
  7887. tg3_netif_start(tp);
  7888. }
  7889. tg3_full_unlock(tp);
  7890. }
  7891. return err;
  7892. }
  7893. static u32 tg3_get_rx_csum(struct net_device *dev)
  7894. {
  7895. struct tg3 *tp = netdev_priv(dev);
  7896. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7897. }
  7898. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7899. {
  7900. struct tg3 *tp = netdev_priv(dev);
  7901. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7902. if (data != 0)
  7903. return -EINVAL;
  7904. return 0;
  7905. }
  7906. spin_lock_bh(&tp->lock);
  7907. if (data)
  7908. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7909. else
  7910. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7911. spin_unlock_bh(&tp->lock);
  7912. return 0;
  7913. }
  7914. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7915. {
  7916. struct tg3 *tp = netdev_priv(dev);
  7917. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7918. if (data != 0)
  7919. return -EINVAL;
  7920. return 0;
  7921. }
  7922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7927. ethtool_op_set_tx_ipv6_csum(dev, data);
  7928. else
  7929. ethtool_op_set_tx_csum(dev, data);
  7930. return 0;
  7931. }
  7932. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7933. {
  7934. switch (sset) {
  7935. case ETH_SS_TEST:
  7936. return TG3_NUM_TEST;
  7937. case ETH_SS_STATS:
  7938. return TG3_NUM_STATS;
  7939. default:
  7940. return -EOPNOTSUPP;
  7941. }
  7942. }
  7943. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7944. {
  7945. switch (stringset) {
  7946. case ETH_SS_STATS:
  7947. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7948. break;
  7949. case ETH_SS_TEST:
  7950. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7951. break;
  7952. default:
  7953. WARN_ON(1); /* we need a WARN() */
  7954. break;
  7955. }
  7956. }
  7957. static int tg3_phys_id(struct net_device *dev, u32 data)
  7958. {
  7959. struct tg3 *tp = netdev_priv(dev);
  7960. int i;
  7961. if (!netif_running(tp->dev))
  7962. return -EAGAIN;
  7963. if (data == 0)
  7964. data = UINT_MAX / 2;
  7965. for (i = 0; i < (data * 2); i++) {
  7966. if ((i % 2) == 0)
  7967. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7968. LED_CTRL_1000MBPS_ON |
  7969. LED_CTRL_100MBPS_ON |
  7970. LED_CTRL_10MBPS_ON |
  7971. LED_CTRL_TRAFFIC_OVERRIDE |
  7972. LED_CTRL_TRAFFIC_BLINK |
  7973. LED_CTRL_TRAFFIC_LED);
  7974. else
  7975. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7976. LED_CTRL_TRAFFIC_OVERRIDE);
  7977. if (msleep_interruptible(500))
  7978. break;
  7979. }
  7980. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7981. return 0;
  7982. }
  7983. static void tg3_get_ethtool_stats (struct net_device *dev,
  7984. struct ethtool_stats *estats, u64 *tmp_stats)
  7985. {
  7986. struct tg3 *tp = netdev_priv(dev);
  7987. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7988. }
  7989. #define NVRAM_TEST_SIZE 0x100
  7990. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7991. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7992. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7993. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7994. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7995. static int tg3_test_nvram(struct tg3 *tp)
  7996. {
  7997. u32 csum, magic;
  7998. __le32 *buf;
  7999. int i, j, k, err = 0, size;
  8000. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8001. return -EIO;
  8002. if (magic == TG3_EEPROM_MAGIC)
  8003. size = NVRAM_TEST_SIZE;
  8004. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8005. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8006. TG3_EEPROM_SB_FORMAT_1) {
  8007. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8008. case TG3_EEPROM_SB_REVISION_0:
  8009. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8010. break;
  8011. case TG3_EEPROM_SB_REVISION_2:
  8012. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8013. break;
  8014. case TG3_EEPROM_SB_REVISION_3:
  8015. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8016. break;
  8017. default:
  8018. return 0;
  8019. }
  8020. } else
  8021. return 0;
  8022. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8023. size = NVRAM_SELFBOOT_HW_SIZE;
  8024. else
  8025. return -EIO;
  8026. buf = kmalloc(size, GFP_KERNEL);
  8027. if (buf == NULL)
  8028. return -ENOMEM;
  8029. err = -EIO;
  8030. for (i = 0, j = 0; i < size; i += 4, j++) {
  8031. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8032. break;
  8033. }
  8034. if (i < size)
  8035. goto out;
  8036. /* Selfboot format */
  8037. magic = swab32(le32_to_cpu(buf[0]));
  8038. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8039. TG3_EEPROM_MAGIC_FW) {
  8040. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8041. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8042. TG3_EEPROM_SB_REVISION_2) {
  8043. /* For rev 2, the csum doesn't include the MBA. */
  8044. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8045. csum8 += buf8[i];
  8046. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8047. csum8 += buf8[i];
  8048. } else {
  8049. for (i = 0; i < size; i++)
  8050. csum8 += buf8[i];
  8051. }
  8052. if (csum8 == 0) {
  8053. err = 0;
  8054. goto out;
  8055. }
  8056. err = -EIO;
  8057. goto out;
  8058. }
  8059. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8060. TG3_EEPROM_MAGIC_HW) {
  8061. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8062. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8063. u8 *buf8 = (u8 *) buf;
  8064. /* Separate the parity bits and the data bytes. */
  8065. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8066. if ((i == 0) || (i == 8)) {
  8067. int l;
  8068. u8 msk;
  8069. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8070. parity[k++] = buf8[i] & msk;
  8071. i++;
  8072. }
  8073. else if (i == 16) {
  8074. int l;
  8075. u8 msk;
  8076. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8077. parity[k++] = buf8[i] & msk;
  8078. i++;
  8079. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8080. parity[k++] = buf8[i] & msk;
  8081. i++;
  8082. }
  8083. data[j++] = buf8[i];
  8084. }
  8085. err = -EIO;
  8086. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8087. u8 hw8 = hweight8(data[i]);
  8088. if ((hw8 & 0x1) && parity[i])
  8089. goto out;
  8090. else if (!(hw8 & 0x1) && !parity[i])
  8091. goto out;
  8092. }
  8093. err = 0;
  8094. goto out;
  8095. }
  8096. /* Bootstrap checksum at offset 0x10 */
  8097. csum = calc_crc((unsigned char *) buf, 0x10);
  8098. if(csum != le32_to_cpu(buf[0x10/4]))
  8099. goto out;
  8100. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8101. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8102. if (csum != le32_to_cpu(buf[0xfc/4]))
  8103. goto out;
  8104. err = 0;
  8105. out:
  8106. kfree(buf);
  8107. return err;
  8108. }
  8109. #define TG3_SERDES_TIMEOUT_SEC 2
  8110. #define TG3_COPPER_TIMEOUT_SEC 6
  8111. static int tg3_test_link(struct tg3 *tp)
  8112. {
  8113. int i, max;
  8114. if (!netif_running(tp->dev))
  8115. return -ENODEV;
  8116. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8117. max = TG3_SERDES_TIMEOUT_SEC;
  8118. else
  8119. max = TG3_COPPER_TIMEOUT_SEC;
  8120. for (i = 0; i < max; i++) {
  8121. if (netif_carrier_ok(tp->dev))
  8122. return 0;
  8123. if (msleep_interruptible(1000))
  8124. break;
  8125. }
  8126. return -EIO;
  8127. }
  8128. /* Only test the commonly used registers */
  8129. static int tg3_test_registers(struct tg3 *tp)
  8130. {
  8131. int i, is_5705, is_5750;
  8132. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8133. static struct {
  8134. u16 offset;
  8135. u16 flags;
  8136. #define TG3_FL_5705 0x1
  8137. #define TG3_FL_NOT_5705 0x2
  8138. #define TG3_FL_NOT_5788 0x4
  8139. #define TG3_FL_NOT_5750 0x8
  8140. u32 read_mask;
  8141. u32 write_mask;
  8142. } reg_tbl[] = {
  8143. /* MAC Control Registers */
  8144. { MAC_MODE, TG3_FL_NOT_5705,
  8145. 0x00000000, 0x00ef6f8c },
  8146. { MAC_MODE, TG3_FL_5705,
  8147. 0x00000000, 0x01ef6b8c },
  8148. { MAC_STATUS, TG3_FL_NOT_5705,
  8149. 0x03800107, 0x00000000 },
  8150. { MAC_STATUS, TG3_FL_5705,
  8151. 0x03800100, 0x00000000 },
  8152. { MAC_ADDR_0_HIGH, 0x0000,
  8153. 0x00000000, 0x0000ffff },
  8154. { MAC_ADDR_0_LOW, 0x0000,
  8155. 0x00000000, 0xffffffff },
  8156. { MAC_RX_MTU_SIZE, 0x0000,
  8157. 0x00000000, 0x0000ffff },
  8158. { MAC_TX_MODE, 0x0000,
  8159. 0x00000000, 0x00000070 },
  8160. { MAC_TX_LENGTHS, 0x0000,
  8161. 0x00000000, 0x00003fff },
  8162. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8163. 0x00000000, 0x000007fc },
  8164. { MAC_RX_MODE, TG3_FL_5705,
  8165. 0x00000000, 0x000007dc },
  8166. { MAC_HASH_REG_0, 0x0000,
  8167. 0x00000000, 0xffffffff },
  8168. { MAC_HASH_REG_1, 0x0000,
  8169. 0x00000000, 0xffffffff },
  8170. { MAC_HASH_REG_2, 0x0000,
  8171. 0x00000000, 0xffffffff },
  8172. { MAC_HASH_REG_3, 0x0000,
  8173. 0x00000000, 0xffffffff },
  8174. /* Receive Data and Receive BD Initiator Control Registers. */
  8175. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8176. 0x00000000, 0xffffffff },
  8177. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8178. 0x00000000, 0xffffffff },
  8179. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8180. 0x00000000, 0x00000003 },
  8181. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8182. 0x00000000, 0xffffffff },
  8183. { RCVDBDI_STD_BD+0, 0x0000,
  8184. 0x00000000, 0xffffffff },
  8185. { RCVDBDI_STD_BD+4, 0x0000,
  8186. 0x00000000, 0xffffffff },
  8187. { RCVDBDI_STD_BD+8, 0x0000,
  8188. 0x00000000, 0xffff0002 },
  8189. { RCVDBDI_STD_BD+0xc, 0x0000,
  8190. 0x00000000, 0xffffffff },
  8191. /* Receive BD Initiator Control Registers. */
  8192. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8193. 0x00000000, 0xffffffff },
  8194. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8195. 0x00000000, 0x000003ff },
  8196. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8197. 0x00000000, 0xffffffff },
  8198. /* Host Coalescing Control Registers. */
  8199. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8200. 0x00000000, 0x00000004 },
  8201. { HOSTCC_MODE, TG3_FL_5705,
  8202. 0x00000000, 0x000000f6 },
  8203. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8204. 0x00000000, 0xffffffff },
  8205. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8206. 0x00000000, 0x000003ff },
  8207. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8208. 0x00000000, 0xffffffff },
  8209. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8210. 0x00000000, 0x000003ff },
  8211. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8212. 0x00000000, 0xffffffff },
  8213. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8214. 0x00000000, 0x000000ff },
  8215. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8216. 0x00000000, 0xffffffff },
  8217. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8218. 0x00000000, 0x000000ff },
  8219. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8220. 0x00000000, 0xffffffff },
  8221. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8222. 0x00000000, 0xffffffff },
  8223. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8224. 0x00000000, 0xffffffff },
  8225. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8226. 0x00000000, 0x000000ff },
  8227. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8228. 0x00000000, 0xffffffff },
  8229. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8230. 0x00000000, 0x000000ff },
  8231. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8232. 0x00000000, 0xffffffff },
  8233. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8234. 0x00000000, 0xffffffff },
  8235. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8236. 0x00000000, 0xffffffff },
  8237. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8238. 0x00000000, 0xffffffff },
  8239. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8240. 0x00000000, 0xffffffff },
  8241. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8242. 0xffffffff, 0x00000000 },
  8243. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8244. 0xffffffff, 0x00000000 },
  8245. /* Buffer Manager Control Registers. */
  8246. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8247. 0x00000000, 0x007fff80 },
  8248. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8249. 0x00000000, 0x007fffff },
  8250. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8251. 0x00000000, 0x0000003f },
  8252. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8253. 0x00000000, 0x000001ff },
  8254. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8255. 0x00000000, 0x000001ff },
  8256. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8257. 0xffffffff, 0x00000000 },
  8258. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8259. 0xffffffff, 0x00000000 },
  8260. /* Mailbox Registers */
  8261. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8262. 0x00000000, 0x000001ff },
  8263. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8264. 0x00000000, 0x000001ff },
  8265. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8266. 0x00000000, 0x000007ff },
  8267. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8268. 0x00000000, 0x000001ff },
  8269. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8270. };
  8271. is_5705 = is_5750 = 0;
  8272. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8273. is_5705 = 1;
  8274. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8275. is_5750 = 1;
  8276. }
  8277. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8278. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8279. continue;
  8280. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8281. continue;
  8282. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8283. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8284. continue;
  8285. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8286. continue;
  8287. offset = (u32) reg_tbl[i].offset;
  8288. read_mask = reg_tbl[i].read_mask;
  8289. write_mask = reg_tbl[i].write_mask;
  8290. /* Save the original register content */
  8291. save_val = tr32(offset);
  8292. /* Determine the read-only value. */
  8293. read_val = save_val & read_mask;
  8294. /* Write zero to the register, then make sure the read-only bits
  8295. * are not changed and the read/write bits are all zeros.
  8296. */
  8297. tw32(offset, 0);
  8298. val = tr32(offset);
  8299. /* Test the read-only and read/write bits. */
  8300. if (((val & read_mask) != read_val) || (val & write_mask))
  8301. goto out;
  8302. /* Write ones to all the bits defined by RdMask and WrMask, then
  8303. * make sure the read-only bits are not changed and the
  8304. * read/write bits are all ones.
  8305. */
  8306. tw32(offset, read_mask | write_mask);
  8307. val = tr32(offset);
  8308. /* Test the read-only bits. */
  8309. if ((val & read_mask) != read_val)
  8310. goto out;
  8311. /* Test the read/write bits. */
  8312. if ((val & write_mask) != write_mask)
  8313. goto out;
  8314. tw32(offset, save_val);
  8315. }
  8316. return 0;
  8317. out:
  8318. if (netif_msg_hw(tp))
  8319. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8320. offset);
  8321. tw32(offset, save_val);
  8322. return -EIO;
  8323. }
  8324. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8325. {
  8326. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8327. int i;
  8328. u32 j;
  8329. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8330. for (j = 0; j < len; j += 4) {
  8331. u32 val;
  8332. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8333. tg3_read_mem(tp, offset + j, &val);
  8334. if (val != test_pattern[i])
  8335. return -EIO;
  8336. }
  8337. }
  8338. return 0;
  8339. }
  8340. static int tg3_test_memory(struct tg3 *tp)
  8341. {
  8342. static struct mem_entry {
  8343. u32 offset;
  8344. u32 len;
  8345. } mem_tbl_570x[] = {
  8346. { 0x00000000, 0x00b50},
  8347. { 0x00002000, 0x1c000},
  8348. { 0xffffffff, 0x00000}
  8349. }, mem_tbl_5705[] = {
  8350. { 0x00000100, 0x0000c},
  8351. { 0x00000200, 0x00008},
  8352. { 0x00004000, 0x00800},
  8353. { 0x00006000, 0x01000},
  8354. { 0x00008000, 0x02000},
  8355. { 0x00010000, 0x0e000},
  8356. { 0xffffffff, 0x00000}
  8357. }, mem_tbl_5755[] = {
  8358. { 0x00000200, 0x00008},
  8359. { 0x00004000, 0x00800},
  8360. { 0x00006000, 0x00800},
  8361. { 0x00008000, 0x02000},
  8362. { 0x00010000, 0x0c000},
  8363. { 0xffffffff, 0x00000}
  8364. }, mem_tbl_5906[] = {
  8365. { 0x00000200, 0x00008},
  8366. { 0x00004000, 0x00400},
  8367. { 0x00006000, 0x00400},
  8368. { 0x00008000, 0x01000},
  8369. { 0x00010000, 0x01000},
  8370. { 0xffffffff, 0x00000}
  8371. };
  8372. struct mem_entry *mem_tbl;
  8373. int err = 0;
  8374. int i;
  8375. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8378. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8379. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8381. mem_tbl = mem_tbl_5755;
  8382. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8383. mem_tbl = mem_tbl_5906;
  8384. else
  8385. mem_tbl = mem_tbl_5705;
  8386. } else
  8387. mem_tbl = mem_tbl_570x;
  8388. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8389. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8390. mem_tbl[i].len)) != 0)
  8391. break;
  8392. }
  8393. return err;
  8394. }
  8395. #define TG3_MAC_LOOPBACK 0
  8396. #define TG3_PHY_LOOPBACK 1
  8397. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8398. {
  8399. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8400. u32 desc_idx;
  8401. struct sk_buff *skb, *rx_skb;
  8402. u8 *tx_data;
  8403. dma_addr_t map;
  8404. int num_pkts, tx_len, rx_len, i, err;
  8405. struct tg3_rx_buffer_desc *desc;
  8406. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8407. /* HW errata - mac loopback fails in some cases on 5780.
  8408. * Normal traffic and PHY loopback are not affected by
  8409. * errata.
  8410. */
  8411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8412. return 0;
  8413. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8414. MAC_MODE_PORT_INT_LPBACK;
  8415. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8416. mac_mode |= MAC_MODE_LINK_POLARITY;
  8417. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8418. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8419. else
  8420. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8421. tw32(MAC_MODE, mac_mode);
  8422. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8423. u32 val;
  8424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8425. u32 phytest;
  8426. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8427. u32 phy;
  8428. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8429. phytest | MII_TG3_EPHY_SHADOW_EN);
  8430. if (!tg3_readphy(tp, 0x1b, &phy))
  8431. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8432. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8433. }
  8434. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8435. } else
  8436. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8437. tg3_phy_toggle_automdix(tp, 0);
  8438. tg3_writephy(tp, MII_BMCR, val);
  8439. udelay(40);
  8440. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8442. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8443. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8444. } else
  8445. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8446. /* reset to prevent losing 1st rx packet intermittently */
  8447. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8448. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8449. udelay(10);
  8450. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8451. }
  8452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8453. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8454. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8455. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8456. mac_mode |= MAC_MODE_LINK_POLARITY;
  8457. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8458. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8459. }
  8460. tw32(MAC_MODE, mac_mode);
  8461. }
  8462. else
  8463. return -EINVAL;
  8464. err = -EIO;
  8465. tx_len = 1514;
  8466. skb = netdev_alloc_skb(tp->dev, tx_len);
  8467. if (!skb)
  8468. return -ENOMEM;
  8469. tx_data = skb_put(skb, tx_len);
  8470. memcpy(tx_data, tp->dev->dev_addr, 6);
  8471. memset(tx_data + 6, 0x0, 8);
  8472. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8473. for (i = 14; i < tx_len; i++)
  8474. tx_data[i] = (u8) (i & 0xff);
  8475. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8476. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8477. HOSTCC_MODE_NOW);
  8478. udelay(10);
  8479. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8480. num_pkts = 0;
  8481. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8482. tp->tx_prod++;
  8483. num_pkts++;
  8484. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8485. tp->tx_prod);
  8486. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8487. udelay(10);
  8488. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8489. for (i = 0; i < 25; i++) {
  8490. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8491. HOSTCC_MODE_NOW);
  8492. udelay(10);
  8493. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8494. rx_idx = tp->hw_status->idx[0].rx_producer;
  8495. if ((tx_idx == tp->tx_prod) &&
  8496. (rx_idx == (rx_start_idx + num_pkts)))
  8497. break;
  8498. }
  8499. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8500. dev_kfree_skb(skb);
  8501. if (tx_idx != tp->tx_prod)
  8502. goto out;
  8503. if (rx_idx != rx_start_idx + num_pkts)
  8504. goto out;
  8505. desc = &tp->rx_rcb[rx_start_idx];
  8506. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8507. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8508. if (opaque_key != RXD_OPAQUE_RING_STD)
  8509. goto out;
  8510. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8511. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8512. goto out;
  8513. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8514. if (rx_len != tx_len)
  8515. goto out;
  8516. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8517. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8518. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8519. for (i = 14; i < tx_len; i++) {
  8520. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8521. goto out;
  8522. }
  8523. err = 0;
  8524. /* tg3_free_rings will unmap and free the rx_skb */
  8525. out:
  8526. return err;
  8527. }
  8528. #define TG3_MAC_LOOPBACK_FAILED 1
  8529. #define TG3_PHY_LOOPBACK_FAILED 2
  8530. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8531. TG3_PHY_LOOPBACK_FAILED)
  8532. static int tg3_test_loopback(struct tg3 *tp)
  8533. {
  8534. int err = 0;
  8535. u32 cpmuctrl = 0;
  8536. if (!netif_running(tp->dev))
  8537. return TG3_LOOPBACK_FAILED;
  8538. err = tg3_reset_hw(tp, 1);
  8539. if (err)
  8540. return TG3_LOOPBACK_FAILED;
  8541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8542. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8544. int i;
  8545. u32 status;
  8546. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8547. /* Wait for up to 40 microseconds to acquire lock. */
  8548. for (i = 0; i < 4; i++) {
  8549. status = tr32(TG3_CPMU_MUTEX_GNT);
  8550. if (status == CPMU_MUTEX_GNT_DRIVER)
  8551. break;
  8552. udelay(10);
  8553. }
  8554. if (status != CPMU_MUTEX_GNT_DRIVER)
  8555. return TG3_LOOPBACK_FAILED;
  8556. /* Turn off link-based power management. */
  8557. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8558. tw32(TG3_CPMU_CTRL,
  8559. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8560. CPMU_CTRL_LINK_AWARE_MODE));
  8561. }
  8562. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8563. err |= TG3_MAC_LOOPBACK_FAILED;
  8564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8567. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8568. /* Release the mutex */
  8569. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8570. }
  8571. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8572. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8573. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8574. err |= TG3_PHY_LOOPBACK_FAILED;
  8575. }
  8576. return err;
  8577. }
  8578. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8579. u64 *data)
  8580. {
  8581. struct tg3 *tp = netdev_priv(dev);
  8582. if (tp->link_config.phy_is_low_power)
  8583. tg3_set_power_state(tp, PCI_D0);
  8584. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8585. if (tg3_test_nvram(tp) != 0) {
  8586. etest->flags |= ETH_TEST_FL_FAILED;
  8587. data[0] = 1;
  8588. }
  8589. if (tg3_test_link(tp) != 0) {
  8590. etest->flags |= ETH_TEST_FL_FAILED;
  8591. data[1] = 1;
  8592. }
  8593. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8594. int err, err2 = 0, irq_sync = 0;
  8595. if (netif_running(dev)) {
  8596. tg3_phy_stop(tp);
  8597. tg3_netif_stop(tp);
  8598. irq_sync = 1;
  8599. }
  8600. tg3_full_lock(tp, irq_sync);
  8601. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8602. err = tg3_nvram_lock(tp);
  8603. tg3_halt_cpu(tp, RX_CPU_BASE);
  8604. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8605. tg3_halt_cpu(tp, TX_CPU_BASE);
  8606. if (!err)
  8607. tg3_nvram_unlock(tp);
  8608. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8609. tg3_phy_reset(tp);
  8610. if (tg3_test_registers(tp) != 0) {
  8611. etest->flags |= ETH_TEST_FL_FAILED;
  8612. data[2] = 1;
  8613. }
  8614. if (tg3_test_memory(tp) != 0) {
  8615. etest->flags |= ETH_TEST_FL_FAILED;
  8616. data[3] = 1;
  8617. }
  8618. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8619. etest->flags |= ETH_TEST_FL_FAILED;
  8620. tg3_full_unlock(tp);
  8621. if (tg3_test_interrupt(tp) != 0) {
  8622. etest->flags |= ETH_TEST_FL_FAILED;
  8623. data[5] = 1;
  8624. }
  8625. tg3_full_lock(tp, 0);
  8626. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8627. if (netif_running(dev)) {
  8628. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8629. err2 = tg3_restart_hw(tp, 1);
  8630. if (!err2)
  8631. tg3_netif_start(tp);
  8632. }
  8633. tg3_full_unlock(tp);
  8634. if (irq_sync && !err2)
  8635. tg3_phy_start(tp);
  8636. }
  8637. if (tp->link_config.phy_is_low_power)
  8638. tg3_set_power_state(tp, PCI_D3hot);
  8639. }
  8640. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8641. {
  8642. struct mii_ioctl_data *data = if_mii(ifr);
  8643. struct tg3 *tp = netdev_priv(dev);
  8644. int err;
  8645. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8646. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8647. return -EAGAIN;
  8648. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8649. }
  8650. switch(cmd) {
  8651. case SIOCGMIIPHY:
  8652. data->phy_id = PHY_ADDR;
  8653. /* fallthru */
  8654. case SIOCGMIIREG: {
  8655. u32 mii_regval;
  8656. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8657. break; /* We have no PHY */
  8658. if (tp->link_config.phy_is_low_power)
  8659. return -EAGAIN;
  8660. spin_lock_bh(&tp->lock);
  8661. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8662. spin_unlock_bh(&tp->lock);
  8663. data->val_out = mii_regval;
  8664. return err;
  8665. }
  8666. case SIOCSMIIREG:
  8667. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8668. break; /* We have no PHY */
  8669. if (!capable(CAP_NET_ADMIN))
  8670. return -EPERM;
  8671. if (tp->link_config.phy_is_low_power)
  8672. return -EAGAIN;
  8673. spin_lock_bh(&tp->lock);
  8674. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8675. spin_unlock_bh(&tp->lock);
  8676. return err;
  8677. default:
  8678. /* do nothing */
  8679. break;
  8680. }
  8681. return -EOPNOTSUPP;
  8682. }
  8683. #if TG3_VLAN_TAG_USED
  8684. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8685. {
  8686. struct tg3 *tp = netdev_priv(dev);
  8687. if (netif_running(dev))
  8688. tg3_netif_stop(tp);
  8689. tg3_full_lock(tp, 0);
  8690. tp->vlgrp = grp;
  8691. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8692. __tg3_set_rx_mode(dev);
  8693. if (netif_running(dev))
  8694. tg3_netif_start(tp);
  8695. tg3_full_unlock(tp);
  8696. }
  8697. #endif
  8698. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8699. {
  8700. struct tg3 *tp = netdev_priv(dev);
  8701. memcpy(ec, &tp->coal, sizeof(*ec));
  8702. return 0;
  8703. }
  8704. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8705. {
  8706. struct tg3 *tp = netdev_priv(dev);
  8707. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8708. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8709. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8710. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8711. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8712. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8713. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8714. }
  8715. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8716. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8717. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8718. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8719. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8720. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8721. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8722. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8723. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8724. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8725. return -EINVAL;
  8726. /* No rx interrupts will be generated if both are zero */
  8727. if ((ec->rx_coalesce_usecs == 0) &&
  8728. (ec->rx_max_coalesced_frames == 0))
  8729. return -EINVAL;
  8730. /* No tx interrupts will be generated if both are zero */
  8731. if ((ec->tx_coalesce_usecs == 0) &&
  8732. (ec->tx_max_coalesced_frames == 0))
  8733. return -EINVAL;
  8734. /* Only copy relevant parameters, ignore all others. */
  8735. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8736. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8737. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8738. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8739. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8740. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8741. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8742. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8743. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8744. if (netif_running(dev)) {
  8745. tg3_full_lock(tp, 0);
  8746. __tg3_set_coalesce(tp, &tp->coal);
  8747. tg3_full_unlock(tp);
  8748. }
  8749. return 0;
  8750. }
  8751. static const struct ethtool_ops tg3_ethtool_ops = {
  8752. .get_settings = tg3_get_settings,
  8753. .set_settings = tg3_set_settings,
  8754. .get_drvinfo = tg3_get_drvinfo,
  8755. .get_regs_len = tg3_get_regs_len,
  8756. .get_regs = tg3_get_regs,
  8757. .get_wol = tg3_get_wol,
  8758. .set_wol = tg3_set_wol,
  8759. .get_msglevel = tg3_get_msglevel,
  8760. .set_msglevel = tg3_set_msglevel,
  8761. .nway_reset = tg3_nway_reset,
  8762. .get_link = ethtool_op_get_link,
  8763. .get_eeprom_len = tg3_get_eeprom_len,
  8764. .get_eeprom = tg3_get_eeprom,
  8765. .set_eeprom = tg3_set_eeprom,
  8766. .get_ringparam = tg3_get_ringparam,
  8767. .set_ringparam = tg3_set_ringparam,
  8768. .get_pauseparam = tg3_get_pauseparam,
  8769. .set_pauseparam = tg3_set_pauseparam,
  8770. .get_rx_csum = tg3_get_rx_csum,
  8771. .set_rx_csum = tg3_set_rx_csum,
  8772. .set_tx_csum = tg3_set_tx_csum,
  8773. .set_sg = ethtool_op_set_sg,
  8774. .set_tso = tg3_set_tso,
  8775. .self_test = tg3_self_test,
  8776. .get_strings = tg3_get_strings,
  8777. .phys_id = tg3_phys_id,
  8778. .get_ethtool_stats = tg3_get_ethtool_stats,
  8779. .get_coalesce = tg3_get_coalesce,
  8780. .set_coalesce = tg3_set_coalesce,
  8781. .get_sset_count = tg3_get_sset_count,
  8782. };
  8783. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8784. {
  8785. u32 cursize, val, magic;
  8786. tp->nvram_size = EEPROM_CHIP_SIZE;
  8787. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8788. return;
  8789. if ((magic != TG3_EEPROM_MAGIC) &&
  8790. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8791. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8792. return;
  8793. /*
  8794. * Size the chip by reading offsets at increasing powers of two.
  8795. * When we encounter our validation signature, we know the addressing
  8796. * has wrapped around, and thus have our chip size.
  8797. */
  8798. cursize = 0x10;
  8799. while (cursize < tp->nvram_size) {
  8800. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8801. return;
  8802. if (val == magic)
  8803. break;
  8804. cursize <<= 1;
  8805. }
  8806. tp->nvram_size = cursize;
  8807. }
  8808. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8809. {
  8810. u32 val;
  8811. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8812. return;
  8813. /* Selfboot format */
  8814. if (val != TG3_EEPROM_MAGIC) {
  8815. tg3_get_eeprom_size(tp);
  8816. return;
  8817. }
  8818. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8819. if (val != 0) {
  8820. tp->nvram_size = (val >> 16) * 1024;
  8821. return;
  8822. }
  8823. }
  8824. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8825. }
  8826. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8827. {
  8828. u32 nvcfg1;
  8829. nvcfg1 = tr32(NVRAM_CFG1);
  8830. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8831. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8832. }
  8833. else {
  8834. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8835. tw32(NVRAM_CFG1, nvcfg1);
  8836. }
  8837. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8838. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8839. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8840. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8841. tp->nvram_jedecnum = JEDEC_ATMEL;
  8842. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8843. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8844. break;
  8845. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8846. tp->nvram_jedecnum = JEDEC_ATMEL;
  8847. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8848. break;
  8849. case FLASH_VENDOR_ATMEL_EEPROM:
  8850. tp->nvram_jedecnum = JEDEC_ATMEL;
  8851. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8852. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8853. break;
  8854. case FLASH_VENDOR_ST:
  8855. tp->nvram_jedecnum = JEDEC_ST;
  8856. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8857. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8858. break;
  8859. case FLASH_VENDOR_SAIFUN:
  8860. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8861. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8862. break;
  8863. case FLASH_VENDOR_SST_SMALL:
  8864. case FLASH_VENDOR_SST_LARGE:
  8865. tp->nvram_jedecnum = JEDEC_SST;
  8866. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8867. break;
  8868. }
  8869. }
  8870. else {
  8871. tp->nvram_jedecnum = JEDEC_ATMEL;
  8872. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8873. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8874. }
  8875. }
  8876. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8877. {
  8878. u32 nvcfg1;
  8879. nvcfg1 = tr32(NVRAM_CFG1);
  8880. /* NVRAM protection for TPM */
  8881. if (nvcfg1 & (1 << 27))
  8882. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8883. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8884. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8885. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8886. tp->nvram_jedecnum = JEDEC_ATMEL;
  8887. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8888. break;
  8889. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8890. tp->nvram_jedecnum = JEDEC_ATMEL;
  8891. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8892. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8893. break;
  8894. case FLASH_5752VENDOR_ST_M45PE10:
  8895. case FLASH_5752VENDOR_ST_M45PE20:
  8896. case FLASH_5752VENDOR_ST_M45PE40:
  8897. tp->nvram_jedecnum = JEDEC_ST;
  8898. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8899. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8900. break;
  8901. }
  8902. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8903. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8904. case FLASH_5752PAGE_SIZE_256:
  8905. tp->nvram_pagesize = 256;
  8906. break;
  8907. case FLASH_5752PAGE_SIZE_512:
  8908. tp->nvram_pagesize = 512;
  8909. break;
  8910. case FLASH_5752PAGE_SIZE_1K:
  8911. tp->nvram_pagesize = 1024;
  8912. break;
  8913. case FLASH_5752PAGE_SIZE_2K:
  8914. tp->nvram_pagesize = 2048;
  8915. break;
  8916. case FLASH_5752PAGE_SIZE_4K:
  8917. tp->nvram_pagesize = 4096;
  8918. break;
  8919. case FLASH_5752PAGE_SIZE_264:
  8920. tp->nvram_pagesize = 264;
  8921. break;
  8922. }
  8923. }
  8924. else {
  8925. /* For eeprom, set pagesize to maximum eeprom size */
  8926. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8927. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8928. tw32(NVRAM_CFG1, nvcfg1);
  8929. }
  8930. }
  8931. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8932. {
  8933. u32 nvcfg1, protect = 0;
  8934. nvcfg1 = tr32(NVRAM_CFG1);
  8935. /* NVRAM protection for TPM */
  8936. if (nvcfg1 & (1 << 27)) {
  8937. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8938. protect = 1;
  8939. }
  8940. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8941. switch (nvcfg1) {
  8942. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8943. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8944. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8945. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8946. tp->nvram_jedecnum = JEDEC_ATMEL;
  8947. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8948. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8949. tp->nvram_pagesize = 264;
  8950. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8951. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8952. tp->nvram_size = (protect ? 0x3e200 :
  8953. TG3_NVRAM_SIZE_512KB);
  8954. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8955. tp->nvram_size = (protect ? 0x1f200 :
  8956. TG3_NVRAM_SIZE_256KB);
  8957. else
  8958. tp->nvram_size = (protect ? 0x1f200 :
  8959. TG3_NVRAM_SIZE_128KB);
  8960. break;
  8961. case FLASH_5752VENDOR_ST_M45PE10:
  8962. case FLASH_5752VENDOR_ST_M45PE20:
  8963. case FLASH_5752VENDOR_ST_M45PE40:
  8964. tp->nvram_jedecnum = JEDEC_ST;
  8965. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8966. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8967. tp->nvram_pagesize = 256;
  8968. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8969. tp->nvram_size = (protect ?
  8970. TG3_NVRAM_SIZE_64KB :
  8971. TG3_NVRAM_SIZE_128KB);
  8972. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8973. tp->nvram_size = (protect ?
  8974. TG3_NVRAM_SIZE_64KB :
  8975. TG3_NVRAM_SIZE_256KB);
  8976. else
  8977. tp->nvram_size = (protect ?
  8978. TG3_NVRAM_SIZE_128KB :
  8979. TG3_NVRAM_SIZE_512KB);
  8980. break;
  8981. }
  8982. }
  8983. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8984. {
  8985. u32 nvcfg1;
  8986. nvcfg1 = tr32(NVRAM_CFG1);
  8987. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8988. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8989. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8990. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8991. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8992. tp->nvram_jedecnum = JEDEC_ATMEL;
  8993. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8994. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8995. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8996. tw32(NVRAM_CFG1, nvcfg1);
  8997. break;
  8998. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8999. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9000. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9001. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9002. tp->nvram_jedecnum = JEDEC_ATMEL;
  9003. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9004. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9005. tp->nvram_pagesize = 264;
  9006. break;
  9007. case FLASH_5752VENDOR_ST_M45PE10:
  9008. case FLASH_5752VENDOR_ST_M45PE20:
  9009. case FLASH_5752VENDOR_ST_M45PE40:
  9010. tp->nvram_jedecnum = JEDEC_ST;
  9011. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9012. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9013. tp->nvram_pagesize = 256;
  9014. break;
  9015. }
  9016. }
  9017. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9018. {
  9019. u32 nvcfg1, protect = 0;
  9020. nvcfg1 = tr32(NVRAM_CFG1);
  9021. /* NVRAM protection for TPM */
  9022. if (nvcfg1 & (1 << 27)) {
  9023. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9024. protect = 1;
  9025. }
  9026. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9027. switch (nvcfg1) {
  9028. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9029. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9030. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9031. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9032. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9033. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9034. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9035. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9036. tp->nvram_jedecnum = JEDEC_ATMEL;
  9037. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9038. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9039. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9040. tp->nvram_pagesize = 256;
  9041. break;
  9042. case FLASH_5761VENDOR_ST_A_M45PE20:
  9043. case FLASH_5761VENDOR_ST_A_M45PE40:
  9044. case FLASH_5761VENDOR_ST_A_M45PE80:
  9045. case FLASH_5761VENDOR_ST_A_M45PE16:
  9046. case FLASH_5761VENDOR_ST_M_M45PE20:
  9047. case FLASH_5761VENDOR_ST_M_M45PE40:
  9048. case FLASH_5761VENDOR_ST_M_M45PE80:
  9049. case FLASH_5761VENDOR_ST_M_M45PE16:
  9050. tp->nvram_jedecnum = JEDEC_ST;
  9051. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9052. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9053. tp->nvram_pagesize = 256;
  9054. break;
  9055. }
  9056. if (protect) {
  9057. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9058. } else {
  9059. switch (nvcfg1) {
  9060. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9061. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9062. case FLASH_5761VENDOR_ST_A_M45PE16:
  9063. case FLASH_5761VENDOR_ST_M_M45PE16:
  9064. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9065. break;
  9066. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9067. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9068. case FLASH_5761VENDOR_ST_A_M45PE80:
  9069. case FLASH_5761VENDOR_ST_M_M45PE80:
  9070. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9071. break;
  9072. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9073. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9074. case FLASH_5761VENDOR_ST_A_M45PE40:
  9075. case FLASH_5761VENDOR_ST_M_M45PE40:
  9076. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9077. break;
  9078. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9079. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9080. case FLASH_5761VENDOR_ST_A_M45PE20:
  9081. case FLASH_5761VENDOR_ST_M_M45PE20:
  9082. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9083. break;
  9084. }
  9085. }
  9086. }
  9087. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9088. {
  9089. tp->nvram_jedecnum = JEDEC_ATMEL;
  9090. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9091. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9092. }
  9093. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9094. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9095. {
  9096. tw32_f(GRC_EEPROM_ADDR,
  9097. (EEPROM_ADDR_FSM_RESET |
  9098. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9099. EEPROM_ADDR_CLKPERD_SHIFT)));
  9100. msleep(1);
  9101. /* Enable seeprom accesses. */
  9102. tw32_f(GRC_LOCAL_CTRL,
  9103. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9104. udelay(100);
  9105. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9106. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9107. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9108. if (tg3_nvram_lock(tp)) {
  9109. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9110. "tg3_nvram_init failed.\n", tp->dev->name);
  9111. return;
  9112. }
  9113. tg3_enable_nvram_access(tp);
  9114. tp->nvram_size = 0;
  9115. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9116. tg3_get_5752_nvram_info(tp);
  9117. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9118. tg3_get_5755_nvram_info(tp);
  9119. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9121. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9122. tg3_get_5787_nvram_info(tp);
  9123. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9124. tg3_get_5761_nvram_info(tp);
  9125. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9126. tg3_get_5906_nvram_info(tp);
  9127. else
  9128. tg3_get_nvram_info(tp);
  9129. if (tp->nvram_size == 0)
  9130. tg3_get_nvram_size(tp);
  9131. tg3_disable_nvram_access(tp);
  9132. tg3_nvram_unlock(tp);
  9133. } else {
  9134. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9135. tg3_get_eeprom_size(tp);
  9136. }
  9137. }
  9138. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9139. u32 offset, u32 *val)
  9140. {
  9141. u32 tmp;
  9142. int i;
  9143. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9144. (offset % 4) != 0)
  9145. return -EINVAL;
  9146. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9147. EEPROM_ADDR_DEVID_MASK |
  9148. EEPROM_ADDR_READ);
  9149. tw32(GRC_EEPROM_ADDR,
  9150. tmp |
  9151. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9152. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9153. EEPROM_ADDR_ADDR_MASK) |
  9154. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9155. for (i = 0; i < 1000; i++) {
  9156. tmp = tr32(GRC_EEPROM_ADDR);
  9157. if (tmp & EEPROM_ADDR_COMPLETE)
  9158. break;
  9159. msleep(1);
  9160. }
  9161. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9162. return -EBUSY;
  9163. *val = tr32(GRC_EEPROM_DATA);
  9164. return 0;
  9165. }
  9166. #define NVRAM_CMD_TIMEOUT 10000
  9167. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9168. {
  9169. int i;
  9170. tw32(NVRAM_CMD, nvram_cmd);
  9171. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9172. udelay(10);
  9173. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9174. udelay(10);
  9175. break;
  9176. }
  9177. }
  9178. if (i == NVRAM_CMD_TIMEOUT) {
  9179. return -EBUSY;
  9180. }
  9181. return 0;
  9182. }
  9183. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9184. {
  9185. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9186. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9187. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9188. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9189. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9190. addr = ((addr / tp->nvram_pagesize) <<
  9191. ATMEL_AT45DB0X1B_PAGE_POS) +
  9192. (addr % tp->nvram_pagesize);
  9193. return addr;
  9194. }
  9195. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9196. {
  9197. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9198. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9199. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9200. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9201. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9202. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9203. tp->nvram_pagesize) +
  9204. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9205. return addr;
  9206. }
  9207. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9208. {
  9209. int ret;
  9210. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9211. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9212. offset = tg3_nvram_phys_addr(tp, offset);
  9213. if (offset > NVRAM_ADDR_MSK)
  9214. return -EINVAL;
  9215. ret = tg3_nvram_lock(tp);
  9216. if (ret)
  9217. return ret;
  9218. tg3_enable_nvram_access(tp);
  9219. tw32(NVRAM_ADDR, offset);
  9220. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9221. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9222. if (ret == 0)
  9223. *val = swab32(tr32(NVRAM_RDDATA));
  9224. tg3_disable_nvram_access(tp);
  9225. tg3_nvram_unlock(tp);
  9226. return ret;
  9227. }
  9228. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9229. {
  9230. u32 v;
  9231. int res = tg3_nvram_read(tp, offset, &v);
  9232. if (!res)
  9233. *val = cpu_to_le32(v);
  9234. return res;
  9235. }
  9236. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9237. {
  9238. int err;
  9239. u32 tmp;
  9240. err = tg3_nvram_read(tp, offset, &tmp);
  9241. *val = swab32(tmp);
  9242. return err;
  9243. }
  9244. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9245. u32 offset, u32 len, u8 *buf)
  9246. {
  9247. int i, j, rc = 0;
  9248. u32 val;
  9249. for (i = 0; i < len; i += 4) {
  9250. u32 addr;
  9251. __le32 data;
  9252. addr = offset + i;
  9253. memcpy(&data, buf + i, 4);
  9254. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9255. val = tr32(GRC_EEPROM_ADDR);
  9256. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9257. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9258. EEPROM_ADDR_READ);
  9259. tw32(GRC_EEPROM_ADDR, val |
  9260. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9261. (addr & EEPROM_ADDR_ADDR_MASK) |
  9262. EEPROM_ADDR_START |
  9263. EEPROM_ADDR_WRITE);
  9264. for (j = 0; j < 1000; j++) {
  9265. val = tr32(GRC_EEPROM_ADDR);
  9266. if (val & EEPROM_ADDR_COMPLETE)
  9267. break;
  9268. msleep(1);
  9269. }
  9270. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9271. rc = -EBUSY;
  9272. break;
  9273. }
  9274. }
  9275. return rc;
  9276. }
  9277. /* offset and length are dword aligned */
  9278. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9279. u8 *buf)
  9280. {
  9281. int ret = 0;
  9282. u32 pagesize = tp->nvram_pagesize;
  9283. u32 pagemask = pagesize - 1;
  9284. u32 nvram_cmd;
  9285. u8 *tmp;
  9286. tmp = kmalloc(pagesize, GFP_KERNEL);
  9287. if (tmp == NULL)
  9288. return -ENOMEM;
  9289. while (len) {
  9290. int j;
  9291. u32 phy_addr, page_off, size;
  9292. phy_addr = offset & ~pagemask;
  9293. for (j = 0; j < pagesize; j += 4) {
  9294. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9295. (__le32 *) (tmp + j))))
  9296. break;
  9297. }
  9298. if (ret)
  9299. break;
  9300. page_off = offset & pagemask;
  9301. size = pagesize;
  9302. if (len < size)
  9303. size = len;
  9304. len -= size;
  9305. memcpy(tmp + page_off, buf, size);
  9306. offset = offset + (pagesize - page_off);
  9307. tg3_enable_nvram_access(tp);
  9308. /*
  9309. * Before we can erase the flash page, we need
  9310. * to issue a special "write enable" command.
  9311. */
  9312. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9313. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9314. break;
  9315. /* Erase the target page */
  9316. tw32(NVRAM_ADDR, phy_addr);
  9317. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9318. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9319. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9320. break;
  9321. /* Issue another write enable to start the write. */
  9322. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9323. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9324. break;
  9325. for (j = 0; j < pagesize; j += 4) {
  9326. __be32 data;
  9327. data = *((__be32 *) (tmp + j));
  9328. /* swab32(le32_to_cpu(data)), actually */
  9329. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9330. tw32(NVRAM_ADDR, phy_addr + j);
  9331. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9332. NVRAM_CMD_WR;
  9333. if (j == 0)
  9334. nvram_cmd |= NVRAM_CMD_FIRST;
  9335. else if (j == (pagesize - 4))
  9336. nvram_cmd |= NVRAM_CMD_LAST;
  9337. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9338. break;
  9339. }
  9340. if (ret)
  9341. break;
  9342. }
  9343. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9344. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9345. kfree(tmp);
  9346. return ret;
  9347. }
  9348. /* offset and length are dword aligned */
  9349. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9350. u8 *buf)
  9351. {
  9352. int i, ret = 0;
  9353. for (i = 0; i < len; i += 4, offset += 4) {
  9354. u32 page_off, phy_addr, nvram_cmd;
  9355. __be32 data;
  9356. memcpy(&data, buf + i, 4);
  9357. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9358. page_off = offset % tp->nvram_pagesize;
  9359. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9360. tw32(NVRAM_ADDR, phy_addr);
  9361. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9362. if ((page_off == 0) || (i == 0))
  9363. nvram_cmd |= NVRAM_CMD_FIRST;
  9364. if (page_off == (tp->nvram_pagesize - 4))
  9365. nvram_cmd |= NVRAM_CMD_LAST;
  9366. if (i == (len - 4))
  9367. nvram_cmd |= NVRAM_CMD_LAST;
  9368. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9369. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9370. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9371. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9372. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9373. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9374. (tp->nvram_jedecnum == JEDEC_ST) &&
  9375. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9376. if ((ret = tg3_nvram_exec_cmd(tp,
  9377. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9378. NVRAM_CMD_DONE)))
  9379. break;
  9380. }
  9381. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9382. /* We always do complete word writes to eeprom. */
  9383. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9384. }
  9385. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9386. break;
  9387. }
  9388. return ret;
  9389. }
  9390. /* offset and length are dword aligned */
  9391. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9392. {
  9393. int ret;
  9394. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9395. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9396. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9397. udelay(40);
  9398. }
  9399. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9400. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9401. }
  9402. else {
  9403. u32 grc_mode;
  9404. ret = tg3_nvram_lock(tp);
  9405. if (ret)
  9406. return ret;
  9407. tg3_enable_nvram_access(tp);
  9408. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9409. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9410. tw32(NVRAM_WRITE1, 0x406);
  9411. grc_mode = tr32(GRC_MODE);
  9412. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9413. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9414. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9415. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9416. buf);
  9417. }
  9418. else {
  9419. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9420. buf);
  9421. }
  9422. grc_mode = tr32(GRC_MODE);
  9423. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9424. tg3_disable_nvram_access(tp);
  9425. tg3_nvram_unlock(tp);
  9426. }
  9427. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9428. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9429. udelay(40);
  9430. }
  9431. return ret;
  9432. }
  9433. struct subsys_tbl_ent {
  9434. u16 subsys_vendor, subsys_devid;
  9435. u32 phy_id;
  9436. };
  9437. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9438. /* Broadcom boards. */
  9439. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9440. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9441. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9442. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9443. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9444. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9445. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9446. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9447. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9448. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9449. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9450. /* 3com boards. */
  9451. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9452. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9453. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9454. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9455. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9456. /* DELL boards. */
  9457. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9458. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9459. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9460. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9461. /* Compaq boards. */
  9462. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9463. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9464. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9465. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9466. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9467. /* IBM boards. */
  9468. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9469. };
  9470. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9471. {
  9472. int i;
  9473. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9474. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9475. tp->pdev->subsystem_vendor) &&
  9476. (subsys_id_to_phy_id[i].subsys_devid ==
  9477. tp->pdev->subsystem_device))
  9478. return &subsys_id_to_phy_id[i];
  9479. }
  9480. return NULL;
  9481. }
  9482. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9483. {
  9484. u32 val;
  9485. u16 pmcsr;
  9486. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9487. * so need make sure we're in D0.
  9488. */
  9489. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9490. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9491. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9492. msleep(1);
  9493. /* Make sure register accesses (indirect or otherwise)
  9494. * will function correctly.
  9495. */
  9496. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9497. tp->misc_host_ctrl);
  9498. /* The memory arbiter has to be enabled in order for SRAM accesses
  9499. * to succeed. Normally on powerup the tg3 chip firmware will make
  9500. * sure it is enabled, but other entities such as system netboot
  9501. * code might disable it.
  9502. */
  9503. val = tr32(MEMARB_MODE);
  9504. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9505. tp->phy_id = PHY_ID_INVALID;
  9506. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9507. /* Assume an onboard device and WOL capable by default. */
  9508. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9510. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9511. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9512. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9513. }
  9514. val = tr32(VCPU_CFGSHDW);
  9515. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9516. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9517. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9518. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9519. device_may_wakeup(&tp->pdev->dev))
  9520. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9521. return;
  9522. }
  9523. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9524. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9525. u32 nic_cfg, led_cfg;
  9526. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9527. int eeprom_phy_serdes = 0;
  9528. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9529. tp->nic_sram_data_cfg = nic_cfg;
  9530. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9531. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9532. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9533. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9534. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9535. (ver > 0) && (ver < 0x100))
  9536. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9538. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9539. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9540. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9541. eeprom_phy_serdes = 1;
  9542. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9543. if (nic_phy_id != 0) {
  9544. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9545. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9546. eeprom_phy_id = (id1 >> 16) << 10;
  9547. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9548. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9549. } else
  9550. eeprom_phy_id = 0;
  9551. tp->phy_id = eeprom_phy_id;
  9552. if (eeprom_phy_serdes) {
  9553. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9554. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9555. else
  9556. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9557. }
  9558. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9559. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9560. SHASTA_EXT_LED_MODE_MASK);
  9561. else
  9562. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9563. switch (led_cfg) {
  9564. default:
  9565. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9566. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9567. break;
  9568. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9569. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9570. break;
  9571. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9572. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9573. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9574. * read on some older 5700/5701 bootcode.
  9575. */
  9576. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9577. ASIC_REV_5700 ||
  9578. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9579. ASIC_REV_5701)
  9580. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9581. break;
  9582. case SHASTA_EXT_LED_SHARED:
  9583. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9584. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9585. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9586. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9587. LED_CTRL_MODE_PHY_2);
  9588. break;
  9589. case SHASTA_EXT_LED_MAC:
  9590. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9591. break;
  9592. case SHASTA_EXT_LED_COMBO:
  9593. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9594. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9595. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9596. LED_CTRL_MODE_PHY_2);
  9597. break;
  9598. }
  9599. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9601. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9602. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9603. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9604. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9605. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9606. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9607. if ((tp->pdev->subsystem_vendor ==
  9608. PCI_VENDOR_ID_ARIMA) &&
  9609. (tp->pdev->subsystem_device == 0x205a ||
  9610. tp->pdev->subsystem_device == 0x2063))
  9611. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9612. } else {
  9613. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9614. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9615. }
  9616. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9617. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9618. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9619. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9620. }
  9621. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9622. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9623. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9624. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9625. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9626. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9627. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE) &&
  9628. device_may_wakeup(&tp->pdev->dev))
  9629. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9630. if (cfg2 & (1 << 17))
  9631. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9632. /* serdes signal pre-emphasis in register 0x590 set by */
  9633. /* bootcode if bit 18 is set */
  9634. if (cfg2 & (1 << 18))
  9635. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9636. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9637. u32 cfg3;
  9638. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9639. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9640. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9641. }
  9642. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9643. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9644. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9645. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9646. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9647. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9648. }
  9649. }
  9650. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9651. {
  9652. int i;
  9653. u32 val;
  9654. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9655. tw32(OTP_CTRL, cmd);
  9656. /* Wait for up to 1 ms for command to execute. */
  9657. for (i = 0; i < 100; i++) {
  9658. val = tr32(OTP_STATUS);
  9659. if (val & OTP_STATUS_CMD_DONE)
  9660. break;
  9661. udelay(10);
  9662. }
  9663. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9664. }
  9665. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9666. * configuration is a 32-bit value that straddles the alignment boundary.
  9667. * We do two 32-bit reads and then shift and merge the results.
  9668. */
  9669. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9670. {
  9671. u32 bhalf_otp, thalf_otp;
  9672. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9673. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9674. return 0;
  9675. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9676. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9677. return 0;
  9678. thalf_otp = tr32(OTP_READ_DATA);
  9679. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9680. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9681. return 0;
  9682. bhalf_otp = tr32(OTP_READ_DATA);
  9683. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9684. }
  9685. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9686. {
  9687. u32 hw_phy_id_1, hw_phy_id_2;
  9688. u32 hw_phy_id, hw_phy_id_masked;
  9689. int err;
  9690. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9691. return tg3_phy_init(tp);
  9692. /* Reading the PHY ID register can conflict with ASF
  9693. * firwmare access to the PHY hardware.
  9694. */
  9695. err = 0;
  9696. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9697. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9698. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9699. } else {
  9700. /* Now read the physical PHY_ID from the chip and verify
  9701. * that it is sane. If it doesn't look good, we fall back
  9702. * to either the hard-coded table based PHY_ID and failing
  9703. * that the value found in the eeprom area.
  9704. */
  9705. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9706. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9707. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9708. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9709. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9710. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9711. }
  9712. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9713. tp->phy_id = hw_phy_id;
  9714. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9715. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9716. else
  9717. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9718. } else {
  9719. if (tp->phy_id != PHY_ID_INVALID) {
  9720. /* Do nothing, phy ID already set up in
  9721. * tg3_get_eeprom_hw_cfg().
  9722. */
  9723. } else {
  9724. struct subsys_tbl_ent *p;
  9725. /* No eeprom signature? Try the hardcoded
  9726. * subsys device table.
  9727. */
  9728. p = lookup_by_subsys(tp);
  9729. if (!p)
  9730. return -ENODEV;
  9731. tp->phy_id = p->phy_id;
  9732. if (!tp->phy_id ||
  9733. tp->phy_id == PHY_ID_BCM8002)
  9734. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9735. }
  9736. }
  9737. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9738. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9739. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9740. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9741. tg3_readphy(tp, MII_BMSR, &bmsr);
  9742. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9743. (bmsr & BMSR_LSTATUS))
  9744. goto skip_phy_reset;
  9745. err = tg3_phy_reset(tp);
  9746. if (err)
  9747. return err;
  9748. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9749. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9750. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9751. tg3_ctrl = 0;
  9752. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9753. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9754. MII_TG3_CTRL_ADV_1000_FULL);
  9755. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9756. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9757. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9758. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9759. }
  9760. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9761. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9762. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9763. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9764. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9765. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9766. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9767. tg3_writephy(tp, MII_BMCR,
  9768. BMCR_ANENABLE | BMCR_ANRESTART);
  9769. }
  9770. tg3_phy_set_wirespeed(tp);
  9771. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9772. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9773. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9774. }
  9775. skip_phy_reset:
  9776. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9777. err = tg3_init_5401phy_dsp(tp);
  9778. if (err)
  9779. return err;
  9780. }
  9781. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9782. err = tg3_init_5401phy_dsp(tp);
  9783. }
  9784. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9785. tp->link_config.advertising =
  9786. (ADVERTISED_1000baseT_Half |
  9787. ADVERTISED_1000baseT_Full |
  9788. ADVERTISED_Autoneg |
  9789. ADVERTISED_FIBRE);
  9790. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9791. tp->link_config.advertising &=
  9792. ~(ADVERTISED_1000baseT_Half |
  9793. ADVERTISED_1000baseT_Full);
  9794. return err;
  9795. }
  9796. static void __devinit tg3_read_partno(struct tg3 *tp)
  9797. {
  9798. unsigned char vpd_data[256];
  9799. unsigned int i;
  9800. u32 magic;
  9801. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9802. goto out_not_found;
  9803. if (magic == TG3_EEPROM_MAGIC) {
  9804. for (i = 0; i < 256; i += 4) {
  9805. u32 tmp;
  9806. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9807. goto out_not_found;
  9808. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9809. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9810. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9811. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9812. }
  9813. } else {
  9814. int vpd_cap;
  9815. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9816. for (i = 0; i < 256; i += 4) {
  9817. u32 tmp, j = 0;
  9818. __le32 v;
  9819. u16 tmp16;
  9820. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9821. i);
  9822. while (j++ < 100) {
  9823. pci_read_config_word(tp->pdev, vpd_cap +
  9824. PCI_VPD_ADDR, &tmp16);
  9825. if (tmp16 & 0x8000)
  9826. break;
  9827. msleep(1);
  9828. }
  9829. if (!(tmp16 & 0x8000))
  9830. goto out_not_found;
  9831. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9832. &tmp);
  9833. v = cpu_to_le32(tmp);
  9834. memcpy(&vpd_data[i], &v, 4);
  9835. }
  9836. }
  9837. /* Now parse and find the part number. */
  9838. for (i = 0; i < 254; ) {
  9839. unsigned char val = vpd_data[i];
  9840. unsigned int block_end;
  9841. if (val == 0x82 || val == 0x91) {
  9842. i = (i + 3 +
  9843. (vpd_data[i + 1] +
  9844. (vpd_data[i + 2] << 8)));
  9845. continue;
  9846. }
  9847. if (val != 0x90)
  9848. goto out_not_found;
  9849. block_end = (i + 3 +
  9850. (vpd_data[i + 1] +
  9851. (vpd_data[i + 2] << 8)));
  9852. i += 3;
  9853. if (block_end > 256)
  9854. goto out_not_found;
  9855. while (i < (block_end - 2)) {
  9856. if (vpd_data[i + 0] == 'P' &&
  9857. vpd_data[i + 1] == 'N') {
  9858. int partno_len = vpd_data[i + 2];
  9859. i += 3;
  9860. if (partno_len > 24 || (partno_len + i) > 256)
  9861. goto out_not_found;
  9862. memcpy(tp->board_part_number,
  9863. &vpd_data[i], partno_len);
  9864. /* Success. */
  9865. return;
  9866. }
  9867. i += 3 + vpd_data[i + 2];
  9868. }
  9869. /* Part number not found. */
  9870. goto out_not_found;
  9871. }
  9872. out_not_found:
  9873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9874. strcpy(tp->board_part_number, "BCM95906");
  9875. else
  9876. strcpy(tp->board_part_number, "none");
  9877. }
  9878. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9879. {
  9880. u32 val;
  9881. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9882. (val & 0xfc000000) != 0x0c000000 ||
  9883. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9884. val != 0)
  9885. return 0;
  9886. return 1;
  9887. }
  9888. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9889. {
  9890. u32 val, offset, start;
  9891. u32 ver_offset;
  9892. int i, bcnt;
  9893. if (tg3_nvram_read_swab(tp, 0, &val))
  9894. return;
  9895. if (val != TG3_EEPROM_MAGIC)
  9896. return;
  9897. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9898. tg3_nvram_read_swab(tp, 0x4, &start))
  9899. return;
  9900. offset = tg3_nvram_logical_addr(tp, offset);
  9901. if (!tg3_fw_img_is_valid(tp, offset) ||
  9902. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9903. return;
  9904. offset = offset + ver_offset - start;
  9905. for (i = 0; i < 16; i += 4) {
  9906. __le32 v;
  9907. if (tg3_nvram_read_le(tp, offset + i, &v))
  9908. return;
  9909. memcpy(tp->fw_ver + i, &v, 4);
  9910. }
  9911. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9912. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9913. return;
  9914. for (offset = TG3_NVM_DIR_START;
  9915. offset < TG3_NVM_DIR_END;
  9916. offset += TG3_NVM_DIRENT_SIZE) {
  9917. if (tg3_nvram_read_swab(tp, offset, &val))
  9918. return;
  9919. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9920. break;
  9921. }
  9922. if (offset == TG3_NVM_DIR_END)
  9923. return;
  9924. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9925. start = 0x08000000;
  9926. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9927. return;
  9928. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9929. !tg3_fw_img_is_valid(tp, offset) ||
  9930. tg3_nvram_read_swab(tp, offset + 8, &val))
  9931. return;
  9932. offset += val - start;
  9933. bcnt = strlen(tp->fw_ver);
  9934. tp->fw_ver[bcnt++] = ',';
  9935. tp->fw_ver[bcnt++] = ' ';
  9936. for (i = 0; i < 4; i++) {
  9937. __le32 v;
  9938. if (tg3_nvram_read_le(tp, offset, &v))
  9939. return;
  9940. offset += sizeof(v);
  9941. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9942. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9943. break;
  9944. }
  9945. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9946. bcnt += sizeof(v);
  9947. }
  9948. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9949. }
  9950. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9951. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9952. {
  9953. static struct pci_device_id write_reorder_chipsets[] = {
  9954. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9955. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9956. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9957. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9958. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9959. PCI_DEVICE_ID_VIA_8385_0) },
  9960. { },
  9961. };
  9962. u32 misc_ctrl_reg;
  9963. u32 cacheline_sz_reg;
  9964. u32 pci_state_reg, grc_misc_cfg;
  9965. u32 val;
  9966. u16 pci_cmd;
  9967. int err, pcie_cap;
  9968. /* Force memory write invalidate off. If we leave it on,
  9969. * then on 5700_BX chips we have to enable a workaround.
  9970. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9971. * to match the cacheline size. The Broadcom driver have this
  9972. * workaround but turns MWI off all the times so never uses
  9973. * it. This seems to suggest that the workaround is insufficient.
  9974. */
  9975. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9976. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9977. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9978. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9979. * has the register indirect write enable bit set before
  9980. * we try to access any of the MMIO registers. It is also
  9981. * critical that the PCI-X hw workaround situation is decided
  9982. * before that as well.
  9983. */
  9984. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9985. &misc_ctrl_reg);
  9986. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9987. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9989. u32 prod_id_asic_rev;
  9990. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9991. &prod_id_asic_rev);
  9992. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9993. }
  9994. /* Wrong chip ID in 5752 A0. This code can be removed later
  9995. * as A0 is not in production.
  9996. */
  9997. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9998. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9999. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10000. * we need to disable memory and use config. cycles
  10001. * only to access all registers. The 5702/03 chips
  10002. * can mistakenly decode the special cycles from the
  10003. * ICH chipsets as memory write cycles, causing corruption
  10004. * of register and memory space. Only certain ICH bridges
  10005. * will drive special cycles with non-zero data during the
  10006. * address phase which can fall within the 5703's address
  10007. * range. This is not an ICH bug as the PCI spec allows
  10008. * non-zero address during special cycles. However, only
  10009. * these ICH bridges are known to drive non-zero addresses
  10010. * during special cycles.
  10011. *
  10012. * Since special cycles do not cross PCI bridges, we only
  10013. * enable this workaround if the 5703 is on the secondary
  10014. * bus of these ICH bridges.
  10015. */
  10016. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10017. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10018. static struct tg3_dev_id {
  10019. u32 vendor;
  10020. u32 device;
  10021. u32 rev;
  10022. } ich_chipsets[] = {
  10023. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10024. PCI_ANY_ID },
  10025. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10026. PCI_ANY_ID },
  10027. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10028. 0xa },
  10029. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10030. PCI_ANY_ID },
  10031. { },
  10032. };
  10033. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10034. struct pci_dev *bridge = NULL;
  10035. while (pci_id->vendor != 0) {
  10036. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10037. bridge);
  10038. if (!bridge) {
  10039. pci_id++;
  10040. continue;
  10041. }
  10042. if (pci_id->rev != PCI_ANY_ID) {
  10043. if (bridge->revision > pci_id->rev)
  10044. continue;
  10045. }
  10046. if (bridge->subordinate &&
  10047. (bridge->subordinate->number ==
  10048. tp->pdev->bus->number)) {
  10049. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10050. pci_dev_put(bridge);
  10051. break;
  10052. }
  10053. }
  10054. }
  10055. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10056. static struct tg3_dev_id {
  10057. u32 vendor;
  10058. u32 device;
  10059. } bridge_chipsets[] = {
  10060. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10061. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10062. { },
  10063. };
  10064. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10065. struct pci_dev *bridge = NULL;
  10066. while (pci_id->vendor != 0) {
  10067. bridge = pci_get_device(pci_id->vendor,
  10068. pci_id->device,
  10069. bridge);
  10070. if (!bridge) {
  10071. pci_id++;
  10072. continue;
  10073. }
  10074. if (bridge->subordinate &&
  10075. (bridge->subordinate->number <=
  10076. tp->pdev->bus->number) &&
  10077. (bridge->subordinate->subordinate >=
  10078. tp->pdev->bus->number)) {
  10079. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10080. pci_dev_put(bridge);
  10081. break;
  10082. }
  10083. }
  10084. }
  10085. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10086. * DMA addresses > 40-bit. This bridge may have other additional
  10087. * 57xx devices behind it in some 4-port NIC designs for example.
  10088. * Any tg3 device found behind the bridge will also need the 40-bit
  10089. * DMA workaround.
  10090. */
  10091. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10093. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10094. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10095. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10096. }
  10097. else {
  10098. struct pci_dev *bridge = NULL;
  10099. do {
  10100. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10101. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10102. bridge);
  10103. if (bridge && bridge->subordinate &&
  10104. (bridge->subordinate->number <=
  10105. tp->pdev->bus->number) &&
  10106. (bridge->subordinate->subordinate >=
  10107. tp->pdev->bus->number)) {
  10108. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10109. pci_dev_put(bridge);
  10110. break;
  10111. }
  10112. } while (bridge);
  10113. }
  10114. /* Initialize misc host control in PCI block. */
  10115. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10116. MISC_HOST_CTRL_CHIPREV);
  10117. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10118. tp->misc_host_ctrl);
  10119. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10120. &cacheline_sz_reg);
  10121. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10122. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10123. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10124. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10125. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10126. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10127. tp->pdev_peer = tg3_find_peer(tp);
  10128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10136. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10137. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10138. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10139. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10140. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10141. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10142. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10143. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10144. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10145. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10146. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10147. tp->pdev_peer == tp->pdev))
  10148. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10155. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10156. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10157. } else {
  10158. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10159. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10160. ASIC_REV_5750 &&
  10161. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10162. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10163. }
  10164. }
  10165. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10166. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10167. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10168. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10169. if (pcie_cap != 0) {
  10170. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10171. pcie_set_readrq(tp->pdev, 4096);
  10172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10173. u16 lnkctl;
  10174. pci_read_config_word(tp->pdev,
  10175. pcie_cap + PCI_EXP_LNKCTL,
  10176. &lnkctl);
  10177. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10178. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10179. }
  10180. }
  10181. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10182. * reordering to the mailbox registers done by the host
  10183. * controller can cause major troubles. We read back from
  10184. * every mailbox register write to force the writes to be
  10185. * posted to the chip in order.
  10186. */
  10187. if (pci_dev_present(write_reorder_chipsets) &&
  10188. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10189. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10191. tp->pci_lat_timer < 64) {
  10192. tp->pci_lat_timer = 64;
  10193. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10194. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10195. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10196. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10197. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10198. cacheline_sz_reg);
  10199. }
  10200. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10201. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10202. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10203. if (!tp->pcix_cap) {
  10204. printk(KERN_ERR PFX "Cannot find PCI-X "
  10205. "capability, aborting.\n");
  10206. return -EIO;
  10207. }
  10208. }
  10209. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10210. &pci_state_reg);
  10211. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10212. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10213. /* If this is a 5700 BX chipset, and we are in PCI-X
  10214. * mode, enable register write workaround.
  10215. *
  10216. * The workaround is to use indirect register accesses
  10217. * for all chip writes not to mailbox registers.
  10218. */
  10219. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10220. u32 pm_reg;
  10221. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10222. /* The chip can have it's power management PCI config
  10223. * space registers clobbered due to this bug.
  10224. * So explicitly force the chip into D0 here.
  10225. */
  10226. pci_read_config_dword(tp->pdev,
  10227. tp->pm_cap + PCI_PM_CTRL,
  10228. &pm_reg);
  10229. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10230. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10231. pci_write_config_dword(tp->pdev,
  10232. tp->pm_cap + PCI_PM_CTRL,
  10233. pm_reg);
  10234. /* Also, force SERR#/PERR# in PCI command. */
  10235. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10236. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10237. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10238. }
  10239. }
  10240. /* 5700 BX chips need to have their TX producer index mailboxes
  10241. * written twice to workaround a bug.
  10242. */
  10243. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10244. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10245. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10246. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10247. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10248. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10249. /* Chip-specific fixup from Broadcom driver */
  10250. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10251. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10252. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10253. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10254. }
  10255. /* Default fast path register access methods */
  10256. tp->read32 = tg3_read32;
  10257. tp->write32 = tg3_write32;
  10258. tp->read32_mbox = tg3_read32;
  10259. tp->write32_mbox = tg3_write32;
  10260. tp->write32_tx_mbox = tg3_write32;
  10261. tp->write32_rx_mbox = tg3_write32;
  10262. /* Various workaround register access methods */
  10263. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10264. tp->write32 = tg3_write_indirect_reg32;
  10265. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10266. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10267. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10268. /*
  10269. * Back to back register writes can cause problems on these
  10270. * chips, the workaround is to read back all reg writes
  10271. * except those to mailbox regs.
  10272. *
  10273. * See tg3_write_indirect_reg32().
  10274. */
  10275. tp->write32 = tg3_write_flush_reg32;
  10276. }
  10277. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10278. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10279. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10280. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10281. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10282. }
  10283. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10284. tp->read32 = tg3_read_indirect_reg32;
  10285. tp->write32 = tg3_write_indirect_reg32;
  10286. tp->read32_mbox = tg3_read_indirect_mbox;
  10287. tp->write32_mbox = tg3_write_indirect_mbox;
  10288. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10289. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10290. iounmap(tp->regs);
  10291. tp->regs = NULL;
  10292. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10293. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10294. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10295. }
  10296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10297. tp->read32_mbox = tg3_read32_mbox_5906;
  10298. tp->write32_mbox = tg3_write32_mbox_5906;
  10299. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10300. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10301. }
  10302. if (tp->write32 == tg3_write_indirect_reg32 ||
  10303. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10304. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10306. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10307. /* Get eeprom hw config before calling tg3_set_power_state().
  10308. * In particular, the TG3_FLG2_IS_NIC flag must be
  10309. * determined before calling tg3_set_power_state() so that
  10310. * we know whether or not to switch out of Vaux power.
  10311. * When the flag is set, it means that GPIO1 is used for eeprom
  10312. * write protect and also implies that it is a LOM where GPIOs
  10313. * are not used to switch power.
  10314. */
  10315. tg3_get_eeprom_hw_cfg(tp);
  10316. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10317. /* Allow reads and writes to the
  10318. * APE register and memory space.
  10319. */
  10320. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10321. PCISTATE_ALLOW_APE_SHMEM_WR;
  10322. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10323. pci_state_reg);
  10324. }
  10325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10326. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10327. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10328. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10329. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  10330. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  10331. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  10332. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  10333. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  10334. }
  10335. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10336. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10337. * It is also used as eeprom write protect on LOMs.
  10338. */
  10339. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10340. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10341. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10342. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10343. GRC_LCLCTRL_GPIO_OUTPUT1);
  10344. /* Unused GPIO3 must be driven as output on 5752 because there
  10345. * are no pull-up resistors on unused GPIO pins.
  10346. */
  10347. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10348. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10350. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10351. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10352. /* Turn off the debug UART. */
  10353. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10354. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10355. /* Keep VMain power. */
  10356. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10357. GRC_LCLCTRL_GPIO_OUTPUT0;
  10358. }
  10359. /* Force the chip into D0. */
  10360. err = tg3_set_power_state(tp, PCI_D0);
  10361. if (err) {
  10362. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10363. pci_name(tp->pdev));
  10364. return err;
  10365. }
  10366. /* 5700 B0 chips do not support checksumming correctly due
  10367. * to hardware bugs.
  10368. */
  10369. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10370. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10371. /* Derive initial jumbo mode from MTU assigned in
  10372. * ether_setup() via the alloc_etherdev() call
  10373. */
  10374. if (tp->dev->mtu > ETH_DATA_LEN &&
  10375. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10376. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10377. /* Determine WakeOnLan speed to use. */
  10378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10379. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10380. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10381. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10382. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10383. } else {
  10384. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10385. }
  10386. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10387. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10388. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10389. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10390. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10391. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10392. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10393. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10394. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10395. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10396. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10397. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10398. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10399. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10404. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10405. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10406. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10407. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10408. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10409. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10410. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10411. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10412. }
  10413. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10414. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10415. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10416. if (tp->phy_otp == 0)
  10417. tp->phy_otp = TG3_OTP_DEFAULT;
  10418. }
  10419. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10420. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10421. else
  10422. tp->mi_mode = MAC_MI_MODE_BASE;
  10423. tp->coalesce_mode = 0;
  10424. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10425. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10426. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10428. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10429. err = tg3_mdio_init(tp);
  10430. if (err)
  10431. return err;
  10432. /* Initialize data/descriptor byte/word swapping. */
  10433. val = tr32(GRC_MODE);
  10434. val &= GRC_MODE_HOST_STACKUP;
  10435. tw32(GRC_MODE, val | tp->grc_mode);
  10436. tg3_switch_clocks(tp);
  10437. /* Clear this out for sanity. */
  10438. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10439. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10440. &pci_state_reg);
  10441. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10442. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10443. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10444. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10445. chiprevid == CHIPREV_ID_5701_B0 ||
  10446. chiprevid == CHIPREV_ID_5701_B2 ||
  10447. chiprevid == CHIPREV_ID_5701_B5) {
  10448. void __iomem *sram_base;
  10449. /* Write some dummy words into the SRAM status block
  10450. * area, see if it reads back correctly. If the return
  10451. * value is bad, force enable the PCIX workaround.
  10452. */
  10453. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10454. writel(0x00000000, sram_base);
  10455. writel(0x00000000, sram_base + 4);
  10456. writel(0xffffffff, sram_base + 4);
  10457. if (readl(sram_base) != 0x00000000)
  10458. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10459. }
  10460. }
  10461. udelay(50);
  10462. tg3_nvram_init(tp);
  10463. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10464. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10465. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10466. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10467. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10468. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10469. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10470. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10471. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10472. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10473. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10474. HOSTCC_MODE_CLRTICK_TXBD);
  10475. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10476. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10477. tp->misc_host_ctrl);
  10478. }
  10479. /* Preserve the APE MAC_MODE bits */
  10480. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10481. tp->mac_mode = tr32(MAC_MODE) |
  10482. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10483. else
  10484. tp->mac_mode = TG3_DEF_MAC_MODE;
  10485. /* these are limited to 10/100 only */
  10486. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10487. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10488. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10489. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10490. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10491. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10492. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10493. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10494. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10495. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10496. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10498. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10499. err = tg3_phy_probe(tp);
  10500. if (err) {
  10501. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10502. pci_name(tp->pdev), err);
  10503. /* ... but do not return immediately ... */
  10504. tg3_mdio_fini(tp);
  10505. }
  10506. tg3_read_partno(tp);
  10507. tg3_read_fw_ver(tp);
  10508. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10509. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10510. } else {
  10511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10512. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10513. else
  10514. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10515. }
  10516. /* 5700 {AX,BX} chips have a broken status block link
  10517. * change bit implementation, so we must use the
  10518. * status register in those cases.
  10519. */
  10520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10521. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10522. else
  10523. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10524. /* The led_ctrl is set during tg3_phy_probe, here we might
  10525. * have to force the link status polling mechanism based
  10526. * upon subsystem IDs.
  10527. */
  10528. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10530. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10531. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10532. TG3_FLAG_USE_LINKCHG_REG);
  10533. }
  10534. /* For all SERDES we poll the MAC status register. */
  10535. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10536. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10537. else
  10538. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10539. /* All chips before 5787 can get confused if TX buffers
  10540. * straddle the 4GB address boundary in some cases.
  10541. */
  10542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10545. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10547. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10548. tp->dev->hard_start_xmit = tg3_start_xmit;
  10549. else
  10550. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10551. tp->rx_offset = 2;
  10552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10553. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10554. tp->rx_offset = 0;
  10555. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10556. /* Increment the rx prod index on the rx std ring by at most
  10557. * 8 for these chips to workaround hw errata.
  10558. */
  10559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10560. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10562. tp->rx_std_max_post = 8;
  10563. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10564. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10565. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10566. return err;
  10567. }
  10568. #ifdef CONFIG_SPARC
  10569. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10570. {
  10571. struct net_device *dev = tp->dev;
  10572. struct pci_dev *pdev = tp->pdev;
  10573. struct device_node *dp = pci_device_to_OF_node(pdev);
  10574. const unsigned char *addr;
  10575. int len;
  10576. addr = of_get_property(dp, "local-mac-address", &len);
  10577. if (addr && len == 6) {
  10578. memcpy(dev->dev_addr, addr, 6);
  10579. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10580. return 0;
  10581. }
  10582. return -ENODEV;
  10583. }
  10584. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10585. {
  10586. struct net_device *dev = tp->dev;
  10587. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10588. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10589. return 0;
  10590. }
  10591. #endif
  10592. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10593. {
  10594. struct net_device *dev = tp->dev;
  10595. u32 hi, lo, mac_offset;
  10596. int addr_ok = 0;
  10597. #ifdef CONFIG_SPARC
  10598. if (!tg3_get_macaddr_sparc(tp))
  10599. return 0;
  10600. #endif
  10601. mac_offset = 0x7c;
  10602. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10603. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10604. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10605. mac_offset = 0xcc;
  10606. if (tg3_nvram_lock(tp))
  10607. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10608. else
  10609. tg3_nvram_unlock(tp);
  10610. }
  10611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10612. mac_offset = 0x10;
  10613. /* First try to get it from MAC address mailbox. */
  10614. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10615. if ((hi >> 16) == 0x484b) {
  10616. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10617. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10618. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10619. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10620. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10621. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10622. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10623. /* Some old bootcode may report a 0 MAC address in SRAM */
  10624. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10625. }
  10626. if (!addr_ok) {
  10627. /* Next, try NVRAM. */
  10628. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10629. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10630. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10631. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10632. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10633. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10634. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10635. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10636. }
  10637. /* Finally just fetch it out of the MAC control regs. */
  10638. else {
  10639. hi = tr32(MAC_ADDR_0_HIGH);
  10640. lo = tr32(MAC_ADDR_0_LOW);
  10641. dev->dev_addr[5] = lo & 0xff;
  10642. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10643. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10644. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10645. dev->dev_addr[1] = hi & 0xff;
  10646. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10647. }
  10648. }
  10649. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10650. #ifdef CONFIG_SPARC
  10651. if (!tg3_get_default_macaddr_sparc(tp))
  10652. return 0;
  10653. #endif
  10654. return -EINVAL;
  10655. }
  10656. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10657. return 0;
  10658. }
  10659. #define BOUNDARY_SINGLE_CACHELINE 1
  10660. #define BOUNDARY_MULTI_CACHELINE 2
  10661. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10662. {
  10663. int cacheline_size;
  10664. u8 byte;
  10665. int goal;
  10666. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10667. if (byte == 0)
  10668. cacheline_size = 1024;
  10669. else
  10670. cacheline_size = (int) byte * 4;
  10671. /* On 5703 and later chips, the boundary bits have no
  10672. * effect.
  10673. */
  10674. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10675. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10676. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10677. goto out;
  10678. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10679. goal = BOUNDARY_MULTI_CACHELINE;
  10680. #else
  10681. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10682. goal = BOUNDARY_SINGLE_CACHELINE;
  10683. #else
  10684. goal = 0;
  10685. #endif
  10686. #endif
  10687. if (!goal)
  10688. goto out;
  10689. /* PCI controllers on most RISC systems tend to disconnect
  10690. * when a device tries to burst across a cache-line boundary.
  10691. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10692. *
  10693. * Unfortunately, for PCI-E there are only limited
  10694. * write-side controls for this, and thus for reads
  10695. * we will still get the disconnects. We'll also waste
  10696. * these PCI cycles for both read and write for chips
  10697. * other than 5700 and 5701 which do not implement the
  10698. * boundary bits.
  10699. */
  10700. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10701. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10702. switch (cacheline_size) {
  10703. case 16:
  10704. case 32:
  10705. case 64:
  10706. case 128:
  10707. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10708. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10709. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10710. } else {
  10711. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10712. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10713. }
  10714. break;
  10715. case 256:
  10716. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10717. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10718. break;
  10719. default:
  10720. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10721. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10722. break;
  10723. }
  10724. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10725. switch (cacheline_size) {
  10726. case 16:
  10727. case 32:
  10728. case 64:
  10729. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10730. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10731. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10732. break;
  10733. }
  10734. /* fallthrough */
  10735. case 128:
  10736. default:
  10737. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10738. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10739. break;
  10740. }
  10741. } else {
  10742. switch (cacheline_size) {
  10743. case 16:
  10744. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10745. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10746. DMA_RWCTRL_WRITE_BNDRY_16);
  10747. break;
  10748. }
  10749. /* fallthrough */
  10750. case 32:
  10751. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10752. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10753. DMA_RWCTRL_WRITE_BNDRY_32);
  10754. break;
  10755. }
  10756. /* fallthrough */
  10757. case 64:
  10758. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10759. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10760. DMA_RWCTRL_WRITE_BNDRY_64);
  10761. break;
  10762. }
  10763. /* fallthrough */
  10764. case 128:
  10765. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10766. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10767. DMA_RWCTRL_WRITE_BNDRY_128);
  10768. break;
  10769. }
  10770. /* fallthrough */
  10771. case 256:
  10772. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10773. DMA_RWCTRL_WRITE_BNDRY_256);
  10774. break;
  10775. case 512:
  10776. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10777. DMA_RWCTRL_WRITE_BNDRY_512);
  10778. break;
  10779. case 1024:
  10780. default:
  10781. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10782. DMA_RWCTRL_WRITE_BNDRY_1024);
  10783. break;
  10784. }
  10785. }
  10786. out:
  10787. return val;
  10788. }
  10789. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10790. {
  10791. struct tg3_internal_buffer_desc test_desc;
  10792. u32 sram_dma_descs;
  10793. int i, ret;
  10794. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10795. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10796. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10797. tw32(RDMAC_STATUS, 0);
  10798. tw32(WDMAC_STATUS, 0);
  10799. tw32(BUFMGR_MODE, 0);
  10800. tw32(FTQ_RESET, 0);
  10801. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10802. test_desc.addr_lo = buf_dma & 0xffffffff;
  10803. test_desc.nic_mbuf = 0x00002100;
  10804. test_desc.len = size;
  10805. /*
  10806. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10807. * the *second* time the tg3 driver was getting loaded after an
  10808. * initial scan.
  10809. *
  10810. * Broadcom tells me:
  10811. * ...the DMA engine is connected to the GRC block and a DMA
  10812. * reset may affect the GRC block in some unpredictable way...
  10813. * The behavior of resets to individual blocks has not been tested.
  10814. *
  10815. * Broadcom noted the GRC reset will also reset all sub-components.
  10816. */
  10817. if (to_device) {
  10818. test_desc.cqid_sqid = (13 << 8) | 2;
  10819. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10820. udelay(40);
  10821. } else {
  10822. test_desc.cqid_sqid = (16 << 8) | 7;
  10823. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10824. udelay(40);
  10825. }
  10826. test_desc.flags = 0x00000005;
  10827. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10828. u32 val;
  10829. val = *(((u32 *)&test_desc) + i);
  10830. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10831. sram_dma_descs + (i * sizeof(u32)));
  10832. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10833. }
  10834. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10835. if (to_device) {
  10836. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10837. } else {
  10838. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10839. }
  10840. ret = -ENODEV;
  10841. for (i = 0; i < 40; i++) {
  10842. u32 val;
  10843. if (to_device)
  10844. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10845. else
  10846. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10847. if ((val & 0xffff) == sram_dma_descs) {
  10848. ret = 0;
  10849. break;
  10850. }
  10851. udelay(100);
  10852. }
  10853. return ret;
  10854. }
  10855. #define TEST_BUFFER_SIZE 0x2000
  10856. static int __devinit tg3_test_dma(struct tg3 *tp)
  10857. {
  10858. dma_addr_t buf_dma;
  10859. u32 *buf, saved_dma_rwctrl;
  10860. int ret;
  10861. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10862. if (!buf) {
  10863. ret = -ENOMEM;
  10864. goto out_nofree;
  10865. }
  10866. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10867. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10868. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10869. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10870. /* DMA read watermark not used on PCIE */
  10871. tp->dma_rwctrl |= 0x00180000;
  10872. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10875. tp->dma_rwctrl |= 0x003f0000;
  10876. else
  10877. tp->dma_rwctrl |= 0x003f000f;
  10878. } else {
  10879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10881. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10882. u32 read_water = 0x7;
  10883. /* If the 5704 is behind the EPB bridge, we can
  10884. * do the less restrictive ONE_DMA workaround for
  10885. * better performance.
  10886. */
  10887. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10889. tp->dma_rwctrl |= 0x8000;
  10890. else if (ccval == 0x6 || ccval == 0x7)
  10891. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10893. read_water = 4;
  10894. /* Set bit 23 to enable PCIX hw bug fix */
  10895. tp->dma_rwctrl |=
  10896. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10897. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10898. (1 << 23);
  10899. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10900. /* 5780 always in PCIX mode */
  10901. tp->dma_rwctrl |= 0x00144000;
  10902. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10903. /* 5714 always in PCIX mode */
  10904. tp->dma_rwctrl |= 0x00148000;
  10905. } else {
  10906. tp->dma_rwctrl |= 0x001b000f;
  10907. }
  10908. }
  10909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10911. tp->dma_rwctrl &= 0xfffffff0;
  10912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10913. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10914. /* Remove this if it causes problems for some boards. */
  10915. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10916. /* On 5700/5701 chips, we need to set this bit.
  10917. * Otherwise the chip will issue cacheline transactions
  10918. * to streamable DMA memory with not all the byte
  10919. * enables turned on. This is an error on several
  10920. * RISC PCI controllers, in particular sparc64.
  10921. *
  10922. * On 5703/5704 chips, this bit has been reassigned
  10923. * a different meaning. In particular, it is used
  10924. * on those chips to enable a PCI-X workaround.
  10925. */
  10926. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10927. }
  10928. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10929. #if 0
  10930. /* Unneeded, already done by tg3_get_invariants. */
  10931. tg3_switch_clocks(tp);
  10932. #endif
  10933. ret = 0;
  10934. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10935. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10936. goto out;
  10937. /* It is best to perform DMA test with maximum write burst size
  10938. * to expose the 5700/5701 write DMA bug.
  10939. */
  10940. saved_dma_rwctrl = tp->dma_rwctrl;
  10941. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10942. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10943. while (1) {
  10944. u32 *p = buf, i;
  10945. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10946. p[i] = i;
  10947. /* Send the buffer to the chip. */
  10948. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10949. if (ret) {
  10950. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10951. break;
  10952. }
  10953. #if 0
  10954. /* validate data reached card RAM correctly. */
  10955. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10956. u32 val;
  10957. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10958. if (le32_to_cpu(val) != p[i]) {
  10959. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10960. /* ret = -ENODEV here? */
  10961. }
  10962. p[i] = 0;
  10963. }
  10964. #endif
  10965. /* Now read it back. */
  10966. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10967. if (ret) {
  10968. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10969. break;
  10970. }
  10971. /* Verify it. */
  10972. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10973. if (p[i] == i)
  10974. continue;
  10975. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10976. DMA_RWCTRL_WRITE_BNDRY_16) {
  10977. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10978. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10979. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10980. break;
  10981. } else {
  10982. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10983. ret = -ENODEV;
  10984. goto out;
  10985. }
  10986. }
  10987. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10988. /* Success. */
  10989. ret = 0;
  10990. break;
  10991. }
  10992. }
  10993. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10994. DMA_RWCTRL_WRITE_BNDRY_16) {
  10995. static struct pci_device_id dma_wait_state_chipsets[] = {
  10996. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10997. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10998. { },
  10999. };
  11000. /* DMA test passed without adjusting DMA boundary,
  11001. * now look for chipsets that are known to expose the
  11002. * DMA bug without failing the test.
  11003. */
  11004. if (pci_dev_present(dma_wait_state_chipsets)) {
  11005. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11006. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11007. }
  11008. else
  11009. /* Safe to use the calculated DMA boundary. */
  11010. tp->dma_rwctrl = saved_dma_rwctrl;
  11011. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11012. }
  11013. out:
  11014. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11015. out_nofree:
  11016. return ret;
  11017. }
  11018. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11019. {
  11020. tp->link_config.advertising =
  11021. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11022. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11023. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11024. ADVERTISED_Autoneg | ADVERTISED_MII);
  11025. tp->link_config.speed = SPEED_INVALID;
  11026. tp->link_config.duplex = DUPLEX_INVALID;
  11027. tp->link_config.autoneg = AUTONEG_ENABLE;
  11028. tp->link_config.active_speed = SPEED_INVALID;
  11029. tp->link_config.active_duplex = DUPLEX_INVALID;
  11030. tp->link_config.phy_is_low_power = 0;
  11031. tp->link_config.orig_speed = SPEED_INVALID;
  11032. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11033. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11034. }
  11035. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11036. {
  11037. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11038. tp->bufmgr_config.mbuf_read_dma_low_water =
  11039. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11040. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11041. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11042. tp->bufmgr_config.mbuf_high_water =
  11043. DEFAULT_MB_HIGH_WATER_5705;
  11044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11045. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11046. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11047. tp->bufmgr_config.mbuf_high_water =
  11048. DEFAULT_MB_HIGH_WATER_5906;
  11049. }
  11050. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11051. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11052. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11053. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11054. tp->bufmgr_config.mbuf_high_water_jumbo =
  11055. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11056. } else {
  11057. tp->bufmgr_config.mbuf_read_dma_low_water =
  11058. DEFAULT_MB_RDMA_LOW_WATER;
  11059. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11060. DEFAULT_MB_MACRX_LOW_WATER;
  11061. tp->bufmgr_config.mbuf_high_water =
  11062. DEFAULT_MB_HIGH_WATER;
  11063. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11064. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11065. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11066. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11067. tp->bufmgr_config.mbuf_high_water_jumbo =
  11068. DEFAULT_MB_HIGH_WATER_JUMBO;
  11069. }
  11070. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11071. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11072. }
  11073. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11074. {
  11075. switch (tp->phy_id & PHY_ID_MASK) {
  11076. case PHY_ID_BCM5400: return "5400";
  11077. case PHY_ID_BCM5401: return "5401";
  11078. case PHY_ID_BCM5411: return "5411";
  11079. case PHY_ID_BCM5701: return "5701";
  11080. case PHY_ID_BCM5703: return "5703";
  11081. case PHY_ID_BCM5704: return "5704";
  11082. case PHY_ID_BCM5705: return "5705";
  11083. case PHY_ID_BCM5750: return "5750";
  11084. case PHY_ID_BCM5752: return "5752";
  11085. case PHY_ID_BCM5714: return "5714";
  11086. case PHY_ID_BCM5780: return "5780";
  11087. case PHY_ID_BCM5755: return "5755";
  11088. case PHY_ID_BCM5787: return "5787";
  11089. case PHY_ID_BCM5784: return "5784";
  11090. case PHY_ID_BCM5756: return "5722/5756";
  11091. case PHY_ID_BCM5906: return "5906";
  11092. case PHY_ID_BCM5761: return "5761";
  11093. case PHY_ID_BCM8002: return "8002/serdes";
  11094. case 0: return "serdes";
  11095. default: return "unknown";
  11096. }
  11097. }
  11098. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11099. {
  11100. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11101. strcpy(str, "PCI Express");
  11102. return str;
  11103. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11104. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11105. strcpy(str, "PCIX:");
  11106. if ((clock_ctrl == 7) ||
  11107. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11108. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11109. strcat(str, "133MHz");
  11110. else if (clock_ctrl == 0)
  11111. strcat(str, "33MHz");
  11112. else if (clock_ctrl == 2)
  11113. strcat(str, "50MHz");
  11114. else if (clock_ctrl == 4)
  11115. strcat(str, "66MHz");
  11116. else if (clock_ctrl == 6)
  11117. strcat(str, "100MHz");
  11118. } else {
  11119. strcpy(str, "PCI:");
  11120. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11121. strcat(str, "66MHz");
  11122. else
  11123. strcat(str, "33MHz");
  11124. }
  11125. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11126. strcat(str, ":32-bit");
  11127. else
  11128. strcat(str, ":64-bit");
  11129. return str;
  11130. }
  11131. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11132. {
  11133. struct pci_dev *peer;
  11134. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11135. for (func = 0; func < 8; func++) {
  11136. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11137. if (peer && peer != tp->pdev)
  11138. break;
  11139. pci_dev_put(peer);
  11140. }
  11141. /* 5704 can be configured in single-port mode, set peer to
  11142. * tp->pdev in that case.
  11143. */
  11144. if (!peer) {
  11145. peer = tp->pdev;
  11146. return peer;
  11147. }
  11148. /*
  11149. * We don't need to keep the refcount elevated; there's no way
  11150. * to remove one half of this device without removing the other
  11151. */
  11152. pci_dev_put(peer);
  11153. return peer;
  11154. }
  11155. static void __devinit tg3_init_coal(struct tg3 *tp)
  11156. {
  11157. struct ethtool_coalesce *ec = &tp->coal;
  11158. memset(ec, 0, sizeof(*ec));
  11159. ec->cmd = ETHTOOL_GCOALESCE;
  11160. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11161. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11162. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11163. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11164. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11165. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11166. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11167. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11168. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11169. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11170. HOSTCC_MODE_CLRTICK_TXBD)) {
  11171. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11172. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11173. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11174. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11175. }
  11176. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11177. ec->rx_coalesce_usecs_irq = 0;
  11178. ec->tx_coalesce_usecs_irq = 0;
  11179. ec->stats_block_coalesce_usecs = 0;
  11180. }
  11181. }
  11182. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11183. const struct pci_device_id *ent)
  11184. {
  11185. static int tg3_version_printed = 0;
  11186. resource_size_t tg3reg_base;
  11187. unsigned long tg3reg_len;
  11188. struct net_device *dev;
  11189. struct tg3 *tp;
  11190. int err, pm_cap;
  11191. char str[40];
  11192. u64 dma_mask, persist_dma_mask;
  11193. if (tg3_version_printed++ == 0)
  11194. printk(KERN_INFO "%s", version);
  11195. err = pci_enable_device(pdev);
  11196. if (err) {
  11197. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11198. "aborting.\n");
  11199. return err;
  11200. }
  11201. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  11202. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11203. "base address, aborting.\n");
  11204. err = -ENODEV;
  11205. goto err_out_disable_pdev;
  11206. }
  11207. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11208. if (err) {
  11209. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11210. "aborting.\n");
  11211. goto err_out_disable_pdev;
  11212. }
  11213. pci_set_master(pdev);
  11214. /* Find power-management capability. */
  11215. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11216. if (pm_cap == 0) {
  11217. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11218. "aborting.\n");
  11219. err = -EIO;
  11220. goto err_out_free_res;
  11221. }
  11222. tg3reg_base = pci_resource_start(pdev, 0);
  11223. tg3reg_len = pci_resource_len(pdev, 0);
  11224. dev = alloc_etherdev(sizeof(*tp));
  11225. if (!dev) {
  11226. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11227. err = -ENOMEM;
  11228. goto err_out_free_res;
  11229. }
  11230. SET_NETDEV_DEV(dev, &pdev->dev);
  11231. #if TG3_VLAN_TAG_USED
  11232. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11233. dev->vlan_rx_register = tg3_vlan_rx_register;
  11234. #endif
  11235. tp = netdev_priv(dev);
  11236. tp->pdev = pdev;
  11237. tp->dev = dev;
  11238. tp->pm_cap = pm_cap;
  11239. tp->rx_mode = TG3_DEF_RX_MODE;
  11240. tp->tx_mode = TG3_DEF_TX_MODE;
  11241. if (tg3_debug > 0)
  11242. tp->msg_enable = tg3_debug;
  11243. else
  11244. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11245. /* The word/byte swap controls here control register access byte
  11246. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11247. * setting below.
  11248. */
  11249. tp->misc_host_ctrl =
  11250. MISC_HOST_CTRL_MASK_PCI_INT |
  11251. MISC_HOST_CTRL_WORD_SWAP |
  11252. MISC_HOST_CTRL_INDIR_ACCESS |
  11253. MISC_HOST_CTRL_PCISTATE_RW;
  11254. /* The NONFRM (non-frame) byte/word swap controls take effect
  11255. * on descriptor entries, anything which isn't packet data.
  11256. *
  11257. * The StrongARM chips on the board (one for tx, one for rx)
  11258. * are running in big-endian mode.
  11259. */
  11260. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11261. GRC_MODE_WSWAP_NONFRM_DATA);
  11262. #ifdef __BIG_ENDIAN
  11263. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11264. #endif
  11265. spin_lock_init(&tp->lock);
  11266. spin_lock_init(&tp->indirect_lock);
  11267. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11268. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11269. if (!tp->regs) {
  11270. printk(KERN_ERR PFX "Cannot map device registers, "
  11271. "aborting.\n");
  11272. err = -ENOMEM;
  11273. goto err_out_free_dev;
  11274. }
  11275. tg3_init_link_config(tp);
  11276. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11277. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11278. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11279. dev->open = tg3_open;
  11280. dev->stop = tg3_close;
  11281. dev->get_stats = tg3_get_stats;
  11282. dev->set_multicast_list = tg3_set_rx_mode;
  11283. dev->set_mac_address = tg3_set_mac_addr;
  11284. dev->do_ioctl = tg3_ioctl;
  11285. dev->tx_timeout = tg3_tx_timeout;
  11286. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11287. dev->ethtool_ops = &tg3_ethtool_ops;
  11288. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11289. dev->change_mtu = tg3_change_mtu;
  11290. dev->irq = pdev->irq;
  11291. #ifdef CONFIG_NET_POLL_CONTROLLER
  11292. dev->poll_controller = tg3_poll_controller;
  11293. #endif
  11294. err = tg3_get_invariants(tp);
  11295. if (err) {
  11296. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11297. "aborting.\n");
  11298. goto err_out_iounmap;
  11299. }
  11300. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11301. * device behind the EPB cannot support DMA addresses > 40-bit.
  11302. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11303. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11304. * do DMA address check in tg3_start_xmit().
  11305. */
  11306. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11307. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11308. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11309. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11310. #ifdef CONFIG_HIGHMEM
  11311. dma_mask = DMA_64BIT_MASK;
  11312. #endif
  11313. } else
  11314. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11315. /* Configure DMA attributes. */
  11316. if (dma_mask > DMA_32BIT_MASK) {
  11317. err = pci_set_dma_mask(pdev, dma_mask);
  11318. if (!err) {
  11319. dev->features |= NETIF_F_HIGHDMA;
  11320. err = pci_set_consistent_dma_mask(pdev,
  11321. persist_dma_mask);
  11322. if (err < 0) {
  11323. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11324. "DMA for consistent allocations\n");
  11325. goto err_out_iounmap;
  11326. }
  11327. }
  11328. }
  11329. if (err || dma_mask == DMA_32BIT_MASK) {
  11330. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11331. if (err) {
  11332. printk(KERN_ERR PFX "No usable DMA configuration, "
  11333. "aborting.\n");
  11334. goto err_out_iounmap;
  11335. }
  11336. }
  11337. tg3_init_bufmgr_config(tp);
  11338. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11339. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11340. }
  11341. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11343. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11345. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11346. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11347. } else {
  11348. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11349. }
  11350. /* TSO is on by default on chips that support hardware TSO.
  11351. * Firmware TSO on older chips gives lower performance, so it
  11352. * is off by default, but can be enabled using ethtool.
  11353. */
  11354. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11355. dev->features |= NETIF_F_TSO;
  11356. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11357. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11358. dev->features |= NETIF_F_TSO6;
  11359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11360. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11361. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11363. dev->features |= NETIF_F_TSO_ECN;
  11364. }
  11365. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11366. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11367. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11368. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11369. tp->rx_pending = 63;
  11370. }
  11371. err = tg3_get_device_address(tp);
  11372. if (err) {
  11373. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11374. "aborting.\n");
  11375. goto err_out_iounmap;
  11376. }
  11377. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11378. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  11379. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11380. "base address for APE, aborting.\n");
  11381. err = -ENODEV;
  11382. goto err_out_iounmap;
  11383. }
  11384. tg3reg_base = pci_resource_start(pdev, 2);
  11385. tg3reg_len = pci_resource_len(pdev, 2);
  11386. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11387. if (!tp->aperegs) {
  11388. printk(KERN_ERR PFX "Cannot map APE registers, "
  11389. "aborting.\n");
  11390. err = -ENOMEM;
  11391. goto err_out_iounmap;
  11392. }
  11393. tg3_ape_lock_init(tp);
  11394. }
  11395. /*
  11396. * Reset chip in case UNDI or EFI driver did not shutdown
  11397. * DMA self test will enable WDMAC and we'll see (spurious)
  11398. * pending DMA on the PCI bus at that point.
  11399. */
  11400. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11401. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11402. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11403. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11404. }
  11405. err = tg3_test_dma(tp);
  11406. if (err) {
  11407. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11408. goto err_out_apeunmap;
  11409. }
  11410. /* Tigon3 can do ipv4 only... and some chips have buggy
  11411. * checksumming.
  11412. */
  11413. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11414. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11417. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11420. dev->features |= NETIF_F_IPV6_CSUM;
  11421. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11422. } else
  11423. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11424. /* flow control autonegotiation is default behavior */
  11425. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11426. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11427. tg3_init_coal(tp);
  11428. pci_set_drvdata(pdev, dev);
  11429. err = register_netdev(dev);
  11430. if (err) {
  11431. printk(KERN_ERR PFX "Cannot register net device, "
  11432. "aborting.\n");
  11433. goto err_out_apeunmap;
  11434. }
  11435. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11436. "(%s) %s Ethernet %pM\n",
  11437. dev->name,
  11438. tp->board_part_number,
  11439. tp->pci_chip_rev_id,
  11440. tg3_phy_string(tp),
  11441. tg3_bus_string(tp, str),
  11442. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11443. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11444. "10/100/1000Base-T")),
  11445. dev->dev_addr);
  11446. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11447. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11448. dev->name,
  11449. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11450. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11451. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11452. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11453. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11454. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11455. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11456. dev->name, tp->dma_rwctrl,
  11457. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11458. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11459. return 0;
  11460. err_out_apeunmap:
  11461. if (tp->aperegs) {
  11462. iounmap(tp->aperegs);
  11463. tp->aperegs = NULL;
  11464. }
  11465. err_out_iounmap:
  11466. if (tp->regs) {
  11467. iounmap(tp->regs);
  11468. tp->regs = NULL;
  11469. }
  11470. err_out_free_dev:
  11471. free_netdev(dev);
  11472. err_out_free_res:
  11473. pci_release_regions(pdev);
  11474. err_out_disable_pdev:
  11475. pci_disable_device(pdev);
  11476. pci_set_drvdata(pdev, NULL);
  11477. return err;
  11478. }
  11479. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11480. {
  11481. struct net_device *dev = pci_get_drvdata(pdev);
  11482. if (dev) {
  11483. struct tg3 *tp = netdev_priv(dev);
  11484. flush_scheduled_work();
  11485. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11486. tg3_phy_fini(tp);
  11487. tg3_mdio_fini(tp);
  11488. }
  11489. unregister_netdev(dev);
  11490. if (tp->aperegs) {
  11491. iounmap(tp->aperegs);
  11492. tp->aperegs = NULL;
  11493. }
  11494. if (tp->regs) {
  11495. iounmap(tp->regs);
  11496. tp->regs = NULL;
  11497. }
  11498. free_netdev(dev);
  11499. pci_release_regions(pdev);
  11500. pci_disable_device(pdev);
  11501. pci_set_drvdata(pdev, NULL);
  11502. }
  11503. }
  11504. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11505. {
  11506. struct net_device *dev = pci_get_drvdata(pdev);
  11507. struct tg3 *tp = netdev_priv(dev);
  11508. pci_power_t target_state;
  11509. int err;
  11510. /* PCI register 4 needs to be saved whether netif_running() or not.
  11511. * MSI address and data need to be saved if using MSI and
  11512. * netif_running().
  11513. */
  11514. pci_save_state(pdev);
  11515. if (!netif_running(dev))
  11516. return 0;
  11517. flush_scheduled_work();
  11518. tg3_phy_stop(tp);
  11519. tg3_netif_stop(tp);
  11520. del_timer_sync(&tp->timer);
  11521. tg3_full_lock(tp, 1);
  11522. tg3_disable_ints(tp);
  11523. tg3_full_unlock(tp);
  11524. netif_device_detach(dev);
  11525. tg3_full_lock(tp, 0);
  11526. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11527. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11528. tg3_full_unlock(tp);
  11529. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11530. err = tg3_set_power_state(tp, target_state);
  11531. if (err) {
  11532. int err2;
  11533. tg3_full_lock(tp, 0);
  11534. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11535. err2 = tg3_restart_hw(tp, 1);
  11536. if (err2)
  11537. goto out;
  11538. tp->timer.expires = jiffies + tp->timer_offset;
  11539. add_timer(&tp->timer);
  11540. netif_device_attach(dev);
  11541. tg3_netif_start(tp);
  11542. out:
  11543. tg3_full_unlock(tp);
  11544. if (!err2)
  11545. tg3_phy_start(tp);
  11546. }
  11547. return err;
  11548. }
  11549. static int tg3_resume(struct pci_dev *pdev)
  11550. {
  11551. struct net_device *dev = pci_get_drvdata(pdev);
  11552. struct tg3 *tp = netdev_priv(dev);
  11553. int err;
  11554. pci_restore_state(tp->pdev);
  11555. if (!netif_running(dev))
  11556. return 0;
  11557. err = tg3_set_power_state(tp, PCI_D0);
  11558. if (err)
  11559. return err;
  11560. netif_device_attach(dev);
  11561. tg3_full_lock(tp, 0);
  11562. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11563. err = tg3_restart_hw(tp, 1);
  11564. if (err)
  11565. goto out;
  11566. tp->timer.expires = jiffies + tp->timer_offset;
  11567. add_timer(&tp->timer);
  11568. tg3_netif_start(tp);
  11569. out:
  11570. tg3_full_unlock(tp);
  11571. if (!err)
  11572. tg3_phy_start(tp);
  11573. return err;
  11574. }
  11575. static struct pci_driver tg3_driver = {
  11576. .name = DRV_MODULE_NAME,
  11577. .id_table = tg3_pci_tbl,
  11578. .probe = tg3_init_one,
  11579. .remove = __devexit_p(tg3_remove_one),
  11580. .suspend = tg3_suspend,
  11581. .resume = tg3_resume
  11582. };
  11583. static int __init tg3_init(void)
  11584. {
  11585. return pci_register_driver(&tg3_driver);
  11586. }
  11587. static void __exit tg3_cleanup(void)
  11588. {
  11589. pci_unregister_driver(&tg3_driver);
  11590. }
  11591. module_init(tg3_init);
  11592. module_exit(tg3_cleanup);