tg3.c 394 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 112
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "July 11, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_RING_SIZE 512
  92. #define TG3_DEF_RX_RING_PENDING 200
  93. #define TG3_RX_JUMBO_RING_SIZE 256
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_RX_RCB_RING_SIZE(tp) \
  103. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  104. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  105. #define TG3_TX_RING_SIZE 512
  106. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  107. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RING_SIZE)
  109. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  110. TG3_RX_JUMBO_RING_SIZE)
  111. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  112. TG3_RX_RCB_RING_SIZE(tp))
  113. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  114. TG3_TX_RING_SIZE)
  115. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  116. #define TG3_RX_DMA_ALIGN 16
  117. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  118. #define TG3_DMA_BYTE_ENAB 64
  119. #define TG3_RX_STD_DMA_SZ 1536
  120. #define TG3_RX_JMB_DMA_SZ 9046
  121. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  122. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  123. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  124. #define TG3_RX_STD_BUFF_RING_SIZE \
  125. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  126. #define TG3_RX_JMB_BUFF_RING_SIZE \
  127. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  128. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  129. * that are at least dword aligned when used in PCIX mode. The driver
  130. * works around this bug by double copying the packet. This workaround
  131. * is built into the normal double copy length check for efficiency.
  132. *
  133. * However, the double copy is only necessary on those architectures
  134. * where unaligned memory accesses are inefficient. For those architectures
  135. * where unaligned memory accesses incur little penalty, we can reintegrate
  136. * the 5701 in the normal rx path. Doing so saves a device structure
  137. * dereference by hardcoding the double copy threshold in place.
  138. */
  139. #define TG3_RX_COPY_THRESHOLD 256
  140. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  141. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  142. #else
  143. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  144. #endif
  145. /* minimum number of free TX descriptors required to wake up TX process */
  146. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  147. #define TG3_RAW_IP_ALIGN 2
  148. /* number of ETHTOOL_GSTATS u64's */
  149. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  150. #define TG3_NUM_TEST 6
  151. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  152. #define FIRMWARE_TG3 "tigon/tg3.bin"
  153. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  154. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  155. static char version[] __devinitdata =
  156. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  157. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  158. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  159. MODULE_LICENSE("GPL");
  160. MODULE_VERSION(DRV_MODULE_VERSION);
  161. MODULE_FIRMWARE(FIRMWARE_TG3);
  162. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  163. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  164. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  165. module_param(tg3_debug, int, 0);
  166. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  167. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  251. {}
  252. };
  253. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  254. static const struct {
  255. const char string[ETH_GSTRING_LEN];
  256. } ethtool_stats_keys[TG3_NUM_STATS] = {
  257. { "rx_octets" },
  258. { "rx_fragments" },
  259. { "rx_ucast_packets" },
  260. { "rx_mcast_packets" },
  261. { "rx_bcast_packets" },
  262. { "rx_fcs_errors" },
  263. { "rx_align_errors" },
  264. { "rx_xon_pause_rcvd" },
  265. { "rx_xoff_pause_rcvd" },
  266. { "rx_mac_ctrl_rcvd" },
  267. { "rx_xoff_entered" },
  268. { "rx_frame_too_long_errors" },
  269. { "rx_jabbers" },
  270. { "rx_undersize_packets" },
  271. { "rx_in_length_errors" },
  272. { "rx_out_length_errors" },
  273. { "rx_64_or_less_octet_packets" },
  274. { "rx_65_to_127_octet_packets" },
  275. { "rx_128_to_255_octet_packets" },
  276. { "rx_256_to_511_octet_packets" },
  277. { "rx_512_to_1023_octet_packets" },
  278. { "rx_1024_to_1522_octet_packets" },
  279. { "rx_1523_to_2047_octet_packets" },
  280. { "rx_2048_to_4095_octet_packets" },
  281. { "rx_4096_to_8191_octet_packets" },
  282. { "rx_8192_to_9022_octet_packets" },
  283. { "tx_octets" },
  284. { "tx_collisions" },
  285. { "tx_xon_sent" },
  286. { "tx_xoff_sent" },
  287. { "tx_flow_control" },
  288. { "tx_mac_errors" },
  289. { "tx_single_collisions" },
  290. { "tx_mult_collisions" },
  291. { "tx_deferred" },
  292. { "tx_excessive_collisions" },
  293. { "tx_late_collisions" },
  294. { "tx_collide_2times" },
  295. { "tx_collide_3times" },
  296. { "tx_collide_4times" },
  297. { "tx_collide_5times" },
  298. { "tx_collide_6times" },
  299. { "tx_collide_7times" },
  300. { "tx_collide_8times" },
  301. { "tx_collide_9times" },
  302. { "tx_collide_10times" },
  303. { "tx_collide_11times" },
  304. { "tx_collide_12times" },
  305. { "tx_collide_13times" },
  306. { "tx_collide_14times" },
  307. { "tx_collide_15times" },
  308. { "tx_ucast_packets" },
  309. { "tx_mcast_packets" },
  310. { "tx_bcast_packets" },
  311. { "tx_carrier_sense_errors" },
  312. { "tx_discards" },
  313. { "tx_errors" },
  314. { "dma_writeq_full" },
  315. { "dma_write_prioq_full" },
  316. { "rxbds_empty" },
  317. { "rx_discards" },
  318. { "rx_errors" },
  319. { "rx_threshold_hit" },
  320. { "dma_readq_full" },
  321. { "dma_read_prioq_full" },
  322. { "tx_comp_queue_full" },
  323. { "ring_set_send_prod_index" },
  324. { "ring_status_update" },
  325. { "nic_irqs" },
  326. { "nic_avoided_irqs" },
  327. { "nic_tx_threshold_hit" }
  328. };
  329. static const struct {
  330. const char string[ETH_GSTRING_LEN];
  331. } ethtool_test_keys[TG3_NUM_TEST] = {
  332. { "nvram test (online) " },
  333. { "link test (online) " },
  334. { "register test (offline)" },
  335. { "memory test (offline)" },
  336. { "loopback test (offline)" },
  337. { "interrupt test (offline)" },
  338. };
  339. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->regs + off);
  342. }
  343. static u32 tg3_read32(struct tg3 *tp, u32 off)
  344. {
  345. return readl(tp->regs + off);
  346. }
  347. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  348. {
  349. writel(val, tp->aperegs + off);
  350. }
  351. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  352. {
  353. return readl(tp->aperegs + off);
  354. }
  355. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. unsigned long flags;
  358. spin_lock_irqsave(&tp->indirect_lock, flags);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  360. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  361. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  362. }
  363. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. writel(val, tp->regs + off);
  366. readl(tp->regs + off);
  367. }
  368. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  379. {
  380. unsigned long flags;
  381. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  382. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  383. TG3_64BIT_REG_LOW, val);
  384. return;
  385. }
  386. if (off == TG3_RX_STD_PROD_IDX_REG) {
  387. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  388. TG3_64BIT_REG_LOW, val);
  389. return;
  390. }
  391. spin_lock_irqsave(&tp->indirect_lock, flags);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  393. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  394. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  395. /* In indirect mode when disabling interrupts, we also need
  396. * to clear the interrupt bit in the GRC local ctrl register.
  397. */
  398. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  399. (val == 0x1)) {
  400. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  401. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  402. }
  403. }
  404. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  405. {
  406. unsigned long flags;
  407. u32 val;
  408. spin_lock_irqsave(&tp->indirect_lock, flags);
  409. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  410. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  411. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  412. return val;
  413. }
  414. /* usec_wait specifies the wait time in usec when writing to certain registers
  415. * where it is unsafe to read back the register without some delay.
  416. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  417. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  418. */
  419. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  420. {
  421. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  422. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  423. /* Non-posted methods */
  424. tp->write32(tp, off, val);
  425. else {
  426. /* Posted method */
  427. tg3_write32(tp, off, val);
  428. if (usec_wait)
  429. udelay(usec_wait);
  430. tp->read32(tp, off);
  431. }
  432. /* Wait again after the read for the posted method to guarantee that
  433. * the wait time is met.
  434. */
  435. if (usec_wait)
  436. udelay(usec_wait);
  437. }
  438. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  439. {
  440. tp->write32_mbox(tp, off, val);
  441. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  442. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  443. tp->read32_mbox(tp, off);
  444. }
  445. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  446. {
  447. void __iomem *mbox = tp->regs + off;
  448. writel(val, mbox);
  449. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  450. writel(val, mbox);
  451. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  452. readl(mbox);
  453. }
  454. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  455. {
  456. return readl(tp->regs + off + GRCMBOX_BASE);
  457. }
  458. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  459. {
  460. writel(val, tp->regs + off + GRCMBOX_BASE);
  461. }
  462. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  463. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  464. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  465. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  466. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  467. #define tw32(reg, val) tp->write32(tp, reg, val)
  468. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  469. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  470. #define tr32(reg) tp->read32(tp, reg)
  471. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  472. {
  473. unsigned long flags;
  474. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  475. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  476. return;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  480. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  481. /* Always leave this as zero. */
  482. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  483. } else {
  484. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  485. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  486. /* Always leave this as zero. */
  487. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  488. }
  489. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  490. }
  491. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  492. {
  493. unsigned long flags;
  494. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  495. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  496. *val = 0;
  497. return;
  498. }
  499. spin_lock_irqsave(&tp->indirect_lock, flags);
  500. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  503. /* Always leave this as zero. */
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. } else {
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. *val = tr32(TG3PCI_MEM_WIN_DATA);
  508. /* Always leave this as zero. */
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. }
  511. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  512. }
  513. static void tg3_ape_lock_init(struct tg3 *tp)
  514. {
  515. int i;
  516. u32 regbase;
  517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  518. regbase = TG3_APE_LOCK_GRANT;
  519. else
  520. regbase = TG3_APE_PER_LOCK_GRANT;
  521. /* Make sure the driver hasn't any stale locks. */
  522. for (i = 0; i < 8; i++)
  523. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  524. }
  525. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  526. {
  527. int i, off;
  528. int ret = 0;
  529. u32 status, req, gnt;
  530. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  531. return 0;
  532. switch (locknum) {
  533. case TG3_APE_LOCK_GRC:
  534. case TG3_APE_LOCK_MEM:
  535. break;
  536. default:
  537. return -EINVAL;
  538. }
  539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  540. req = TG3_APE_LOCK_REQ;
  541. gnt = TG3_APE_LOCK_GRANT;
  542. } else {
  543. req = TG3_APE_PER_LOCK_REQ;
  544. gnt = TG3_APE_PER_LOCK_GRANT;
  545. }
  546. off = 4 * locknum;
  547. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  548. /* Wait for up to 1 millisecond to acquire lock. */
  549. for (i = 0; i < 100; i++) {
  550. status = tg3_ape_read32(tp, gnt + off);
  551. if (status == APE_LOCK_GRANT_DRIVER)
  552. break;
  553. udelay(10);
  554. }
  555. if (status != APE_LOCK_GRANT_DRIVER) {
  556. /* Revoke the lock request. */
  557. tg3_ape_write32(tp, gnt + off,
  558. APE_LOCK_GRANT_DRIVER);
  559. ret = -EBUSY;
  560. }
  561. return ret;
  562. }
  563. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  564. {
  565. u32 gnt;
  566. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  567. return;
  568. switch (locknum) {
  569. case TG3_APE_LOCK_GRC:
  570. case TG3_APE_LOCK_MEM:
  571. break;
  572. default:
  573. return;
  574. }
  575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  576. gnt = TG3_APE_LOCK_GRANT;
  577. else
  578. gnt = TG3_APE_PER_LOCK_GRANT;
  579. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  580. }
  581. static void tg3_disable_ints(struct tg3 *tp)
  582. {
  583. int i;
  584. tw32(TG3PCI_MISC_HOST_CTRL,
  585. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  586. for (i = 0; i < tp->irq_max; i++)
  587. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  588. }
  589. static void tg3_enable_ints(struct tg3 *tp)
  590. {
  591. int i;
  592. tp->irq_sync = 0;
  593. wmb();
  594. tw32(TG3PCI_MISC_HOST_CTRL,
  595. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  596. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  597. for (i = 0; i < tp->irq_cnt; i++) {
  598. struct tg3_napi *tnapi = &tp->napi[i];
  599. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  600. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  601. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  602. tp->coal_now |= tnapi->coal_now;
  603. }
  604. /* Force an initial interrupt */
  605. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  606. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  607. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  608. else
  609. tw32(HOSTCC_MODE, tp->coal_now);
  610. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  611. }
  612. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  613. {
  614. struct tg3 *tp = tnapi->tp;
  615. struct tg3_hw_status *sblk = tnapi->hw_status;
  616. unsigned int work_exists = 0;
  617. /* check for phy events */
  618. if (!(tp->tg3_flags &
  619. (TG3_FLAG_USE_LINKCHG_REG |
  620. TG3_FLAG_POLL_SERDES))) {
  621. if (sblk->status & SD_STATUS_LINK_CHG)
  622. work_exists = 1;
  623. }
  624. /* check for RX/TX work to do */
  625. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  626. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  627. work_exists = 1;
  628. return work_exists;
  629. }
  630. /* tg3_int_reenable
  631. * similar to tg3_enable_ints, but it accurately determines whether there
  632. * is new work pending and can return without flushing the PIO write
  633. * which reenables interrupts
  634. */
  635. static void tg3_int_reenable(struct tg3_napi *tnapi)
  636. {
  637. struct tg3 *tp = tnapi->tp;
  638. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  639. mmiowb();
  640. /* When doing tagged status, this work check is unnecessary.
  641. * The last_tag we write above tells the chip which piece of
  642. * work we've completed.
  643. */
  644. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  645. tg3_has_work(tnapi))
  646. tw32(HOSTCC_MODE, tp->coalesce_mode |
  647. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  648. }
  649. static void tg3_napi_disable(struct tg3 *tp)
  650. {
  651. int i;
  652. for (i = tp->irq_cnt - 1; i >= 0; i--)
  653. napi_disable(&tp->napi[i].napi);
  654. }
  655. static void tg3_napi_enable(struct tg3 *tp)
  656. {
  657. int i;
  658. for (i = 0; i < tp->irq_cnt; i++)
  659. napi_enable(&tp->napi[i].napi);
  660. }
  661. static inline void tg3_netif_stop(struct tg3 *tp)
  662. {
  663. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  664. tg3_napi_disable(tp);
  665. netif_tx_disable(tp->dev);
  666. }
  667. static inline void tg3_netif_start(struct tg3 *tp)
  668. {
  669. /* NOTE: unconditional netif_tx_wake_all_queues is only
  670. * appropriate so long as all callers are assured to
  671. * have free tx slots (such as after tg3_init_hw)
  672. */
  673. netif_tx_wake_all_queues(tp->dev);
  674. tg3_napi_enable(tp);
  675. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  676. tg3_enable_ints(tp);
  677. }
  678. static void tg3_switch_clocks(struct tg3 *tp)
  679. {
  680. u32 clock_ctrl;
  681. u32 orig_clock_ctrl;
  682. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  683. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  684. return;
  685. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  686. orig_clock_ctrl = clock_ctrl;
  687. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  688. CLOCK_CTRL_CLKRUN_OENABLE |
  689. 0x1f);
  690. tp->pci_clock_ctrl = clock_ctrl;
  691. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  692. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  693. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  694. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  695. }
  696. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  697. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  698. clock_ctrl |
  699. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  700. 40);
  701. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  702. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  703. 40);
  704. }
  705. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  706. }
  707. #define PHY_BUSY_LOOPS 5000
  708. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  709. {
  710. u32 frame_val;
  711. unsigned int loops;
  712. int ret;
  713. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  714. tw32_f(MAC_MI_MODE,
  715. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  716. udelay(80);
  717. }
  718. *val = 0x0;
  719. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  720. MI_COM_PHY_ADDR_MASK);
  721. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  722. MI_COM_REG_ADDR_MASK);
  723. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  724. tw32_f(MAC_MI_COM, frame_val);
  725. loops = PHY_BUSY_LOOPS;
  726. while (loops != 0) {
  727. udelay(10);
  728. frame_val = tr32(MAC_MI_COM);
  729. if ((frame_val & MI_COM_BUSY) == 0) {
  730. udelay(5);
  731. frame_val = tr32(MAC_MI_COM);
  732. break;
  733. }
  734. loops -= 1;
  735. }
  736. ret = -EBUSY;
  737. if (loops != 0) {
  738. *val = frame_val & MI_COM_DATA_MASK;
  739. ret = 0;
  740. }
  741. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  742. tw32_f(MAC_MI_MODE, tp->mi_mode);
  743. udelay(80);
  744. }
  745. return ret;
  746. }
  747. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  748. {
  749. u32 frame_val;
  750. unsigned int loops;
  751. int ret;
  752. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  753. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  754. return 0;
  755. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  756. tw32_f(MAC_MI_MODE,
  757. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  758. udelay(80);
  759. }
  760. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  761. MI_COM_PHY_ADDR_MASK);
  762. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  763. MI_COM_REG_ADDR_MASK);
  764. frame_val |= (val & MI_COM_DATA_MASK);
  765. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  766. tw32_f(MAC_MI_COM, frame_val);
  767. loops = PHY_BUSY_LOOPS;
  768. while (loops != 0) {
  769. udelay(10);
  770. frame_val = tr32(MAC_MI_COM);
  771. if ((frame_val & MI_COM_BUSY) == 0) {
  772. udelay(5);
  773. frame_val = tr32(MAC_MI_COM);
  774. break;
  775. }
  776. loops -= 1;
  777. }
  778. ret = -EBUSY;
  779. if (loops != 0)
  780. ret = 0;
  781. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  782. tw32_f(MAC_MI_MODE, tp->mi_mode);
  783. udelay(80);
  784. }
  785. return ret;
  786. }
  787. static int tg3_bmcr_reset(struct tg3 *tp)
  788. {
  789. u32 phy_control;
  790. int limit, err;
  791. /* OK, reset it, and poll the BMCR_RESET bit until it
  792. * clears or we time out.
  793. */
  794. phy_control = BMCR_RESET;
  795. err = tg3_writephy(tp, MII_BMCR, phy_control);
  796. if (err != 0)
  797. return -EBUSY;
  798. limit = 5000;
  799. while (limit--) {
  800. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  801. if (err != 0)
  802. return -EBUSY;
  803. if ((phy_control & BMCR_RESET) == 0) {
  804. udelay(40);
  805. break;
  806. }
  807. udelay(10);
  808. }
  809. if (limit < 0)
  810. return -EBUSY;
  811. return 0;
  812. }
  813. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  814. {
  815. struct tg3 *tp = bp->priv;
  816. u32 val;
  817. spin_lock_bh(&tp->lock);
  818. if (tg3_readphy(tp, reg, &val))
  819. val = -EIO;
  820. spin_unlock_bh(&tp->lock);
  821. return val;
  822. }
  823. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  824. {
  825. struct tg3 *tp = bp->priv;
  826. u32 ret = 0;
  827. spin_lock_bh(&tp->lock);
  828. if (tg3_writephy(tp, reg, val))
  829. ret = -EIO;
  830. spin_unlock_bh(&tp->lock);
  831. return ret;
  832. }
  833. static int tg3_mdio_reset(struct mii_bus *bp)
  834. {
  835. return 0;
  836. }
  837. static void tg3_mdio_config_5785(struct tg3 *tp)
  838. {
  839. u32 val;
  840. struct phy_device *phydev;
  841. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  842. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  843. case PHY_ID_BCM50610:
  844. case PHY_ID_BCM50610M:
  845. val = MAC_PHYCFG2_50610_LED_MODES;
  846. break;
  847. case PHY_ID_BCMAC131:
  848. val = MAC_PHYCFG2_AC131_LED_MODES;
  849. break;
  850. case PHY_ID_RTL8211C:
  851. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  852. break;
  853. case PHY_ID_RTL8201E:
  854. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  855. break;
  856. default:
  857. return;
  858. }
  859. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  860. tw32(MAC_PHYCFG2, val);
  861. val = tr32(MAC_PHYCFG1);
  862. val &= ~(MAC_PHYCFG1_RGMII_INT |
  863. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  864. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  865. tw32(MAC_PHYCFG1, val);
  866. return;
  867. }
  868. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  869. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  870. MAC_PHYCFG2_FMODE_MASK_MASK |
  871. MAC_PHYCFG2_GMODE_MASK_MASK |
  872. MAC_PHYCFG2_ACT_MASK_MASK |
  873. MAC_PHYCFG2_QUAL_MASK_MASK |
  874. MAC_PHYCFG2_INBAND_ENABLE;
  875. tw32(MAC_PHYCFG2, val);
  876. val = tr32(MAC_PHYCFG1);
  877. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  878. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  879. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  880. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  881. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  882. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  883. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  884. }
  885. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  886. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  887. tw32(MAC_PHYCFG1, val);
  888. val = tr32(MAC_EXT_RGMII_MODE);
  889. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  890. MAC_RGMII_MODE_RX_QUALITY |
  891. MAC_RGMII_MODE_RX_ACTIVITY |
  892. MAC_RGMII_MODE_RX_ENG_DET |
  893. MAC_RGMII_MODE_TX_ENABLE |
  894. MAC_RGMII_MODE_TX_LOWPWR |
  895. MAC_RGMII_MODE_TX_RESET);
  896. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  897. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  898. val |= MAC_RGMII_MODE_RX_INT_B |
  899. MAC_RGMII_MODE_RX_QUALITY |
  900. MAC_RGMII_MODE_RX_ACTIVITY |
  901. MAC_RGMII_MODE_RX_ENG_DET;
  902. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  903. val |= MAC_RGMII_MODE_TX_ENABLE |
  904. MAC_RGMII_MODE_TX_LOWPWR |
  905. MAC_RGMII_MODE_TX_RESET;
  906. }
  907. tw32(MAC_EXT_RGMII_MODE, val);
  908. }
  909. static void tg3_mdio_start(struct tg3 *tp)
  910. {
  911. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  912. tw32_f(MAC_MI_MODE, tp->mi_mode);
  913. udelay(80);
  914. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  916. tg3_mdio_config_5785(tp);
  917. }
  918. static int tg3_mdio_init(struct tg3 *tp)
  919. {
  920. int i;
  921. u32 reg;
  922. struct phy_device *phydev;
  923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  925. u32 is_serdes;
  926. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  927. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  928. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  929. else
  930. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  931. TG3_CPMU_PHY_STRAP_IS_SERDES;
  932. if (is_serdes)
  933. tp->phy_addr += 7;
  934. } else
  935. tp->phy_addr = TG3_PHY_MII_ADDR;
  936. tg3_mdio_start(tp);
  937. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  938. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  939. return 0;
  940. tp->mdio_bus = mdiobus_alloc();
  941. if (tp->mdio_bus == NULL)
  942. return -ENOMEM;
  943. tp->mdio_bus->name = "tg3 mdio bus";
  944. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  945. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  946. tp->mdio_bus->priv = tp;
  947. tp->mdio_bus->parent = &tp->pdev->dev;
  948. tp->mdio_bus->read = &tg3_mdio_read;
  949. tp->mdio_bus->write = &tg3_mdio_write;
  950. tp->mdio_bus->reset = &tg3_mdio_reset;
  951. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  952. tp->mdio_bus->irq = &tp->mdio_irq[0];
  953. for (i = 0; i < PHY_MAX_ADDR; i++)
  954. tp->mdio_bus->irq[i] = PHY_POLL;
  955. /* The bus registration will look for all the PHYs on the mdio bus.
  956. * Unfortunately, it does not ensure the PHY is powered up before
  957. * accessing the PHY ID registers. A chip reset is the
  958. * quickest way to bring the device back to an operational state..
  959. */
  960. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  961. tg3_bmcr_reset(tp);
  962. i = mdiobus_register(tp->mdio_bus);
  963. if (i) {
  964. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  965. mdiobus_free(tp->mdio_bus);
  966. return i;
  967. }
  968. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  969. if (!phydev || !phydev->drv) {
  970. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  971. mdiobus_unregister(tp->mdio_bus);
  972. mdiobus_free(tp->mdio_bus);
  973. return -ENODEV;
  974. }
  975. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  976. case PHY_ID_BCM57780:
  977. phydev->interface = PHY_INTERFACE_MODE_GMII;
  978. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  979. break;
  980. case PHY_ID_BCM50610:
  981. case PHY_ID_BCM50610M:
  982. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  983. PHY_BRCM_RX_REFCLK_UNUSED |
  984. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  985. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  986. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  987. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  988. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  989. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  990. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  991. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  992. /* fallthru */
  993. case PHY_ID_RTL8211C:
  994. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  995. break;
  996. case PHY_ID_RTL8201E:
  997. case PHY_ID_BCMAC131:
  998. phydev->interface = PHY_INTERFACE_MODE_MII;
  999. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1000. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  1001. break;
  1002. }
  1003. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1005. tg3_mdio_config_5785(tp);
  1006. return 0;
  1007. }
  1008. static void tg3_mdio_fini(struct tg3 *tp)
  1009. {
  1010. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1011. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1012. mdiobus_unregister(tp->mdio_bus);
  1013. mdiobus_free(tp->mdio_bus);
  1014. }
  1015. }
  1016. /* tp->lock is held. */
  1017. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1018. {
  1019. u32 val;
  1020. val = tr32(GRC_RX_CPU_EVENT);
  1021. val |= GRC_RX_CPU_DRIVER_EVENT;
  1022. tw32_f(GRC_RX_CPU_EVENT, val);
  1023. tp->last_event_jiffies = jiffies;
  1024. }
  1025. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1026. /* tp->lock is held. */
  1027. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1028. {
  1029. int i;
  1030. unsigned int delay_cnt;
  1031. long time_remain;
  1032. /* If enough time has passed, no wait is necessary. */
  1033. time_remain = (long)(tp->last_event_jiffies + 1 +
  1034. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1035. (long)jiffies;
  1036. if (time_remain < 0)
  1037. return;
  1038. /* Check if we can shorten the wait time. */
  1039. delay_cnt = jiffies_to_usecs(time_remain);
  1040. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1041. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1042. delay_cnt = (delay_cnt >> 3) + 1;
  1043. for (i = 0; i < delay_cnt; i++) {
  1044. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1045. break;
  1046. udelay(8);
  1047. }
  1048. }
  1049. /* tp->lock is held. */
  1050. static void tg3_ump_link_report(struct tg3 *tp)
  1051. {
  1052. u32 reg;
  1053. u32 val;
  1054. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1055. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1056. return;
  1057. tg3_wait_for_event_ack(tp);
  1058. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1059. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1060. val = 0;
  1061. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1062. val = reg << 16;
  1063. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1064. val |= (reg & 0xffff);
  1065. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1066. val = 0;
  1067. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1068. val = reg << 16;
  1069. if (!tg3_readphy(tp, MII_LPA, &reg))
  1070. val |= (reg & 0xffff);
  1071. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1072. val = 0;
  1073. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1074. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1075. val = reg << 16;
  1076. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1077. val |= (reg & 0xffff);
  1078. }
  1079. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1080. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1081. val = reg << 16;
  1082. else
  1083. val = 0;
  1084. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1085. tg3_generate_fw_event(tp);
  1086. }
  1087. static void tg3_link_report(struct tg3 *tp)
  1088. {
  1089. if (!netif_carrier_ok(tp->dev)) {
  1090. netif_info(tp, link, tp->dev, "Link is down\n");
  1091. tg3_ump_link_report(tp);
  1092. } else if (netif_msg_link(tp)) {
  1093. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1094. (tp->link_config.active_speed == SPEED_1000 ?
  1095. 1000 :
  1096. (tp->link_config.active_speed == SPEED_100 ?
  1097. 100 : 10)),
  1098. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1099. "full" : "half"));
  1100. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1101. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1102. "on" : "off",
  1103. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1104. "on" : "off");
  1105. tg3_ump_link_report(tp);
  1106. }
  1107. }
  1108. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1109. {
  1110. u16 miireg;
  1111. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1112. miireg = ADVERTISE_PAUSE_CAP;
  1113. else if (flow_ctrl & FLOW_CTRL_TX)
  1114. miireg = ADVERTISE_PAUSE_ASYM;
  1115. else if (flow_ctrl & FLOW_CTRL_RX)
  1116. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1117. else
  1118. miireg = 0;
  1119. return miireg;
  1120. }
  1121. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1122. {
  1123. u16 miireg;
  1124. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1125. miireg = ADVERTISE_1000XPAUSE;
  1126. else if (flow_ctrl & FLOW_CTRL_TX)
  1127. miireg = ADVERTISE_1000XPSE_ASYM;
  1128. else if (flow_ctrl & FLOW_CTRL_RX)
  1129. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1130. else
  1131. miireg = 0;
  1132. return miireg;
  1133. }
  1134. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1135. {
  1136. u8 cap = 0;
  1137. if (lcladv & ADVERTISE_1000XPAUSE) {
  1138. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1139. if (rmtadv & LPA_1000XPAUSE)
  1140. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1141. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1142. cap = FLOW_CTRL_RX;
  1143. } else {
  1144. if (rmtadv & LPA_1000XPAUSE)
  1145. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1146. }
  1147. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1148. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1149. cap = FLOW_CTRL_TX;
  1150. }
  1151. return cap;
  1152. }
  1153. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1154. {
  1155. u8 autoneg;
  1156. u8 flowctrl = 0;
  1157. u32 old_rx_mode = tp->rx_mode;
  1158. u32 old_tx_mode = tp->tx_mode;
  1159. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1160. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1161. else
  1162. autoneg = tp->link_config.autoneg;
  1163. if (autoneg == AUTONEG_ENABLE &&
  1164. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1165. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1166. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1167. else
  1168. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1169. } else
  1170. flowctrl = tp->link_config.flowctrl;
  1171. tp->link_config.active_flowctrl = flowctrl;
  1172. if (flowctrl & FLOW_CTRL_RX)
  1173. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1174. else
  1175. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1176. if (old_rx_mode != tp->rx_mode)
  1177. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1178. if (flowctrl & FLOW_CTRL_TX)
  1179. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1180. else
  1181. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1182. if (old_tx_mode != tp->tx_mode)
  1183. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1184. }
  1185. static void tg3_adjust_link(struct net_device *dev)
  1186. {
  1187. u8 oldflowctrl, linkmesg = 0;
  1188. u32 mac_mode, lcl_adv, rmt_adv;
  1189. struct tg3 *tp = netdev_priv(dev);
  1190. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1191. spin_lock_bh(&tp->lock);
  1192. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1193. MAC_MODE_HALF_DUPLEX);
  1194. oldflowctrl = tp->link_config.active_flowctrl;
  1195. if (phydev->link) {
  1196. lcl_adv = 0;
  1197. rmt_adv = 0;
  1198. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1199. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1200. else if (phydev->speed == SPEED_1000 ||
  1201. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1202. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1203. else
  1204. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1205. if (phydev->duplex == DUPLEX_HALF)
  1206. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1207. else {
  1208. lcl_adv = tg3_advert_flowctrl_1000T(
  1209. tp->link_config.flowctrl);
  1210. if (phydev->pause)
  1211. rmt_adv = LPA_PAUSE_CAP;
  1212. if (phydev->asym_pause)
  1213. rmt_adv |= LPA_PAUSE_ASYM;
  1214. }
  1215. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1216. } else
  1217. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1218. if (mac_mode != tp->mac_mode) {
  1219. tp->mac_mode = mac_mode;
  1220. tw32_f(MAC_MODE, tp->mac_mode);
  1221. udelay(40);
  1222. }
  1223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1224. if (phydev->speed == SPEED_10)
  1225. tw32(MAC_MI_STAT,
  1226. MAC_MI_STAT_10MBPS_MODE |
  1227. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1228. else
  1229. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1230. }
  1231. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1232. tw32(MAC_TX_LENGTHS,
  1233. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1234. (6 << TX_LENGTHS_IPG_SHIFT) |
  1235. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1236. else
  1237. tw32(MAC_TX_LENGTHS,
  1238. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1239. (6 << TX_LENGTHS_IPG_SHIFT) |
  1240. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1241. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1242. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1243. phydev->speed != tp->link_config.active_speed ||
  1244. phydev->duplex != tp->link_config.active_duplex ||
  1245. oldflowctrl != tp->link_config.active_flowctrl)
  1246. linkmesg = 1;
  1247. tp->link_config.active_speed = phydev->speed;
  1248. tp->link_config.active_duplex = phydev->duplex;
  1249. spin_unlock_bh(&tp->lock);
  1250. if (linkmesg)
  1251. tg3_link_report(tp);
  1252. }
  1253. static int tg3_phy_init(struct tg3 *tp)
  1254. {
  1255. struct phy_device *phydev;
  1256. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1257. return 0;
  1258. /* Bring the PHY back to a known state. */
  1259. tg3_bmcr_reset(tp);
  1260. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1261. /* Attach the MAC to the PHY. */
  1262. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1263. phydev->dev_flags, phydev->interface);
  1264. if (IS_ERR(phydev)) {
  1265. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1266. return PTR_ERR(phydev);
  1267. }
  1268. /* Mask with MAC supported features. */
  1269. switch (phydev->interface) {
  1270. case PHY_INTERFACE_MODE_GMII:
  1271. case PHY_INTERFACE_MODE_RGMII:
  1272. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1273. phydev->supported &= (PHY_GBIT_FEATURES |
  1274. SUPPORTED_Pause |
  1275. SUPPORTED_Asym_Pause);
  1276. break;
  1277. }
  1278. /* fallthru */
  1279. case PHY_INTERFACE_MODE_MII:
  1280. phydev->supported &= (PHY_BASIC_FEATURES |
  1281. SUPPORTED_Pause |
  1282. SUPPORTED_Asym_Pause);
  1283. break;
  1284. default:
  1285. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1286. return -EINVAL;
  1287. }
  1288. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1289. phydev->advertising = phydev->supported;
  1290. return 0;
  1291. }
  1292. static void tg3_phy_start(struct tg3 *tp)
  1293. {
  1294. struct phy_device *phydev;
  1295. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1296. return;
  1297. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1298. if (tp->link_config.phy_is_low_power) {
  1299. tp->link_config.phy_is_low_power = 0;
  1300. phydev->speed = tp->link_config.orig_speed;
  1301. phydev->duplex = tp->link_config.orig_duplex;
  1302. phydev->autoneg = tp->link_config.orig_autoneg;
  1303. phydev->advertising = tp->link_config.orig_advertising;
  1304. }
  1305. phy_start(phydev);
  1306. phy_start_aneg(phydev);
  1307. }
  1308. static void tg3_phy_stop(struct tg3 *tp)
  1309. {
  1310. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1311. return;
  1312. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1313. }
  1314. static void tg3_phy_fini(struct tg3 *tp)
  1315. {
  1316. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1317. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1318. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1319. }
  1320. }
  1321. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1322. {
  1323. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1324. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1325. }
  1326. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1327. {
  1328. u32 phytest;
  1329. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1330. u32 phy;
  1331. tg3_writephy(tp, MII_TG3_FET_TEST,
  1332. phytest | MII_TG3_FET_SHADOW_EN);
  1333. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1334. if (enable)
  1335. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1336. else
  1337. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1338. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1339. }
  1340. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1341. }
  1342. }
  1343. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1344. {
  1345. u32 reg;
  1346. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1347. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1349. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1350. return;
  1351. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1352. tg3_phy_fet_toggle_apd(tp, enable);
  1353. return;
  1354. }
  1355. reg = MII_TG3_MISC_SHDW_WREN |
  1356. MII_TG3_MISC_SHDW_SCR5_SEL |
  1357. MII_TG3_MISC_SHDW_SCR5_LPED |
  1358. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1359. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1360. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1361. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1362. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1363. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1364. reg = MII_TG3_MISC_SHDW_WREN |
  1365. MII_TG3_MISC_SHDW_APD_SEL |
  1366. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1367. if (enable)
  1368. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1369. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1370. }
  1371. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1372. {
  1373. u32 phy;
  1374. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1375. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1376. return;
  1377. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1378. u32 ephy;
  1379. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1380. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1381. tg3_writephy(tp, MII_TG3_FET_TEST,
  1382. ephy | MII_TG3_FET_SHADOW_EN);
  1383. if (!tg3_readphy(tp, reg, &phy)) {
  1384. if (enable)
  1385. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1386. else
  1387. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1388. tg3_writephy(tp, reg, phy);
  1389. }
  1390. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1391. }
  1392. } else {
  1393. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1394. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1395. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1396. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1397. if (enable)
  1398. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1399. else
  1400. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1401. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1402. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1403. }
  1404. }
  1405. }
  1406. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1407. {
  1408. u32 val;
  1409. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1410. return;
  1411. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1412. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1413. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1414. (val | (1 << 15) | (1 << 4)));
  1415. }
  1416. static void tg3_phy_apply_otp(struct tg3 *tp)
  1417. {
  1418. u32 otp, phy;
  1419. if (!tp->phy_otp)
  1420. return;
  1421. otp = tp->phy_otp;
  1422. /* Enable SM_DSP clock and tx 6dB coding. */
  1423. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1424. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1425. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1426. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1427. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1428. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1429. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1430. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1431. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1432. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1433. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1434. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1435. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1436. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1437. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1438. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1439. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1440. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1441. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1442. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1443. /* Turn off SM_DSP clock. */
  1444. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1445. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1446. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1447. }
  1448. static int tg3_wait_macro_done(struct tg3 *tp)
  1449. {
  1450. int limit = 100;
  1451. while (limit--) {
  1452. u32 tmp32;
  1453. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1454. if ((tmp32 & 0x1000) == 0)
  1455. break;
  1456. }
  1457. }
  1458. if (limit < 0)
  1459. return -EBUSY;
  1460. return 0;
  1461. }
  1462. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1463. {
  1464. static const u32 test_pat[4][6] = {
  1465. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1466. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1467. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1468. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1469. };
  1470. int chan;
  1471. for (chan = 0; chan < 4; chan++) {
  1472. int i;
  1473. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1474. (chan * 0x2000) | 0x0200);
  1475. tg3_writephy(tp, 0x16, 0x0002);
  1476. for (i = 0; i < 6; i++)
  1477. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1478. test_pat[chan][i]);
  1479. tg3_writephy(tp, 0x16, 0x0202);
  1480. if (tg3_wait_macro_done(tp)) {
  1481. *resetp = 1;
  1482. return -EBUSY;
  1483. }
  1484. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1485. (chan * 0x2000) | 0x0200);
  1486. tg3_writephy(tp, 0x16, 0x0082);
  1487. if (tg3_wait_macro_done(tp)) {
  1488. *resetp = 1;
  1489. return -EBUSY;
  1490. }
  1491. tg3_writephy(tp, 0x16, 0x0802);
  1492. if (tg3_wait_macro_done(tp)) {
  1493. *resetp = 1;
  1494. return -EBUSY;
  1495. }
  1496. for (i = 0; i < 6; i += 2) {
  1497. u32 low, high;
  1498. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1499. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1500. tg3_wait_macro_done(tp)) {
  1501. *resetp = 1;
  1502. return -EBUSY;
  1503. }
  1504. low &= 0x7fff;
  1505. high &= 0x000f;
  1506. if (low != test_pat[chan][i] ||
  1507. high != test_pat[chan][i+1]) {
  1508. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1509. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1510. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1511. return -EBUSY;
  1512. }
  1513. }
  1514. }
  1515. return 0;
  1516. }
  1517. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1518. {
  1519. int chan;
  1520. for (chan = 0; chan < 4; chan++) {
  1521. int i;
  1522. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1523. (chan * 0x2000) | 0x0200);
  1524. tg3_writephy(tp, 0x16, 0x0002);
  1525. for (i = 0; i < 6; i++)
  1526. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1527. tg3_writephy(tp, 0x16, 0x0202);
  1528. if (tg3_wait_macro_done(tp))
  1529. return -EBUSY;
  1530. }
  1531. return 0;
  1532. }
  1533. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1534. {
  1535. u32 reg32, phy9_orig;
  1536. int retries, do_phy_reset, err;
  1537. retries = 10;
  1538. do_phy_reset = 1;
  1539. do {
  1540. if (do_phy_reset) {
  1541. err = tg3_bmcr_reset(tp);
  1542. if (err)
  1543. return err;
  1544. do_phy_reset = 0;
  1545. }
  1546. /* Disable transmitter and interrupt. */
  1547. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1548. continue;
  1549. reg32 |= 0x3000;
  1550. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1551. /* Set full-duplex, 1000 mbps. */
  1552. tg3_writephy(tp, MII_BMCR,
  1553. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1554. /* Set to master mode. */
  1555. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1556. continue;
  1557. tg3_writephy(tp, MII_TG3_CTRL,
  1558. (MII_TG3_CTRL_AS_MASTER |
  1559. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1560. /* Enable SM_DSP_CLOCK and 6dB. */
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1562. /* Block the PHY control access. */
  1563. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1564. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1565. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1566. if (!err)
  1567. break;
  1568. } while (--retries);
  1569. err = tg3_phy_reset_chanpat(tp);
  1570. if (err)
  1571. return err;
  1572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1573. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1574. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1575. tg3_writephy(tp, 0x16, 0x0000);
  1576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1578. /* Set Extended packet length bit for jumbo frames */
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1580. } else {
  1581. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1582. }
  1583. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1584. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1585. reg32 &= ~0x3000;
  1586. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1587. } else if (!err)
  1588. err = -EBUSY;
  1589. return err;
  1590. }
  1591. /* This will reset the tigon3 PHY if there is no valid
  1592. * link unless the FORCE argument is non-zero.
  1593. */
  1594. static int tg3_phy_reset(struct tg3 *tp)
  1595. {
  1596. u32 cpmuctrl;
  1597. u32 phy_status;
  1598. int err;
  1599. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1600. u32 val;
  1601. val = tr32(GRC_MISC_CFG);
  1602. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1603. udelay(40);
  1604. }
  1605. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1606. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1607. if (err != 0)
  1608. return -EBUSY;
  1609. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1610. netif_carrier_off(tp->dev);
  1611. tg3_link_report(tp);
  1612. }
  1613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1616. err = tg3_phy_reset_5703_4_5(tp);
  1617. if (err)
  1618. return err;
  1619. goto out;
  1620. }
  1621. cpmuctrl = 0;
  1622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1623. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1624. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1625. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1626. tw32(TG3_CPMU_CTRL,
  1627. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1628. }
  1629. err = tg3_bmcr_reset(tp);
  1630. if (err)
  1631. return err;
  1632. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1633. u32 phy;
  1634. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1635. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1636. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1637. }
  1638. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1639. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1640. u32 val;
  1641. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1642. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1643. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1644. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1645. udelay(40);
  1646. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1647. }
  1648. }
  1649. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1651. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1652. return 0;
  1653. tg3_phy_apply_otp(tp);
  1654. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1655. tg3_phy_toggle_apd(tp, true);
  1656. else
  1657. tg3_phy_toggle_apd(tp, false);
  1658. out:
  1659. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1660. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1661. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1662. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1663. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1664. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1665. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1666. }
  1667. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1668. tg3_writephy(tp, 0x1c, 0x8d68);
  1669. tg3_writephy(tp, 0x1c, 0x8d68);
  1670. }
  1671. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1672. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1673. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1674. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1675. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1676. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1677. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1678. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1679. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1680. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1681. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1682. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1683. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1684. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1685. tg3_writephy(tp, MII_TG3_TEST1,
  1686. MII_TG3_TEST1_TRIM_EN | 0x4);
  1687. } else
  1688. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1689. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1690. }
  1691. /* Set Extended packet length bit (bit 14) on all chips that */
  1692. /* support jumbo frames */
  1693. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1694. /* Cannot do read-modify-write on 5401 */
  1695. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1696. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1697. u32 phy_reg;
  1698. /* Set bit 14 with read-modify-write to preserve other bits */
  1699. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1700. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1701. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1702. }
  1703. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1704. * jumbo frames transmission.
  1705. */
  1706. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1707. u32 phy_reg;
  1708. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1709. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1710. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1711. }
  1712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1713. /* adjust output voltage */
  1714. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1715. }
  1716. tg3_phy_toggle_automdix(tp, 1);
  1717. tg3_phy_set_wirespeed(tp);
  1718. return 0;
  1719. }
  1720. static void tg3_frob_aux_power(struct tg3 *tp)
  1721. {
  1722. struct tg3 *tp_peer = tp;
  1723. /* The GPIOs do something completely different on 57765. */
  1724. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1726. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1727. return;
  1728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1731. struct net_device *dev_peer;
  1732. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1733. /* remove_one() may have been run on the peer. */
  1734. if (!dev_peer)
  1735. tp_peer = tp;
  1736. else
  1737. tp_peer = netdev_priv(dev_peer);
  1738. }
  1739. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1740. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1741. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1742. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. (GRC_LCLCTRL_GPIO_OE0 |
  1747. GRC_LCLCTRL_GPIO_OE1 |
  1748. GRC_LCLCTRL_GPIO_OE2 |
  1749. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1750. GRC_LCLCTRL_GPIO_OUTPUT1),
  1751. 100);
  1752. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1753. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1754. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1755. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1756. GRC_LCLCTRL_GPIO_OE1 |
  1757. GRC_LCLCTRL_GPIO_OE2 |
  1758. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1759. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1760. tp->grc_local_ctrl;
  1761. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1762. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1763. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1764. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1765. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1766. } else {
  1767. u32 no_gpio2;
  1768. u32 grc_local_ctrl = 0;
  1769. if (tp_peer != tp &&
  1770. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1771. return;
  1772. /* Workaround to prevent overdrawing Amps. */
  1773. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1774. ASIC_REV_5714) {
  1775. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1776. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1777. grc_local_ctrl, 100);
  1778. }
  1779. /* On 5753 and variants, GPIO2 cannot be used. */
  1780. no_gpio2 = tp->nic_sram_data_cfg &
  1781. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1782. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1783. GRC_LCLCTRL_GPIO_OE1 |
  1784. GRC_LCLCTRL_GPIO_OE2 |
  1785. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1786. GRC_LCLCTRL_GPIO_OUTPUT2;
  1787. if (no_gpio2) {
  1788. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1789. GRC_LCLCTRL_GPIO_OUTPUT2);
  1790. }
  1791. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1792. grc_local_ctrl, 100);
  1793. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1794. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1795. grc_local_ctrl, 100);
  1796. if (!no_gpio2) {
  1797. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1798. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1799. grc_local_ctrl, 100);
  1800. }
  1801. }
  1802. } else {
  1803. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1804. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1805. if (tp_peer != tp &&
  1806. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1807. return;
  1808. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1809. (GRC_LCLCTRL_GPIO_OE1 |
  1810. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1811. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1812. GRC_LCLCTRL_GPIO_OE1, 100);
  1813. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1814. (GRC_LCLCTRL_GPIO_OE1 |
  1815. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1816. }
  1817. }
  1818. }
  1819. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1820. {
  1821. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1822. return 1;
  1823. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1824. if (speed != SPEED_10)
  1825. return 1;
  1826. } else if (speed == SPEED_10)
  1827. return 1;
  1828. return 0;
  1829. }
  1830. static int tg3_setup_phy(struct tg3 *, int);
  1831. #define RESET_KIND_SHUTDOWN 0
  1832. #define RESET_KIND_INIT 1
  1833. #define RESET_KIND_SUSPEND 2
  1834. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1835. static int tg3_halt_cpu(struct tg3 *, u32);
  1836. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1837. {
  1838. u32 val;
  1839. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1841. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1842. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1843. sg_dig_ctrl |=
  1844. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1845. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1846. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1847. }
  1848. return;
  1849. }
  1850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1851. tg3_bmcr_reset(tp);
  1852. val = tr32(GRC_MISC_CFG);
  1853. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1854. udelay(40);
  1855. return;
  1856. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1857. u32 phytest;
  1858. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1859. u32 phy;
  1860. tg3_writephy(tp, MII_ADVERTISE, 0);
  1861. tg3_writephy(tp, MII_BMCR,
  1862. BMCR_ANENABLE | BMCR_ANRESTART);
  1863. tg3_writephy(tp, MII_TG3_FET_TEST,
  1864. phytest | MII_TG3_FET_SHADOW_EN);
  1865. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1866. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1867. tg3_writephy(tp,
  1868. MII_TG3_FET_SHDW_AUXMODE4,
  1869. phy);
  1870. }
  1871. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1872. }
  1873. return;
  1874. } else if (do_low_power) {
  1875. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1876. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1877. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1878. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1879. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1880. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1881. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1882. }
  1883. /* The PHY should not be powered down on some chips because
  1884. * of bugs.
  1885. */
  1886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1887. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1888. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1889. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1890. return;
  1891. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1892. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1893. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1894. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1895. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1896. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1897. }
  1898. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1899. }
  1900. /* tp->lock is held. */
  1901. static int tg3_nvram_lock(struct tg3 *tp)
  1902. {
  1903. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1904. int i;
  1905. if (tp->nvram_lock_cnt == 0) {
  1906. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1907. for (i = 0; i < 8000; i++) {
  1908. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1909. break;
  1910. udelay(20);
  1911. }
  1912. if (i == 8000) {
  1913. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1914. return -ENODEV;
  1915. }
  1916. }
  1917. tp->nvram_lock_cnt++;
  1918. }
  1919. return 0;
  1920. }
  1921. /* tp->lock is held. */
  1922. static void tg3_nvram_unlock(struct tg3 *tp)
  1923. {
  1924. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1925. if (tp->nvram_lock_cnt > 0)
  1926. tp->nvram_lock_cnt--;
  1927. if (tp->nvram_lock_cnt == 0)
  1928. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1929. }
  1930. }
  1931. /* tp->lock is held. */
  1932. static void tg3_enable_nvram_access(struct tg3 *tp)
  1933. {
  1934. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1935. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1936. u32 nvaccess = tr32(NVRAM_ACCESS);
  1937. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1938. }
  1939. }
  1940. /* tp->lock is held. */
  1941. static void tg3_disable_nvram_access(struct tg3 *tp)
  1942. {
  1943. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1944. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1945. u32 nvaccess = tr32(NVRAM_ACCESS);
  1946. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1947. }
  1948. }
  1949. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1950. u32 offset, u32 *val)
  1951. {
  1952. u32 tmp;
  1953. int i;
  1954. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1955. return -EINVAL;
  1956. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1957. EEPROM_ADDR_DEVID_MASK |
  1958. EEPROM_ADDR_READ);
  1959. tw32(GRC_EEPROM_ADDR,
  1960. tmp |
  1961. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1962. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1963. EEPROM_ADDR_ADDR_MASK) |
  1964. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1965. for (i = 0; i < 1000; i++) {
  1966. tmp = tr32(GRC_EEPROM_ADDR);
  1967. if (tmp & EEPROM_ADDR_COMPLETE)
  1968. break;
  1969. msleep(1);
  1970. }
  1971. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1972. return -EBUSY;
  1973. tmp = tr32(GRC_EEPROM_DATA);
  1974. /*
  1975. * The data will always be opposite the native endian
  1976. * format. Perform a blind byteswap to compensate.
  1977. */
  1978. *val = swab32(tmp);
  1979. return 0;
  1980. }
  1981. #define NVRAM_CMD_TIMEOUT 10000
  1982. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1983. {
  1984. int i;
  1985. tw32(NVRAM_CMD, nvram_cmd);
  1986. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1987. udelay(10);
  1988. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1989. udelay(10);
  1990. break;
  1991. }
  1992. }
  1993. if (i == NVRAM_CMD_TIMEOUT)
  1994. return -EBUSY;
  1995. return 0;
  1996. }
  1997. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1998. {
  1999. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2000. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2001. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2002. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2003. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2004. addr = ((addr / tp->nvram_pagesize) <<
  2005. ATMEL_AT45DB0X1B_PAGE_POS) +
  2006. (addr % tp->nvram_pagesize);
  2007. return addr;
  2008. }
  2009. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2010. {
  2011. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2012. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2013. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2014. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2015. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2016. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2017. tp->nvram_pagesize) +
  2018. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2019. return addr;
  2020. }
  2021. /* NOTE: Data read in from NVRAM is byteswapped according to
  2022. * the byteswapping settings for all other register accesses.
  2023. * tg3 devices are BE devices, so on a BE machine, the data
  2024. * returned will be exactly as it is seen in NVRAM. On a LE
  2025. * machine, the 32-bit value will be byteswapped.
  2026. */
  2027. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2028. {
  2029. int ret;
  2030. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2031. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2032. offset = tg3_nvram_phys_addr(tp, offset);
  2033. if (offset > NVRAM_ADDR_MSK)
  2034. return -EINVAL;
  2035. ret = tg3_nvram_lock(tp);
  2036. if (ret)
  2037. return ret;
  2038. tg3_enable_nvram_access(tp);
  2039. tw32(NVRAM_ADDR, offset);
  2040. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2041. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2042. if (ret == 0)
  2043. *val = tr32(NVRAM_RDDATA);
  2044. tg3_disable_nvram_access(tp);
  2045. tg3_nvram_unlock(tp);
  2046. return ret;
  2047. }
  2048. /* Ensures NVRAM data is in bytestream format. */
  2049. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2050. {
  2051. u32 v;
  2052. int res = tg3_nvram_read(tp, offset, &v);
  2053. if (!res)
  2054. *val = cpu_to_be32(v);
  2055. return res;
  2056. }
  2057. /* tp->lock is held. */
  2058. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2059. {
  2060. u32 addr_high, addr_low;
  2061. int i;
  2062. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2063. tp->dev->dev_addr[1]);
  2064. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2065. (tp->dev->dev_addr[3] << 16) |
  2066. (tp->dev->dev_addr[4] << 8) |
  2067. (tp->dev->dev_addr[5] << 0));
  2068. for (i = 0; i < 4; i++) {
  2069. if (i == 1 && skip_mac_1)
  2070. continue;
  2071. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2072. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2073. }
  2074. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2076. for (i = 0; i < 12; i++) {
  2077. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2078. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2079. }
  2080. }
  2081. addr_high = (tp->dev->dev_addr[0] +
  2082. tp->dev->dev_addr[1] +
  2083. tp->dev->dev_addr[2] +
  2084. tp->dev->dev_addr[3] +
  2085. tp->dev->dev_addr[4] +
  2086. tp->dev->dev_addr[5]) &
  2087. TX_BACKOFF_SEED_MASK;
  2088. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2089. }
  2090. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2091. {
  2092. u32 misc_host_ctrl;
  2093. bool device_should_wake, do_low_power;
  2094. /* Make sure register accesses (indirect or otherwise)
  2095. * will function correctly.
  2096. */
  2097. pci_write_config_dword(tp->pdev,
  2098. TG3PCI_MISC_HOST_CTRL,
  2099. tp->misc_host_ctrl);
  2100. switch (state) {
  2101. case PCI_D0:
  2102. pci_enable_wake(tp->pdev, state, false);
  2103. pci_set_power_state(tp->pdev, PCI_D0);
  2104. /* Switch out of Vaux if it is a NIC */
  2105. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2106. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2107. return 0;
  2108. case PCI_D1:
  2109. case PCI_D2:
  2110. case PCI_D3hot:
  2111. break;
  2112. default:
  2113. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2114. state);
  2115. return -EINVAL;
  2116. }
  2117. /* Restore the CLKREQ setting. */
  2118. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2119. u16 lnkctl;
  2120. pci_read_config_word(tp->pdev,
  2121. tp->pcie_cap + PCI_EXP_LNKCTL,
  2122. &lnkctl);
  2123. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2124. pci_write_config_word(tp->pdev,
  2125. tp->pcie_cap + PCI_EXP_LNKCTL,
  2126. lnkctl);
  2127. }
  2128. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2129. tw32(TG3PCI_MISC_HOST_CTRL,
  2130. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2131. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2132. device_may_wakeup(&tp->pdev->dev) &&
  2133. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2134. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2135. do_low_power = false;
  2136. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2137. !tp->link_config.phy_is_low_power) {
  2138. struct phy_device *phydev;
  2139. u32 phyid, advertising;
  2140. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2141. tp->link_config.phy_is_low_power = 1;
  2142. tp->link_config.orig_speed = phydev->speed;
  2143. tp->link_config.orig_duplex = phydev->duplex;
  2144. tp->link_config.orig_autoneg = phydev->autoneg;
  2145. tp->link_config.orig_advertising = phydev->advertising;
  2146. advertising = ADVERTISED_TP |
  2147. ADVERTISED_Pause |
  2148. ADVERTISED_Autoneg |
  2149. ADVERTISED_10baseT_Half;
  2150. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2151. device_should_wake) {
  2152. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2153. advertising |=
  2154. ADVERTISED_100baseT_Half |
  2155. ADVERTISED_100baseT_Full |
  2156. ADVERTISED_10baseT_Full;
  2157. else
  2158. advertising |= ADVERTISED_10baseT_Full;
  2159. }
  2160. phydev->advertising = advertising;
  2161. phy_start_aneg(phydev);
  2162. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2163. if (phyid != PHY_ID_BCMAC131) {
  2164. phyid &= PHY_BCM_OUI_MASK;
  2165. if (phyid == PHY_BCM_OUI_1 ||
  2166. phyid == PHY_BCM_OUI_2 ||
  2167. phyid == PHY_BCM_OUI_3)
  2168. do_low_power = true;
  2169. }
  2170. }
  2171. } else {
  2172. do_low_power = true;
  2173. if (tp->link_config.phy_is_low_power == 0) {
  2174. tp->link_config.phy_is_low_power = 1;
  2175. tp->link_config.orig_speed = tp->link_config.speed;
  2176. tp->link_config.orig_duplex = tp->link_config.duplex;
  2177. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2178. }
  2179. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2180. tp->link_config.speed = SPEED_10;
  2181. tp->link_config.duplex = DUPLEX_HALF;
  2182. tp->link_config.autoneg = AUTONEG_ENABLE;
  2183. tg3_setup_phy(tp, 0);
  2184. }
  2185. }
  2186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2187. u32 val;
  2188. val = tr32(GRC_VCPU_EXT_CTRL);
  2189. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2190. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2191. int i;
  2192. u32 val;
  2193. for (i = 0; i < 200; i++) {
  2194. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2195. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2196. break;
  2197. msleep(1);
  2198. }
  2199. }
  2200. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2201. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2202. WOL_DRV_STATE_SHUTDOWN |
  2203. WOL_DRV_WOL |
  2204. WOL_SET_MAGIC_PKT);
  2205. if (device_should_wake) {
  2206. u32 mac_mode;
  2207. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2208. if (do_low_power) {
  2209. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2210. udelay(40);
  2211. }
  2212. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2213. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2214. else
  2215. mac_mode = MAC_MODE_PORT_MODE_MII;
  2216. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2217. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2218. ASIC_REV_5700) {
  2219. u32 speed = (tp->tg3_flags &
  2220. TG3_FLAG_WOL_SPEED_100MB) ?
  2221. SPEED_100 : SPEED_10;
  2222. if (tg3_5700_link_polarity(tp, speed))
  2223. mac_mode |= MAC_MODE_LINK_POLARITY;
  2224. else
  2225. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2226. }
  2227. } else {
  2228. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2229. }
  2230. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2231. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2232. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2233. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2234. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2235. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2236. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2237. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2238. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2239. mac_mode |= tp->mac_mode &
  2240. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2241. if (mac_mode & MAC_MODE_APE_TX_EN)
  2242. mac_mode |= MAC_MODE_TDE_ENABLE;
  2243. }
  2244. tw32_f(MAC_MODE, mac_mode);
  2245. udelay(100);
  2246. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2247. udelay(10);
  2248. }
  2249. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2250. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2252. u32 base_val;
  2253. base_val = tp->pci_clock_ctrl;
  2254. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2255. CLOCK_CTRL_TXCLK_DISABLE);
  2256. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2257. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2258. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2259. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2260. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2261. /* do nothing */
  2262. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2263. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2264. u32 newbits1, newbits2;
  2265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2266. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2267. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2268. CLOCK_CTRL_TXCLK_DISABLE |
  2269. CLOCK_CTRL_ALTCLK);
  2270. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2271. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2272. newbits1 = CLOCK_CTRL_625_CORE;
  2273. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2274. } else {
  2275. newbits1 = CLOCK_CTRL_ALTCLK;
  2276. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2277. }
  2278. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2279. 40);
  2280. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2281. 40);
  2282. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2283. u32 newbits3;
  2284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2286. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2287. CLOCK_CTRL_TXCLK_DISABLE |
  2288. CLOCK_CTRL_44MHZ_CORE);
  2289. } else {
  2290. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2291. }
  2292. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2293. tp->pci_clock_ctrl | newbits3, 40);
  2294. }
  2295. }
  2296. if (!(device_should_wake) &&
  2297. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2298. tg3_power_down_phy(tp, do_low_power);
  2299. tg3_frob_aux_power(tp);
  2300. /* Workaround for unstable PLL clock */
  2301. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2302. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2303. u32 val = tr32(0x7d00);
  2304. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2305. tw32(0x7d00, val);
  2306. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2307. int err;
  2308. err = tg3_nvram_lock(tp);
  2309. tg3_halt_cpu(tp, RX_CPU_BASE);
  2310. if (!err)
  2311. tg3_nvram_unlock(tp);
  2312. }
  2313. }
  2314. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2315. if (device_should_wake)
  2316. pci_enable_wake(tp->pdev, state, true);
  2317. /* Finally, set the new power state. */
  2318. pci_set_power_state(tp->pdev, state);
  2319. return 0;
  2320. }
  2321. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2322. {
  2323. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2324. case MII_TG3_AUX_STAT_10HALF:
  2325. *speed = SPEED_10;
  2326. *duplex = DUPLEX_HALF;
  2327. break;
  2328. case MII_TG3_AUX_STAT_10FULL:
  2329. *speed = SPEED_10;
  2330. *duplex = DUPLEX_FULL;
  2331. break;
  2332. case MII_TG3_AUX_STAT_100HALF:
  2333. *speed = SPEED_100;
  2334. *duplex = DUPLEX_HALF;
  2335. break;
  2336. case MII_TG3_AUX_STAT_100FULL:
  2337. *speed = SPEED_100;
  2338. *duplex = DUPLEX_FULL;
  2339. break;
  2340. case MII_TG3_AUX_STAT_1000HALF:
  2341. *speed = SPEED_1000;
  2342. *duplex = DUPLEX_HALF;
  2343. break;
  2344. case MII_TG3_AUX_STAT_1000FULL:
  2345. *speed = SPEED_1000;
  2346. *duplex = DUPLEX_FULL;
  2347. break;
  2348. default:
  2349. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2350. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2351. SPEED_10;
  2352. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2353. DUPLEX_HALF;
  2354. break;
  2355. }
  2356. *speed = SPEED_INVALID;
  2357. *duplex = DUPLEX_INVALID;
  2358. break;
  2359. }
  2360. }
  2361. static void tg3_phy_copper_begin(struct tg3 *tp)
  2362. {
  2363. u32 new_adv;
  2364. int i;
  2365. if (tp->link_config.phy_is_low_power) {
  2366. /* Entering low power mode. Disable gigabit and
  2367. * 100baseT advertisements.
  2368. */
  2369. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2370. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2371. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2372. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2373. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2374. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2375. } else if (tp->link_config.speed == SPEED_INVALID) {
  2376. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2377. tp->link_config.advertising &=
  2378. ~(ADVERTISED_1000baseT_Half |
  2379. ADVERTISED_1000baseT_Full);
  2380. new_adv = ADVERTISE_CSMA;
  2381. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2382. new_adv |= ADVERTISE_10HALF;
  2383. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2384. new_adv |= ADVERTISE_10FULL;
  2385. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2386. new_adv |= ADVERTISE_100HALF;
  2387. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2388. new_adv |= ADVERTISE_100FULL;
  2389. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2390. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2391. if (tp->link_config.advertising &
  2392. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2393. new_adv = 0;
  2394. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2395. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2396. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2397. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2398. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2399. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2400. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2401. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2402. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2403. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2404. } else {
  2405. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2406. }
  2407. } else {
  2408. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2409. new_adv |= ADVERTISE_CSMA;
  2410. /* Asking for a specific link mode. */
  2411. if (tp->link_config.speed == SPEED_1000) {
  2412. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2413. if (tp->link_config.duplex == DUPLEX_FULL)
  2414. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2415. else
  2416. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2417. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2418. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2419. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2420. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2421. } else {
  2422. if (tp->link_config.speed == SPEED_100) {
  2423. if (tp->link_config.duplex == DUPLEX_FULL)
  2424. new_adv |= ADVERTISE_100FULL;
  2425. else
  2426. new_adv |= ADVERTISE_100HALF;
  2427. } else {
  2428. if (tp->link_config.duplex == DUPLEX_FULL)
  2429. new_adv |= ADVERTISE_10FULL;
  2430. else
  2431. new_adv |= ADVERTISE_10HALF;
  2432. }
  2433. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2434. new_adv = 0;
  2435. }
  2436. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2437. }
  2438. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2439. tp->link_config.speed != SPEED_INVALID) {
  2440. u32 bmcr, orig_bmcr;
  2441. tp->link_config.active_speed = tp->link_config.speed;
  2442. tp->link_config.active_duplex = tp->link_config.duplex;
  2443. bmcr = 0;
  2444. switch (tp->link_config.speed) {
  2445. default:
  2446. case SPEED_10:
  2447. break;
  2448. case SPEED_100:
  2449. bmcr |= BMCR_SPEED100;
  2450. break;
  2451. case SPEED_1000:
  2452. bmcr |= TG3_BMCR_SPEED1000;
  2453. break;
  2454. }
  2455. if (tp->link_config.duplex == DUPLEX_FULL)
  2456. bmcr |= BMCR_FULLDPLX;
  2457. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2458. (bmcr != orig_bmcr)) {
  2459. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2460. for (i = 0; i < 1500; i++) {
  2461. u32 tmp;
  2462. udelay(10);
  2463. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2464. tg3_readphy(tp, MII_BMSR, &tmp))
  2465. continue;
  2466. if (!(tmp & BMSR_LSTATUS)) {
  2467. udelay(40);
  2468. break;
  2469. }
  2470. }
  2471. tg3_writephy(tp, MII_BMCR, bmcr);
  2472. udelay(40);
  2473. }
  2474. } else {
  2475. tg3_writephy(tp, MII_BMCR,
  2476. BMCR_ANENABLE | BMCR_ANRESTART);
  2477. }
  2478. }
  2479. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2480. {
  2481. int err;
  2482. /* Turn off tap power management. */
  2483. /* Set Extended packet length bit */
  2484. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2485. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2486. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2487. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2488. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2489. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2490. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2491. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2492. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2493. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2494. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2495. udelay(40);
  2496. return err;
  2497. }
  2498. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2499. {
  2500. u32 adv_reg, all_mask = 0;
  2501. if (mask & ADVERTISED_10baseT_Half)
  2502. all_mask |= ADVERTISE_10HALF;
  2503. if (mask & ADVERTISED_10baseT_Full)
  2504. all_mask |= ADVERTISE_10FULL;
  2505. if (mask & ADVERTISED_100baseT_Half)
  2506. all_mask |= ADVERTISE_100HALF;
  2507. if (mask & ADVERTISED_100baseT_Full)
  2508. all_mask |= ADVERTISE_100FULL;
  2509. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2510. return 0;
  2511. if ((adv_reg & all_mask) != all_mask)
  2512. return 0;
  2513. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2514. u32 tg3_ctrl;
  2515. all_mask = 0;
  2516. if (mask & ADVERTISED_1000baseT_Half)
  2517. all_mask |= ADVERTISE_1000HALF;
  2518. if (mask & ADVERTISED_1000baseT_Full)
  2519. all_mask |= ADVERTISE_1000FULL;
  2520. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2521. return 0;
  2522. if ((tg3_ctrl & all_mask) != all_mask)
  2523. return 0;
  2524. }
  2525. return 1;
  2526. }
  2527. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2528. {
  2529. u32 curadv, reqadv;
  2530. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2531. return 1;
  2532. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2533. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2534. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2535. if (curadv != reqadv)
  2536. return 0;
  2537. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2538. tg3_readphy(tp, MII_LPA, rmtadv);
  2539. } else {
  2540. /* Reprogram the advertisement register, even if it
  2541. * does not affect the current link. If the link
  2542. * gets renegotiated in the future, we can save an
  2543. * additional renegotiation cycle by advertising
  2544. * it correctly in the first place.
  2545. */
  2546. if (curadv != reqadv) {
  2547. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2548. ADVERTISE_PAUSE_ASYM);
  2549. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2550. }
  2551. }
  2552. return 1;
  2553. }
  2554. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2555. {
  2556. int current_link_up;
  2557. u32 bmsr, dummy;
  2558. u32 lcl_adv, rmt_adv;
  2559. u16 current_speed;
  2560. u8 current_duplex;
  2561. int i, err;
  2562. tw32(MAC_EVENT, 0);
  2563. tw32_f(MAC_STATUS,
  2564. (MAC_STATUS_SYNC_CHANGED |
  2565. MAC_STATUS_CFG_CHANGED |
  2566. MAC_STATUS_MI_COMPLETION |
  2567. MAC_STATUS_LNKSTATE_CHANGED));
  2568. udelay(40);
  2569. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2570. tw32_f(MAC_MI_MODE,
  2571. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2572. udelay(80);
  2573. }
  2574. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2575. /* Some third-party PHYs need to be reset on link going
  2576. * down.
  2577. */
  2578. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2581. netif_carrier_ok(tp->dev)) {
  2582. tg3_readphy(tp, MII_BMSR, &bmsr);
  2583. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2584. !(bmsr & BMSR_LSTATUS))
  2585. force_reset = 1;
  2586. }
  2587. if (force_reset)
  2588. tg3_phy_reset(tp);
  2589. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2590. tg3_readphy(tp, MII_BMSR, &bmsr);
  2591. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2592. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2593. bmsr = 0;
  2594. if (!(bmsr & BMSR_LSTATUS)) {
  2595. err = tg3_init_5401phy_dsp(tp);
  2596. if (err)
  2597. return err;
  2598. tg3_readphy(tp, MII_BMSR, &bmsr);
  2599. for (i = 0; i < 1000; i++) {
  2600. udelay(10);
  2601. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2602. (bmsr & BMSR_LSTATUS)) {
  2603. udelay(40);
  2604. break;
  2605. }
  2606. }
  2607. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2608. TG3_PHY_REV_BCM5401_B0 &&
  2609. !(bmsr & BMSR_LSTATUS) &&
  2610. tp->link_config.active_speed == SPEED_1000) {
  2611. err = tg3_phy_reset(tp);
  2612. if (!err)
  2613. err = tg3_init_5401phy_dsp(tp);
  2614. if (err)
  2615. return err;
  2616. }
  2617. }
  2618. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2619. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2620. /* 5701 {A0,B0} CRC bug workaround */
  2621. tg3_writephy(tp, 0x15, 0x0a75);
  2622. tg3_writephy(tp, 0x1c, 0x8c68);
  2623. tg3_writephy(tp, 0x1c, 0x8d68);
  2624. tg3_writephy(tp, 0x1c, 0x8c68);
  2625. }
  2626. /* Clear pending interrupts... */
  2627. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2628. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2629. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2630. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2631. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2632. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2635. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2636. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2637. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2638. else
  2639. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2640. }
  2641. current_link_up = 0;
  2642. current_speed = SPEED_INVALID;
  2643. current_duplex = DUPLEX_INVALID;
  2644. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2645. u32 val;
  2646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2647. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2648. if (!(val & (1 << 10))) {
  2649. val |= (1 << 10);
  2650. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2651. goto relink;
  2652. }
  2653. }
  2654. bmsr = 0;
  2655. for (i = 0; i < 100; i++) {
  2656. tg3_readphy(tp, MII_BMSR, &bmsr);
  2657. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2658. (bmsr & BMSR_LSTATUS))
  2659. break;
  2660. udelay(40);
  2661. }
  2662. if (bmsr & BMSR_LSTATUS) {
  2663. u32 aux_stat, bmcr;
  2664. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2665. for (i = 0; i < 2000; i++) {
  2666. udelay(10);
  2667. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2668. aux_stat)
  2669. break;
  2670. }
  2671. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2672. &current_speed,
  2673. &current_duplex);
  2674. bmcr = 0;
  2675. for (i = 0; i < 200; i++) {
  2676. tg3_readphy(tp, MII_BMCR, &bmcr);
  2677. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2678. continue;
  2679. if (bmcr && bmcr != 0x7fff)
  2680. break;
  2681. udelay(10);
  2682. }
  2683. lcl_adv = 0;
  2684. rmt_adv = 0;
  2685. tp->link_config.active_speed = current_speed;
  2686. tp->link_config.active_duplex = current_duplex;
  2687. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2688. if ((bmcr & BMCR_ANENABLE) &&
  2689. tg3_copper_is_advertising_all(tp,
  2690. tp->link_config.advertising)) {
  2691. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2692. &rmt_adv))
  2693. current_link_up = 1;
  2694. }
  2695. } else {
  2696. if (!(bmcr & BMCR_ANENABLE) &&
  2697. tp->link_config.speed == current_speed &&
  2698. tp->link_config.duplex == current_duplex &&
  2699. tp->link_config.flowctrl ==
  2700. tp->link_config.active_flowctrl) {
  2701. current_link_up = 1;
  2702. }
  2703. }
  2704. if (current_link_up == 1 &&
  2705. tp->link_config.active_duplex == DUPLEX_FULL)
  2706. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2707. }
  2708. relink:
  2709. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2710. u32 tmp;
  2711. tg3_phy_copper_begin(tp);
  2712. tg3_readphy(tp, MII_BMSR, &tmp);
  2713. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2714. (tmp & BMSR_LSTATUS))
  2715. current_link_up = 1;
  2716. }
  2717. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2718. if (current_link_up == 1) {
  2719. if (tp->link_config.active_speed == SPEED_100 ||
  2720. tp->link_config.active_speed == SPEED_10)
  2721. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2722. else
  2723. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2724. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2725. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2726. else
  2727. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2728. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2729. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2730. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2732. if (current_link_up == 1 &&
  2733. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2734. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2735. else
  2736. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2737. }
  2738. /* ??? Without this setting Netgear GA302T PHY does not
  2739. * ??? send/receive packets...
  2740. */
  2741. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2742. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2743. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2745. udelay(80);
  2746. }
  2747. tw32_f(MAC_MODE, tp->mac_mode);
  2748. udelay(40);
  2749. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2750. /* Polled via timer. */
  2751. tw32_f(MAC_EVENT, 0);
  2752. } else {
  2753. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2754. }
  2755. udelay(40);
  2756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2757. current_link_up == 1 &&
  2758. tp->link_config.active_speed == SPEED_1000 &&
  2759. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2760. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2761. udelay(120);
  2762. tw32_f(MAC_STATUS,
  2763. (MAC_STATUS_SYNC_CHANGED |
  2764. MAC_STATUS_CFG_CHANGED));
  2765. udelay(40);
  2766. tg3_write_mem(tp,
  2767. NIC_SRAM_FIRMWARE_MBOX,
  2768. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2769. }
  2770. /* Prevent send BD corruption. */
  2771. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2772. u16 oldlnkctl, newlnkctl;
  2773. pci_read_config_word(tp->pdev,
  2774. tp->pcie_cap + PCI_EXP_LNKCTL,
  2775. &oldlnkctl);
  2776. if (tp->link_config.active_speed == SPEED_100 ||
  2777. tp->link_config.active_speed == SPEED_10)
  2778. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2779. else
  2780. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2781. if (newlnkctl != oldlnkctl)
  2782. pci_write_config_word(tp->pdev,
  2783. tp->pcie_cap + PCI_EXP_LNKCTL,
  2784. newlnkctl);
  2785. }
  2786. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2787. if (current_link_up)
  2788. netif_carrier_on(tp->dev);
  2789. else
  2790. netif_carrier_off(tp->dev);
  2791. tg3_link_report(tp);
  2792. }
  2793. return 0;
  2794. }
  2795. struct tg3_fiber_aneginfo {
  2796. int state;
  2797. #define ANEG_STATE_UNKNOWN 0
  2798. #define ANEG_STATE_AN_ENABLE 1
  2799. #define ANEG_STATE_RESTART_INIT 2
  2800. #define ANEG_STATE_RESTART 3
  2801. #define ANEG_STATE_DISABLE_LINK_OK 4
  2802. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2803. #define ANEG_STATE_ABILITY_DETECT 6
  2804. #define ANEG_STATE_ACK_DETECT_INIT 7
  2805. #define ANEG_STATE_ACK_DETECT 8
  2806. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2807. #define ANEG_STATE_COMPLETE_ACK 10
  2808. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2809. #define ANEG_STATE_IDLE_DETECT 12
  2810. #define ANEG_STATE_LINK_OK 13
  2811. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2812. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2813. u32 flags;
  2814. #define MR_AN_ENABLE 0x00000001
  2815. #define MR_RESTART_AN 0x00000002
  2816. #define MR_AN_COMPLETE 0x00000004
  2817. #define MR_PAGE_RX 0x00000008
  2818. #define MR_NP_LOADED 0x00000010
  2819. #define MR_TOGGLE_TX 0x00000020
  2820. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2821. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2822. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2823. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2824. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2825. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2826. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2827. #define MR_TOGGLE_RX 0x00002000
  2828. #define MR_NP_RX 0x00004000
  2829. #define MR_LINK_OK 0x80000000
  2830. unsigned long link_time, cur_time;
  2831. u32 ability_match_cfg;
  2832. int ability_match_count;
  2833. char ability_match, idle_match, ack_match;
  2834. u32 txconfig, rxconfig;
  2835. #define ANEG_CFG_NP 0x00000080
  2836. #define ANEG_CFG_ACK 0x00000040
  2837. #define ANEG_CFG_RF2 0x00000020
  2838. #define ANEG_CFG_RF1 0x00000010
  2839. #define ANEG_CFG_PS2 0x00000001
  2840. #define ANEG_CFG_PS1 0x00008000
  2841. #define ANEG_CFG_HD 0x00004000
  2842. #define ANEG_CFG_FD 0x00002000
  2843. #define ANEG_CFG_INVAL 0x00001f06
  2844. };
  2845. #define ANEG_OK 0
  2846. #define ANEG_DONE 1
  2847. #define ANEG_TIMER_ENAB 2
  2848. #define ANEG_FAILED -1
  2849. #define ANEG_STATE_SETTLE_TIME 10000
  2850. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2851. struct tg3_fiber_aneginfo *ap)
  2852. {
  2853. u16 flowctrl;
  2854. unsigned long delta;
  2855. u32 rx_cfg_reg;
  2856. int ret;
  2857. if (ap->state == ANEG_STATE_UNKNOWN) {
  2858. ap->rxconfig = 0;
  2859. ap->link_time = 0;
  2860. ap->cur_time = 0;
  2861. ap->ability_match_cfg = 0;
  2862. ap->ability_match_count = 0;
  2863. ap->ability_match = 0;
  2864. ap->idle_match = 0;
  2865. ap->ack_match = 0;
  2866. }
  2867. ap->cur_time++;
  2868. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2869. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2870. if (rx_cfg_reg != ap->ability_match_cfg) {
  2871. ap->ability_match_cfg = rx_cfg_reg;
  2872. ap->ability_match = 0;
  2873. ap->ability_match_count = 0;
  2874. } else {
  2875. if (++ap->ability_match_count > 1) {
  2876. ap->ability_match = 1;
  2877. ap->ability_match_cfg = rx_cfg_reg;
  2878. }
  2879. }
  2880. if (rx_cfg_reg & ANEG_CFG_ACK)
  2881. ap->ack_match = 1;
  2882. else
  2883. ap->ack_match = 0;
  2884. ap->idle_match = 0;
  2885. } else {
  2886. ap->idle_match = 1;
  2887. ap->ability_match_cfg = 0;
  2888. ap->ability_match_count = 0;
  2889. ap->ability_match = 0;
  2890. ap->ack_match = 0;
  2891. rx_cfg_reg = 0;
  2892. }
  2893. ap->rxconfig = rx_cfg_reg;
  2894. ret = ANEG_OK;
  2895. switch (ap->state) {
  2896. case ANEG_STATE_UNKNOWN:
  2897. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2898. ap->state = ANEG_STATE_AN_ENABLE;
  2899. /* fallthru */
  2900. case ANEG_STATE_AN_ENABLE:
  2901. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2902. if (ap->flags & MR_AN_ENABLE) {
  2903. ap->link_time = 0;
  2904. ap->cur_time = 0;
  2905. ap->ability_match_cfg = 0;
  2906. ap->ability_match_count = 0;
  2907. ap->ability_match = 0;
  2908. ap->idle_match = 0;
  2909. ap->ack_match = 0;
  2910. ap->state = ANEG_STATE_RESTART_INIT;
  2911. } else {
  2912. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2913. }
  2914. break;
  2915. case ANEG_STATE_RESTART_INIT:
  2916. ap->link_time = ap->cur_time;
  2917. ap->flags &= ~(MR_NP_LOADED);
  2918. ap->txconfig = 0;
  2919. tw32(MAC_TX_AUTO_NEG, 0);
  2920. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2921. tw32_f(MAC_MODE, tp->mac_mode);
  2922. udelay(40);
  2923. ret = ANEG_TIMER_ENAB;
  2924. ap->state = ANEG_STATE_RESTART;
  2925. /* fallthru */
  2926. case ANEG_STATE_RESTART:
  2927. delta = ap->cur_time - ap->link_time;
  2928. if (delta > ANEG_STATE_SETTLE_TIME)
  2929. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2930. else
  2931. ret = ANEG_TIMER_ENAB;
  2932. break;
  2933. case ANEG_STATE_DISABLE_LINK_OK:
  2934. ret = ANEG_DONE;
  2935. break;
  2936. case ANEG_STATE_ABILITY_DETECT_INIT:
  2937. ap->flags &= ~(MR_TOGGLE_TX);
  2938. ap->txconfig = ANEG_CFG_FD;
  2939. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2940. if (flowctrl & ADVERTISE_1000XPAUSE)
  2941. ap->txconfig |= ANEG_CFG_PS1;
  2942. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2943. ap->txconfig |= ANEG_CFG_PS2;
  2944. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2945. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2946. tw32_f(MAC_MODE, tp->mac_mode);
  2947. udelay(40);
  2948. ap->state = ANEG_STATE_ABILITY_DETECT;
  2949. break;
  2950. case ANEG_STATE_ABILITY_DETECT:
  2951. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2952. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2953. break;
  2954. case ANEG_STATE_ACK_DETECT_INIT:
  2955. ap->txconfig |= ANEG_CFG_ACK;
  2956. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2957. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2958. tw32_f(MAC_MODE, tp->mac_mode);
  2959. udelay(40);
  2960. ap->state = ANEG_STATE_ACK_DETECT;
  2961. /* fallthru */
  2962. case ANEG_STATE_ACK_DETECT:
  2963. if (ap->ack_match != 0) {
  2964. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2965. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2966. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2967. } else {
  2968. ap->state = ANEG_STATE_AN_ENABLE;
  2969. }
  2970. } else if (ap->ability_match != 0 &&
  2971. ap->rxconfig == 0) {
  2972. ap->state = ANEG_STATE_AN_ENABLE;
  2973. }
  2974. break;
  2975. case ANEG_STATE_COMPLETE_ACK_INIT:
  2976. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2977. ret = ANEG_FAILED;
  2978. break;
  2979. }
  2980. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2981. MR_LP_ADV_HALF_DUPLEX |
  2982. MR_LP_ADV_SYM_PAUSE |
  2983. MR_LP_ADV_ASYM_PAUSE |
  2984. MR_LP_ADV_REMOTE_FAULT1 |
  2985. MR_LP_ADV_REMOTE_FAULT2 |
  2986. MR_LP_ADV_NEXT_PAGE |
  2987. MR_TOGGLE_RX |
  2988. MR_NP_RX);
  2989. if (ap->rxconfig & ANEG_CFG_FD)
  2990. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2991. if (ap->rxconfig & ANEG_CFG_HD)
  2992. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2993. if (ap->rxconfig & ANEG_CFG_PS1)
  2994. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2995. if (ap->rxconfig & ANEG_CFG_PS2)
  2996. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2997. if (ap->rxconfig & ANEG_CFG_RF1)
  2998. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2999. if (ap->rxconfig & ANEG_CFG_RF2)
  3000. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3001. if (ap->rxconfig & ANEG_CFG_NP)
  3002. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3003. ap->link_time = ap->cur_time;
  3004. ap->flags ^= (MR_TOGGLE_TX);
  3005. if (ap->rxconfig & 0x0008)
  3006. ap->flags |= MR_TOGGLE_RX;
  3007. if (ap->rxconfig & ANEG_CFG_NP)
  3008. ap->flags |= MR_NP_RX;
  3009. ap->flags |= MR_PAGE_RX;
  3010. ap->state = ANEG_STATE_COMPLETE_ACK;
  3011. ret = ANEG_TIMER_ENAB;
  3012. break;
  3013. case ANEG_STATE_COMPLETE_ACK:
  3014. if (ap->ability_match != 0 &&
  3015. ap->rxconfig == 0) {
  3016. ap->state = ANEG_STATE_AN_ENABLE;
  3017. break;
  3018. }
  3019. delta = ap->cur_time - ap->link_time;
  3020. if (delta > ANEG_STATE_SETTLE_TIME) {
  3021. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3022. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3023. } else {
  3024. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3025. !(ap->flags & MR_NP_RX)) {
  3026. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3027. } else {
  3028. ret = ANEG_FAILED;
  3029. }
  3030. }
  3031. }
  3032. break;
  3033. case ANEG_STATE_IDLE_DETECT_INIT:
  3034. ap->link_time = ap->cur_time;
  3035. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3036. tw32_f(MAC_MODE, tp->mac_mode);
  3037. udelay(40);
  3038. ap->state = ANEG_STATE_IDLE_DETECT;
  3039. ret = ANEG_TIMER_ENAB;
  3040. break;
  3041. case ANEG_STATE_IDLE_DETECT:
  3042. if (ap->ability_match != 0 &&
  3043. ap->rxconfig == 0) {
  3044. ap->state = ANEG_STATE_AN_ENABLE;
  3045. break;
  3046. }
  3047. delta = ap->cur_time - ap->link_time;
  3048. if (delta > ANEG_STATE_SETTLE_TIME) {
  3049. /* XXX another gem from the Broadcom driver :( */
  3050. ap->state = ANEG_STATE_LINK_OK;
  3051. }
  3052. break;
  3053. case ANEG_STATE_LINK_OK:
  3054. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3055. ret = ANEG_DONE;
  3056. break;
  3057. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3058. /* ??? unimplemented */
  3059. break;
  3060. case ANEG_STATE_NEXT_PAGE_WAIT:
  3061. /* ??? unimplemented */
  3062. break;
  3063. default:
  3064. ret = ANEG_FAILED;
  3065. break;
  3066. }
  3067. return ret;
  3068. }
  3069. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3070. {
  3071. int res = 0;
  3072. struct tg3_fiber_aneginfo aninfo;
  3073. int status = ANEG_FAILED;
  3074. unsigned int tick;
  3075. u32 tmp;
  3076. tw32_f(MAC_TX_AUTO_NEG, 0);
  3077. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3078. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3079. udelay(40);
  3080. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3081. udelay(40);
  3082. memset(&aninfo, 0, sizeof(aninfo));
  3083. aninfo.flags |= MR_AN_ENABLE;
  3084. aninfo.state = ANEG_STATE_UNKNOWN;
  3085. aninfo.cur_time = 0;
  3086. tick = 0;
  3087. while (++tick < 195000) {
  3088. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3089. if (status == ANEG_DONE || status == ANEG_FAILED)
  3090. break;
  3091. udelay(1);
  3092. }
  3093. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3094. tw32_f(MAC_MODE, tp->mac_mode);
  3095. udelay(40);
  3096. *txflags = aninfo.txconfig;
  3097. *rxflags = aninfo.flags;
  3098. if (status == ANEG_DONE &&
  3099. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3100. MR_LP_ADV_FULL_DUPLEX)))
  3101. res = 1;
  3102. return res;
  3103. }
  3104. static void tg3_init_bcm8002(struct tg3 *tp)
  3105. {
  3106. u32 mac_status = tr32(MAC_STATUS);
  3107. int i;
  3108. /* Reset when initting first time or we have a link. */
  3109. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3110. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3111. return;
  3112. /* Set PLL lock range. */
  3113. tg3_writephy(tp, 0x16, 0x8007);
  3114. /* SW reset */
  3115. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3116. /* Wait for reset to complete. */
  3117. /* XXX schedule_timeout() ... */
  3118. for (i = 0; i < 500; i++)
  3119. udelay(10);
  3120. /* Config mode; select PMA/Ch 1 regs. */
  3121. tg3_writephy(tp, 0x10, 0x8411);
  3122. /* Enable auto-lock and comdet, select txclk for tx. */
  3123. tg3_writephy(tp, 0x11, 0x0a10);
  3124. tg3_writephy(tp, 0x18, 0x00a0);
  3125. tg3_writephy(tp, 0x16, 0x41ff);
  3126. /* Assert and deassert POR. */
  3127. tg3_writephy(tp, 0x13, 0x0400);
  3128. udelay(40);
  3129. tg3_writephy(tp, 0x13, 0x0000);
  3130. tg3_writephy(tp, 0x11, 0x0a50);
  3131. udelay(40);
  3132. tg3_writephy(tp, 0x11, 0x0a10);
  3133. /* Wait for signal to stabilize */
  3134. /* XXX schedule_timeout() ... */
  3135. for (i = 0; i < 15000; i++)
  3136. udelay(10);
  3137. /* Deselect the channel register so we can read the PHYID
  3138. * later.
  3139. */
  3140. tg3_writephy(tp, 0x10, 0x8011);
  3141. }
  3142. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3143. {
  3144. u16 flowctrl;
  3145. u32 sg_dig_ctrl, sg_dig_status;
  3146. u32 serdes_cfg, expected_sg_dig_ctrl;
  3147. int workaround, port_a;
  3148. int current_link_up;
  3149. serdes_cfg = 0;
  3150. expected_sg_dig_ctrl = 0;
  3151. workaround = 0;
  3152. port_a = 1;
  3153. current_link_up = 0;
  3154. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3155. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3156. workaround = 1;
  3157. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3158. port_a = 0;
  3159. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3160. /* preserve bits 20-23 for voltage regulator */
  3161. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3162. }
  3163. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3164. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3165. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3166. if (workaround) {
  3167. u32 val = serdes_cfg;
  3168. if (port_a)
  3169. val |= 0xc010000;
  3170. else
  3171. val |= 0x4010000;
  3172. tw32_f(MAC_SERDES_CFG, val);
  3173. }
  3174. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3175. }
  3176. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3177. tg3_setup_flow_control(tp, 0, 0);
  3178. current_link_up = 1;
  3179. }
  3180. goto out;
  3181. }
  3182. /* Want auto-negotiation. */
  3183. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3184. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3185. if (flowctrl & ADVERTISE_1000XPAUSE)
  3186. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3187. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3188. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3189. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3190. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3191. tp->serdes_counter &&
  3192. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3193. MAC_STATUS_RCVD_CFG)) ==
  3194. MAC_STATUS_PCS_SYNCED)) {
  3195. tp->serdes_counter--;
  3196. current_link_up = 1;
  3197. goto out;
  3198. }
  3199. restart_autoneg:
  3200. if (workaround)
  3201. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3202. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3203. udelay(5);
  3204. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3205. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3206. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3207. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3208. MAC_STATUS_SIGNAL_DET)) {
  3209. sg_dig_status = tr32(SG_DIG_STATUS);
  3210. mac_status = tr32(MAC_STATUS);
  3211. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3212. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3213. u32 local_adv = 0, remote_adv = 0;
  3214. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3215. local_adv |= ADVERTISE_1000XPAUSE;
  3216. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3217. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3218. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3219. remote_adv |= LPA_1000XPAUSE;
  3220. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3221. remote_adv |= LPA_1000XPAUSE_ASYM;
  3222. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3223. current_link_up = 1;
  3224. tp->serdes_counter = 0;
  3225. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3226. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3227. if (tp->serdes_counter)
  3228. tp->serdes_counter--;
  3229. else {
  3230. if (workaround) {
  3231. u32 val = serdes_cfg;
  3232. if (port_a)
  3233. val |= 0xc010000;
  3234. else
  3235. val |= 0x4010000;
  3236. tw32_f(MAC_SERDES_CFG, val);
  3237. }
  3238. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3239. udelay(40);
  3240. /* Link parallel detection - link is up */
  3241. /* only if we have PCS_SYNC and not */
  3242. /* receiving config code words */
  3243. mac_status = tr32(MAC_STATUS);
  3244. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3245. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3246. tg3_setup_flow_control(tp, 0, 0);
  3247. current_link_up = 1;
  3248. tp->tg3_flags2 |=
  3249. TG3_FLG2_PARALLEL_DETECT;
  3250. tp->serdes_counter =
  3251. SERDES_PARALLEL_DET_TIMEOUT;
  3252. } else
  3253. goto restart_autoneg;
  3254. }
  3255. }
  3256. } else {
  3257. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3258. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3259. }
  3260. out:
  3261. return current_link_up;
  3262. }
  3263. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3264. {
  3265. int current_link_up = 0;
  3266. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3267. goto out;
  3268. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3269. u32 txflags, rxflags;
  3270. int i;
  3271. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3272. u32 local_adv = 0, remote_adv = 0;
  3273. if (txflags & ANEG_CFG_PS1)
  3274. local_adv |= ADVERTISE_1000XPAUSE;
  3275. if (txflags & ANEG_CFG_PS2)
  3276. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3277. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3278. remote_adv |= LPA_1000XPAUSE;
  3279. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3280. remote_adv |= LPA_1000XPAUSE_ASYM;
  3281. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3282. current_link_up = 1;
  3283. }
  3284. for (i = 0; i < 30; i++) {
  3285. udelay(20);
  3286. tw32_f(MAC_STATUS,
  3287. (MAC_STATUS_SYNC_CHANGED |
  3288. MAC_STATUS_CFG_CHANGED));
  3289. udelay(40);
  3290. if ((tr32(MAC_STATUS) &
  3291. (MAC_STATUS_SYNC_CHANGED |
  3292. MAC_STATUS_CFG_CHANGED)) == 0)
  3293. break;
  3294. }
  3295. mac_status = tr32(MAC_STATUS);
  3296. if (current_link_up == 0 &&
  3297. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3298. !(mac_status & MAC_STATUS_RCVD_CFG))
  3299. current_link_up = 1;
  3300. } else {
  3301. tg3_setup_flow_control(tp, 0, 0);
  3302. /* Forcing 1000FD link up. */
  3303. current_link_up = 1;
  3304. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3305. udelay(40);
  3306. tw32_f(MAC_MODE, tp->mac_mode);
  3307. udelay(40);
  3308. }
  3309. out:
  3310. return current_link_up;
  3311. }
  3312. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3313. {
  3314. u32 orig_pause_cfg;
  3315. u16 orig_active_speed;
  3316. u8 orig_active_duplex;
  3317. u32 mac_status;
  3318. int current_link_up;
  3319. int i;
  3320. orig_pause_cfg = tp->link_config.active_flowctrl;
  3321. orig_active_speed = tp->link_config.active_speed;
  3322. orig_active_duplex = tp->link_config.active_duplex;
  3323. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3324. netif_carrier_ok(tp->dev) &&
  3325. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3326. mac_status = tr32(MAC_STATUS);
  3327. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3328. MAC_STATUS_SIGNAL_DET |
  3329. MAC_STATUS_CFG_CHANGED |
  3330. MAC_STATUS_RCVD_CFG);
  3331. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3332. MAC_STATUS_SIGNAL_DET)) {
  3333. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3334. MAC_STATUS_CFG_CHANGED));
  3335. return 0;
  3336. }
  3337. }
  3338. tw32_f(MAC_TX_AUTO_NEG, 0);
  3339. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3340. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3341. tw32_f(MAC_MODE, tp->mac_mode);
  3342. udelay(40);
  3343. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3344. tg3_init_bcm8002(tp);
  3345. /* Enable link change event even when serdes polling. */
  3346. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3347. udelay(40);
  3348. current_link_up = 0;
  3349. mac_status = tr32(MAC_STATUS);
  3350. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3351. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3352. else
  3353. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3354. tp->napi[0].hw_status->status =
  3355. (SD_STATUS_UPDATED |
  3356. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3357. for (i = 0; i < 100; i++) {
  3358. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3359. MAC_STATUS_CFG_CHANGED));
  3360. udelay(5);
  3361. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3362. MAC_STATUS_CFG_CHANGED |
  3363. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3364. break;
  3365. }
  3366. mac_status = tr32(MAC_STATUS);
  3367. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3368. current_link_up = 0;
  3369. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3370. tp->serdes_counter == 0) {
  3371. tw32_f(MAC_MODE, (tp->mac_mode |
  3372. MAC_MODE_SEND_CONFIGS));
  3373. udelay(1);
  3374. tw32_f(MAC_MODE, tp->mac_mode);
  3375. }
  3376. }
  3377. if (current_link_up == 1) {
  3378. tp->link_config.active_speed = SPEED_1000;
  3379. tp->link_config.active_duplex = DUPLEX_FULL;
  3380. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3381. LED_CTRL_LNKLED_OVERRIDE |
  3382. LED_CTRL_1000MBPS_ON));
  3383. } else {
  3384. tp->link_config.active_speed = SPEED_INVALID;
  3385. tp->link_config.active_duplex = DUPLEX_INVALID;
  3386. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3387. LED_CTRL_LNKLED_OVERRIDE |
  3388. LED_CTRL_TRAFFIC_OVERRIDE));
  3389. }
  3390. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3391. if (current_link_up)
  3392. netif_carrier_on(tp->dev);
  3393. else
  3394. netif_carrier_off(tp->dev);
  3395. tg3_link_report(tp);
  3396. } else {
  3397. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3398. if (orig_pause_cfg != now_pause_cfg ||
  3399. orig_active_speed != tp->link_config.active_speed ||
  3400. orig_active_duplex != tp->link_config.active_duplex)
  3401. tg3_link_report(tp);
  3402. }
  3403. return 0;
  3404. }
  3405. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3406. {
  3407. int current_link_up, err = 0;
  3408. u32 bmsr, bmcr;
  3409. u16 current_speed;
  3410. u8 current_duplex;
  3411. u32 local_adv, remote_adv;
  3412. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3413. tw32_f(MAC_MODE, tp->mac_mode);
  3414. udelay(40);
  3415. tw32(MAC_EVENT, 0);
  3416. tw32_f(MAC_STATUS,
  3417. (MAC_STATUS_SYNC_CHANGED |
  3418. MAC_STATUS_CFG_CHANGED |
  3419. MAC_STATUS_MI_COMPLETION |
  3420. MAC_STATUS_LNKSTATE_CHANGED));
  3421. udelay(40);
  3422. if (force_reset)
  3423. tg3_phy_reset(tp);
  3424. current_link_up = 0;
  3425. current_speed = SPEED_INVALID;
  3426. current_duplex = DUPLEX_INVALID;
  3427. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3428. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3429. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3430. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3431. bmsr |= BMSR_LSTATUS;
  3432. else
  3433. bmsr &= ~BMSR_LSTATUS;
  3434. }
  3435. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3436. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3437. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3438. /* do nothing, just check for link up at the end */
  3439. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3440. u32 adv, new_adv;
  3441. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3442. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3443. ADVERTISE_1000XPAUSE |
  3444. ADVERTISE_1000XPSE_ASYM |
  3445. ADVERTISE_SLCT);
  3446. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3447. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3448. new_adv |= ADVERTISE_1000XHALF;
  3449. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3450. new_adv |= ADVERTISE_1000XFULL;
  3451. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3452. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3453. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3454. tg3_writephy(tp, MII_BMCR, bmcr);
  3455. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3456. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3457. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3458. return err;
  3459. }
  3460. } else {
  3461. u32 new_bmcr;
  3462. bmcr &= ~BMCR_SPEED1000;
  3463. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3464. if (tp->link_config.duplex == DUPLEX_FULL)
  3465. new_bmcr |= BMCR_FULLDPLX;
  3466. if (new_bmcr != bmcr) {
  3467. /* BMCR_SPEED1000 is a reserved bit that needs
  3468. * to be set on write.
  3469. */
  3470. new_bmcr |= BMCR_SPEED1000;
  3471. /* Force a linkdown */
  3472. if (netif_carrier_ok(tp->dev)) {
  3473. u32 adv;
  3474. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3475. adv &= ~(ADVERTISE_1000XFULL |
  3476. ADVERTISE_1000XHALF |
  3477. ADVERTISE_SLCT);
  3478. tg3_writephy(tp, MII_ADVERTISE, adv);
  3479. tg3_writephy(tp, MII_BMCR, bmcr |
  3480. BMCR_ANRESTART |
  3481. BMCR_ANENABLE);
  3482. udelay(10);
  3483. netif_carrier_off(tp->dev);
  3484. }
  3485. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3486. bmcr = new_bmcr;
  3487. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3488. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3489. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3490. ASIC_REV_5714) {
  3491. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3492. bmsr |= BMSR_LSTATUS;
  3493. else
  3494. bmsr &= ~BMSR_LSTATUS;
  3495. }
  3496. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3497. }
  3498. }
  3499. if (bmsr & BMSR_LSTATUS) {
  3500. current_speed = SPEED_1000;
  3501. current_link_up = 1;
  3502. if (bmcr & BMCR_FULLDPLX)
  3503. current_duplex = DUPLEX_FULL;
  3504. else
  3505. current_duplex = DUPLEX_HALF;
  3506. local_adv = 0;
  3507. remote_adv = 0;
  3508. if (bmcr & BMCR_ANENABLE) {
  3509. u32 common;
  3510. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3511. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3512. common = local_adv & remote_adv;
  3513. if (common & (ADVERTISE_1000XHALF |
  3514. ADVERTISE_1000XFULL)) {
  3515. if (common & ADVERTISE_1000XFULL)
  3516. current_duplex = DUPLEX_FULL;
  3517. else
  3518. current_duplex = DUPLEX_HALF;
  3519. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3520. /* Link is up via parallel detect */
  3521. } else {
  3522. current_link_up = 0;
  3523. }
  3524. }
  3525. }
  3526. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3527. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3528. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3529. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3530. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3531. tw32_f(MAC_MODE, tp->mac_mode);
  3532. udelay(40);
  3533. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3534. tp->link_config.active_speed = current_speed;
  3535. tp->link_config.active_duplex = current_duplex;
  3536. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3537. if (current_link_up)
  3538. netif_carrier_on(tp->dev);
  3539. else {
  3540. netif_carrier_off(tp->dev);
  3541. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3542. }
  3543. tg3_link_report(tp);
  3544. }
  3545. return err;
  3546. }
  3547. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3548. {
  3549. if (tp->serdes_counter) {
  3550. /* Give autoneg time to complete. */
  3551. tp->serdes_counter--;
  3552. return;
  3553. }
  3554. if (!netif_carrier_ok(tp->dev) &&
  3555. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3556. u32 bmcr;
  3557. tg3_readphy(tp, MII_BMCR, &bmcr);
  3558. if (bmcr & BMCR_ANENABLE) {
  3559. u32 phy1, phy2;
  3560. /* Select shadow register 0x1f */
  3561. tg3_writephy(tp, 0x1c, 0x7c00);
  3562. tg3_readphy(tp, 0x1c, &phy1);
  3563. /* Select expansion interrupt status register */
  3564. tg3_writephy(tp, 0x17, 0x0f01);
  3565. tg3_readphy(tp, 0x15, &phy2);
  3566. tg3_readphy(tp, 0x15, &phy2);
  3567. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3568. /* We have signal detect and not receiving
  3569. * config code words, link is up by parallel
  3570. * detection.
  3571. */
  3572. bmcr &= ~BMCR_ANENABLE;
  3573. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3574. tg3_writephy(tp, MII_BMCR, bmcr);
  3575. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3576. }
  3577. }
  3578. } else if (netif_carrier_ok(tp->dev) &&
  3579. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3580. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3581. u32 phy2;
  3582. /* Select expansion interrupt status register */
  3583. tg3_writephy(tp, 0x17, 0x0f01);
  3584. tg3_readphy(tp, 0x15, &phy2);
  3585. if (phy2 & 0x20) {
  3586. u32 bmcr;
  3587. /* Config code words received, turn on autoneg. */
  3588. tg3_readphy(tp, MII_BMCR, &bmcr);
  3589. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3590. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3591. }
  3592. }
  3593. }
  3594. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3595. {
  3596. int err;
  3597. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3598. err = tg3_setup_fiber_phy(tp, force_reset);
  3599. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3600. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3601. else
  3602. err = tg3_setup_copper_phy(tp, force_reset);
  3603. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3604. u32 val, scale;
  3605. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3606. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3607. scale = 65;
  3608. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3609. scale = 6;
  3610. else
  3611. scale = 12;
  3612. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3613. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3614. tw32(GRC_MISC_CFG, val);
  3615. }
  3616. if (tp->link_config.active_speed == SPEED_1000 &&
  3617. tp->link_config.active_duplex == DUPLEX_HALF)
  3618. tw32(MAC_TX_LENGTHS,
  3619. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3620. (6 << TX_LENGTHS_IPG_SHIFT) |
  3621. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3622. else
  3623. tw32(MAC_TX_LENGTHS,
  3624. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3625. (6 << TX_LENGTHS_IPG_SHIFT) |
  3626. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3627. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3628. if (netif_carrier_ok(tp->dev)) {
  3629. tw32(HOSTCC_STAT_COAL_TICKS,
  3630. tp->coal.stats_block_coalesce_usecs);
  3631. } else {
  3632. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3633. }
  3634. }
  3635. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3636. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3637. if (!netif_carrier_ok(tp->dev))
  3638. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3639. tp->pwrmgmt_thresh;
  3640. else
  3641. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3642. tw32(PCIE_PWR_MGMT_THRESH, val);
  3643. }
  3644. return err;
  3645. }
  3646. /* This is called whenever we suspect that the system chipset is re-
  3647. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3648. * is bogus tx completions. We try to recover by setting the
  3649. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3650. * in the workqueue.
  3651. */
  3652. static void tg3_tx_recover(struct tg3 *tp)
  3653. {
  3654. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3655. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3656. netdev_warn(tp->dev,
  3657. "The system may be re-ordering memory-mapped I/O "
  3658. "cycles to the network device, attempting to recover. "
  3659. "Please report the problem to the driver maintainer "
  3660. "and include system chipset information.\n");
  3661. spin_lock(&tp->lock);
  3662. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3663. spin_unlock(&tp->lock);
  3664. }
  3665. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3666. {
  3667. smp_mb();
  3668. return tnapi->tx_pending -
  3669. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3670. }
  3671. /* Tigon3 never reports partial packet sends. So we do not
  3672. * need special logic to handle SKBs that have not had all
  3673. * of their frags sent yet, like SunGEM does.
  3674. */
  3675. static void tg3_tx(struct tg3_napi *tnapi)
  3676. {
  3677. struct tg3 *tp = tnapi->tp;
  3678. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3679. u32 sw_idx = tnapi->tx_cons;
  3680. struct netdev_queue *txq;
  3681. int index = tnapi - tp->napi;
  3682. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3683. index--;
  3684. txq = netdev_get_tx_queue(tp->dev, index);
  3685. while (sw_idx != hw_idx) {
  3686. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3687. struct sk_buff *skb = ri->skb;
  3688. int i, tx_bug = 0;
  3689. if (unlikely(skb == NULL)) {
  3690. tg3_tx_recover(tp);
  3691. return;
  3692. }
  3693. pci_unmap_single(tp->pdev,
  3694. dma_unmap_addr(ri, mapping),
  3695. skb_headlen(skb),
  3696. PCI_DMA_TODEVICE);
  3697. ri->skb = NULL;
  3698. sw_idx = NEXT_TX(sw_idx);
  3699. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3700. ri = &tnapi->tx_buffers[sw_idx];
  3701. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3702. tx_bug = 1;
  3703. pci_unmap_page(tp->pdev,
  3704. dma_unmap_addr(ri, mapping),
  3705. skb_shinfo(skb)->frags[i].size,
  3706. PCI_DMA_TODEVICE);
  3707. sw_idx = NEXT_TX(sw_idx);
  3708. }
  3709. dev_kfree_skb(skb);
  3710. if (unlikely(tx_bug)) {
  3711. tg3_tx_recover(tp);
  3712. return;
  3713. }
  3714. }
  3715. tnapi->tx_cons = sw_idx;
  3716. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3717. * before checking for netif_queue_stopped(). Without the
  3718. * memory barrier, there is a small possibility that tg3_start_xmit()
  3719. * will miss it and cause the queue to be stopped forever.
  3720. */
  3721. smp_mb();
  3722. if (unlikely(netif_tx_queue_stopped(txq) &&
  3723. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3724. __netif_tx_lock(txq, smp_processor_id());
  3725. if (netif_tx_queue_stopped(txq) &&
  3726. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3727. netif_tx_wake_queue(txq);
  3728. __netif_tx_unlock(txq);
  3729. }
  3730. }
  3731. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3732. {
  3733. if (!ri->skb)
  3734. return;
  3735. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3736. map_sz, PCI_DMA_FROMDEVICE);
  3737. dev_kfree_skb_any(ri->skb);
  3738. ri->skb = NULL;
  3739. }
  3740. /* Returns size of skb allocated or < 0 on error.
  3741. *
  3742. * We only need to fill in the address because the other members
  3743. * of the RX descriptor are invariant, see tg3_init_rings.
  3744. *
  3745. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3746. * posting buffers we only dirty the first cache line of the RX
  3747. * descriptor (containing the address). Whereas for the RX status
  3748. * buffers the cpu only reads the last cacheline of the RX descriptor
  3749. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3750. */
  3751. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3752. u32 opaque_key, u32 dest_idx_unmasked)
  3753. {
  3754. struct tg3_rx_buffer_desc *desc;
  3755. struct ring_info *map, *src_map;
  3756. struct sk_buff *skb;
  3757. dma_addr_t mapping;
  3758. int skb_size, dest_idx;
  3759. src_map = NULL;
  3760. switch (opaque_key) {
  3761. case RXD_OPAQUE_RING_STD:
  3762. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3763. desc = &tpr->rx_std[dest_idx];
  3764. map = &tpr->rx_std_buffers[dest_idx];
  3765. skb_size = tp->rx_pkt_map_sz;
  3766. break;
  3767. case RXD_OPAQUE_RING_JUMBO:
  3768. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3769. desc = &tpr->rx_jmb[dest_idx].std;
  3770. map = &tpr->rx_jmb_buffers[dest_idx];
  3771. skb_size = TG3_RX_JMB_MAP_SZ;
  3772. break;
  3773. default:
  3774. return -EINVAL;
  3775. }
  3776. /* Do not overwrite any of the map or rp information
  3777. * until we are sure we can commit to a new buffer.
  3778. *
  3779. * Callers depend upon this behavior and assume that
  3780. * we leave everything unchanged if we fail.
  3781. */
  3782. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3783. if (skb == NULL)
  3784. return -ENOMEM;
  3785. skb_reserve(skb, tp->rx_offset);
  3786. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3787. PCI_DMA_FROMDEVICE);
  3788. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3789. dev_kfree_skb(skb);
  3790. return -EIO;
  3791. }
  3792. map->skb = skb;
  3793. dma_unmap_addr_set(map, mapping, mapping);
  3794. desc->addr_hi = ((u64)mapping >> 32);
  3795. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3796. return skb_size;
  3797. }
  3798. /* We only need to move over in the address because the other
  3799. * members of the RX descriptor are invariant. See notes above
  3800. * tg3_alloc_rx_skb for full details.
  3801. */
  3802. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3803. struct tg3_rx_prodring_set *dpr,
  3804. u32 opaque_key, int src_idx,
  3805. u32 dest_idx_unmasked)
  3806. {
  3807. struct tg3 *tp = tnapi->tp;
  3808. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3809. struct ring_info *src_map, *dest_map;
  3810. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3811. int dest_idx;
  3812. switch (opaque_key) {
  3813. case RXD_OPAQUE_RING_STD:
  3814. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3815. dest_desc = &dpr->rx_std[dest_idx];
  3816. dest_map = &dpr->rx_std_buffers[dest_idx];
  3817. src_desc = &spr->rx_std[src_idx];
  3818. src_map = &spr->rx_std_buffers[src_idx];
  3819. break;
  3820. case RXD_OPAQUE_RING_JUMBO:
  3821. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3822. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3823. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3824. src_desc = &spr->rx_jmb[src_idx].std;
  3825. src_map = &spr->rx_jmb_buffers[src_idx];
  3826. break;
  3827. default:
  3828. return;
  3829. }
  3830. dest_map->skb = src_map->skb;
  3831. dma_unmap_addr_set(dest_map, mapping,
  3832. dma_unmap_addr(src_map, mapping));
  3833. dest_desc->addr_hi = src_desc->addr_hi;
  3834. dest_desc->addr_lo = src_desc->addr_lo;
  3835. /* Ensure that the update to the skb happens after the physical
  3836. * addresses have been transferred to the new BD location.
  3837. */
  3838. smp_wmb();
  3839. src_map->skb = NULL;
  3840. }
  3841. /* The RX ring scheme is composed of multiple rings which post fresh
  3842. * buffers to the chip, and one special ring the chip uses to report
  3843. * status back to the host.
  3844. *
  3845. * The special ring reports the status of received packets to the
  3846. * host. The chip does not write into the original descriptor the
  3847. * RX buffer was obtained from. The chip simply takes the original
  3848. * descriptor as provided by the host, updates the status and length
  3849. * field, then writes this into the next status ring entry.
  3850. *
  3851. * Each ring the host uses to post buffers to the chip is described
  3852. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3853. * it is first placed into the on-chip ram. When the packet's length
  3854. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3855. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3856. * which is within the range of the new packet's length is chosen.
  3857. *
  3858. * The "separate ring for rx status" scheme may sound queer, but it makes
  3859. * sense from a cache coherency perspective. If only the host writes
  3860. * to the buffer post rings, and only the chip writes to the rx status
  3861. * rings, then cache lines never move beyond shared-modified state.
  3862. * If both the host and chip were to write into the same ring, cache line
  3863. * eviction could occur since both entities want it in an exclusive state.
  3864. */
  3865. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3866. {
  3867. struct tg3 *tp = tnapi->tp;
  3868. u32 work_mask, rx_std_posted = 0;
  3869. u32 std_prod_idx, jmb_prod_idx;
  3870. u32 sw_idx = tnapi->rx_rcb_ptr;
  3871. u16 hw_idx;
  3872. int received;
  3873. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3874. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3875. /*
  3876. * We need to order the read of hw_idx and the read of
  3877. * the opaque cookie.
  3878. */
  3879. rmb();
  3880. work_mask = 0;
  3881. received = 0;
  3882. std_prod_idx = tpr->rx_std_prod_idx;
  3883. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3884. while (sw_idx != hw_idx && budget > 0) {
  3885. struct ring_info *ri;
  3886. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3887. unsigned int len;
  3888. struct sk_buff *skb;
  3889. dma_addr_t dma_addr;
  3890. u32 opaque_key, desc_idx, *post_ptr;
  3891. bool hw_vlan __maybe_unused = false;
  3892. u16 vtag __maybe_unused = 0;
  3893. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3894. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3895. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3896. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3897. dma_addr = dma_unmap_addr(ri, mapping);
  3898. skb = ri->skb;
  3899. post_ptr = &std_prod_idx;
  3900. rx_std_posted++;
  3901. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3902. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3903. dma_addr = dma_unmap_addr(ri, mapping);
  3904. skb = ri->skb;
  3905. post_ptr = &jmb_prod_idx;
  3906. } else
  3907. goto next_pkt_nopost;
  3908. work_mask |= opaque_key;
  3909. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3910. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3911. drop_it:
  3912. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3913. desc_idx, *post_ptr);
  3914. drop_it_no_recycle:
  3915. /* Other statistics kept track of by card. */
  3916. tp->net_stats.rx_dropped++;
  3917. goto next_pkt;
  3918. }
  3919. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3920. ETH_FCS_LEN;
  3921. if (len > TG3_RX_COPY_THRESH(tp)) {
  3922. int skb_size;
  3923. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3924. *post_ptr);
  3925. if (skb_size < 0)
  3926. goto drop_it;
  3927. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3928. PCI_DMA_FROMDEVICE);
  3929. /* Ensure that the update to the skb happens
  3930. * after the usage of the old DMA mapping.
  3931. */
  3932. smp_wmb();
  3933. ri->skb = NULL;
  3934. skb_put(skb, len);
  3935. } else {
  3936. struct sk_buff *copy_skb;
  3937. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3938. desc_idx, *post_ptr);
  3939. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3940. TG3_RAW_IP_ALIGN);
  3941. if (copy_skb == NULL)
  3942. goto drop_it_no_recycle;
  3943. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3944. skb_put(copy_skb, len);
  3945. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3946. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3947. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3948. /* We'll reuse the original ring buffer. */
  3949. skb = copy_skb;
  3950. }
  3951. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3952. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3953. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3954. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3955. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3956. else
  3957. skb->ip_summed = CHECKSUM_NONE;
  3958. skb->protocol = eth_type_trans(skb, tp->dev);
  3959. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3960. skb->protocol != htons(ETH_P_8021Q)) {
  3961. dev_kfree_skb(skb);
  3962. goto next_pkt;
  3963. }
  3964. if (desc->type_flags & RXD_FLAG_VLAN &&
  3965. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3966. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3967. #if TG3_VLAN_TAG_USED
  3968. if (tp->vlgrp)
  3969. hw_vlan = true;
  3970. else
  3971. #endif
  3972. {
  3973. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3974. __skb_push(skb, VLAN_HLEN);
  3975. memmove(ve, skb->data + VLAN_HLEN,
  3976. ETH_ALEN * 2);
  3977. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3978. ve->h_vlan_TCI = htons(vtag);
  3979. }
  3980. }
  3981. #if TG3_VLAN_TAG_USED
  3982. if (hw_vlan)
  3983. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3984. else
  3985. #endif
  3986. napi_gro_receive(&tnapi->napi, skb);
  3987. received++;
  3988. budget--;
  3989. next_pkt:
  3990. (*post_ptr)++;
  3991. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3992. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3993. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3994. tpr->rx_std_prod_idx);
  3995. work_mask &= ~RXD_OPAQUE_RING_STD;
  3996. rx_std_posted = 0;
  3997. }
  3998. next_pkt_nopost:
  3999. sw_idx++;
  4000. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  4001. /* Refresh hw_idx to see if there is new work */
  4002. if (sw_idx == hw_idx) {
  4003. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4004. rmb();
  4005. }
  4006. }
  4007. /* ACK the status ring. */
  4008. tnapi->rx_rcb_ptr = sw_idx;
  4009. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4010. /* Refill RX ring(s). */
  4011. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4012. if (work_mask & RXD_OPAQUE_RING_STD) {
  4013. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4014. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4015. tpr->rx_std_prod_idx);
  4016. }
  4017. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4018. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  4019. TG3_RX_JUMBO_RING_SIZE;
  4020. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4021. tpr->rx_jmb_prod_idx);
  4022. }
  4023. mmiowb();
  4024. } else if (work_mask) {
  4025. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4026. * updated before the producer indices can be updated.
  4027. */
  4028. smp_wmb();
  4029. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4030. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  4031. if (tnapi != &tp->napi[1])
  4032. napi_schedule(&tp->napi[1].napi);
  4033. }
  4034. return received;
  4035. }
  4036. static void tg3_poll_link(struct tg3 *tp)
  4037. {
  4038. /* handle link change and other phy events */
  4039. if (!(tp->tg3_flags &
  4040. (TG3_FLAG_USE_LINKCHG_REG |
  4041. TG3_FLAG_POLL_SERDES))) {
  4042. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4043. if (sblk->status & SD_STATUS_LINK_CHG) {
  4044. sblk->status = SD_STATUS_UPDATED |
  4045. (sblk->status & ~SD_STATUS_LINK_CHG);
  4046. spin_lock(&tp->lock);
  4047. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4048. tw32_f(MAC_STATUS,
  4049. (MAC_STATUS_SYNC_CHANGED |
  4050. MAC_STATUS_CFG_CHANGED |
  4051. MAC_STATUS_MI_COMPLETION |
  4052. MAC_STATUS_LNKSTATE_CHANGED));
  4053. udelay(40);
  4054. } else
  4055. tg3_setup_phy(tp, 0);
  4056. spin_unlock(&tp->lock);
  4057. }
  4058. }
  4059. }
  4060. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4061. struct tg3_rx_prodring_set *dpr,
  4062. struct tg3_rx_prodring_set *spr)
  4063. {
  4064. u32 si, di, cpycnt, src_prod_idx;
  4065. int i, err = 0;
  4066. while (1) {
  4067. src_prod_idx = spr->rx_std_prod_idx;
  4068. /* Make sure updates to the rx_std_buffers[] entries and the
  4069. * standard producer index are seen in the correct order.
  4070. */
  4071. smp_rmb();
  4072. if (spr->rx_std_cons_idx == src_prod_idx)
  4073. break;
  4074. if (spr->rx_std_cons_idx < src_prod_idx)
  4075. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4076. else
  4077. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4078. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4079. si = spr->rx_std_cons_idx;
  4080. di = dpr->rx_std_prod_idx;
  4081. for (i = di; i < di + cpycnt; i++) {
  4082. if (dpr->rx_std_buffers[i].skb) {
  4083. cpycnt = i - di;
  4084. err = -ENOSPC;
  4085. break;
  4086. }
  4087. }
  4088. if (!cpycnt)
  4089. break;
  4090. /* Ensure that updates to the rx_std_buffers ring and the
  4091. * shadowed hardware producer ring from tg3_recycle_skb() are
  4092. * ordered correctly WRT the skb check above.
  4093. */
  4094. smp_rmb();
  4095. memcpy(&dpr->rx_std_buffers[di],
  4096. &spr->rx_std_buffers[si],
  4097. cpycnt * sizeof(struct ring_info));
  4098. for (i = 0; i < cpycnt; i++, di++, si++) {
  4099. struct tg3_rx_buffer_desc *sbd, *dbd;
  4100. sbd = &spr->rx_std[si];
  4101. dbd = &dpr->rx_std[di];
  4102. dbd->addr_hi = sbd->addr_hi;
  4103. dbd->addr_lo = sbd->addr_lo;
  4104. }
  4105. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4106. TG3_RX_RING_SIZE;
  4107. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4108. TG3_RX_RING_SIZE;
  4109. }
  4110. while (1) {
  4111. src_prod_idx = spr->rx_jmb_prod_idx;
  4112. /* Make sure updates to the rx_jmb_buffers[] entries and
  4113. * the jumbo producer index are seen in the correct order.
  4114. */
  4115. smp_rmb();
  4116. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4117. break;
  4118. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4119. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4120. else
  4121. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4122. cpycnt = min(cpycnt,
  4123. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4124. si = spr->rx_jmb_cons_idx;
  4125. di = dpr->rx_jmb_prod_idx;
  4126. for (i = di; i < di + cpycnt; i++) {
  4127. if (dpr->rx_jmb_buffers[i].skb) {
  4128. cpycnt = i - di;
  4129. err = -ENOSPC;
  4130. break;
  4131. }
  4132. }
  4133. if (!cpycnt)
  4134. break;
  4135. /* Ensure that updates to the rx_jmb_buffers ring and the
  4136. * shadowed hardware producer ring from tg3_recycle_skb() are
  4137. * ordered correctly WRT the skb check above.
  4138. */
  4139. smp_rmb();
  4140. memcpy(&dpr->rx_jmb_buffers[di],
  4141. &spr->rx_jmb_buffers[si],
  4142. cpycnt * sizeof(struct ring_info));
  4143. for (i = 0; i < cpycnt; i++, di++, si++) {
  4144. struct tg3_rx_buffer_desc *sbd, *dbd;
  4145. sbd = &spr->rx_jmb[si].std;
  4146. dbd = &dpr->rx_jmb[di].std;
  4147. dbd->addr_hi = sbd->addr_hi;
  4148. dbd->addr_lo = sbd->addr_lo;
  4149. }
  4150. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4151. TG3_RX_JUMBO_RING_SIZE;
  4152. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4153. TG3_RX_JUMBO_RING_SIZE;
  4154. }
  4155. return err;
  4156. }
  4157. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4158. {
  4159. struct tg3 *tp = tnapi->tp;
  4160. /* run TX completion thread */
  4161. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4162. tg3_tx(tnapi);
  4163. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4164. return work_done;
  4165. }
  4166. /* run RX thread, within the bounds set by NAPI.
  4167. * All RX "locking" is done by ensuring outside
  4168. * code synchronizes with tg3->napi.poll()
  4169. */
  4170. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4171. work_done += tg3_rx(tnapi, budget - work_done);
  4172. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4173. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4174. int i, err = 0;
  4175. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4176. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4177. for (i = 1; i < tp->irq_cnt; i++)
  4178. err |= tg3_rx_prodring_xfer(tp, dpr,
  4179. tp->napi[i].prodring);
  4180. wmb();
  4181. if (std_prod_idx != dpr->rx_std_prod_idx)
  4182. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4183. dpr->rx_std_prod_idx);
  4184. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4185. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4186. dpr->rx_jmb_prod_idx);
  4187. mmiowb();
  4188. if (err)
  4189. tw32_f(HOSTCC_MODE, tp->coal_now);
  4190. }
  4191. return work_done;
  4192. }
  4193. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4194. {
  4195. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4196. struct tg3 *tp = tnapi->tp;
  4197. int work_done = 0;
  4198. struct tg3_hw_status *sblk = tnapi->hw_status;
  4199. while (1) {
  4200. work_done = tg3_poll_work(tnapi, work_done, budget);
  4201. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4202. goto tx_recovery;
  4203. if (unlikely(work_done >= budget))
  4204. break;
  4205. /* tp->last_tag is used in tg3_int_reenable() below
  4206. * to tell the hw how much work has been processed,
  4207. * so we must read it before checking for more work.
  4208. */
  4209. tnapi->last_tag = sblk->status_tag;
  4210. tnapi->last_irq_tag = tnapi->last_tag;
  4211. rmb();
  4212. /* check for RX/TX work to do */
  4213. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4214. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4215. napi_complete(napi);
  4216. /* Reenable interrupts. */
  4217. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4218. mmiowb();
  4219. break;
  4220. }
  4221. }
  4222. return work_done;
  4223. tx_recovery:
  4224. /* work_done is guaranteed to be less than budget. */
  4225. napi_complete(napi);
  4226. schedule_work(&tp->reset_task);
  4227. return work_done;
  4228. }
  4229. static int tg3_poll(struct napi_struct *napi, int budget)
  4230. {
  4231. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4232. struct tg3 *tp = tnapi->tp;
  4233. int work_done = 0;
  4234. struct tg3_hw_status *sblk = tnapi->hw_status;
  4235. while (1) {
  4236. tg3_poll_link(tp);
  4237. work_done = tg3_poll_work(tnapi, work_done, budget);
  4238. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4239. goto tx_recovery;
  4240. if (unlikely(work_done >= budget))
  4241. break;
  4242. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4243. /* tp->last_tag is used in tg3_int_reenable() below
  4244. * to tell the hw how much work has been processed,
  4245. * so we must read it before checking for more work.
  4246. */
  4247. tnapi->last_tag = sblk->status_tag;
  4248. tnapi->last_irq_tag = tnapi->last_tag;
  4249. rmb();
  4250. } else
  4251. sblk->status &= ~SD_STATUS_UPDATED;
  4252. if (likely(!tg3_has_work(tnapi))) {
  4253. napi_complete(napi);
  4254. tg3_int_reenable(tnapi);
  4255. break;
  4256. }
  4257. }
  4258. return work_done;
  4259. tx_recovery:
  4260. /* work_done is guaranteed to be less than budget. */
  4261. napi_complete(napi);
  4262. schedule_work(&tp->reset_task);
  4263. return work_done;
  4264. }
  4265. static void tg3_irq_quiesce(struct tg3 *tp)
  4266. {
  4267. int i;
  4268. BUG_ON(tp->irq_sync);
  4269. tp->irq_sync = 1;
  4270. smp_mb();
  4271. for (i = 0; i < tp->irq_cnt; i++)
  4272. synchronize_irq(tp->napi[i].irq_vec);
  4273. }
  4274. static inline int tg3_irq_sync(struct tg3 *tp)
  4275. {
  4276. return tp->irq_sync;
  4277. }
  4278. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4279. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4280. * with as well. Most of the time, this is not necessary except when
  4281. * shutting down the device.
  4282. */
  4283. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4284. {
  4285. spin_lock_bh(&tp->lock);
  4286. if (irq_sync)
  4287. tg3_irq_quiesce(tp);
  4288. }
  4289. static inline void tg3_full_unlock(struct tg3 *tp)
  4290. {
  4291. spin_unlock_bh(&tp->lock);
  4292. }
  4293. /* One-shot MSI handler - Chip automatically disables interrupt
  4294. * after sending MSI so driver doesn't have to do it.
  4295. */
  4296. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4297. {
  4298. struct tg3_napi *tnapi = dev_id;
  4299. struct tg3 *tp = tnapi->tp;
  4300. prefetch(tnapi->hw_status);
  4301. if (tnapi->rx_rcb)
  4302. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4303. if (likely(!tg3_irq_sync(tp)))
  4304. napi_schedule(&tnapi->napi);
  4305. return IRQ_HANDLED;
  4306. }
  4307. /* MSI ISR - No need to check for interrupt sharing and no need to
  4308. * flush status block and interrupt mailbox. PCI ordering rules
  4309. * guarantee that MSI will arrive after the status block.
  4310. */
  4311. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4312. {
  4313. struct tg3_napi *tnapi = dev_id;
  4314. struct tg3 *tp = tnapi->tp;
  4315. prefetch(tnapi->hw_status);
  4316. if (tnapi->rx_rcb)
  4317. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4318. /*
  4319. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4320. * chip-internal interrupt pending events.
  4321. * Writing non-zero to intr-mbox-0 additional tells the
  4322. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4323. * event coalescing.
  4324. */
  4325. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4326. if (likely(!tg3_irq_sync(tp)))
  4327. napi_schedule(&tnapi->napi);
  4328. return IRQ_RETVAL(1);
  4329. }
  4330. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4331. {
  4332. struct tg3_napi *tnapi = dev_id;
  4333. struct tg3 *tp = tnapi->tp;
  4334. struct tg3_hw_status *sblk = tnapi->hw_status;
  4335. unsigned int handled = 1;
  4336. /* In INTx mode, it is possible for the interrupt to arrive at
  4337. * the CPU before the status block posted prior to the interrupt.
  4338. * Reading the PCI State register will confirm whether the
  4339. * interrupt is ours and will flush the status block.
  4340. */
  4341. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4342. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4343. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4344. handled = 0;
  4345. goto out;
  4346. }
  4347. }
  4348. /*
  4349. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4350. * chip-internal interrupt pending events.
  4351. * Writing non-zero to intr-mbox-0 additional tells the
  4352. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4353. * event coalescing.
  4354. *
  4355. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4356. * spurious interrupts. The flush impacts performance but
  4357. * excessive spurious interrupts can be worse in some cases.
  4358. */
  4359. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4360. if (tg3_irq_sync(tp))
  4361. goto out;
  4362. sblk->status &= ~SD_STATUS_UPDATED;
  4363. if (likely(tg3_has_work(tnapi))) {
  4364. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4365. napi_schedule(&tnapi->napi);
  4366. } else {
  4367. /* No work, shared interrupt perhaps? re-enable
  4368. * interrupts, and flush that PCI write
  4369. */
  4370. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4371. 0x00000000);
  4372. }
  4373. out:
  4374. return IRQ_RETVAL(handled);
  4375. }
  4376. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4377. {
  4378. struct tg3_napi *tnapi = dev_id;
  4379. struct tg3 *tp = tnapi->tp;
  4380. struct tg3_hw_status *sblk = tnapi->hw_status;
  4381. unsigned int handled = 1;
  4382. /* In INTx mode, it is possible for the interrupt to arrive at
  4383. * the CPU before the status block posted prior to the interrupt.
  4384. * Reading the PCI State register will confirm whether the
  4385. * interrupt is ours and will flush the status block.
  4386. */
  4387. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4388. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4389. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4390. handled = 0;
  4391. goto out;
  4392. }
  4393. }
  4394. /*
  4395. * writing any value to intr-mbox-0 clears PCI INTA# and
  4396. * chip-internal interrupt pending events.
  4397. * writing non-zero to intr-mbox-0 additional tells the
  4398. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4399. * event coalescing.
  4400. *
  4401. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4402. * spurious interrupts. The flush impacts performance but
  4403. * excessive spurious interrupts can be worse in some cases.
  4404. */
  4405. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4406. /*
  4407. * In a shared interrupt configuration, sometimes other devices'
  4408. * interrupts will scream. We record the current status tag here
  4409. * so that the above check can report that the screaming interrupts
  4410. * are unhandled. Eventually they will be silenced.
  4411. */
  4412. tnapi->last_irq_tag = sblk->status_tag;
  4413. if (tg3_irq_sync(tp))
  4414. goto out;
  4415. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4416. napi_schedule(&tnapi->napi);
  4417. out:
  4418. return IRQ_RETVAL(handled);
  4419. }
  4420. /* ISR for interrupt test */
  4421. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4422. {
  4423. struct tg3_napi *tnapi = dev_id;
  4424. struct tg3 *tp = tnapi->tp;
  4425. struct tg3_hw_status *sblk = tnapi->hw_status;
  4426. if ((sblk->status & SD_STATUS_UPDATED) ||
  4427. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4428. tg3_disable_ints(tp);
  4429. return IRQ_RETVAL(1);
  4430. }
  4431. return IRQ_RETVAL(0);
  4432. }
  4433. static int tg3_init_hw(struct tg3 *, int);
  4434. static int tg3_halt(struct tg3 *, int, int);
  4435. /* Restart hardware after configuration changes, self-test, etc.
  4436. * Invoked with tp->lock held.
  4437. */
  4438. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4439. __releases(tp->lock)
  4440. __acquires(tp->lock)
  4441. {
  4442. int err;
  4443. err = tg3_init_hw(tp, reset_phy);
  4444. if (err) {
  4445. netdev_err(tp->dev,
  4446. "Failed to re-initialize device, aborting\n");
  4447. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4448. tg3_full_unlock(tp);
  4449. del_timer_sync(&tp->timer);
  4450. tp->irq_sync = 0;
  4451. tg3_napi_enable(tp);
  4452. dev_close(tp->dev);
  4453. tg3_full_lock(tp, 0);
  4454. }
  4455. return err;
  4456. }
  4457. #ifdef CONFIG_NET_POLL_CONTROLLER
  4458. static void tg3_poll_controller(struct net_device *dev)
  4459. {
  4460. int i;
  4461. struct tg3 *tp = netdev_priv(dev);
  4462. for (i = 0; i < tp->irq_cnt; i++)
  4463. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4464. }
  4465. #endif
  4466. static void tg3_reset_task(struct work_struct *work)
  4467. {
  4468. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4469. int err;
  4470. unsigned int restart_timer;
  4471. tg3_full_lock(tp, 0);
  4472. if (!netif_running(tp->dev)) {
  4473. tg3_full_unlock(tp);
  4474. return;
  4475. }
  4476. tg3_full_unlock(tp);
  4477. tg3_phy_stop(tp);
  4478. tg3_netif_stop(tp);
  4479. tg3_full_lock(tp, 1);
  4480. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4481. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4482. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4483. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4484. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4485. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4486. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4487. }
  4488. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4489. err = tg3_init_hw(tp, 1);
  4490. if (err)
  4491. goto out;
  4492. tg3_netif_start(tp);
  4493. if (restart_timer)
  4494. mod_timer(&tp->timer, jiffies + 1);
  4495. out:
  4496. tg3_full_unlock(tp);
  4497. if (!err)
  4498. tg3_phy_start(tp);
  4499. }
  4500. static void tg3_dump_short_state(struct tg3 *tp)
  4501. {
  4502. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4503. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4504. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4505. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4506. }
  4507. static void tg3_tx_timeout(struct net_device *dev)
  4508. {
  4509. struct tg3 *tp = netdev_priv(dev);
  4510. if (netif_msg_tx_err(tp)) {
  4511. netdev_err(dev, "transmit timed out, resetting\n");
  4512. tg3_dump_short_state(tp);
  4513. }
  4514. schedule_work(&tp->reset_task);
  4515. }
  4516. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4517. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4518. {
  4519. u32 base = (u32) mapping & 0xffffffff;
  4520. return ((base > 0xffffdcc0) &&
  4521. (base + len + 8 < base));
  4522. }
  4523. /* Test for DMA addresses > 40-bit */
  4524. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4525. int len)
  4526. {
  4527. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4528. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4529. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4530. return 0;
  4531. #else
  4532. return 0;
  4533. #endif
  4534. }
  4535. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4536. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4537. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4538. struct sk_buff *skb, u32 last_plus_one,
  4539. u32 *start, u32 base_flags, u32 mss)
  4540. {
  4541. struct tg3 *tp = tnapi->tp;
  4542. struct sk_buff *new_skb;
  4543. dma_addr_t new_addr = 0;
  4544. u32 entry = *start;
  4545. int i, ret = 0;
  4546. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4547. new_skb = skb_copy(skb, GFP_ATOMIC);
  4548. else {
  4549. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4550. new_skb = skb_copy_expand(skb,
  4551. skb_headroom(skb) + more_headroom,
  4552. skb_tailroom(skb), GFP_ATOMIC);
  4553. }
  4554. if (!new_skb) {
  4555. ret = -1;
  4556. } else {
  4557. /* New SKB is guaranteed to be linear. */
  4558. entry = *start;
  4559. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4560. PCI_DMA_TODEVICE);
  4561. /* Make sure the mapping succeeded */
  4562. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4563. ret = -1;
  4564. dev_kfree_skb(new_skb);
  4565. new_skb = NULL;
  4566. /* Make sure new skb does not cross any 4G boundaries.
  4567. * Drop the packet if it does.
  4568. */
  4569. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4570. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4571. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4572. PCI_DMA_TODEVICE);
  4573. ret = -1;
  4574. dev_kfree_skb(new_skb);
  4575. new_skb = NULL;
  4576. } else {
  4577. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4578. base_flags, 1 | (mss << 1));
  4579. *start = NEXT_TX(entry);
  4580. }
  4581. }
  4582. /* Now clean up the sw ring entries. */
  4583. i = 0;
  4584. while (entry != last_plus_one) {
  4585. int len;
  4586. if (i == 0)
  4587. len = skb_headlen(skb);
  4588. else
  4589. len = skb_shinfo(skb)->frags[i-1].size;
  4590. pci_unmap_single(tp->pdev,
  4591. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4592. mapping),
  4593. len, PCI_DMA_TODEVICE);
  4594. if (i == 0) {
  4595. tnapi->tx_buffers[entry].skb = new_skb;
  4596. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4597. new_addr);
  4598. } else {
  4599. tnapi->tx_buffers[entry].skb = NULL;
  4600. }
  4601. entry = NEXT_TX(entry);
  4602. i++;
  4603. }
  4604. dev_kfree_skb(skb);
  4605. return ret;
  4606. }
  4607. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4608. dma_addr_t mapping, int len, u32 flags,
  4609. u32 mss_and_is_end)
  4610. {
  4611. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4612. int is_end = (mss_and_is_end & 0x1);
  4613. u32 mss = (mss_and_is_end >> 1);
  4614. u32 vlan_tag = 0;
  4615. if (is_end)
  4616. flags |= TXD_FLAG_END;
  4617. if (flags & TXD_FLAG_VLAN) {
  4618. vlan_tag = flags >> 16;
  4619. flags &= 0xffff;
  4620. }
  4621. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4622. txd->addr_hi = ((u64) mapping >> 32);
  4623. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4624. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4625. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4626. }
  4627. /* hard_start_xmit for devices that don't have any bugs and
  4628. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4629. */
  4630. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4631. struct net_device *dev)
  4632. {
  4633. struct tg3 *tp = netdev_priv(dev);
  4634. u32 len, entry, base_flags, mss;
  4635. dma_addr_t mapping;
  4636. struct tg3_napi *tnapi;
  4637. struct netdev_queue *txq;
  4638. unsigned int i, last;
  4639. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4640. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4641. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4642. tnapi++;
  4643. /* We are running in BH disabled context with netif_tx_lock
  4644. * and TX reclaim runs via tp->napi.poll inside of a software
  4645. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4646. * no IRQ context deadlocks to worry about either. Rejoice!
  4647. */
  4648. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4649. if (!netif_tx_queue_stopped(txq)) {
  4650. netif_tx_stop_queue(txq);
  4651. /* This is a hard error, log it. */
  4652. netdev_err(dev,
  4653. "BUG! Tx Ring full when queue awake!\n");
  4654. }
  4655. return NETDEV_TX_BUSY;
  4656. }
  4657. entry = tnapi->tx_prod;
  4658. base_flags = 0;
  4659. mss = skb_shinfo(skb)->gso_size;
  4660. if (mss) {
  4661. int tcp_opt_len, ip_tcp_len;
  4662. u32 hdrlen;
  4663. if (skb_header_cloned(skb) &&
  4664. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4665. dev_kfree_skb(skb);
  4666. goto out_unlock;
  4667. }
  4668. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4669. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4670. else {
  4671. struct iphdr *iph = ip_hdr(skb);
  4672. tcp_opt_len = tcp_optlen(skb);
  4673. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4674. iph->check = 0;
  4675. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4676. hdrlen = ip_tcp_len + tcp_opt_len;
  4677. }
  4678. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4679. mss |= (hdrlen & 0xc) << 12;
  4680. if (hdrlen & 0x10)
  4681. base_flags |= 0x00000010;
  4682. base_flags |= (hdrlen & 0x3e0) << 5;
  4683. } else
  4684. mss |= hdrlen << 9;
  4685. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4686. TXD_FLAG_CPU_POST_DMA);
  4687. tcp_hdr(skb)->check = 0;
  4688. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4689. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4690. }
  4691. #if TG3_VLAN_TAG_USED
  4692. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4693. base_flags |= (TXD_FLAG_VLAN |
  4694. (vlan_tx_tag_get(skb) << 16));
  4695. #endif
  4696. len = skb_headlen(skb);
  4697. /* Queue skb data, a.k.a. the main skb fragment. */
  4698. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4699. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4700. dev_kfree_skb(skb);
  4701. goto out_unlock;
  4702. }
  4703. tnapi->tx_buffers[entry].skb = skb;
  4704. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4705. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4706. !mss && skb->len > ETH_DATA_LEN)
  4707. base_flags |= TXD_FLAG_JMB_PKT;
  4708. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4709. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4710. entry = NEXT_TX(entry);
  4711. /* Now loop through additional data fragments, and queue them. */
  4712. if (skb_shinfo(skb)->nr_frags > 0) {
  4713. last = skb_shinfo(skb)->nr_frags - 1;
  4714. for (i = 0; i <= last; i++) {
  4715. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4716. len = frag->size;
  4717. mapping = pci_map_page(tp->pdev,
  4718. frag->page,
  4719. frag->page_offset,
  4720. len, PCI_DMA_TODEVICE);
  4721. if (pci_dma_mapping_error(tp->pdev, mapping))
  4722. goto dma_error;
  4723. tnapi->tx_buffers[entry].skb = NULL;
  4724. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4725. mapping);
  4726. tg3_set_txd(tnapi, entry, mapping, len,
  4727. base_flags, (i == last) | (mss << 1));
  4728. entry = NEXT_TX(entry);
  4729. }
  4730. }
  4731. /* Packets are ready, update Tx producer idx local and on card. */
  4732. tw32_tx_mbox(tnapi->prodmbox, entry);
  4733. tnapi->tx_prod = entry;
  4734. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4735. netif_tx_stop_queue(txq);
  4736. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4737. netif_tx_wake_queue(txq);
  4738. }
  4739. out_unlock:
  4740. mmiowb();
  4741. return NETDEV_TX_OK;
  4742. dma_error:
  4743. last = i;
  4744. entry = tnapi->tx_prod;
  4745. tnapi->tx_buffers[entry].skb = NULL;
  4746. pci_unmap_single(tp->pdev,
  4747. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4748. skb_headlen(skb),
  4749. PCI_DMA_TODEVICE);
  4750. for (i = 0; i <= last; i++) {
  4751. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4752. entry = NEXT_TX(entry);
  4753. pci_unmap_page(tp->pdev,
  4754. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4755. mapping),
  4756. frag->size, PCI_DMA_TODEVICE);
  4757. }
  4758. dev_kfree_skb(skb);
  4759. return NETDEV_TX_OK;
  4760. }
  4761. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4762. struct net_device *);
  4763. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4764. * TSO header is greater than 80 bytes.
  4765. */
  4766. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4767. {
  4768. struct sk_buff *segs, *nskb;
  4769. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4770. /* Estimate the number of fragments in the worst case */
  4771. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4772. netif_stop_queue(tp->dev);
  4773. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4774. return NETDEV_TX_BUSY;
  4775. netif_wake_queue(tp->dev);
  4776. }
  4777. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4778. if (IS_ERR(segs))
  4779. goto tg3_tso_bug_end;
  4780. do {
  4781. nskb = segs;
  4782. segs = segs->next;
  4783. nskb->next = NULL;
  4784. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4785. } while (segs);
  4786. tg3_tso_bug_end:
  4787. dev_kfree_skb(skb);
  4788. return NETDEV_TX_OK;
  4789. }
  4790. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4791. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4792. */
  4793. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4794. struct net_device *dev)
  4795. {
  4796. struct tg3 *tp = netdev_priv(dev);
  4797. u32 len, entry, base_flags, mss;
  4798. int would_hit_hwbug;
  4799. dma_addr_t mapping;
  4800. struct tg3_napi *tnapi;
  4801. struct netdev_queue *txq;
  4802. unsigned int i, last;
  4803. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4804. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4805. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4806. tnapi++;
  4807. /* We are running in BH disabled context with netif_tx_lock
  4808. * and TX reclaim runs via tp->napi.poll inside of a software
  4809. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4810. * no IRQ context deadlocks to worry about either. Rejoice!
  4811. */
  4812. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4813. if (!netif_tx_queue_stopped(txq)) {
  4814. netif_tx_stop_queue(txq);
  4815. /* This is a hard error, log it. */
  4816. netdev_err(dev,
  4817. "BUG! Tx Ring full when queue awake!\n");
  4818. }
  4819. return NETDEV_TX_BUSY;
  4820. }
  4821. entry = tnapi->tx_prod;
  4822. base_flags = 0;
  4823. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4824. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4825. mss = skb_shinfo(skb)->gso_size;
  4826. if (mss) {
  4827. struct iphdr *iph;
  4828. u32 tcp_opt_len, hdr_len;
  4829. if (skb_header_cloned(skb) &&
  4830. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4831. dev_kfree_skb(skb);
  4832. goto out_unlock;
  4833. }
  4834. iph = ip_hdr(skb);
  4835. tcp_opt_len = tcp_optlen(skb);
  4836. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  4837. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4838. } else {
  4839. u32 ip_tcp_len;
  4840. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4841. hdr_len = ip_tcp_len + tcp_opt_len;
  4842. iph->check = 0;
  4843. iph->tot_len = htons(mss + hdr_len);
  4844. }
  4845. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4846. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4847. return tg3_tso_bug(tp, skb);
  4848. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4849. TXD_FLAG_CPU_POST_DMA);
  4850. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4851. tcp_hdr(skb)->check = 0;
  4852. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4853. } else
  4854. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4855. iph->daddr, 0,
  4856. IPPROTO_TCP,
  4857. 0);
  4858. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4859. mss |= (hdr_len & 0xc) << 12;
  4860. if (hdr_len & 0x10)
  4861. base_flags |= 0x00000010;
  4862. base_flags |= (hdr_len & 0x3e0) << 5;
  4863. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4864. mss |= hdr_len << 9;
  4865. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4867. if (tcp_opt_len || iph->ihl > 5) {
  4868. int tsflags;
  4869. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4870. mss |= (tsflags << 11);
  4871. }
  4872. } else {
  4873. if (tcp_opt_len || iph->ihl > 5) {
  4874. int tsflags;
  4875. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4876. base_flags |= tsflags << 12;
  4877. }
  4878. }
  4879. }
  4880. #if TG3_VLAN_TAG_USED
  4881. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4882. base_flags |= (TXD_FLAG_VLAN |
  4883. (vlan_tx_tag_get(skb) << 16));
  4884. #endif
  4885. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4886. !mss && skb->len > ETH_DATA_LEN)
  4887. base_flags |= TXD_FLAG_JMB_PKT;
  4888. len = skb_headlen(skb);
  4889. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4890. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4891. dev_kfree_skb(skb);
  4892. goto out_unlock;
  4893. }
  4894. tnapi->tx_buffers[entry].skb = skb;
  4895. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4896. would_hit_hwbug = 0;
  4897. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4898. would_hit_hwbug = 1;
  4899. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4900. tg3_4g_overflow_test(mapping, len))
  4901. would_hit_hwbug = 1;
  4902. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4903. tg3_40bit_overflow_test(tp, mapping, len))
  4904. would_hit_hwbug = 1;
  4905. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4906. would_hit_hwbug = 1;
  4907. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4908. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4909. entry = NEXT_TX(entry);
  4910. /* Now loop through additional data fragments, and queue them. */
  4911. if (skb_shinfo(skb)->nr_frags > 0) {
  4912. last = skb_shinfo(skb)->nr_frags - 1;
  4913. for (i = 0; i <= last; i++) {
  4914. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4915. len = frag->size;
  4916. mapping = pci_map_page(tp->pdev,
  4917. frag->page,
  4918. frag->page_offset,
  4919. len, PCI_DMA_TODEVICE);
  4920. tnapi->tx_buffers[entry].skb = NULL;
  4921. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4922. mapping);
  4923. if (pci_dma_mapping_error(tp->pdev, mapping))
  4924. goto dma_error;
  4925. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4926. len <= 8)
  4927. would_hit_hwbug = 1;
  4928. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4929. tg3_4g_overflow_test(mapping, len))
  4930. would_hit_hwbug = 1;
  4931. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4932. tg3_40bit_overflow_test(tp, mapping, len))
  4933. would_hit_hwbug = 1;
  4934. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4935. tg3_set_txd(tnapi, entry, mapping, len,
  4936. base_flags, (i == last)|(mss << 1));
  4937. else
  4938. tg3_set_txd(tnapi, entry, mapping, len,
  4939. base_flags, (i == last));
  4940. entry = NEXT_TX(entry);
  4941. }
  4942. }
  4943. if (would_hit_hwbug) {
  4944. u32 last_plus_one = entry;
  4945. u32 start;
  4946. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4947. start &= (TG3_TX_RING_SIZE - 1);
  4948. /* If the workaround fails due to memory/mapping
  4949. * failure, silently drop this packet.
  4950. */
  4951. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4952. &start, base_flags, mss))
  4953. goto out_unlock;
  4954. entry = start;
  4955. }
  4956. /* Packets are ready, update Tx producer idx local and on card. */
  4957. tw32_tx_mbox(tnapi->prodmbox, entry);
  4958. tnapi->tx_prod = entry;
  4959. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4960. netif_tx_stop_queue(txq);
  4961. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4962. netif_tx_wake_queue(txq);
  4963. }
  4964. out_unlock:
  4965. mmiowb();
  4966. return NETDEV_TX_OK;
  4967. dma_error:
  4968. last = i;
  4969. entry = tnapi->tx_prod;
  4970. tnapi->tx_buffers[entry].skb = NULL;
  4971. pci_unmap_single(tp->pdev,
  4972. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4973. skb_headlen(skb),
  4974. PCI_DMA_TODEVICE);
  4975. for (i = 0; i <= last; i++) {
  4976. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4977. entry = NEXT_TX(entry);
  4978. pci_unmap_page(tp->pdev,
  4979. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4980. mapping),
  4981. frag->size, PCI_DMA_TODEVICE);
  4982. }
  4983. dev_kfree_skb(skb);
  4984. return NETDEV_TX_OK;
  4985. }
  4986. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4987. int new_mtu)
  4988. {
  4989. dev->mtu = new_mtu;
  4990. if (new_mtu > ETH_DATA_LEN) {
  4991. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4992. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4993. ethtool_op_set_tso(dev, 0);
  4994. } else {
  4995. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4996. }
  4997. } else {
  4998. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4999. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5000. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5001. }
  5002. }
  5003. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5004. {
  5005. struct tg3 *tp = netdev_priv(dev);
  5006. int err;
  5007. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5008. return -EINVAL;
  5009. if (!netif_running(dev)) {
  5010. /* We'll just catch it later when the
  5011. * device is up'd.
  5012. */
  5013. tg3_set_mtu(dev, tp, new_mtu);
  5014. return 0;
  5015. }
  5016. tg3_phy_stop(tp);
  5017. tg3_netif_stop(tp);
  5018. tg3_full_lock(tp, 1);
  5019. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5020. tg3_set_mtu(dev, tp, new_mtu);
  5021. err = tg3_restart_hw(tp, 0);
  5022. if (!err)
  5023. tg3_netif_start(tp);
  5024. tg3_full_unlock(tp);
  5025. if (!err)
  5026. tg3_phy_start(tp);
  5027. return err;
  5028. }
  5029. static void tg3_rx_prodring_free(struct tg3 *tp,
  5030. struct tg3_rx_prodring_set *tpr)
  5031. {
  5032. int i;
  5033. if (tpr != &tp->prodring[0]) {
  5034. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5035. i = (i + 1) % TG3_RX_RING_SIZE)
  5036. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5037. tp->rx_pkt_map_sz);
  5038. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5039. for (i = tpr->rx_jmb_cons_idx;
  5040. i != tpr->rx_jmb_prod_idx;
  5041. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  5042. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5043. TG3_RX_JMB_MAP_SZ);
  5044. }
  5045. }
  5046. return;
  5047. }
  5048. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5049. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5050. tp->rx_pkt_map_sz);
  5051. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5052. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5053. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5054. TG3_RX_JMB_MAP_SZ);
  5055. }
  5056. }
  5057. /* Initialize rx rings for packet processing.
  5058. *
  5059. * The chip has been shut down and the driver detached from
  5060. * the networking, so no interrupts or new tx packets will
  5061. * end up in the driver. tp->{tx,}lock are held and thus
  5062. * we may not sleep.
  5063. */
  5064. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5065. struct tg3_rx_prodring_set *tpr)
  5066. {
  5067. u32 i, rx_pkt_dma_sz;
  5068. tpr->rx_std_cons_idx = 0;
  5069. tpr->rx_std_prod_idx = 0;
  5070. tpr->rx_jmb_cons_idx = 0;
  5071. tpr->rx_jmb_prod_idx = 0;
  5072. if (tpr != &tp->prodring[0]) {
  5073. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5074. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5075. memset(&tpr->rx_jmb_buffers[0], 0,
  5076. TG3_RX_JMB_BUFF_RING_SIZE);
  5077. goto done;
  5078. }
  5079. /* Zero out all descriptors. */
  5080. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5081. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5082. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5083. tp->dev->mtu > ETH_DATA_LEN)
  5084. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5085. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5086. /* Initialize invariants of the rings, we only set this
  5087. * stuff once. This works because the card does not
  5088. * write into the rx buffer posting rings.
  5089. */
  5090. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5091. struct tg3_rx_buffer_desc *rxd;
  5092. rxd = &tpr->rx_std[i];
  5093. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5094. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5095. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5096. (i << RXD_OPAQUE_INDEX_SHIFT));
  5097. }
  5098. /* Now allocate fresh SKBs for each rx ring. */
  5099. for (i = 0; i < tp->rx_pending; i++) {
  5100. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5101. netdev_warn(tp->dev,
  5102. "Using a smaller RX standard ring. Only "
  5103. "%d out of %d buffers were allocated "
  5104. "successfully\n", i, tp->rx_pending);
  5105. if (i == 0)
  5106. goto initfail;
  5107. tp->rx_pending = i;
  5108. break;
  5109. }
  5110. }
  5111. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5112. goto done;
  5113. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5114. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5115. goto done;
  5116. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5117. struct tg3_rx_buffer_desc *rxd;
  5118. rxd = &tpr->rx_jmb[i].std;
  5119. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5120. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5121. RXD_FLAG_JUMBO;
  5122. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5123. (i << RXD_OPAQUE_INDEX_SHIFT));
  5124. }
  5125. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5126. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5127. netdev_warn(tp->dev,
  5128. "Using a smaller RX jumbo ring. Only %d "
  5129. "out of %d buffers were allocated "
  5130. "successfully\n", i, tp->rx_jumbo_pending);
  5131. if (i == 0)
  5132. goto initfail;
  5133. tp->rx_jumbo_pending = i;
  5134. break;
  5135. }
  5136. }
  5137. done:
  5138. return 0;
  5139. initfail:
  5140. tg3_rx_prodring_free(tp, tpr);
  5141. return -ENOMEM;
  5142. }
  5143. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5144. struct tg3_rx_prodring_set *tpr)
  5145. {
  5146. kfree(tpr->rx_std_buffers);
  5147. tpr->rx_std_buffers = NULL;
  5148. kfree(tpr->rx_jmb_buffers);
  5149. tpr->rx_jmb_buffers = NULL;
  5150. if (tpr->rx_std) {
  5151. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5152. tpr->rx_std, tpr->rx_std_mapping);
  5153. tpr->rx_std = NULL;
  5154. }
  5155. if (tpr->rx_jmb) {
  5156. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5157. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5158. tpr->rx_jmb = NULL;
  5159. }
  5160. }
  5161. static int tg3_rx_prodring_init(struct tg3 *tp,
  5162. struct tg3_rx_prodring_set *tpr)
  5163. {
  5164. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5165. if (!tpr->rx_std_buffers)
  5166. return -ENOMEM;
  5167. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5168. &tpr->rx_std_mapping);
  5169. if (!tpr->rx_std)
  5170. goto err_out;
  5171. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5172. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5173. GFP_KERNEL);
  5174. if (!tpr->rx_jmb_buffers)
  5175. goto err_out;
  5176. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5177. TG3_RX_JUMBO_RING_BYTES,
  5178. &tpr->rx_jmb_mapping);
  5179. if (!tpr->rx_jmb)
  5180. goto err_out;
  5181. }
  5182. return 0;
  5183. err_out:
  5184. tg3_rx_prodring_fini(tp, tpr);
  5185. return -ENOMEM;
  5186. }
  5187. /* Free up pending packets in all rx/tx rings.
  5188. *
  5189. * The chip has been shut down and the driver detached from
  5190. * the networking, so no interrupts or new tx packets will
  5191. * end up in the driver. tp->{tx,}lock is not held and we are not
  5192. * in an interrupt context and thus may sleep.
  5193. */
  5194. static void tg3_free_rings(struct tg3 *tp)
  5195. {
  5196. int i, j;
  5197. for (j = 0; j < tp->irq_cnt; j++) {
  5198. struct tg3_napi *tnapi = &tp->napi[j];
  5199. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5200. if (!tnapi->tx_buffers)
  5201. continue;
  5202. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5203. struct ring_info *txp;
  5204. struct sk_buff *skb;
  5205. unsigned int k;
  5206. txp = &tnapi->tx_buffers[i];
  5207. skb = txp->skb;
  5208. if (skb == NULL) {
  5209. i++;
  5210. continue;
  5211. }
  5212. pci_unmap_single(tp->pdev,
  5213. dma_unmap_addr(txp, mapping),
  5214. skb_headlen(skb),
  5215. PCI_DMA_TODEVICE);
  5216. txp->skb = NULL;
  5217. i++;
  5218. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5219. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5220. pci_unmap_page(tp->pdev,
  5221. dma_unmap_addr(txp, mapping),
  5222. skb_shinfo(skb)->frags[k].size,
  5223. PCI_DMA_TODEVICE);
  5224. i++;
  5225. }
  5226. dev_kfree_skb_any(skb);
  5227. }
  5228. }
  5229. }
  5230. /* Initialize tx/rx rings for packet processing.
  5231. *
  5232. * The chip has been shut down and the driver detached from
  5233. * the networking, so no interrupts or new tx packets will
  5234. * end up in the driver. tp->{tx,}lock are held and thus
  5235. * we may not sleep.
  5236. */
  5237. static int tg3_init_rings(struct tg3 *tp)
  5238. {
  5239. int i;
  5240. /* Free up all the SKBs. */
  5241. tg3_free_rings(tp);
  5242. for (i = 0; i < tp->irq_cnt; i++) {
  5243. struct tg3_napi *tnapi = &tp->napi[i];
  5244. tnapi->last_tag = 0;
  5245. tnapi->last_irq_tag = 0;
  5246. tnapi->hw_status->status = 0;
  5247. tnapi->hw_status->status_tag = 0;
  5248. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5249. tnapi->tx_prod = 0;
  5250. tnapi->tx_cons = 0;
  5251. if (tnapi->tx_ring)
  5252. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5253. tnapi->rx_rcb_ptr = 0;
  5254. if (tnapi->rx_rcb)
  5255. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5256. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5257. tg3_free_rings(tp);
  5258. return -ENOMEM;
  5259. }
  5260. }
  5261. return 0;
  5262. }
  5263. /*
  5264. * Must not be invoked with interrupt sources disabled and
  5265. * the hardware shutdown down.
  5266. */
  5267. static void tg3_free_consistent(struct tg3 *tp)
  5268. {
  5269. int i;
  5270. for (i = 0; i < tp->irq_cnt; i++) {
  5271. struct tg3_napi *tnapi = &tp->napi[i];
  5272. if (tnapi->tx_ring) {
  5273. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5274. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5275. tnapi->tx_ring = NULL;
  5276. }
  5277. kfree(tnapi->tx_buffers);
  5278. tnapi->tx_buffers = NULL;
  5279. if (tnapi->rx_rcb) {
  5280. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5281. tnapi->rx_rcb,
  5282. tnapi->rx_rcb_mapping);
  5283. tnapi->rx_rcb = NULL;
  5284. }
  5285. if (tnapi->hw_status) {
  5286. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5287. tnapi->hw_status,
  5288. tnapi->status_mapping);
  5289. tnapi->hw_status = NULL;
  5290. }
  5291. }
  5292. if (tp->hw_stats) {
  5293. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5294. tp->hw_stats, tp->stats_mapping);
  5295. tp->hw_stats = NULL;
  5296. }
  5297. for (i = 0; i < tp->irq_cnt; i++)
  5298. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5299. }
  5300. /*
  5301. * Must not be invoked with interrupt sources disabled and
  5302. * the hardware shutdown down. Can sleep.
  5303. */
  5304. static int tg3_alloc_consistent(struct tg3 *tp)
  5305. {
  5306. int i;
  5307. for (i = 0; i < tp->irq_cnt; i++) {
  5308. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5309. goto err_out;
  5310. }
  5311. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5312. sizeof(struct tg3_hw_stats),
  5313. &tp->stats_mapping);
  5314. if (!tp->hw_stats)
  5315. goto err_out;
  5316. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5317. for (i = 0; i < tp->irq_cnt; i++) {
  5318. struct tg3_napi *tnapi = &tp->napi[i];
  5319. struct tg3_hw_status *sblk;
  5320. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5321. TG3_HW_STATUS_SIZE,
  5322. &tnapi->status_mapping);
  5323. if (!tnapi->hw_status)
  5324. goto err_out;
  5325. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5326. sblk = tnapi->hw_status;
  5327. /* If multivector TSS is enabled, vector 0 does not handle
  5328. * tx interrupts. Don't allocate any resources for it.
  5329. */
  5330. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5331. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5332. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5333. TG3_TX_RING_SIZE,
  5334. GFP_KERNEL);
  5335. if (!tnapi->tx_buffers)
  5336. goto err_out;
  5337. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5338. TG3_TX_RING_BYTES,
  5339. &tnapi->tx_desc_mapping);
  5340. if (!tnapi->tx_ring)
  5341. goto err_out;
  5342. }
  5343. /*
  5344. * When RSS is enabled, the status block format changes
  5345. * slightly. The "rx_jumbo_consumer", "reserved",
  5346. * and "rx_mini_consumer" members get mapped to the
  5347. * other three rx return ring producer indexes.
  5348. */
  5349. switch (i) {
  5350. default:
  5351. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5352. break;
  5353. case 2:
  5354. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5355. break;
  5356. case 3:
  5357. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5358. break;
  5359. case 4:
  5360. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5361. break;
  5362. }
  5363. tnapi->prodring = &tp->prodring[i];
  5364. /*
  5365. * If multivector RSS is enabled, vector 0 does not handle
  5366. * rx or tx interrupts. Don't allocate any resources for it.
  5367. */
  5368. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5369. continue;
  5370. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5371. TG3_RX_RCB_RING_BYTES(tp),
  5372. &tnapi->rx_rcb_mapping);
  5373. if (!tnapi->rx_rcb)
  5374. goto err_out;
  5375. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5376. }
  5377. return 0;
  5378. err_out:
  5379. tg3_free_consistent(tp);
  5380. return -ENOMEM;
  5381. }
  5382. #define MAX_WAIT_CNT 1000
  5383. /* To stop a block, clear the enable bit and poll till it
  5384. * clears. tp->lock is held.
  5385. */
  5386. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5387. {
  5388. unsigned int i;
  5389. u32 val;
  5390. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5391. switch (ofs) {
  5392. case RCVLSC_MODE:
  5393. case DMAC_MODE:
  5394. case MBFREE_MODE:
  5395. case BUFMGR_MODE:
  5396. case MEMARB_MODE:
  5397. /* We can't enable/disable these bits of the
  5398. * 5705/5750, just say success.
  5399. */
  5400. return 0;
  5401. default:
  5402. break;
  5403. }
  5404. }
  5405. val = tr32(ofs);
  5406. val &= ~enable_bit;
  5407. tw32_f(ofs, val);
  5408. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5409. udelay(100);
  5410. val = tr32(ofs);
  5411. if ((val & enable_bit) == 0)
  5412. break;
  5413. }
  5414. if (i == MAX_WAIT_CNT && !silent) {
  5415. dev_err(&tp->pdev->dev,
  5416. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5417. ofs, enable_bit);
  5418. return -ENODEV;
  5419. }
  5420. return 0;
  5421. }
  5422. /* tp->lock is held. */
  5423. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5424. {
  5425. int i, err;
  5426. tg3_disable_ints(tp);
  5427. tp->rx_mode &= ~RX_MODE_ENABLE;
  5428. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5429. udelay(10);
  5430. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5431. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5432. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5433. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5434. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5435. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5436. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5437. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5438. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5439. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5440. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5441. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5442. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5443. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5444. tw32_f(MAC_MODE, tp->mac_mode);
  5445. udelay(40);
  5446. tp->tx_mode &= ~TX_MODE_ENABLE;
  5447. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5448. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5449. udelay(100);
  5450. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5451. break;
  5452. }
  5453. if (i >= MAX_WAIT_CNT) {
  5454. dev_err(&tp->pdev->dev,
  5455. "%s timed out, TX_MODE_ENABLE will not clear "
  5456. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5457. err |= -ENODEV;
  5458. }
  5459. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5460. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5461. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5462. tw32(FTQ_RESET, 0xffffffff);
  5463. tw32(FTQ_RESET, 0x00000000);
  5464. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5465. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5466. for (i = 0; i < tp->irq_cnt; i++) {
  5467. struct tg3_napi *tnapi = &tp->napi[i];
  5468. if (tnapi->hw_status)
  5469. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5470. }
  5471. if (tp->hw_stats)
  5472. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5473. return err;
  5474. }
  5475. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5476. {
  5477. int i;
  5478. u32 apedata;
  5479. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5480. if (apedata != APE_SEG_SIG_MAGIC)
  5481. return;
  5482. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5483. if (!(apedata & APE_FW_STATUS_READY))
  5484. return;
  5485. /* Wait for up to 1 millisecond for APE to service previous event. */
  5486. for (i = 0; i < 10; i++) {
  5487. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5488. return;
  5489. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5490. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5491. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5492. event | APE_EVENT_STATUS_EVENT_PENDING);
  5493. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5494. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5495. break;
  5496. udelay(100);
  5497. }
  5498. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5499. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5500. }
  5501. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5502. {
  5503. u32 event;
  5504. u32 apedata;
  5505. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5506. return;
  5507. switch (kind) {
  5508. case RESET_KIND_INIT:
  5509. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5510. APE_HOST_SEG_SIG_MAGIC);
  5511. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5512. APE_HOST_SEG_LEN_MAGIC);
  5513. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5514. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5515. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5516. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5517. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5518. APE_HOST_BEHAV_NO_PHYLOCK);
  5519. event = APE_EVENT_STATUS_STATE_START;
  5520. break;
  5521. case RESET_KIND_SHUTDOWN:
  5522. /* With the interface we are currently using,
  5523. * APE does not track driver state. Wiping
  5524. * out the HOST SEGMENT SIGNATURE forces
  5525. * the APE to assume OS absent status.
  5526. */
  5527. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5528. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5529. break;
  5530. case RESET_KIND_SUSPEND:
  5531. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5532. break;
  5533. default:
  5534. return;
  5535. }
  5536. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5537. tg3_ape_send_event(tp, event);
  5538. }
  5539. /* tp->lock is held. */
  5540. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5541. {
  5542. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5543. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5544. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5545. switch (kind) {
  5546. case RESET_KIND_INIT:
  5547. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5548. DRV_STATE_START);
  5549. break;
  5550. case RESET_KIND_SHUTDOWN:
  5551. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5552. DRV_STATE_UNLOAD);
  5553. break;
  5554. case RESET_KIND_SUSPEND:
  5555. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5556. DRV_STATE_SUSPEND);
  5557. break;
  5558. default:
  5559. break;
  5560. }
  5561. }
  5562. if (kind == RESET_KIND_INIT ||
  5563. kind == RESET_KIND_SUSPEND)
  5564. tg3_ape_driver_state_change(tp, kind);
  5565. }
  5566. /* tp->lock is held. */
  5567. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5568. {
  5569. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5570. switch (kind) {
  5571. case RESET_KIND_INIT:
  5572. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5573. DRV_STATE_START_DONE);
  5574. break;
  5575. case RESET_KIND_SHUTDOWN:
  5576. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5577. DRV_STATE_UNLOAD_DONE);
  5578. break;
  5579. default:
  5580. break;
  5581. }
  5582. }
  5583. if (kind == RESET_KIND_SHUTDOWN)
  5584. tg3_ape_driver_state_change(tp, kind);
  5585. }
  5586. /* tp->lock is held. */
  5587. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5588. {
  5589. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5590. switch (kind) {
  5591. case RESET_KIND_INIT:
  5592. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5593. DRV_STATE_START);
  5594. break;
  5595. case RESET_KIND_SHUTDOWN:
  5596. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5597. DRV_STATE_UNLOAD);
  5598. break;
  5599. case RESET_KIND_SUSPEND:
  5600. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5601. DRV_STATE_SUSPEND);
  5602. break;
  5603. default:
  5604. break;
  5605. }
  5606. }
  5607. }
  5608. static int tg3_poll_fw(struct tg3 *tp)
  5609. {
  5610. int i;
  5611. u32 val;
  5612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5613. /* Wait up to 20ms for init done. */
  5614. for (i = 0; i < 200; i++) {
  5615. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5616. return 0;
  5617. udelay(100);
  5618. }
  5619. return -ENODEV;
  5620. }
  5621. /* Wait for firmware initialization to complete. */
  5622. for (i = 0; i < 100000; i++) {
  5623. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5624. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5625. break;
  5626. udelay(10);
  5627. }
  5628. /* Chip might not be fitted with firmware. Some Sun onboard
  5629. * parts are configured like that. So don't signal the timeout
  5630. * of the above loop as an error, but do report the lack of
  5631. * running firmware once.
  5632. */
  5633. if (i >= 100000 &&
  5634. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5635. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5636. netdev_info(tp->dev, "No firmware running\n");
  5637. }
  5638. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5639. /* The 57765 A0 needs a little more
  5640. * time to do some important work.
  5641. */
  5642. mdelay(10);
  5643. }
  5644. return 0;
  5645. }
  5646. /* Save PCI command register before chip reset */
  5647. static void tg3_save_pci_state(struct tg3 *tp)
  5648. {
  5649. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5650. }
  5651. /* Restore PCI state after chip reset */
  5652. static void tg3_restore_pci_state(struct tg3 *tp)
  5653. {
  5654. u32 val;
  5655. /* Re-enable indirect register accesses. */
  5656. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5657. tp->misc_host_ctrl);
  5658. /* Set MAX PCI retry to zero. */
  5659. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5660. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5661. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5662. val |= PCISTATE_RETRY_SAME_DMA;
  5663. /* Allow reads and writes to the APE register and memory space. */
  5664. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5665. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5666. PCISTATE_ALLOW_APE_SHMEM_WR |
  5667. PCISTATE_ALLOW_APE_PSPACE_WR;
  5668. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5669. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5670. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5671. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5672. pcie_set_readrq(tp->pdev, 4096);
  5673. else {
  5674. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5675. tp->pci_cacheline_sz);
  5676. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5677. tp->pci_lat_timer);
  5678. }
  5679. }
  5680. /* Make sure PCI-X relaxed ordering bit is clear. */
  5681. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5682. u16 pcix_cmd;
  5683. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5684. &pcix_cmd);
  5685. pcix_cmd &= ~PCI_X_CMD_ERO;
  5686. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5687. pcix_cmd);
  5688. }
  5689. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5690. /* Chip reset on 5780 will reset MSI enable bit,
  5691. * so need to restore it.
  5692. */
  5693. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5694. u16 ctrl;
  5695. pci_read_config_word(tp->pdev,
  5696. tp->msi_cap + PCI_MSI_FLAGS,
  5697. &ctrl);
  5698. pci_write_config_word(tp->pdev,
  5699. tp->msi_cap + PCI_MSI_FLAGS,
  5700. ctrl | PCI_MSI_FLAGS_ENABLE);
  5701. val = tr32(MSGINT_MODE);
  5702. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5703. }
  5704. }
  5705. }
  5706. static void tg3_stop_fw(struct tg3 *);
  5707. /* tp->lock is held. */
  5708. static int tg3_chip_reset(struct tg3 *tp)
  5709. {
  5710. u32 val;
  5711. void (*write_op)(struct tg3 *, u32, u32);
  5712. int i, err;
  5713. tg3_nvram_lock(tp);
  5714. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5715. /* No matching tg3_nvram_unlock() after this because
  5716. * chip reset below will undo the nvram lock.
  5717. */
  5718. tp->nvram_lock_cnt = 0;
  5719. /* GRC_MISC_CFG core clock reset will clear the memory
  5720. * enable bit in PCI register 4 and the MSI enable bit
  5721. * on some chips, so we save relevant registers here.
  5722. */
  5723. tg3_save_pci_state(tp);
  5724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5725. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5726. tw32(GRC_FASTBOOT_PC, 0);
  5727. /*
  5728. * We must avoid the readl() that normally takes place.
  5729. * It locks machines, causes machine checks, and other
  5730. * fun things. So, temporarily disable the 5701
  5731. * hardware workaround, while we do the reset.
  5732. */
  5733. write_op = tp->write32;
  5734. if (write_op == tg3_write_flush_reg32)
  5735. tp->write32 = tg3_write32;
  5736. /* Prevent the irq handler from reading or writing PCI registers
  5737. * during chip reset when the memory enable bit in the PCI command
  5738. * register may be cleared. The chip does not generate interrupt
  5739. * at this time, but the irq handler may still be called due to irq
  5740. * sharing or irqpoll.
  5741. */
  5742. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5743. for (i = 0; i < tp->irq_cnt; i++) {
  5744. struct tg3_napi *tnapi = &tp->napi[i];
  5745. if (tnapi->hw_status) {
  5746. tnapi->hw_status->status = 0;
  5747. tnapi->hw_status->status_tag = 0;
  5748. }
  5749. tnapi->last_tag = 0;
  5750. tnapi->last_irq_tag = 0;
  5751. }
  5752. smp_mb();
  5753. for (i = 0; i < tp->irq_cnt; i++)
  5754. synchronize_irq(tp->napi[i].irq_vec);
  5755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5756. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5757. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5758. }
  5759. /* do the reset */
  5760. val = GRC_MISC_CFG_CORECLK_RESET;
  5761. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5762. if (tr32(0x7e2c) == 0x60) {
  5763. tw32(0x7e2c, 0x20);
  5764. }
  5765. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5766. tw32(GRC_MISC_CFG, (1 << 29));
  5767. val |= (1 << 29);
  5768. }
  5769. }
  5770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5771. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5772. tw32(GRC_VCPU_EXT_CTRL,
  5773. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5774. }
  5775. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5776. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5777. tw32(GRC_MISC_CFG, val);
  5778. /* restore 5701 hardware bug workaround write method */
  5779. tp->write32 = write_op;
  5780. /* Unfortunately, we have to delay before the PCI read back.
  5781. * Some 575X chips even will not respond to a PCI cfg access
  5782. * when the reset command is given to the chip.
  5783. *
  5784. * How do these hardware designers expect things to work
  5785. * properly if the PCI write is posted for a long period
  5786. * of time? It is always necessary to have some method by
  5787. * which a register read back can occur to push the write
  5788. * out which does the reset.
  5789. *
  5790. * For most tg3 variants the trick below was working.
  5791. * Ho hum...
  5792. */
  5793. udelay(120);
  5794. /* Flush PCI posted writes. The normal MMIO registers
  5795. * are inaccessible at this time so this is the only
  5796. * way to make this reliably (actually, this is no longer
  5797. * the case, see above). I tried to use indirect
  5798. * register read/write but this upset some 5701 variants.
  5799. */
  5800. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5801. udelay(120);
  5802. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5803. u16 val16;
  5804. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5805. int i;
  5806. u32 cfg_val;
  5807. /* Wait for link training to complete. */
  5808. for (i = 0; i < 5000; i++)
  5809. udelay(100);
  5810. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5811. pci_write_config_dword(tp->pdev, 0xc4,
  5812. cfg_val | (1 << 15));
  5813. }
  5814. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5815. pci_read_config_word(tp->pdev,
  5816. tp->pcie_cap + PCI_EXP_DEVCTL,
  5817. &val16);
  5818. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5819. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5820. /*
  5821. * Older PCIe devices only support the 128 byte
  5822. * MPS setting. Enforce the restriction.
  5823. */
  5824. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5825. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5826. pci_write_config_word(tp->pdev,
  5827. tp->pcie_cap + PCI_EXP_DEVCTL,
  5828. val16);
  5829. pcie_set_readrq(tp->pdev, 4096);
  5830. /* Clear error status */
  5831. pci_write_config_word(tp->pdev,
  5832. tp->pcie_cap + PCI_EXP_DEVSTA,
  5833. PCI_EXP_DEVSTA_CED |
  5834. PCI_EXP_DEVSTA_NFED |
  5835. PCI_EXP_DEVSTA_FED |
  5836. PCI_EXP_DEVSTA_URD);
  5837. }
  5838. tg3_restore_pci_state(tp);
  5839. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5840. val = 0;
  5841. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5842. val = tr32(MEMARB_MODE);
  5843. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5844. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5845. tg3_stop_fw(tp);
  5846. tw32(0x5000, 0x400);
  5847. }
  5848. tw32(GRC_MODE, tp->grc_mode);
  5849. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5850. val = tr32(0xc4);
  5851. tw32(0xc4, val | (1 << 15));
  5852. }
  5853. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5855. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5856. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5857. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5858. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5859. }
  5860. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5861. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5862. tw32_f(MAC_MODE, tp->mac_mode);
  5863. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5864. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5865. tw32_f(MAC_MODE, tp->mac_mode);
  5866. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5867. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5868. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5869. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5870. tw32_f(MAC_MODE, tp->mac_mode);
  5871. } else
  5872. tw32_f(MAC_MODE, 0);
  5873. udelay(40);
  5874. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5875. err = tg3_poll_fw(tp);
  5876. if (err)
  5877. return err;
  5878. tg3_mdio_start(tp);
  5879. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5880. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5881. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5882. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  5883. val = tr32(0x7c00);
  5884. tw32(0x7c00, val | (1 << 25));
  5885. }
  5886. /* Reprobe ASF enable state. */
  5887. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5888. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5889. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5890. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5891. u32 nic_cfg;
  5892. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5893. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5894. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5895. tp->last_event_jiffies = jiffies;
  5896. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5897. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5898. }
  5899. }
  5900. return 0;
  5901. }
  5902. /* tp->lock is held. */
  5903. static void tg3_stop_fw(struct tg3 *tp)
  5904. {
  5905. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5906. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5907. /* Wait for RX cpu to ACK the previous event. */
  5908. tg3_wait_for_event_ack(tp);
  5909. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5910. tg3_generate_fw_event(tp);
  5911. /* Wait for RX cpu to ACK this event. */
  5912. tg3_wait_for_event_ack(tp);
  5913. }
  5914. }
  5915. /* tp->lock is held. */
  5916. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5917. {
  5918. int err;
  5919. tg3_stop_fw(tp);
  5920. tg3_write_sig_pre_reset(tp, kind);
  5921. tg3_abort_hw(tp, silent);
  5922. err = tg3_chip_reset(tp);
  5923. __tg3_set_mac_addr(tp, 0);
  5924. tg3_write_sig_legacy(tp, kind);
  5925. tg3_write_sig_post_reset(tp, kind);
  5926. if (err)
  5927. return err;
  5928. return 0;
  5929. }
  5930. #define RX_CPU_SCRATCH_BASE 0x30000
  5931. #define RX_CPU_SCRATCH_SIZE 0x04000
  5932. #define TX_CPU_SCRATCH_BASE 0x34000
  5933. #define TX_CPU_SCRATCH_SIZE 0x04000
  5934. /* tp->lock is held. */
  5935. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5936. {
  5937. int i;
  5938. BUG_ON(offset == TX_CPU_BASE &&
  5939. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5941. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5942. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5943. return 0;
  5944. }
  5945. if (offset == RX_CPU_BASE) {
  5946. for (i = 0; i < 10000; i++) {
  5947. tw32(offset + CPU_STATE, 0xffffffff);
  5948. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5949. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5950. break;
  5951. }
  5952. tw32(offset + CPU_STATE, 0xffffffff);
  5953. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5954. udelay(10);
  5955. } else {
  5956. for (i = 0; i < 10000; i++) {
  5957. tw32(offset + CPU_STATE, 0xffffffff);
  5958. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5959. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5960. break;
  5961. }
  5962. }
  5963. if (i >= 10000) {
  5964. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5965. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5966. return -ENODEV;
  5967. }
  5968. /* Clear firmware's nvram arbitration. */
  5969. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5970. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5971. return 0;
  5972. }
  5973. struct fw_info {
  5974. unsigned int fw_base;
  5975. unsigned int fw_len;
  5976. const __be32 *fw_data;
  5977. };
  5978. /* tp->lock is held. */
  5979. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5980. int cpu_scratch_size, struct fw_info *info)
  5981. {
  5982. int err, lock_err, i;
  5983. void (*write_op)(struct tg3 *, u32, u32);
  5984. if (cpu_base == TX_CPU_BASE &&
  5985. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5986. netdev_err(tp->dev,
  5987. "%s: Trying to load TX cpu firmware which is 5705\n",
  5988. __func__);
  5989. return -EINVAL;
  5990. }
  5991. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5992. write_op = tg3_write_mem;
  5993. else
  5994. write_op = tg3_write_indirect_reg32;
  5995. /* It is possible that bootcode is still loading at this point.
  5996. * Get the nvram lock first before halting the cpu.
  5997. */
  5998. lock_err = tg3_nvram_lock(tp);
  5999. err = tg3_halt_cpu(tp, cpu_base);
  6000. if (!lock_err)
  6001. tg3_nvram_unlock(tp);
  6002. if (err)
  6003. goto out;
  6004. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6005. write_op(tp, cpu_scratch_base + i, 0);
  6006. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6007. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6008. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6009. write_op(tp, (cpu_scratch_base +
  6010. (info->fw_base & 0xffff) +
  6011. (i * sizeof(u32))),
  6012. be32_to_cpu(info->fw_data[i]));
  6013. err = 0;
  6014. out:
  6015. return err;
  6016. }
  6017. /* tp->lock is held. */
  6018. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6019. {
  6020. struct fw_info info;
  6021. const __be32 *fw_data;
  6022. int err, i;
  6023. fw_data = (void *)tp->fw->data;
  6024. /* Firmware blob starts with version numbers, followed by
  6025. start address and length. We are setting complete length.
  6026. length = end_address_of_bss - start_address_of_text.
  6027. Remainder is the blob to be loaded contiguously
  6028. from start address. */
  6029. info.fw_base = be32_to_cpu(fw_data[1]);
  6030. info.fw_len = tp->fw->size - 12;
  6031. info.fw_data = &fw_data[3];
  6032. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6033. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6034. &info);
  6035. if (err)
  6036. return err;
  6037. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6038. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6039. &info);
  6040. if (err)
  6041. return err;
  6042. /* Now startup only the RX cpu. */
  6043. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6044. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6045. for (i = 0; i < 5; i++) {
  6046. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6047. break;
  6048. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6049. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6050. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6051. udelay(1000);
  6052. }
  6053. if (i >= 5) {
  6054. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6055. "should be %08x\n", __func__,
  6056. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6057. return -ENODEV;
  6058. }
  6059. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6060. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6061. return 0;
  6062. }
  6063. /* 5705 needs a special version of the TSO firmware. */
  6064. /* tp->lock is held. */
  6065. static int tg3_load_tso_firmware(struct tg3 *tp)
  6066. {
  6067. struct fw_info info;
  6068. const __be32 *fw_data;
  6069. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6070. int err, i;
  6071. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6072. return 0;
  6073. fw_data = (void *)tp->fw->data;
  6074. /* Firmware blob starts with version numbers, followed by
  6075. start address and length. We are setting complete length.
  6076. length = end_address_of_bss - start_address_of_text.
  6077. Remainder is the blob to be loaded contiguously
  6078. from start address. */
  6079. info.fw_base = be32_to_cpu(fw_data[1]);
  6080. cpu_scratch_size = tp->fw_len;
  6081. info.fw_len = tp->fw->size - 12;
  6082. info.fw_data = &fw_data[3];
  6083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6084. cpu_base = RX_CPU_BASE;
  6085. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6086. } else {
  6087. cpu_base = TX_CPU_BASE;
  6088. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6089. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6090. }
  6091. err = tg3_load_firmware_cpu(tp, cpu_base,
  6092. cpu_scratch_base, cpu_scratch_size,
  6093. &info);
  6094. if (err)
  6095. return err;
  6096. /* Now startup the cpu. */
  6097. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6098. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6099. for (i = 0; i < 5; i++) {
  6100. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6101. break;
  6102. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6103. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6104. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6105. udelay(1000);
  6106. }
  6107. if (i >= 5) {
  6108. netdev_err(tp->dev,
  6109. "%s fails to set CPU PC, is %08x should be %08x\n",
  6110. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6111. return -ENODEV;
  6112. }
  6113. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6114. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6115. return 0;
  6116. }
  6117. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6118. {
  6119. struct tg3 *tp = netdev_priv(dev);
  6120. struct sockaddr *addr = p;
  6121. int err = 0, skip_mac_1 = 0;
  6122. if (!is_valid_ether_addr(addr->sa_data))
  6123. return -EINVAL;
  6124. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6125. if (!netif_running(dev))
  6126. return 0;
  6127. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6128. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6129. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6130. addr0_low = tr32(MAC_ADDR_0_LOW);
  6131. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6132. addr1_low = tr32(MAC_ADDR_1_LOW);
  6133. /* Skip MAC addr 1 if ASF is using it. */
  6134. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6135. !(addr1_high == 0 && addr1_low == 0))
  6136. skip_mac_1 = 1;
  6137. }
  6138. spin_lock_bh(&tp->lock);
  6139. __tg3_set_mac_addr(tp, skip_mac_1);
  6140. spin_unlock_bh(&tp->lock);
  6141. return err;
  6142. }
  6143. /* tp->lock is held. */
  6144. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6145. dma_addr_t mapping, u32 maxlen_flags,
  6146. u32 nic_addr)
  6147. {
  6148. tg3_write_mem(tp,
  6149. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6150. ((u64) mapping >> 32));
  6151. tg3_write_mem(tp,
  6152. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6153. ((u64) mapping & 0xffffffff));
  6154. tg3_write_mem(tp,
  6155. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6156. maxlen_flags);
  6157. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6158. tg3_write_mem(tp,
  6159. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6160. nic_addr);
  6161. }
  6162. static void __tg3_set_rx_mode(struct net_device *);
  6163. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6164. {
  6165. int i;
  6166. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6167. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6168. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6169. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6170. } else {
  6171. tw32(HOSTCC_TXCOL_TICKS, 0);
  6172. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6173. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6174. }
  6175. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6176. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6177. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6178. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6179. } else {
  6180. tw32(HOSTCC_RXCOL_TICKS, 0);
  6181. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6182. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6183. }
  6184. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6185. u32 val = ec->stats_block_coalesce_usecs;
  6186. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6187. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6188. if (!netif_carrier_ok(tp->dev))
  6189. val = 0;
  6190. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6191. }
  6192. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6193. u32 reg;
  6194. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6195. tw32(reg, ec->rx_coalesce_usecs);
  6196. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6197. tw32(reg, ec->rx_max_coalesced_frames);
  6198. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6199. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6200. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6201. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6202. tw32(reg, ec->tx_coalesce_usecs);
  6203. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6204. tw32(reg, ec->tx_max_coalesced_frames);
  6205. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6206. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6207. }
  6208. }
  6209. for (; i < tp->irq_max - 1; i++) {
  6210. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6211. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6212. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6213. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6214. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6215. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6216. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6217. }
  6218. }
  6219. }
  6220. /* tp->lock is held. */
  6221. static void tg3_rings_reset(struct tg3 *tp)
  6222. {
  6223. int i;
  6224. u32 stblk, txrcb, rxrcb, limit;
  6225. struct tg3_napi *tnapi = &tp->napi[0];
  6226. /* Disable all transmit rings but the first. */
  6227. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6228. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6229. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6230. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6231. else
  6232. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6233. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6234. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6235. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6236. BDINFO_FLAGS_DISABLED);
  6237. /* Disable all receive return rings but the first. */
  6238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6239. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6240. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6241. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6242. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6243. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6245. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6246. else
  6247. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6248. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6249. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6250. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6251. BDINFO_FLAGS_DISABLED);
  6252. /* Disable interrupts */
  6253. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6254. /* Zero mailbox registers. */
  6255. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6256. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6257. tp->napi[i].tx_prod = 0;
  6258. tp->napi[i].tx_cons = 0;
  6259. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6260. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6261. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6262. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6263. }
  6264. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6265. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6266. } else {
  6267. tp->napi[0].tx_prod = 0;
  6268. tp->napi[0].tx_cons = 0;
  6269. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6270. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6271. }
  6272. /* Make sure the NIC-based send BD rings are disabled. */
  6273. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6274. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6275. for (i = 0; i < 16; i++)
  6276. tw32_tx_mbox(mbox + i * 8, 0);
  6277. }
  6278. txrcb = NIC_SRAM_SEND_RCB;
  6279. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6280. /* Clear status block in ram. */
  6281. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6282. /* Set status block DMA address */
  6283. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6284. ((u64) tnapi->status_mapping >> 32));
  6285. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6286. ((u64) tnapi->status_mapping & 0xffffffff));
  6287. if (tnapi->tx_ring) {
  6288. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6289. (TG3_TX_RING_SIZE <<
  6290. BDINFO_FLAGS_MAXLEN_SHIFT),
  6291. NIC_SRAM_TX_BUFFER_DESC);
  6292. txrcb += TG3_BDINFO_SIZE;
  6293. }
  6294. if (tnapi->rx_rcb) {
  6295. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6296. (TG3_RX_RCB_RING_SIZE(tp) <<
  6297. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6298. rxrcb += TG3_BDINFO_SIZE;
  6299. }
  6300. stblk = HOSTCC_STATBLCK_RING1;
  6301. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6302. u64 mapping = (u64)tnapi->status_mapping;
  6303. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6304. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6305. /* Clear status block in ram. */
  6306. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6307. if (tnapi->tx_ring) {
  6308. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6309. (TG3_TX_RING_SIZE <<
  6310. BDINFO_FLAGS_MAXLEN_SHIFT),
  6311. NIC_SRAM_TX_BUFFER_DESC);
  6312. txrcb += TG3_BDINFO_SIZE;
  6313. }
  6314. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6315. (TG3_RX_RCB_RING_SIZE(tp) <<
  6316. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6317. stblk += 8;
  6318. rxrcb += TG3_BDINFO_SIZE;
  6319. }
  6320. }
  6321. /* tp->lock is held. */
  6322. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6323. {
  6324. u32 val, rdmac_mode;
  6325. int i, err, limit;
  6326. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6327. tg3_disable_ints(tp);
  6328. tg3_stop_fw(tp);
  6329. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6330. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6331. tg3_abort_hw(tp, 1);
  6332. if (reset_phy)
  6333. tg3_phy_reset(tp);
  6334. err = tg3_chip_reset(tp);
  6335. if (err)
  6336. return err;
  6337. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6338. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6339. val = tr32(TG3_CPMU_CTRL);
  6340. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6341. tw32(TG3_CPMU_CTRL, val);
  6342. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6343. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6344. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6345. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6346. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6347. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6348. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6349. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6350. val = tr32(TG3_CPMU_HST_ACC);
  6351. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6352. val |= CPMU_HST_ACC_MACCLK_6_25;
  6353. tw32(TG3_CPMU_HST_ACC, val);
  6354. }
  6355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6356. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6357. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6358. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6359. tw32(PCIE_PWR_MGMT_THRESH, val);
  6360. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6361. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6362. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6363. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6364. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6365. }
  6366. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6367. u32 grc_mode = tr32(GRC_MODE);
  6368. /* Access the lower 1K of PL PCIE block registers. */
  6369. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6370. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6371. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6372. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6373. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6374. tw32(GRC_MODE, grc_mode);
  6375. }
  6376. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6377. u32 grc_mode = tr32(GRC_MODE);
  6378. /* Access the lower 1K of PL PCIE block registers. */
  6379. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6380. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6381. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6382. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6383. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6384. tw32(GRC_MODE, grc_mode);
  6385. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6386. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6387. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6388. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6389. }
  6390. /* This works around an issue with Athlon chipsets on
  6391. * B3 tigon3 silicon. This bit has no effect on any
  6392. * other revision. But do not set this on PCI Express
  6393. * chips and don't even touch the clocks if the CPMU is present.
  6394. */
  6395. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6396. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6397. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6398. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6399. }
  6400. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6401. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6402. val = tr32(TG3PCI_PCISTATE);
  6403. val |= PCISTATE_RETRY_SAME_DMA;
  6404. tw32(TG3PCI_PCISTATE, val);
  6405. }
  6406. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6407. /* Allow reads and writes to the
  6408. * APE register and memory space.
  6409. */
  6410. val = tr32(TG3PCI_PCISTATE);
  6411. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6412. PCISTATE_ALLOW_APE_SHMEM_WR |
  6413. PCISTATE_ALLOW_APE_PSPACE_WR;
  6414. tw32(TG3PCI_PCISTATE, val);
  6415. }
  6416. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6417. /* Enable some hw fixes. */
  6418. val = tr32(TG3PCI_MSI_DATA);
  6419. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6420. tw32(TG3PCI_MSI_DATA, val);
  6421. }
  6422. /* Descriptor ring init may make accesses to the
  6423. * NIC SRAM area to setup the TX descriptors, so we
  6424. * can only do this after the hardware has been
  6425. * successfully reset.
  6426. */
  6427. err = tg3_init_rings(tp);
  6428. if (err)
  6429. return err;
  6430. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6431. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6432. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6433. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6434. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6435. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6436. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6437. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6438. /* This value is determined during the probe time DMA
  6439. * engine test, tg3_test_dma.
  6440. */
  6441. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6442. }
  6443. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6444. GRC_MODE_4X_NIC_SEND_RINGS |
  6445. GRC_MODE_NO_TX_PHDR_CSUM |
  6446. GRC_MODE_NO_RX_PHDR_CSUM);
  6447. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6448. /* Pseudo-header checksum is done by hardware logic and not
  6449. * the offload processers, so make the chip do the pseudo-
  6450. * header checksums on receive. For transmit it is more
  6451. * convenient to do the pseudo-header checksum in software
  6452. * as Linux does that on transmit for us in all cases.
  6453. */
  6454. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6455. tw32(GRC_MODE,
  6456. tp->grc_mode |
  6457. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6458. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6459. val = tr32(GRC_MISC_CFG);
  6460. val &= ~0xff;
  6461. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6462. tw32(GRC_MISC_CFG, val);
  6463. /* Initialize MBUF/DESC pool. */
  6464. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6465. /* Do nothing. */
  6466. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6467. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6469. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6470. else
  6471. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6472. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6473. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6474. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6475. int fw_len;
  6476. fw_len = tp->fw_len;
  6477. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6478. tw32(BUFMGR_MB_POOL_ADDR,
  6479. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6480. tw32(BUFMGR_MB_POOL_SIZE,
  6481. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6482. }
  6483. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6484. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6485. tp->bufmgr_config.mbuf_read_dma_low_water);
  6486. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6487. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6488. tw32(BUFMGR_MB_HIGH_WATER,
  6489. tp->bufmgr_config.mbuf_high_water);
  6490. } else {
  6491. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6492. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6493. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6494. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6495. tw32(BUFMGR_MB_HIGH_WATER,
  6496. tp->bufmgr_config.mbuf_high_water_jumbo);
  6497. }
  6498. tw32(BUFMGR_DMA_LOW_WATER,
  6499. tp->bufmgr_config.dma_low_water);
  6500. tw32(BUFMGR_DMA_HIGH_WATER,
  6501. tp->bufmgr_config.dma_high_water);
  6502. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6503. for (i = 0; i < 2000; i++) {
  6504. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6505. break;
  6506. udelay(10);
  6507. }
  6508. if (i >= 2000) {
  6509. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6510. return -ENODEV;
  6511. }
  6512. /* Setup replenish threshold. */
  6513. val = tp->rx_pending / 8;
  6514. if (val == 0)
  6515. val = 1;
  6516. else if (val > tp->rx_std_max_post)
  6517. val = tp->rx_std_max_post;
  6518. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6519. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6520. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6521. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6522. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6523. }
  6524. tw32(RCVBDI_STD_THRESH, val);
  6525. /* Initialize TG3_BDINFO's at:
  6526. * RCVDBDI_STD_BD: standard eth size rx ring
  6527. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6528. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6529. *
  6530. * like so:
  6531. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6532. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6533. * ring attribute flags
  6534. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6535. *
  6536. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6537. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6538. *
  6539. * The size of each ring is fixed in the firmware, but the location is
  6540. * configurable.
  6541. */
  6542. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6543. ((u64) tpr->rx_std_mapping >> 32));
  6544. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6545. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6546. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6547. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6548. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6549. NIC_SRAM_RX_BUFFER_DESC);
  6550. /* Disable the mini ring */
  6551. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6552. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6553. BDINFO_FLAGS_DISABLED);
  6554. /* Program the jumbo buffer descriptor ring control
  6555. * blocks on those devices that have them.
  6556. */
  6557. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6558. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6559. /* Setup replenish threshold. */
  6560. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6561. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6562. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6563. ((u64) tpr->rx_jmb_mapping >> 32));
  6564. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6565. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6566. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6567. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6568. BDINFO_FLAGS_USE_EXT_RECV);
  6569. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6570. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6571. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6572. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6573. } else {
  6574. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6575. BDINFO_FLAGS_DISABLED);
  6576. }
  6577. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6578. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6579. (TG3_RX_STD_DMA_SZ << 2);
  6580. else
  6581. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6582. } else
  6583. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6584. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6585. tpr->rx_std_prod_idx = tp->rx_pending;
  6586. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6587. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6588. tp->rx_jumbo_pending : 0;
  6589. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6590. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6591. tw32(STD_REPLENISH_LWM, 32);
  6592. tw32(JMB_REPLENISH_LWM, 16);
  6593. }
  6594. tg3_rings_reset(tp);
  6595. /* Initialize MAC address and backoff seed. */
  6596. __tg3_set_mac_addr(tp, 0);
  6597. /* MTU + ethernet header + FCS + optional VLAN tag */
  6598. tw32(MAC_RX_MTU_SIZE,
  6599. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6600. /* The slot time is changed by tg3_setup_phy if we
  6601. * run at gigabit with half duplex.
  6602. */
  6603. tw32(MAC_TX_LENGTHS,
  6604. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6605. (6 << TX_LENGTHS_IPG_SHIFT) |
  6606. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6607. /* Receive rules. */
  6608. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6609. tw32(RCVLPC_CONFIG, 0x0181);
  6610. /* Calculate RDMAC_MODE setting early, we need it to determine
  6611. * the RCVLPC_STATE_ENABLE mask.
  6612. */
  6613. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6614. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6615. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6616. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6617. RDMAC_MODE_LNGREAD_ENAB);
  6618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6619. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6620. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6622. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6623. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6624. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6625. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6626. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6627. /* If statement applies to 5705 and 5750 PCI devices only */
  6628. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6629. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6630. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6631. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6633. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6634. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6635. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6636. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6637. }
  6638. }
  6639. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6640. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6641. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6642. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6643. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6644. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6645. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6646. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6647. /* Receive/send statistics. */
  6648. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6649. val = tr32(RCVLPC_STATS_ENABLE);
  6650. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6651. tw32(RCVLPC_STATS_ENABLE, val);
  6652. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6653. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6654. val = tr32(RCVLPC_STATS_ENABLE);
  6655. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6656. tw32(RCVLPC_STATS_ENABLE, val);
  6657. } else {
  6658. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6659. }
  6660. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6661. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6662. tw32(SNDDATAI_STATSCTRL,
  6663. (SNDDATAI_SCTRL_ENABLE |
  6664. SNDDATAI_SCTRL_FASTUPD));
  6665. /* Setup host coalescing engine. */
  6666. tw32(HOSTCC_MODE, 0);
  6667. for (i = 0; i < 2000; i++) {
  6668. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6669. break;
  6670. udelay(10);
  6671. }
  6672. __tg3_set_coalesce(tp, &tp->coal);
  6673. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6674. /* Status/statistics block address. See tg3_timer,
  6675. * the tg3_periodic_fetch_stats call there, and
  6676. * tg3_get_stats to see how this works for 5705/5750 chips.
  6677. */
  6678. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6679. ((u64) tp->stats_mapping >> 32));
  6680. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6681. ((u64) tp->stats_mapping & 0xffffffff));
  6682. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6683. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6684. /* Clear statistics and status block memory areas */
  6685. for (i = NIC_SRAM_STATS_BLK;
  6686. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6687. i += sizeof(u32)) {
  6688. tg3_write_mem(tp, i, 0);
  6689. udelay(40);
  6690. }
  6691. }
  6692. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6693. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6694. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6695. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6696. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6697. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6698. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6699. /* reset to prevent losing 1st rx packet intermittently */
  6700. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6701. udelay(10);
  6702. }
  6703. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6704. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6705. else
  6706. tp->mac_mode = 0;
  6707. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6708. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6709. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6710. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6711. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6712. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6713. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6714. udelay(40);
  6715. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6716. * If TG3_FLG2_IS_NIC is zero, we should read the
  6717. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6718. * whether used as inputs or outputs, are set by boot code after
  6719. * reset.
  6720. */
  6721. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6722. u32 gpio_mask;
  6723. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6724. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6725. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6727. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6728. GRC_LCLCTRL_GPIO_OUTPUT3;
  6729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6730. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6731. tp->grc_local_ctrl &= ~gpio_mask;
  6732. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6733. /* GPIO1 must be driven high for eeprom write protect */
  6734. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6735. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6736. GRC_LCLCTRL_GPIO_OUTPUT1);
  6737. }
  6738. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6739. udelay(100);
  6740. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6741. val = tr32(MSGINT_MODE);
  6742. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6743. tw32(MSGINT_MODE, val);
  6744. }
  6745. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6746. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6747. udelay(40);
  6748. }
  6749. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6750. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6751. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6752. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6753. WDMAC_MODE_LNGREAD_ENAB);
  6754. /* If statement applies to 5705 and 5750 PCI devices only */
  6755. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6756. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6758. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6759. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6760. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6761. /* nothing */
  6762. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6763. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6764. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6765. val |= WDMAC_MODE_RX_ACCEL;
  6766. }
  6767. }
  6768. /* Enable host coalescing bug fix */
  6769. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6770. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6772. val |= WDMAC_MODE_BURST_ALL_DATA;
  6773. tw32_f(WDMAC_MODE, val);
  6774. udelay(40);
  6775. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6776. u16 pcix_cmd;
  6777. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6778. &pcix_cmd);
  6779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6780. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6781. pcix_cmd |= PCI_X_CMD_READ_2K;
  6782. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6783. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6784. pcix_cmd |= PCI_X_CMD_READ_2K;
  6785. }
  6786. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6787. pcix_cmd);
  6788. }
  6789. tw32_f(RDMAC_MODE, rdmac_mode);
  6790. udelay(40);
  6791. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6792. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6793. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6795. tw32(SNDDATAC_MODE,
  6796. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6797. else
  6798. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6799. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6800. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6801. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6802. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6803. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6804. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6805. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6806. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6807. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6808. tw32(SNDBDI_MODE, val);
  6809. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6810. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6811. err = tg3_load_5701_a0_firmware_fix(tp);
  6812. if (err)
  6813. return err;
  6814. }
  6815. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6816. err = tg3_load_tso_firmware(tp);
  6817. if (err)
  6818. return err;
  6819. }
  6820. tp->tx_mode = TX_MODE_ENABLE;
  6821. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6822. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6823. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6824. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6825. udelay(100);
  6826. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6827. u32 reg = MAC_RSS_INDIR_TBL_0;
  6828. u8 *ent = (u8 *)&val;
  6829. /* Setup the indirection table */
  6830. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6831. int idx = i % sizeof(val);
  6832. ent[idx] = i % (tp->irq_cnt - 1);
  6833. if (idx == sizeof(val) - 1) {
  6834. tw32(reg, val);
  6835. reg += 4;
  6836. }
  6837. }
  6838. /* Setup the "secret" hash key. */
  6839. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6840. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6841. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6842. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6843. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6844. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6845. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6846. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6847. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6848. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6849. }
  6850. tp->rx_mode = RX_MODE_ENABLE;
  6851. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6852. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6853. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6854. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6855. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6856. RX_MODE_RSS_IPV6_HASH_EN |
  6857. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6858. RX_MODE_RSS_IPV4_HASH_EN |
  6859. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6860. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6861. udelay(10);
  6862. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6863. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6864. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6865. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6866. udelay(10);
  6867. }
  6868. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6869. udelay(10);
  6870. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6871. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6872. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6873. /* Set drive transmission level to 1.2V */
  6874. /* only if the signal pre-emphasis bit is not set */
  6875. val = tr32(MAC_SERDES_CFG);
  6876. val &= 0xfffff000;
  6877. val |= 0x880;
  6878. tw32(MAC_SERDES_CFG, val);
  6879. }
  6880. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6881. tw32(MAC_SERDES_CFG, 0x616000);
  6882. }
  6883. /* Prevent chip from dropping frames when flow control
  6884. * is enabled.
  6885. */
  6886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6887. val = 1;
  6888. else
  6889. val = 2;
  6890. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6892. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6893. /* Use hardware link auto-negotiation */
  6894. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6895. }
  6896. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6897. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6898. u32 tmp;
  6899. tmp = tr32(SERDES_RX_CTRL);
  6900. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6901. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6902. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6903. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6904. }
  6905. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6906. if (tp->link_config.phy_is_low_power) {
  6907. tp->link_config.phy_is_low_power = 0;
  6908. tp->link_config.speed = tp->link_config.orig_speed;
  6909. tp->link_config.duplex = tp->link_config.orig_duplex;
  6910. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6911. }
  6912. err = tg3_setup_phy(tp, 0);
  6913. if (err)
  6914. return err;
  6915. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6916. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6917. u32 tmp;
  6918. /* Clear CRC stats. */
  6919. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6920. tg3_writephy(tp, MII_TG3_TEST1,
  6921. tmp | MII_TG3_TEST1_CRC_EN);
  6922. tg3_readphy(tp, 0x14, &tmp);
  6923. }
  6924. }
  6925. }
  6926. __tg3_set_rx_mode(tp->dev);
  6927. /* Initialize receive rules. */
  6928. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6929. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6930. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6931. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6932. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6933. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6934. limit = 8;
  6935. else
  6936. limit = 16;
  6937. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6938. limit -= 4;
  6939. switch (limit) {
  6940. case 16:
  6941. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6942. case 15:
  6943. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6944. case 14:
  6945. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6946. case 13:
  6947. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6948. case 12:
  6949. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6950. case 11:
  6951. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6952. case 10:
  6953. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6954. case 9:
  6955. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6956. case 8:
  6957. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6958. case 7:
  6959. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6960. case 6:
  6961. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6962. case 5:
  6963. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6964. case 4:
  6965. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6966. case 3:
  6967. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6968. case 2:
  6969. case 1:
  6970. default:
  6971. break;
  6972. }
  6973. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6974. /* Write our heartbeat update interval to APE. */
  6975. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6976. APE_HOST_HEARTBEAT_INT_DISABLE);
  6977. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6978. return 0;
  6979. }
  6980. /* Called at device open time to get the chip ready for
  6981. * packet processing. Invoked with tp->lock held.
  6982. */
  6983. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6984. {
  6985. tg3_switch_clocks(tp);
  6986. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6987. return tg3_reset_hw(tp, reset_phy);
  6988. }
  6989. #define TG3_STAT_ADD32(PSTAT, REG) \
  6990. do { u32 __val = tr32(REG); \
  6991. (PSTAT)->low += __val; \
  6992. if ((PSTAT)->low < __val) \
  6993. (PSTAT)->high += 1; \
  6994. } while (0)
  6995. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6996. {
  6997. struct tg3_hw_stats *sp = tp->hw_stats;
  6998. if (!netif_carrier_ok(tp->dev))
  6999. return;
  7000. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7001. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7002. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7003. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7004. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7005. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7006. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7007. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7008. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7009. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7010. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7011. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7012. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7013. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7014. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7015. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7016. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7017. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7018. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7019. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7020. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7021. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7022. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7023. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7024. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7025. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7026. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7027. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7028. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7029. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7030. }
  7031. static void tg3_timer(unsigned long __opaque)
  7032. {
  7033. struct tg3 *tp = (struct tg3 *) __opaque;
  7034. if (tp->irq_sync)
  7035. goto restart_timer;
  7036. spin_lock(&tp->lock);
  7037. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7038. /* All of this garbage is because when using non-tagged
  7039. * IRQ status the mailbox/status_block protocol the chip
  7040. * uses with the cpu is race prone.
  7041. */
  7042. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7043. tw32(GRC_LOCAL_CTRL,
  7044. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7045. } else {
  7046. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7047. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7048. }
  7049. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7050. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7051. spin_unlock(&tp->lock);
  7052. schedule_work(&tp->reset_task);
  7053. return;
  7054. }
  7055. }
  7056. /* This part only runs once per second. */
  7057. if (!--tp->timer_counter) {
  7058. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7059. tg3_periodic_fetch_stats(tp);
  7060. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7061. u32 mac_stat;
  7062. int phy_event;
  7063. mac_stat = tr32(MAC_STATUS);
  7064. phy_event = 0;
  7065. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7066. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7067. phy_event = 1;
  7068. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7069. phy_event = 1;
  7070. if (phy_event)
  7071. tg3_setup_phy(tp, 0);
  7072. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7073. u32 mac_stat = tr32(MAC_STATUS);
  7074. int need_setup = 0;
  7075. if (netif_carrier_ok(tp->dev) &&
  7076. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7077. need_setup = 1;
  7078. }
  7079. if (!netif_carrier_ok(tp->dev) &&
  7080. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7081. MAC_STATUS_SIGNAL_DET))) {
  7082. need_setup = 1;
  7083. }
  7084. if (need_setup) {
  7085. if (!tp->serdes_counter) {
  7086. tw32_f(MAC_MODE,
  7087. (tp->mac_mode &
  7088. ~MAC_MODE_PORT_MODE_MASK));
  7089. udelay(40);
  7090. tw32_f(MAC_MODE, tp->mac_mode);
  7091. udelay(40);
  7092. }
  7093. tg3_setup_phy(tp, 0);
  7094. }
  7095. } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  7096. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7097. tg3_serdes_parallel_detect(tp);
  7098. }
  7099. tp->timer_counter = tp->timer_multiplier;
  7100. }
  7101. /* Heartbeat is only sent once every 2 seconds.
  7102. *
  7103. * The heartbeat is to tell the ASF firmware that the host
  7104. * driver is still alive. In the event that the OS crashes,
  7105. * ASF needs to reset the hardware to free up the FIFO space
  7106. * that may be filled with rx packets destined for the host.
  7107. * If the FIFO is full, ASF will no longer function properly.
  7108. *
  7109. * Unintended resets have been reported on real time kernels
  7110. * where the timer doesn't run on time. Netpoll will also have
  7111. * same problem.
  7112. *
  7113. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7114. * to check the ring condition when the heartbeat is expiring
  7115. * before doing the reset. This will prevent most unintended
  7116. * resets.
  7117. */
  7118. if (!--tp->asf_counter) {
  7119. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7120. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7121. tg3_wait_for_event_ack(tp);
  7122. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7123. FWCMD_NICDRV_ALIVE3);
  7124. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7125. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7126. TG3_FW_UPDATE_TIMEOUT_SEC);
  7127. tg3_generate_fw_event(tp);
  7128. }
  7129. tp->asf_counter = tp->asf_multiplier;
  7130. }
  7131. spin_unlock(&tp->lock);
  7132. restart_timer:
  7133. tp->timer.expires = jiffies + tp->timer_offset;
  7134. add_timer(&tp->timer);
  7135. }
  7136. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7137. {
  7138. irq_handler_t fn;
  7139. unsigned long flags;
  7140. char *name;
  7141. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7142. if (tp->irq_cnt == 1)
  7143. name = tp->dev->name;
  7144. else {
  7145. name = &tnapi->irq_lbl[0];
  7146. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7147. name[IFNAMSIZ-1] = 0;
  7148. }
  7149. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7150. fn = tg3_msi;
  7151. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7152. fn = tg3_msi_1shot;
  7153. flags = IRQF_SAMPLE_RANDOM;
  7154. } else {
  7155. fn = tg3_interrupt;
  7156. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7157. fn = tg3_interrupt_tagged;
  7158. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7159. }
  7160. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7161. }
  7162. static int tg3_test_interrupt(struct tg3 *tp)
  7163. {
  7164. struct tg3_napi *tnapi = &tp->napi[0];
  7165. struct net_device *dev = tp->dev;
  7166. int err, i, intr_ok = 0;
  7167. u32 val;
  7168. if (!netif_running(dev))
  7169. return -ENODEV;
  7170. tg3_disable_ints(tp);
  7171. free_irq(tnapi->irq_vec, tnapi);
  7172. /*
  7173. * Turn off MSI one shot mode. Otherwise this test has no
  7174. * observable way to know whether the interrupt was delivered.
  7175. */
  7176. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7177. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7178. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7179. tw32(MSGINT_MODE, val);
  7180. }
  7181. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7182. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7183. if (err)
  7184. return err;
  7185. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7186. tg3_enable_ints(tp);
  7187. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7188. tnapi->coal_now);
  7189. for (i = 0; i < 5; i++) {
  7190. u32 int_mbox, misc_host_ctrl;
  7191. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7192. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7193. if ((int_mbox != 0) ||
  7194. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7195. intr_ok = 1;
  7196. break;
  7197. }
  7198. msleep(10);
  7199. }
  7200. tg3_disable_ints(tp);
  7201. free_irq(tnapi->irq_vec, tnapi);
  7202. err = tg3_request_irq(tp, 0);
  7203. if (err)
  7204. return err;
  7205. if (intr_ok) {
  7206. /* Reenable MSI one shot mode. */
  7207. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7208. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7209. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7210. tw32(MSGINT_MODE, val);
  7211. }
  7212. return 0;
  7213. }
  7214. return -EIO;
  7215. }
  7216. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7217. * successfully restored
  7218. */
  7219. static int tg3_test_msi(struct tg3 *tp)
  7220. {
  7221. int err;
  7222. u16 pci_cmd;
  7223. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7224. return 0;
  7225. /* Turn off SERR reporting in case MSI terminates with Master
  7226. * Abort.
  7227. */
  7228. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7229. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7230. pci_cmd & ~PCI_COMMAND_SERR);
  7231. err = tg3_test_interrupt(tp);
  7232. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7233. if (!err)
  7234. return 0;
  7235. /* other failures */
  7236. if (err != -EIO)
  7237. return err;
  7238. /* MSI test failed, go back to INTx mode */
  7239. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7240. "to INTx mode. Please report this failure to the PCI "
  7241. "maintainer and include system chipset information\n");
  7242. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7243. pci_disable_msi(tp->pdev);
  7244. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7245. tp->napi[0].irq_vec = tp->pdev->irq;
  7246. err = tg3_request_irq(tp, 0);
  7247. if (err)
  7248. return err;
  7249. /* Need to reset the chip because the MSI cycle may have terminated
  7250. * with Master Abort.
  7251. */
  7252. tg3_full_lock(tp, 1);
  7253. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7254. err = tg3_init_hw(tp, 1);
  7255. tg3_full_unlock(tp);
  7256. if (err)
  7257. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7258. return err;
  7259. }
  7260. static int tg3_request_firmware(struct tg3 *tp)
  7261. {
  7262. const __be32 *fw_data;
  7263. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7264. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7265. tp->fw_needed);
  7266. return -ENOENT;
  7267. }
  7268. fw_data = (void *)tp->fw->data;
  7269. /* Firmware blob starts with version numbers, followed by
  7270. * start address and _full_ length including BSS sections
  7271. * (which must be longer than the actual data, of course
  7272. */
  7273. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7274. if (tp->fw_len < (tp->fw->size - 12)) {
  7275. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7276. tp->fw_len, tp->fw_needed);
  7277. release_firmware(tp->fw);
  7278. tp->fw = NULL;
  7279. return -EINVAL;
  7280. }
  7281. /* We no longer need firmware; we have it. */
  7282. tp->fw_needed = NULL;
  7283. return 0;
  7284. }
  7285. static bool tg3_enable_msix(struct tg3 *tp)
  7286. {
  7287. int i, rc, cpus = num_online_cpus();
  7288. struct msix_entry msix_ent[tp->irq_max];
  7289. if (cpus == 1)
  7290. /* Just fallback to the simpler MSI mode. */
  7291. return false;
  7292. /*
  7293. * We want as many rx rings enabled as there are cpus.
  7294. * The first MSIX vector only deals with link interrupts, etc,
  7295. * so we add one to the number of vectors we are requesting.
  7296. */
  7297. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7298. for (i = 0; i < tp->irq_max; i++) {
  7299. msix_ent[i].entry = i;
  7300. msix_ent[i].vector = 0;
  7301. }
  7302. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7303. if (rc < 0) {
  7304. return false;
  7305. } else if (rc != 0) {
  7306. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7307. return false;
  7308. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7309. tp->irq_cnt, rc);
  7310. tp->irq_cnt = rc;
  7311. }
  7312. for (i = 0; i < tp->irq_max; i++)
  7313. tp->napi[i].irq_vec = msix_ent[i].vector;
  7314. tp->dev->real_num_tx_queues = 1;
  7315. if (tp->irq_cnt > 1) {
  7316. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7319. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7320. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7321. }
  7322. }
  7323. return true;
  7324. }
  7325. static void tg3_ints_init(struct tg3 *tp)
  7326. {
  7327. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7328. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7329. /* All MSI supporting chips should support tagged
  7330. * status. Assert that this is the case.
  7331. */
  7332. netdev_warn(tp->dev,
  7333. "MSI without TAGGED_STATUS? Not using MSI\n");
  7334. goto defcfg;
  7335. }
  7336. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7337. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7338. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7339. pci_enable_msi(tp->pdev) == 0)
  7340. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7341. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7342. u32 msi_mode = tr32(MSGINT_MODE);
  7343. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7344. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7345. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7346. }
  7347. defcfg:
  7348. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7349. tp->irq_cnt = 1;
  7350. tp->napi[0].irq_vec = tp->pdev->irq;
  7351. tp->dev->real_num_tx_queues = 1;
  7352. }
  7353. }
  7354. static void tg3_ints_fini(struct tg3 *tp)
  7355. {
  7356. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7357. pci_disable_msix(tp->pdev);
  7358. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7359. pci_disable_msi(tp->pdev);
  7360. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7361. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7362. }
  7363. static int tg3_open(struct net_device *dev)
  7364. {
  7365. struct tg3 *tp = netdev_priv(dev);
  7366. int i, err;
  7367. if (tp->fw_needed) {
  7368. err = tg3_request_firmware(tp);
  7369. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7370. if (err)
  7371. return err;
  7372. } else if (err) {
  7373. netdev_warn(tp->dev, "TSO capability disabled\n");
  7374. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7375. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7376. netdev_notice(tp->dev, "TSO capability restored\n");
  7377. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7378. }
  7379. }
  7380. netif_carrier_off(tp->dev);
  7381. err = tg3_set_power_state(tp, PCI_D0);
  7382. if (err)
  7383. return err;
  7384. tg3_full_lock(tp, 0);
  7385. tg3_disable_ints(tp);
  7386. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7387. tg3_full_unlock(tp);
  7388. /*
  7389. * Setup interrupts first so we know how
  7390. * many NAPI resources to allocate
  7391. */
  7392. tg3_ints_init(tp);
  7393. /* The placement of this call is tied
  7394. * to the setup and use of Host TX descriptors.
  7395. */
  7396. err = tg3_alloc_consistent(tp);
  7397. if (err)
  7398. goto err_out1;
  7399. tg3_napi_enable(tp);
  7400. for (i = 0; i < tp->irq_cnt; i++) {
  7401. struct tg3_napi *tnapi = &tp->napi[i];
  7402. err = tg3_request_irq(tp, i);
  7403. if (err) {
  7404. for (i--; i >= 0; i--)
  7405. free_irq(tnapi->irq_vec, tnapi);
  7406. break;
  7407. }
  7408. }
  7409. if (err)
  7410. goto err_out2;
  7411. tg3_full_lock(tp, 0);
  7412. err = tg3_init_hw(tp, 1);
  7413. if (err) {
  7414. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7415. tg3_free_rings(tp);
  7416. } else {
  7417. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7418. tp->timer_offset = HZ;
  7419. else
  7420. tp->timer_offset = HZ / 10;
  7421. BUG_ON(tp->timer_offset > HZ);
  7422. tp->timer_counter = tp->timer_multiplier =
  7423. (HZ / tp->timer_offset);
  7424. tp->asf_counter = tp->asf_multiplier =
  7425. ((HZ / tp->timer_offset) * 2);
  7426. init_timer(&tp->timer);
  7427. tp->timer.expires = jiffies + tp->timer_offset;
  7428. tp->timer.data = (unsigned long) tp;
  7429. tp->timer.function = tg3_timer;
  7430. }
  7431. tg3_full_unlock(tp);
  7432. if (err)
  7433. goto err_out3;
  7434. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7435. err = tg3_test_msi(tp);
  7436. if (err) {
  7437. tg3_full_lock(tp, 0);
  7438. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7439. tg3_free_rings(tp);
  7440. tg3_full_unlock(tp);
  7441. goto err_out2;
  7442. }
  7443. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7444. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7445. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7446. tw32(PCIE_TRANSACTION_CFG,
  7447. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7448. }
  7449. }
  7450. tg3_phy_start(tp);
  7451. tg3_full_lock(tp, 0);
  7452. add_timer(&tp->timer);
  7453. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7454. tg3_enable_ints(tp);
  7455. tg3_full_unlock(tp);
  7456. netif_tx_start_all_queues(dev);
  7457. return 0;
  7458. err_out3:
  7459. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7460. struct tg3_napi *tnapi = &tp->napi[i];
  7461. free_irq(tnapi->irq_vec, tnapi);
  7462. }
  7463. err_out2:
  7464. tg3_napi_disable(tp);
  7465. tg3_free_consistent(tp);
  7466. err_out1:
  7467. tg3_ints_fini(tp);
  7468. return err;
  7469. }
  7470. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7471. struct rtnl_link_stats64 *);
  7472. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7473. static int tg3_close(struct net_device *dev)
  7474. {
  7475. int i;
  7476. struct tg3 *tp = netdev_priv(dev);
  7477. tg3_napi_disable(tp);
  7478. cancel_work_sync(&tp->reset_task);
  7479. netif_tx_stop_all_queues(dev);
  7480. del_timer_sync(&tp->timer);
  7481. tg3_phy_stop(tp);
  7482. tg3_full_lock(tp, 1);
  7483. tg3_disable_ints(tp);
  7484. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7485. tg3_free_rings(tp);
  7486. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7487. tg3_full_unlock(tp);
  7488. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7489. struct tg3_napi *tnapi = &tp->napi[i];
  7490. free_irq(tnapi->irq_vec, tnapi);
  7491. }
  7492. tg3_ints_fini(tp);
  7493. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7494. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7495. sizeof(tp->estats_prev));
  7496. tg3_free_consistent(tp);
  7497. tg3_set_power_state(tp, PCI_D3hot);
  7498. netif_carrier_off(tp->dev);
  7499. return 0;
  7500. }
  7501. static inline u64 get_stat64(tg3_stat64_t *val)
  7502. {
  7503. return ((u64)val->high << 32) | ((u64)val->low);
  7504. }
  7505. static u64 calc_crc_errors(struct tg3 *tp)
  7506. {
  7507. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7508. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7509. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7511. u32 val;
  7512. spin_lock_bh(&tp->lock);
  7513. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7514. tg3_writephy(tp, MII_TG3_TEST1,
  7515. val | MII_TG3_TEST1_CRC_EN);
  7516. tg3_readphy(tp, 0x14, &val);
  7517. } else
  7518. val = 0;
  7519. spin_unlock_bh(&tp->lock);
  7520. tp->phy_crc_errors += val;
  7521. return tp->phy_crc_errors;
  7522. }
  7523. return get_stat64(&hw_stats->rx_fcs_errors);
  7524. }
  7525. #define ESTAT_ADD(member) \
  7526. estats->member = old_estats->member + \
  7527. get_stat64(&hw_stats->member)
  7528. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7529. {
  7530. struct tg3_ethtool_stats *estats = &tp->estats;
  7531. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7532. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7533. if (!hw_stats)
  7534. return old_estats;
  7535. ESTAT_ADD(rx_octets);
  7536. ESTAT_ADD(rx_fragments);
  7537. ESTAT_ADD(rx_ucast_packets);
  7538. ESTAT_ADD(rx_mcast_packets);
  7539. ESTAT_ADD(rx_bcast_packets);
  7540. ESTAT_ADD(rx_fcs_errors);
  7541. ESTAT_ADD(rx_align_errors);
  7542. ESTAT_ADD(rx_xon_pause_rcvd);
  7543. ESTAT_ADD(rx_xoff_pause_rcvd);
  7544. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7545. ESTAT_ADD(rx_xoff_entered);
  7546. ESTAT_ADD(rx_frame_too_long_errors);
  7547. ESTAT_ADD(rx_jabbers);
  7548. ESTAT_ADD(rx_undersize_packets);
  7549. ESTAT_ADD(rx_in_length_errors);
  7550. ESTAT_ADD(rx_out_length_errors);
  7551. ESTAT_ADD(rx_64_or_less_octet_packets);
  7552. ESTAT_ADD(rx_65_to_127_octet_packets);
  7553. ESTAT_ADD(rx_128_to_255_octet_packets);
  7554. ESTAT_ADD(rx_256_to_511_octet_packets);
  7555. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7556. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7557. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7558. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7559. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7560. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7561. ESTAT_ADD(tx_octets);
  7562. ESTAT_ADD(tx_collisions);
  7563. ESTAT_ADD(tx_xon_sent);
  7564. ESTAT_ADD(tx_xoff_sent);
  7565. ESTAT_ADD(tx_flow_control);
  7566. ESTAT_ADD(tx_mac_errors);
  7567. ESTAT_ADD(tx_single_collisions);
  7568. ESTAT_ADD(tx_mult_collisions);
  7569. ESTAT_ADD(tx_deferred);
  7570. ESTAT_ADD(tx_excessive_collisions);
  7571. ESTAT_ADD(tx_late_collisions);
  7572. ESTAT_ADD(tx_collide_2times);
  7573. ESTAT_ADD(tx_collide_3times);
  7574. ESTAT_ADD(tx_collide_4times);
  7575. ESTAT_ADD(tx_collide_5times);
  7576. ESTAT_ADD(tx_collide_6times);
  7577. ESTAT_ADD(tx_collide_7times);
  7578. ESTAT_ADD(tx_collide_8times);
  7579. ESTAT_ADD(tx_collide_9times);
  7580. ESTAT_ADD(tx_collide_10times);
  7581. ESTAT_ADD(tx_collide_11times);
  7582. ESTAT_ADD(tx_collide_12times);
  7583. ESTAT_ADD(tx_collide_13times);
  7584. ESTAT_ADD(tx_collide_14times);
  7585. ESTAT_ADD(tx_collide_15times);
  7586. ESTAT_ADD(tx_ucast_packets);
  7587. ESTAT_ADD(tx_mcast_packets);
  7588. ESTAT_ADD(tx_bcast_packets);
  7589. ESTAT_ADD(tx_carrier_sense_errors);
  7590. ESTAT_ADD(tx_discards);
  7591. ESTAT_ADD(tx_errors);
  7592. ESTAT_ADD(dma_writeq_full);
  7593. ESTAT_ADD(dma_write_prioq_full);
  7594. ESTAT_ADD(rxbds_empty);
  7595. ESTAT_ADD(rx_discards);
  7596. ESTAT_ADD(rx_errors);
  7597. ESTAT_ADD(rx_threshold_hit);
  7598. ESTAT_ADD(dma_readq_full);
  7599. ESTAT_ADD(dma_read_prioq_full);
  7600. ESTAT_ADD(tx_comp_queue_full);
  7601. ESTAT_ADD(ring_set_send_prod_index);
  7602. ESTAT_ADD(ring_status_update);
  7603. ESTAT_ADD(nic_irqs);
  7604. ESTAT_ADD(nic_avoided_irqs);
  7605. ESTAT_ADD(nic_tx_threshold_hit);
  7606. return estats;
  7607. }
  7608. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7609. struct rtnl_link_stats64 *stats)
  7610. {
  7611. struct tg3 *tp = netdev_priv(dev);
  7612. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7613. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7614. if (!hw_stats)
  7615. return old_stats;
  7616. stats->rx_packets = old_stats->rx_packets +
  7617. get_stat64(&hw_stats->rx_ucast_packets) +
  7618. get_stat64(&hw_stats->rx_mcast_packets) +
  7619. get_stat64(&hw_stats->rx_bcast_packets);
  7620. stats->tx_packets = old_stats->tx_packets +
  7621. get_stat64(&hw_stats->tx_ucast_packets) +
  7622. get_stat64(&hw_stats->tx_mcast_packets) +
  7623. get_stat64(&hw_stats->tx_bcast_packets);
  7624. stats->rx_bytes = old_stats->rx_bytes +
  7625. get_stat64(&hw_stats->rx_octets);
  7626. stats->tx_bytes = old_stats->tx_bytes +
  7627. get_stat64(&hw_stats->tx_octets);
  7628. stats->rx_errors = old_stats->rx_errors +
  7629. get_stat64(&hw_stats->rx_errors);
  7630. stats->tx_errors = old_stats->tx_errors +
  7631. get_stat64(&hw_stats->tx_errors) +
  7632. get_stat64(&hw_stats->tx_mac_errors) +
  7633. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7634. get_stat64(&hw_stats->tx_discards);
  7635. stats->multicast = old_stats->multicast +
  7636. get_stat64(&hw_stats->rx_mcast_packets);
  7637. stats->collisions = old_stats->collisions +
  7638. get_stat64(&hw_stats->tx_collisions);
  7639. stats->rx_length_errors = old_stats->rx_length_errors +
  7640. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7641. get_stat64(&hw_stats->rx_undersize_packets);
  7642. stats->rx_over_errors = old_stats->rx_over_errors +
  7643. get_stat64(&hw_stats->rxbds_empty);
  7644. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7645. get_stat64(&hw_stats->rx_align_errors);
  7646. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7647. get_stat64(&hw_stats->tx_discards);
  7648. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7649. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7650. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7651. calc_crc_errors(tp);
  7652. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7653. get_stat64(&hw_stats->rx_discards);
  7654. return stats;
  7655. }
  7656. static inline u32 calc_crc(unsigned char *buf, int len)
  7657. {
  7658. u32 reg;
  7659. u32 tmp;
  7660. int j, k;
  7661. reg = 0xffffffff;
  7662. for (j = 0; j < len; j++) {
  7663. reg ^= buf[j];
  7664. for (k = 0; k < 8; k++) {
  7665. tmp = reg & 0x01;
  7666. reg >>= 1;
  7667. if (tmp)
  7668. reg ^= 0xedb88320;
  7669. }
  7670. }
  7671. return ~reg;
  7672. }
  7673. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7674. {
  7675. /* accept or reject all multicast frames */
  7676. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7677. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7678. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7679. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7680. }
  7681. static void __tg3_set_rx_mode(struct net_device *dev)
  7682. {
  7683. struct tg3 *tp = netdev_priv(dev);
  7684. u32 rx_mode;
  7685. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7686. RX_MODE_KEEP_VLAN_TAG);
  7687. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7688. * flag clear.
  7689. */
  7690. #if TG3_VLAN_TAG_USED
  7691. if (!tp->vlgrp &&
  7692. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7693. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7694. #else
  7695. /* By definition, VLAN is disabled always in this
  7696. * case.
  7697. */
  7698. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7699. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7700. #endif
  7701. if (dev->flags & IFF_PROMISC) {
  7702. /* Promiscuous mode. */
  7703. rx_mode |= RX_MODE_PROMISC;
  7704. } else if (dev->flags & IFF_ALLMULTI) {
  7705. /* Accept all multicast. */
  7706. tg3_set_multi(tp, 1);
  7707. } else if (netdev_mc_empty(dev)) {
  7708. /* Reject all multicast. */
  7709. tg3_set_multi(tp, 0);
  7710. } else {
  7711. /* Accept one or more multicast(s). */
  7712. struct netdev_hw_addr *ha;
  7713. u32 mc_filter[4] = { 0, };
  7714. u32 regidx;
  7715. u32 bit;
  7716. u32 crc;
  7717. netdev_for_each_mc_addr(ha, dev) {
  7718. crc = calc_crc(ha->addr, ETH_ALEN);
  7719. bit = ~crc & 0x7f;
  7720. regidx = (bit & 0x60) >> 5;
  7721. bit &= 0x1f;
  7722. mc_filter[regidx] |= (1 << bit);
  7723. }
  7724. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7725. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7726. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7727. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7728. }
  7729. if (rx_mode != tp->rx_mode) {
  7730. tp->rx_mode = rx_mode;
  7731. tw32_f(MAC_RX_MODE, rx_mode);
  7732. udelay(10);
  7733. }
  7734. }
  7735. static void tg3_set_rx_mode(struct net_device *dev)
  7736. {
  7737. struct tg3 *tp = netdev_priv(dev);
  7738. if (!netif_running(dev))
  7739. return;
  7740. tg3_full_lock(tp, 0);
  7741. __tg3_set_rx_mode(dev);
  7742. tg3_full_unlock(tp);
  7743. }
  7744. #define TG3_REGDUMP_LEN (32 * 1024)
  7745. static int tg3_get_regs_len(struct net_device *dev)
  7746. {
  7747. return TG3_REGDUMP_LEN;
  7748. }
  7749. static void tg3_get_regs(struct net_device *dev,
  7750. struct ethtool_regs *regs, void *_p)
  7751. {
  7752. u32 *p = _p;
  7753. struct tg3 *tp = netdev_priv(dev);
  7754. u8 *orig_p = _p;
  7755. int i;
  7756. regs->version = 0;
  7757. memset(p, 0, TG3_REGDUMP_LEN);
  7758. if (tp->link_config.phy_is_low_power)
  7759. return;
  7760. tg3_full_lock(tp, 0);
  7761. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7762. #define GET_REG32_LOOP(base, len) \
  7763. do { p = (u32 *)(orig_p + (base)); \
  7764. for (i = 0; i < len; i += 4) \
  7765. __GET_REG32((base) + i); \
  7766. } while (0)
  7767. #define GET_REG32_1(reg) \
  7768. do { p = (u32 *)(orig_p + (reg)); \
  7769. __GET_REG32((reg)); \
  7770. } while (0)
  7771. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7772. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7773. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7774. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7775. GET_REG32_1(SNDDATAC_MODE);
  7776. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7777. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7778. GET_REG32_1(SNDBDC_MODE);
  7779. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7780. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7781. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7782. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7783. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7784. GET_REG32_1(RCVDCC_MODE);
  7785. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7786. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7787. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7788. GET_REG32_1(MBFREE_MODE);
  7789. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7790. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7791. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7792. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7793. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7794. GET_REG32_1(RX_CPU_MODE);
  7795. GET_REG32_1(RX_CPU_STATE);
  7796. GET_REG32_1(RX_CPU_PGMCTR);
  7797. GET_REG32_1(RX_CPU_HWBKPT);
  7798. GET_REG32_1(TX_CPU_MODE);
  7799. GET_REG32_1(TX_CPU_STATE);
  7800. GET_REG32_1(TX_CPU_PGMCTR);
  7801. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7802. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7803. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7804. GET_REG32_1(DMAC_MODE);
  7805. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7806. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7807. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7808. #undef __GET_REG32
  7809. #undef GET_REG32_LOOP
  7810. #undef GET_REG32_1
  7811. tg3_full_unlock(tp);
  7812. }
  7813. static int tg3_get_eeprom_len(struct net_device *dev)
  7814. {
  7815. struct tg3 *tp = netdev_priv(dev);
  7816. return tp->nvram_size;
  7817. }
  7818. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7819. {
  7820. struct tg3 *tp = netdev_priv(dev);
  7821. int ret;
  7822. u8 *pd;
  7823. u32 i, offset, len, b_offset, b_count;
  7824. __be32 val;
  7825. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7826. return -EINVAL;
  7827. if (tp->link_config.phy_is_low_power)
  7828. return -EAGAIN;
  7829. offset = eeprom->offset;
  7830. len = eeprom->len;
  7831. eeprom->len = 0;
  7832. eeprom->magic = TG3_EEPROM_MAGIC;
  7833. if (offset & 3) {
  7834. /* adjustments to start on required 4 byte boundary */
  7835. b_offset = offset & 3;
  7836. b_count = 4 - b_offset;
  7837. if (b_count > len) {
  7838. /* i.e. offset=1 len=2 */
  7839. b_count = len;
  7840. }
  7841. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7842. if (ret)
  7843. return ret;
  7844. memcpy(data, ((char *)&val) + b_offset, b_count);
  7845. len -= b_count;
  7846. offset += b_count;
  7847. eeprom->len += b_count;
  7848. }
  7849. /* read bytes upto the last 4 byte boundary */
  7850. pd = &data[eeprom->len];
  7851. for (i = 0; i < (len - (len & 3)); i += 4) {
  7852. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7853. if (ret) {
  7854. eeprom->len += i;
  7855. return ret;
  7856. }
  7857. memcpy(pd + i, &val, 4);
  7858. }
  7859. eeprom->len += i;
  7860. if (len & 3) {
  7861. /* read last bytes not ending on 4 byte boundary */
  7862. pd = &data[eeprom->len];
  7863. b_count = len & 3;
  7864. b_offset = offset + len - b_count;
  7865. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7866. if (ret)
  7867. return ret;
  7868. memcpy(pd, &val, b_count);
  7869. eeprom->len += b_count;
  7870. }
  7871. return 0;
  7872. }
  7873. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7874. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7875. {
  7876. struct tg3 *tp = netdev_priv(dev);
  7877. int ret;
  7878. u32 offset, len, b_offset, odd_len;
  7879. u8 *buf;
  7880. __be32 start, end;
  7881. if (tp->link_config.phy_is_low_power)
  7882. return -EAGAIN;
  7883. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7884. eeprom->magic != TG3_EEPROM_MAGIC)
  7885. return -EINVAL;
  7886. offset = eeprom->offset;
  7887. len = eeprom->len;
  7888. if ((b_offset = (offset & 3))) {
  7889. /* adjustments to start on required 4 byte boundary */
  7890. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7891. if (ret)
  7892. return ret;
  7893. len += b_offset;
  7894. offset &= ~3;
  7895. if (len < 4)
  7896. len = 4;
  7897. }
  7898. odd_len = 0;
  7899. if (len & 3) {
  7900. /* adjustments to end on required 4 byte boundary */
  7901. odd_len = 1;
  7902. len = (len + 3) & ~3;
  7903. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7904. if (ret)
  7905. return ret;
  7906. }
  7907. buf = data;
  7908. if (b_offset || odd_len) {
  7909. buf = kmalloc(len, GFP_KERNEL);
  7910. if (!buf)
  7911. return -ENOMEM;
  7912. if (b_offset)
  7913. memcpy(buf, &start, 4);
  7914. if (odd_len)
  7915. memcpy(buf+len-4, &end, 4);
  7916. memcpy(buf + b_offset, data, eeprom->len);
  7917. }
  7918. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7919. if (buf != data)
  7920. kfree(buf);
  7921. return ret;
  7922. }
  7923. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7924. {
  7925. struct tg3 *tp = netdev_priv(dev);
  7926. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7927. struct phy_device *phydev;
  7928. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7929. return -EAGAIN;
  7930. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7931. return phy_ethtool_gset(phydev, cmd);
  7932. }
  7933. cmd->supported = (SUPPORTED_Autoneg);
  7934. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7935. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7936. SUPPORTED_1000baseT_Full);
  7937. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7938. cmd->supported |= (SUPPORTED_100baseT_Half |
  7939. SUPPORTED_100baseT_Full |
  7940. SUPPORTED_10baseT_Half |
  7941. SUPPORTED_10baseT_Full |
  7942. SUPPORTED_TP);
  7943. cmd->port = PORT_TP;
  7944. } else {
  7945. cmd->supported |= SUPPORTED_FIBRE;
  7946. cmd->port = PORT_FIBRE;
  7947. }
  7948. cmd->advertising = tp->link_config.advertising;
  7949. if (netif_running(dev)) {
  7950. cmd->speed = tp->link_config.active_speed;
  7951. cmd->duplex = tp->link_config.active_duplex;
  7952. }
  7953. cmd->phy_address = tp->phy_addr;
  7954. cmd->transceiver = XCVR_INTERNAL;
  7955. cmd->autoneg = tp->link_config.autoneg;
  7956. cmd->maxtxpkt = 0;
  7957. cmd->maxrxpkt = 0;
  7958. return 0;
  7959. }
  7960. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7961. {
  7962. struct tg3 *tp = netdev_priv(dev);
  7963. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7964. struct phy_device *phydev;
  7965. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7966. return -EAGAIN;
  7967. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7968. return phy_ethtool_sset(phydev, cmd);
  7969. }
  7970. if (cmd->autoneg != AUTONEG_ENABLE &&
  7971. cmd->autoneg != AUTONEG_DISABLE)
  7972. return -EINVAL;
  7973. if (cmd->autoneg == AUTONEG_DISABLE &&
  7974. cmd->duplex != DUPLEX_FULL &&
  7975. cmd->duplex != DUPLEX_HALF)
  7976. return -EINVAL;
  7977. if (cmd->autoneg == AUTONEG_ENABLE) {
  7978. u32 mask = ADVERTISED_Autoneg |
  7979. ADVERTISED_Pause |
  7980. ADVERTISED_Asym_Pause;
  7981. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7982. mask |= ADVERTISED_1000baseT_Half |
  7983. ADVERTISED_1000baseT_Full;
  7984. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7985. mask |= ADVERTISED_100baseT_Half |
  7986. ADVERTISED_100baseT_Full |
  7987. ADVERTISED_10baseT_Half |
  7988. ADVERTISED_10baseT_Full |
  7989. ADVERTISED_TP;
  7990. else
  7991. mask |= ADVERTISED_FIBRE;
  7992. if (cmd->advertising & ~mask)
  7993. return -EINVAL;
  7994. mask &= (ADVERTISED_1000baseT_Half |
  7995. ADVERTISED_1000baseT_Full |
  7996. ADVERTISED_100baseT_Half |
  7997. ADVERTISED_100baseT_Full |
  7998. ADVERTISED_10baseT_Half |
  7999. ADVERTISED_10baseT_Full);
  8000. cmd->advertising &= mask;
  8001. } else {
  8002. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8003. if (cmd->speed != SPEED_1000)
  8004. return -EINVAL;
  8005. if (cmd->duplex != DUPLEX_FULL)
  8006. return -EINVAL;
  8007. } else {
  8008. if (cmd->speed != SPEED_100 &&
  8009. cmd->speed != SPEED_10)
  8010. return -EINVAL;
  8011. }
  8012. }
  8013. tg3_full_lock(tp, 0);
  8014. tp->link_config.autoneg = cmd->autoneg;
  8015. if (cmd->autoneg == AUTONEG_ENABLE) {
  8016. tp->link_config.advertising = (cmd->advertising |
  8017. ADVERTISED_Autoneg);
  8018. tp->link_config.speed = SPEED_INVALID;
  8019. tp->link_config.duplex = DUPLEX_INVALID;
  8020. } else {
  8021. tp->link_config.advertising = 0;
  8022. tp->link_config.speed = cmd->speed;
  8023. tp->link_config.duplex = cmd->duplex;
  8024. }
  8025. tp->link_config.orig_speed = tp->link_config.speed;
  8026. tp->link_config.orig_duplex = tp->link_config.duplex;
  8027. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8028. if (netif_running(dev))
  8029. tg3_setup_phy(tp, 1);
  8030. tg3_full_unlock(tp);
  8031. return 0;
  8032. }
  8033. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8034. {
  8035. struct tg3 *tp = netdev_priv(dev);
  8036. strcpy(info->driver, DRV_MODULE_NAME);
  8037. strcpy(info->version, DRV_MODULE_VERSION);
  8038. strcpy(info->fw_version, tp->fw_ver);
  8039. strcpy(info->bus_info, pci_name(tp->pdev));
  8040. }
  8041. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8042. {
  8043. struct tg3 *tp = netdev_priv(dev);
  8044. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8045. device_can_wakeup(&tp->pdev->dev))
  8046. wol->supported = WAKE_MAGIC;
  8047. else
  8048. wol->supported = 0;
  8049. wol->wolopts = 0;
  8050. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8051. device_can_wakeup(&tp->pdev->dev))
  8052. wol->wolopts = WAKE_MAGIC;
  8053. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8054. }
  8055. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8056. {
  8057. struct tg3 *tp = netdev_priv(dev);
  8058. struct device *dp = &tp->pdev->dev;
  8059. if (wol->wolopts & ~WAKE_MAGIC)
  8060. return -EINVAL;
  8061. if ((wol->wolopts & WAKE_MAGIC) &&
  8062. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8063. return -EINVAL;
  8064. spin_lock_bh(&tp->lock);
  8065. if (wol->wolopts & WAKE_MAGIC) {
  8066. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8067. device_set_wakeup_enable(dp, true);
  8068. } else {
  8069. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8070. device_set_wakeup_enable(dp, false);
  8071. }
  8072. spin_unlock_bh(&tp->lock);
  8073. return 0;
  8074. }
  8075. static u32 tg3_get_msglevel(struct net_device *dev)
  8076. {
  8077. struct tg3 *tp = netdev_priv(dev);
  8078. return tp->msg_enable;
  8079. }
  8080. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8081. {
  8082. struct tg3 *tp = netdev_priv(dev);
  8083. tp->msg_enable = value;
  8084. }
  8085. static int tg3_set_tso(struct net_device *dev, u32 value)
  8086. {
  8087. struct tg3 *tp = netdev_priv(dev);
  8088. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8089. if (value)
  8090. return -EINVAL;
  8091. return 0;
  8092. }
  8093. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8094. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8095. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8096. if (value) {
  8097. dev->features |= NETIF_F_TSO6;
  8098. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8100. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8101. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8104. dev->features |= NETIF_F_TSO_ECN;
  8105. } else
  8106. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8107. }
  8108. return ethtool_op_set_tso(dev, value);
  8109. }
  8110. static int tg3_nway_reset(struct net_device *dev)
  8111. {
  8112. struct tg3 *tp = netdev_priv(dev);
  8113. int r;
  8114. if (!netif_running(dev))
  8115. return -EAGAIN;
  8116. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8117. return -EINVAL;
  8118. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8119. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8120. return -EAGAIN;
  8121. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8122. } else {
  8123. u32 bmcr;
  8124. spin_lock_bh(&tp->lock);
  8125. r = -EINVAL;
  8126. tg3_readphy(tp, MII_BMCR, &bmcr);
  8127. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8128. ((bmcr & BMCR_ANENABLE) ||
  8129. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8130. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8131. BMCR_ANENABLE);
  8132. r = 0;
  8133. }
  8134. spin_unlock_bh(&tp->lock);
  8135. }
  8136. return r;
  8137. }
  8138. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8139. {
  8140. struct tg3 *tp = netdev_priv(dev);
  8141. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8142. ering->rx_mini_max_pending = 0;
  8143. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8144. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8145. else
  8146. ering->rx_jumbo_max_pending = 0;
  8147. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8148. ering->rx_pending = tp->rx_pending;
  8149. ering->rx_mini_pending = 0;
  8150. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8151. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8152. else
  8153. ering->rx_jumbo_pending = 0;
  8154. ering->tx_pending = tp->napi[0].tx_pending;
  8155. }
  8156. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8157. {
  8158. struct tg3 *tp = netdev_priv(dev);
  8159. int i, irq_sync = 0, err = 0;
  8160. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8161. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8162. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8163. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8164. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8165. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8166. return -EINVAL;
  8167. if (netif_running(dev)) {
  8168. tg3_phy_stop(tp);
  8169. tg3_netif_stop(tp);
  8170. irq_sync = 1;
  8171. }
  8172. tg3_full_lock(tp, irq_sync);
  8173. tp->rx_pending = ering->rx_pending;
  8174. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8175. tp->rx_pending > 63)
  8176. tp->rx_pending = 63;
  8177. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8178. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8179. tp->napi[i].tx_pending = ering->tx_pending;
  8180. if (netif_running(dev)) {
  8181. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8182. err = tg3_restart_hw(tp, 1);
  8183. if (!err)
  8184. tg3_netif_start(tp);
  8185. }
  8186. tg3_full_unlock(tp);
  8187. if (irq_sync && !err)
  8188. tg3_phy_start(tp);
  8189. return err;
  8190. }
  8191. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8192. {
  8193. struct tg3 *tp = netdev_priv(dev);
  8194. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8195. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8196. epause->rx_pause = 1;
  8197. else
  8198. epause->rx_pause = 0;
  8199. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8200. epause->tx_pause = 1;
  8201. else
  8202. epause->tx_pause = 0;
  8203. }
  8204. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8205. {
  8206. struct tg3 *tp = netdev_priv(dev);
  8207. int err = 0;
  8208. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8209. u32 newadv;
  8210. struct phy_device *phydev;
  8211. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8212. if (!(phydev->supported & SUPPORTED_Pause) ||
  8213. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8214. ((epause->rx_pause && !epause->tx_pause) ||
  8215. (!epause->rx_pause && epause->tx_pause))))
  8216. return -EINVAL;
  8217. tp->link_config.flowctrl = 0;
  8218. if (epause->rx_pause) {
  8219. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8220. if (epause->tx_pause) {
  8221. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8222. newadv = ADVERTISED_Pause;
  8223. } else
  8224. newadv = ADVERTISED_Pause |
  8225. ADVERTISED_Asym_Pause;
  8226. } else if (epause->tx_pause) {
  8227. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8228. newadv = ADVERTISED_Asym_Pause;
  8229. } else
  8230. newadv = 0;
  8231. if (epause->autoneg)
  8232. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8233. else
  8234. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8235. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8236. u32 oldadv = phydev->advertising &
  8237. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8238. if (oldadv != newadv) {
  8239. phydev->advertising &=
  8240. ~(ADVERTISED_Pause |
  8241. ADVERTISED_Asym_Pause);
  8242. phydev->advertising |= newadv;
  8243. if (phydev->autoneg) {
  8244. /*
  8245. * Always renegotiate the link to
  8246. * inform our link partner of our
  8247. * flow control settings, even if the
  8248. * flow control is forced. Let
  8249. * tg3_adjust_link() do the final
  8250. * flow control setup.
  8251. */
  8252. return phy_start_aneg(phydev);
  8253. }
  8254. }
  8255. if (!epause->autoneg)
  8256. tg3_setup_flow_control(tp, 0, 0);
  8257. } else {
  8258. tp->link_config.orig_advertising &=
  8259. ~(ADVERTISED_Pause |
  8260. ADVERTISED_Asym_Pause);
  8261. tp->link_config.orig_advertising |= newadv;
  8262. }
  8263. } else {
  8264. int irq_sync = 0;
  8265. if (netif_running(dev)) {
  8266. tg3_netif_stop(tp);
  8267. irq_sync = 1;
  8268. }
  8269. tg3_full_lock(tp, irq_sync);
  8270. if (epause->autoneg)
  8271. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8272. else
  8273. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8274. if (epause->rx_pause)
  8275. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8276. else
  8277. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8278. if (epause->tx_pause)
  8279. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8280. else
  8281. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8282. if (netif_running(dev)) {
  8283. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8284. err = tg3_restart_hw(tp, 1);
  8285. if (!err)
  8286. tg3_netif_start(tp);
  8287. }
  8288. tg3_full_unlock(tp);
  8289. }
  8290. return err;
  8291. }
  8292. static u32 tg3_get_rx_csum(struct net_device *dev)
  8293. {
  8294. struct tg3 *tp = netdev_priv(dev);
  8295. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8296. }
  8297. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8298. {
  8299. struct tg3 *tp = netdev_priv(dev);
  8300. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8301. if (data != 0)
  8302. return -EINVAL;
  8303. return 0;
  8304. }
  8305. spin_lock_bh(&tp->lock);
  8306. if (data)
  8307. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8308. else
  8309. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8310. spin_unlock_bh(&tp->lock);
  8311. return 0;
  8312. }
  8313. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8314. {
  8315. struct tg3 *tp = netdev_priv(dev);
  8316. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8317. if (data != 0)
  8318. return -EINVAL;
  8319. return 0;
  8320. }
  8321. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8322. ethtool_op_set_tx_ipv6_csum(dev, data);
  8323. else
  8324. ethtool_op_set_tx_csum(dev, data);
  8325. return 0;
  8326. }
  8327. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8328. {
  8329. switch (sset) {
  8330. case ETH_SS_TEST:
  8331. return TG3_NUM_TEST;
  8332. case ETH_SS_STATS:
  8333. return TG3_NUM_STATS;
  8334. default:
  8335. return -EOPNOTSUPP;
  8336. }
  8337. }
  8338. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8339. {
  8340. switch (stringset) {
  8341. case ETH_SS_STATS:
  8342. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8343. break;
  8344. case ETH_SS_TEST:
  8345. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8346. break;
  8347. default:
  8348. WARN_ON(1); /* we need a WARN() */
  8349. break;
  8350. }
  8351. }
  8352. static int tg3_phys_id(struct net_device *dev, u32 data)
  8353. {
  8354. struct tg3 *tp = netdev_priv(dev);
  8355. int i;
  8356. if (!netif_running(tp->dev))
  8357. return -EAGAIN;
  8358. if (data == 0)
  8359. data = UINT_MAX / 2;
  8360. for (i = 0; i < (data * 2); i++) {
  8361. if ((i % 2) == 0)
  8362. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8363. LED_CTRL_1000MBPS_ON |
  8364. LED_CTRL_100MBPS_ON |
  8365. LED_CTRL_10MBPS_ON |
  8366. LED_CTRL_TRAFFIC_OVERRIDE |
  8367. LED_CTRL_TRAFFIC_BLINK |
  8368. LED_CTRL_TRAFFIC_LED);
  8369. else
  8370. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8371. LED_CTRL_TRAFFIC_OVERRIDE);
  8372. if (msleep_interruptible(500))
  8373. break;
  8374. }
  8375. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8376. return 0;
  8377. }
  8378. static void tg3_get_ethtool_stats(struct net_device *dev,
  8379. struct ethtool_stats *estats, u64 *tmp_stats)
  8380. {
  8381. struct tg3 *tp = netdev_priv(dev);
  8382. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8383. }
  8384. #define NVRAM_TEST_SIZE 0x100
  8385. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8386. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8387. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8388. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8389. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8390. static int tg3_test_nvram(struct tg3 *tp)
  8391. {
  8392. u32 csum, magic;
  8393. __be32 *buf;
  8394. int i, j, k, err = 0, size;
  8395. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8396. return 0;
  8397. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8398. return -EIO;
  8399. if (magic == TG3_EEPROM_MAGIC)
  8400. size = NVRAM_TEST_SIZE;
  8401. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8402. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8403. TG3_EEPROM_SB_FORMAT_1) {
  8404. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8405. case TG3_EEPROM_SB_REVISION_0:
  8406. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8407. break;
  8408. case TG3_EEPROM_SB_REVISION_2:
  8409. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8410. break;
  8411. case TG3_EEPROM_SB_REVISION_3:
  8412. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8413. break;
  8414. default:
  8415. return 0;
  8416. }
  8417. } else
  8418. return 0;
  8419. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8420. size = NVRAM_SELFBOOT_HW_SIZE;
  8421. else
  8422. return -EIO;
  8423. buf = kmalloc(size, GFP_KERNEL);
  8424. if (buf == NULL)
  8425. return -ENOMEM;
  8426. err = -EIO;
  8427. for (i = 0, j = 0; i < size; i += 4, j++) {
  8428. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8429. if (err)
  8430. break;
  8431. }
  8432. if (i < size)
  8433. goto out;
  8434. /* Selfboot format */
  8435. magic = be32_to_cpu(buf[0]);
  8436. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8437. TG3_EEPROM_MAGIC_FW) {
  8438. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8439. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8440. TG3_EEPROM_SB_REVISION_2) {
  8441. /* For rev 2, the csum doesn't include the MBA. */
  8442. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8443. csum8 += buf8[i];
  8444. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8445. csum8 += buf8[i];
  8446. } else {
  8447. for (i = 0; i < size; i++)
  8448. csum8 += buf8[i];
  8449. }
  8450. if (csum8 == 0) {
  8451. err = 0;
  8452. goto out;
  8453. }
  8454. err = -EIO;
  8455. goto out;
  8456. }
  8457. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8458. TG3_EEPROM_MAGIC_HW) {
  8459. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8460. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8461. u8 *buf8 = (u8 *) buf;
  8462. /* Separate the parity bits and the data bytes. */
  8463. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8464. if ((i == 0) || (i == 8)) {
  8465. int l;
  8466. u8 msk;
  8467. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8468. parity[k++] = buf8[i] & msk;
  8469. i++;
  8470. } else if (i == 16) {
  8471. int l;
  8472. u8 msk;
  8473. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8474. parity[k++] = buf8[i] & msk;
  8475. i++;
  8476. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8477. parity[k++] = buf8[i] & msk;
  8478. i++;
  8479. }
  8480. data[j++] = buf8[i];
  8481. }
  8482. err = -EIO;
  8483. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8484. u8 hw8 = hweight8(data[i]);
  8485. if ((hw8 & 0x1) && parity[i])
  8486. goto out;
  8487. else if (!(hw8 & 0x1) && !parity[i])
  8488. goto out;
  8489. }
  8490. err = 0;
  8491. goto out;
  8492. }
  8493. /* Bootstrap checksum at offset 0x10 */
  8494. csum = calc_crc((unsigned char *) buf, 0x10);
  8495. if (csum != be32_to_cpu(buf[0x10/4]))
  8496. goto out;
  8497. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8498. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8499. if (csum != be32_to_cpu(buf[0xfc/4]))
  8500. goto out;
  8501. err = 0;
  8502. out:
  8503. kfree(buf);
  8504. return err;
  8505. }
  8506. #define TG3_SERDES_TIMEOUT_SEC 2
  8507. #define TG3_COPPER_TIMEOUT_SEC 6
  8508. static int tg3_test_link(struct tg3 *tp)
  8509. {
  8510. int i, max;
  8511. if (!netif_running(tp->dev))
  8512. return -ENODEV;
  8513. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8514. max = TG3_SERDES_TIMEOUT_SEC;
  8515. else
  8516. max = TG3_COPPER_TIMEOUT_SEC;
  8517. for (i = 0; i < max; i++) {
  8518. if (netif_carrier_ok(tp->dev))
  8519. return 0;
  8520. if (msleep_interruptible(1000))
  8521. break;
  8522. }
  8523. return -EIO;
  8524. }
  8525. /* Only test the commonly used registers */
  8526. static int tg3_test_registers(struct tg3 *tp)
  8527. {
  8528. int i, is_5705, is_5750;
  8529. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8530. static struct {
  8531. u16 offset;
  8532. u16 flags;
  8533. #define TG3_FL_5705 0x1
  8534. #define TG3_FL_NOT_5705 0x2
  8535. #define TG3_FL_NOT_5788 0x4
  8536. #define TG3_FL_NOT_5750 0x8
  8537. u32 read_mask;
  8538. u32 write_mask;
  8539. } reg_tbl[] = {
  8540. /* MAC Control Registers */
  8541. { MAC_MODE, TG3_FL_NOT_5705,
  8542. 0x00000000, 0x00ef6f8c },
  8543. { MAC_MODE, TG3_FL_5705,
  8544. 0x00000000, 0x01ef6b8c },
  8545. { MAC_STATUS, TG3_FL_NOT_5705,
  8546. 0x03800107, 0x00000000 },
  8547. { MAC_STATUS, TG3_FL_5705,
  8548. 0x03800100, 0x00000000 },
  8549. { MAC_ADDR_0_HIGH, 0x0000,
  8550. 0x00000000, 0x0000ffff },
  8551. { MAC_ADDR_0_LOW, 0x0000,
  8552. 0x00000000, 0xffffffff },
  8553. { MAC_RX_MTU_SIZE, 0x0000,
  8554. 0x00000000, 0x0000ffff },
  8555. { MAC_TX_MODE, 0x0000,
  8556. 0x00000000, 0x00000070 },
  8557. { MAC_TX_LENGTHS, 0x0000,
  8558. 0x00000000, 0x00003fff },
  8559. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8560. 0x00000000, 0x000007fc },
  8561. { MAC_RX_MODE, TG3_FL_5705,
  8562. 0x00000000, 0x000007dc },
  8563. { MAC_HASH_REG_0, 0x0000,
  8564. 0x00000000, 0xffffffff },
  8565. { MAC_HASH_REG_1, 0x0000,
  8566. 0x00000000, 0xffffffff },
  8567. { MAC_HASH_REG_2, 0x0000,
  8568. 0x00000000, 0xffffffff },
  8569. { MAC_HASH_REG_3, 0x0000,
  8570. 0x00000000, 0xffffffff },
  8571. /* Receive Data and Receive BD Initiator Control Registers. */
  8572. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8573. 0x00000000, 0xffffffff },
  8574. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8575. 0x00000000, 0xffffffff },
  8576. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8577. 0x00000000, 0x00000003 },
  8578. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8579. 0x00000000, 0xffffffff },
  8580. { RCVDBDI_STD_BD+0, 0x0000,
  8581. 0x00000000, 0xffffffff },
  8582. { RCVDBDI_STD_BD+4, 0x0000,
  8583. 0x00000000, 0xffffffff },
  8584. { RCVDBDI_STD_BD+8, 0x0000,
  8585. 0x00000000, 0xffff0002 },
  8586. { RCVDBDI_STD_BD+0xc, 0x0000,
  8587. 0x00000000, 0xffffffff },
  8588. /* Receive BD Initiator Control Registers. */
  8589. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8590. 0x00000000, 0xffffffff },
  8591. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8592. 0x00000000, 0x000003ff },
  8593. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8594. 0x00000000, 0xffffffff },
  8595. /* Host Coalescing Control Registers. */
  8596. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8597. 0x00000000, 0x00000004 },
  8598. { HOSTCC_MODE, TG3_FL_5705,
  8599. 0x00000000, 0x000000f6 },
  8600. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8601. 0x00000000, 0xffffffff },
  8602. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8603. 0x00000000, 0x000003ff },
  8604. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8605. 0x00000000, 0xffffffff },
  8606. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8607. 0x00000000, 0x000003ff },
  8608. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8609. 0x00000000, 0xffffffff },
  8610. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8611. 0x00000000, 0x000000ff },
  8612. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8613. 0x00000000, 0xffffffff },
  8614. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8615. 0x00000000, 0x000000ff },
  8616. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8617. 0x00000000, 0xffffffff },
  8618. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8619. 0x00000000, 0xffffffff },
  8620. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8621. 0x00000000, 0xffffffff },
  8622. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8623. 0x00000000, 0x000000ff },
  8624. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8625. 0x00000000, 0xffffffff },
  8626. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8627. 0x00000000, 0x000000ff },
  8628. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8629. 0x00000000, 0xffffffff },
  8630. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8631. 0x00000000, 0xffffffff },
  8632. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8633. 0x00000000, 0xffffffff },
  8634. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8635. 0x00000000, 0xffffffff },
  8636. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8637. 0x00000000, 0xffffffff },
  8638. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8639. 0xffffffff, 0x00000000 },
  8640. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8641. 0xffffffff, 0x00000000 },
  8642. /* Buffer Manager Control Registers. */
  8643. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8644. 0x00000000, 0x007fff80 },
  8645. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8646. 0x00000000, 0x007fffff },
  8647. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8648. 0x00000000, 0x0000003f },
  8649. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8650. 0x00000000, 0x000001ff },
  8651. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8652. 0x00000000, 0x000001ff },
  8653. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8654. 0xffffffff, 0x00000000 },
  8655. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8656. 0xffffffff, 0x00000000 },
  8657. /* Mailbox Registers */
  8658. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8659. 0x00000000, 0x000001ff },
  8660. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8661. 0x00000000, 0x000001ff },
  8662. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8663. 0x00000000, 0x000007ff },
  8664. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8665. 0x00000000, 0x000001ff },
  8666. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8667. };
  8668. is_5705 = is_5750 = 0;
  8669. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8670. is_5705 = 1;
  8671. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8672. is_5750 = 1;
  8673. }
  8674. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8675. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8676. continue;
  8677. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8678. continue;
  8679. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8680. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8681. continue;
  8682. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8683. continue;
  8684. offset = (u32) reg_tbl[i].offset;
  8685. read_mask = reg_tbl[i].read_mask;
  8686. write_mask = reg_tbl[i].write_mask;
  8687. /* Save the original register content */
  8688. save_val = tr32(offset);
  8689. /* Determine the read-only value. */
  8690. read_val = save_val & read_mask;
  8691. /* Write zero to the register, then make sure the read-only bits
  8692. * are not changed and the read/write bits are all zeros.
  8693. */
  8694. tw32(offset, 0);
  8695. val = tr32(offset);
  8696. /* Test the read-only and read/write bits. */
  8697. if (((val & read_mask) != read_val) || (val & write_mask))
  8698. goto out;
  8699. /* Write ones to all the bits defined by RdMask and WrMask, then
  8700. * make sure the read-only bits are not changed and the
  8701. * read/write bits are all ones.
  8702. */
  8703. tw32(offset, read_mask | write_mask);
  8704. val = tr32(offset);
  8705. /* Test the read-only bits. */
  8706. if ((val & read_mask) != read_val)
  8707. goto out;
  8708. /* Test the read/write bits. */
  8709. if ((val & write_mask) != write_mask)
  8710. goto out;
  8711. tw32(offset, save_val);
  8712. }
  8713. return 0;
  8714. out:
  8715. if (netif_msg_hw(tp))
  8716. netdev_err(tp->dev,
  8717. "Register test failed at offset %x\n", offset);
  8718. tw32(offset, save_val);
  8719. return -EIO;
  8720. }
  8721. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8722. {
  8723. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8724. int i;
  8725. u32 j;
  8726. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8727. for (j = 0; j < len; j += 4) {
  8728. u32 val;
  8729. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8730. tg3_read_mem(tp, offset + j, &val);
  8731. if (val != test_pattern[i])
  8732. return -EIO;
  8733. }
  8734. }
  8735. return 0;
  8736. }
  8737. static int tg3_test_memory(struct tg3 *tp)
  8738. {
  8739. static struct mem_entry {
  8740. u32 offset;
  8741. u32 len;
  8742. } mem_tbl_570x[] = {
  8743. { 0x00000000, 0x00b50},
  8744. { 0x00002000, 0x1c000},
  8745. { 0xffffffff, 0x00000}
  8746. }, mem_tbl_5705[] = {
  8747. { 0x00000100, 0x0000c},
  8748. { 0x00000200, 0x00008},
  8749. { 0x00004000, 0x00800},
  8750. { 0x00006000, 0x01000},
  8751. { 0x00008000, 0x02000},
  8752. { 0x00010000, 0x0e000},
  8753. { 0xffffffff, 0x00000}
  8754. }, mem_tbl_5755[] = {
  8755. { 0x00000200, 0x00008},
  8756. { 0x00004000, 0x00800},
  8757. { 0x00006000, 0x00800},
  8758. { 0x00008000, 0x02000},
  8759. { 0x00010000, 0x0c000},
  8760. { 0xffffffff, 0x00000}
  8761. }, mem_tbl_5906[] = {
  8762. { 0x00000200, 0x00008},
  8763. { 0x00004000, 0x00400},
  8764. { 0x00006000, 0x00400},
  8765. { 0x00008000, 0x01000},
  8766. { 0x00010000, 0x01000},
  8767. { 0xffffffff, 0x00000}
  8768. }, mem_tbl_5717[] = {
  8769. { 0x00000200, 0x00008},
  8770. { 0x00010000, 0x0a000},
  8771. { 0x00020000, 0x13c00},
  8772. { 0xffffffff, 0x00000}
  8773. }, mem_tbl_57765[] = {
  8774. { 0x00000200, 0x00008},
  8775. { 0x00004000, 0x00800},
  8776. { 0x00006000, 0x09800},
  8777. { 0x00010000, 0x0a000},
  8778. { 0xffffffff, 0x00000}
  8779. };
  8780. struct mem_entry *mem_tbl;
  8781. int err = 0;
  8782. int i;
  8783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8785. mem_tbl = mem_tbl_5717;
  8786. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8787. mem_tbl = mem_tbl_57765;
  8788. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8789. mem_tbl = mem_tbl_5755;
  8790. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8791. mem_tbl = mem_tbl_5906;
  8792. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8793. mem_tbl = mem_tbl_5705;
  8794. else
  8795. mem_tbl = mem_tbl_570x;
  8796. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8797. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8798. if (err)
  8799. break;
  8800. }
  8801. return err;
  8802. }
  8803. #define TG3_MAC_LOOPBACK 0
  8804. #define TG3_PHY_LOOPBACK 1
  8805. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8806. {
  8807. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8808. u32 desc_idx, coal_now;
  8809. struct sk_buff *skb, *rx_skb;
  8810. u8 *tx_data;
  8811. dma_addr_t map;
  8812. int num_pkts, tx_len, rx_len, i, err;
  8813. struct tg3_rx_buffer_desc *desc;
  8814. struct tg3_napi *tnapi, *rnapi;
  8815. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8816. tnapi = &tp->napi[0];
  8817. rnapi = &tp->napi[0];
  8818. if (tp->irq_cnt > 1) {
  8819. rnapi = &tp->napi[1];
  8820. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8821. tnapi = &tp->napi[1];
  8822. }
  8823. coal_now = tnapi->coal_now | rnapi->coal_now;
  8824. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8825. /* HW errata - mac loopback fails in some cases on 5780.
  8826. * Normal traffic and PHY loopback are not affected by
  8827. * errata.
  8828. */
  8829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8830. return 0;
  8831. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8832. MAC_MODE_PORT_INT_LPBACK;
  8833. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8834. mac_mode |= MAC_MODE_LINK_POLARITY;
  8835. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8836. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8837. else
  8838. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8839. tw32(MAC_MODE, mac_mode);
  8840. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8841. u32 val;
  8842. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8843. tg3_phy_fet_toggle_apd(tp, false);
  8844. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8845. } else
  8846. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8847. tg3_phy_toggle_automdix(tp, 0);
  8848. tg3_writephy(tp, MII_BMCR, val);
  8849. udelay(40);
  8850. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8851. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8852. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8853. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8854. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8855. /* The write needs to be flushed for the AC131 */
  8856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8857. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8858. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8859. } else
  8860. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8861. /* reset to prevent losing 1st rx packet intermittently */
  8862. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8863. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8864. udelay(10);
  8865. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8866. }
  8867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8868. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8869. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8870. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8871. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8872. mac_mode |= MAC_MODE_LINK_POLARITY;
  8873. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8874. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8875. }
  8876. tw32(MAC_MODE, mac_mode);
  8877. } else {
  8878. return -EINVAL;
  8879. }
  8880. err = -EIO;
  8881. tx_len = 1514;
  8882. skb = netdev_alloc_skb(tp->dev, tx_len);
  8883. if (!skb)
  8884. return -ENOMEM;
  8885. tx_data = skb_put(skb, tx_len);
  8886. memcpy(tx_data, tp->dev->dev_addr, 6);
  8887. memset(tx_data + 6, 0x0, 8);
  8888. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8889. for (i = 14; i < tx_len; i++)
  8890. tx_data[i] = (u8) (i & 0xff);
  8891. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8892. if (pci_dma_mapping_error(tp->pdev, map)) {
  8893. dev_kfree_skb(skb);
  8894. return -EIO;
  8895. }
  8896. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8897. rnapi->coal_now);
  8898. udelay(10);
  8899. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8900. num_pkts = 0;
  8901. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8902. tnapi->tx_prod++;
  8903. num_pkts++;
  8904. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8905. tr32_mailbox(tnapi->prodmbox);
  8906. udelay(10);
  8907. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8908. for (i = 0; i < 35; i++) {
  8909. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8910. coal_now);
  8911. udelay(10);
  8912. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8913. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8914. if ((tx_idx == tnapi->tx_prod) &&
  8915. (rx_idx == (rx_start_idx + num_pkts)))
  8916. break;
  8917. }
  8918. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8919. dev_kfree_skb(skb);
  8920. if (tx_idx != tnapi->tx_prod)
  8921. goto out;
  8922. if (rx_idx != rx_start_idx + num_pkts)
  8923. goto out;
  8924. desc = &rnapi->rx_rcb[rx_start_idx];
  8925. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8926. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8927. if (opaque_key != RXD_OPAQUE_RING_STD)
  8928. goto out;
  8929. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8930. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8931. goto out;
  8932. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8933. if (rx_len != tx_len)
  8934. goto out;
  8935. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8936. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8937. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8938. for (i = 14; i < tx_len; i++) {
  8939. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8940. goto out;
  8941. }
  8942. err = 0;
  8943. /* tg3_free_rings will unmap and free the rx_skb */
  8944. out:
  8945. return err;
  8946. }
  8947. #define TG3_MAC_LOOPBACK_FAILED 1
  8948. #define TG3_PHY_LOOPBACK_FAILED 2
  8949. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8950. TG3_PHY_LOOPBACK_FAILED)
  8951. static int tg3_test_loopback(struct tg3 *tp)
  8952. {
  8953. int err = 0;
  8954. u32 cpmuctrl = 0;
  8955. if (!netif_running(tp->dev))
  8956. return TG3_LOOPBACK_FAILED;
  8957. err = tg3_reset_hw(tp, 1);
  8958. if (err)
  8959. return TG3_LOOPBACK_FAILED;
  8960. /* Turn off gphy autopowerdown. */
  8961. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8962. tg3_phy_toggle_apd(tp, false);
  8963. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8964. int i;
  8965. u32 status;
  8966. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8967. /* Wait for up to 40 microseconds to acquire lock. */
  8968. for (i = 0; i < 4; i++) {
  8969. status = tr32(TG3_CPMU_MUTEX_GNT);
  8970. if (status == CPMU_MUTEX_GNT_DRIVER)
  8971. break;
  8972. udelay(10);
  8973. }
  8974. if (status != CPMU_MUTEX_GNT_DRIVER)
  8975. return TG3_LOOPBACK_FAILED;
  8976. /* Turn off link-based power management. */
  8977. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8978. tw32(TG3_CPMU_CTRL,
  8979. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8980. CPMU_CTRL_LINK_AWARE_MODE));
  8981. }
  8982. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8983. err |= TG3_MAC_LOOPBACK_FAILED;
  8984. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8985. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8986. /* Release the mutex */
  8987. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8988. }
  8989. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8990. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8991. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8992. err |= TG3_PHY_LOOPBACK_FAILED;
  8993. }
  8994. /* Re-enable gphy autopowerdown. */
  8995. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8996. tg3_phy_toggle_apd(tp, true);
  8997. return err;
  8998. }
  8999. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9000. u64 *data)
  9001. {
  9002. struct tg3 *tp = netdev_priv(dev);
  9003. if (tp->link_config.phy_is_low_power)
  9004. tg3_set_power_state(tp, PCI_D0);
  9005. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9006. if (tg3_test_nvram(tp) != 0) {
  9007. etest->flags |= ETH_TEST_FL_FAILED;
  9008. data[0] = 1;
  9009. }
  9010. if (tg3_test_link(tp) != 0) {
  9011. etest->flags |= ETH_TEST_FL_FAILED;
  9012. data[1] = 1;
  9013. }
  9014. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9015. int err, err2 = 0, irq_sync = 0;
  9016. if (netif_running(dev)) {
  9017. tg3_phy_stop(tp);
  9018. tg3_netif_stop(tp);
  9019. irq_sync = 1;
  9020. }
  9021. tg3_full_lock(tp, irq_sync);
  9022. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9023. err = tg3_nvram_lock(tp);
  9024. tg3_halt_cpu(tp, RX_CPU_BASE);
  9025. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9026. tg3_halt_cpu(tp, TX_CPU_BASE);
  9027. if (!err)
  9028. tg3_nvram_unlock(tp);
  9029. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9030. tg3_phy_reset(tp);
  9031. if (tg3_test_registers(tp) != 0) {
  9032. etest->flags |= ETH_TEST_FL_FAILED;
  9033. data[2] = 1;
  9034. }
  9035. if (tg3_test_memory(tp) != 0) {
  9036. etest->flags |= ETH_TEST_FL_FAILED;
  9037. data[3] = 1;
  9038. }
  9039. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9040. etest->flags |= ETH_TEST_FL_FAILED;
  9041. tg3_full_unlock(tp);
  9042. if (tg3_test_interrupt(tp) != 0) {
  9043. etest->flags |= ETH_TEST_FL_FAILED;
  9044. data[5] = 1;
  9045. }
  9046. tg3_full_lock(tp, 0);
  9047. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9048. if (netif_running(dev)) {
  9049. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9050. err2 = tg3_restart_hw(tp, 1);
  9051. if (!err2)
  9052. tg3_netif_start(tp);
  9053. }
  9054. tg3_full_unlock(tp);
  9055. if (irq_sync && !err2)
  9056. tg3_phy_start(tp);
  9057. }
  9058. if (tp->link_config.phy_is_low_power)
  9059. tg3_set_power_state(tp, PCI_D3hot);
  9060. }
  9061. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9062. {
  9063. struct mii_ioctl_data *data = if_mii(ifr);
  9064. struct tg3 *tp = netdev_priv(dev);
  9065. int err;
  9066. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9067. struct phy_device *phydev;
  9068. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9069. return -EAGAIN;
  9070. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9071. return phy_mii_ioctl(phydev, ifr, cmd);
  9072. }
  9073. switch (cmd) {
  9074. case SIOCGMIIPHY:
  9075. data->phy_id = tp->phy_addr;
  9076. /* fallthru */
  9077. case SIOCGMIIREG: {
  9078. u32 mii_regval;
  9079. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9080. break; /* We have no PHY */
  9081. if (tp->link_config.phy_is_low_power)
  9082. return -EAGAIN;
  9083. spin_lock_bh(&tp->lock);
  9084. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9085. spin_unlock_bh(&tp->lock);
  9086. data->val_out = mii_regval;
  9087. return err;
  9088. }
  9089. case SIOCSMIIREG:
  9090. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9091. break; /* We have no PHY */
  9092. if (tp->link_config.phy_is_low_power)
  9093. return -EAGAIN;
  9094. spin_lock_bh(&tp->lock);
  9095. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9096. spin_unlock_bh(&tp->lock);
  9097. return err;
  9098. default:
  9099. /* do nothing */
  9100. break;
  9101. }
  9102. return -EOPNOTSUPP;
  9103. }
  9104. #if TG3_VLAN_TAG_USED
  9105. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9106. {
  9107. struct tg3 *tp = netdev_priv(dev);
  9108. if (!netif_running(dev)) {
  9109. tp->vlgrp = grp;
  9110. return;
  9111. }
  9112. tg3_netif_stop(tp);
  9113. tg3_full_lock(tp, 0);
  9114. tp->vlgrp = grp;
  9115. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9116. __tg3_set_rx_mode(dev);
  9117. tg3_netif_start(tp);
  9118. tg3_full_unlock(tp);
  9119. }
  9120. #endif
  9121. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9122. {
  9123. struct tg3 *tp = netdev_priv(dev);
  9124. memcpy(ec, &tp->coal, sizeof(*ec));
  9125. return 0;
  9126. }
  9127. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9128. {
  9129. struct tg3 *tp = netdev_priv(dev);
  9130. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9131. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9132. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9133. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9134. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9135. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9136. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9137. }
  9138. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9139. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9140. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9141. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9142. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9143. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9144. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9145. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9146. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9147. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9148. return -EINVAL;
  9149. /* No rx interrupts will be generated if both are zero */
  9150. if ((ec->rx_coalesce_usecs == 0) &&
  9151. (ec->rx_max_coalesced_frames == 0))
  9152. return -EINVAL;
  9153. /* No tx interrupts will be generated if both are zero */
  9154. if ((ec->tx_coalesce_usecs == 0) &&
  9155. (ec->tx_max_coalesced_frames == 0))
  9156. return -EINVAL;
  9157. /* Only copy relevant parameters, ignore all others. */
  9158. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9159. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9160. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9161. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9162. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9163. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9164. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9165. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9166. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9167. if (netif_running(dev)) {
  9168. tg3_full_lock(tp, 0);
  9169. __tg3_set_coalesce(tp, &tp->coal);
  9170. tg3_full_unlock(tp);
  9171. }
  9172. return 0;
  9173. }
  9174. static const struct ethtool_ops tg3_ethtool_ops = {
  9175. .get_settings = tg3_get_settings,
  9176. .set_settings = tg3_set_settings,
  9177. .get_drvinfo = tg3_get_drvinfo,
  9178. .get_regs_len = tg3_get_regs_len,
  9179. .get_regs = tg3_get_regs,
  9180. .get_wol = tg3_get_wol,
  9181. .set_wol = tg3_set_wol,
  9182. .get_msglevel = tg3_get_msglevel,
  9183. .set_msglevel = tg3_set_msglevel,
  9184. .nway_reset = tg3_nway_reset,
  9185. .get_link = ethtool_op_get_link,
  9186. .get_eeprom_len = tg3_get_eeprom_len,
  9187. .get_eeprom = tg3_get_eeprom,
  9188. .set_eeprom = tg3_set_eeprom,
  9189. .get_ringparam = tg3_get_ringparam,
  9190. .set_ringparam = tg3_set_ringparam,
  9191. .get_pauseparam = tg3_get_pauseparam,
  9192. .set_pauseparam = tg3_set_pauseparam,
  9193. .get_rx_csum = tg3_get_rx_csum,
  9194. .set_rx_csum = tg3_set_rx_csum,
  9195. .set_tx_csum = tg3_set_tx_csum,
  9196. .set_sg = ethtool_op_set_sg,
  9197. .set_tso = tg3_set_tso,
  9198. .self_test = tg3_self_test,
  9199. .get_strings = tg3_get_strings,
  9200. .phys_id = tg3_phys_id,
  9201. .get_ethtool_stats = tg3_get_ethtool_stats,
  9202. .get_coalesce = tg3_get_coalesce,
  9203. .set_coalesce = tg3_set_coalesce,
  9204. .get_sset_count = tg3_get_sset_count,
  9205. };
  9206. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9207. {
  9208. u32 cursize, val, magic;
  9209. tp->nvram_size = EEPROM_CHIP_SIZE;
  9210. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9211. return;
  9212. if ((magic != TG3_EEPROM_MAGIC) &&
  9213. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9214. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9215. return;
  9216. /*
  9217. * Size the chip by reading offsets at increasing powers of two.
  9218. * When we encounter our validation signature, we know the addressing
  9219. * has wrapped around, and thus have our chip size.
  9220. */
  9221. cursize = 0x10;
  9222. while (cursize < tp->nvram_size) {
  9223. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9224. return;
  9225. if (val == magic)
  9226. break;
  9227. cursize <<= 1;
  9228. }
  9229. tp->nvram_size = cursize;
  9230. }
  9231. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9232. {
  9233. u32 val;
  9234. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9235. tg3_nvram_read(tp, 0, &val) != 0)
  9236. return;
  9237. /* Selfboot format */
  9238. if (val != TG3_EEPROM_MAGIC) {
  9239. tg3_get_eeprom_size(tp);
  9240. return;
  9241. }
  9242. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9243. if (val != 0) {
  9244. /* This is confusing. We want to operate on the
  9245. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9246. * call will read from NVRAM and byteswap the data
  9247. * according to the byteswapping settings for all
  9248. * other register accesses. This ensures the data we
  9249. * want will always reside in the lower 16-bits.
  9250. * However, the data in NVRAM is in LE format, which
  9251. * means the data from the NVRAM read will always be
  9252. * opposite the endianness of the CPU. The 16-bit
  9253. * byteswap then brings the data to CPU endianness.
  9254. */
  9255. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9256. return;
  9257. }
  9258. }
  9259. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9260. }
  9261. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9262. {
  9263. u32 nvcfg1;
  9264. nvcfg1 = tr32(NVRAM_CFG1);
  9265. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9266. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9267. } else {
  9268. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9269. tw32(NVRAM_CFG1, nvcfg1);
  9270. }
  9271. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9272. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9273. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9274. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9275. tp->nvram_jedecnum = JEDEC_ATMEL;
  9276. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9277. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9278. break;
  9279. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9280. tp->nvram_jedecnum = JEDEC_ATMEL;
  9281. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9282. break;
  9283. case FLASH_VENDOR_ATMEL_EEPROM:
  9284. tp->nvram_jedecnum = JEDEC_ATMEL;
  9285. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9286. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9287. break;
  9288. case FLASH_VENDOR_ST:
  9289. tp->nvram_jedecnum = JEDEC_ST;
  9290. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9291. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9292. break;
  9293. case FLASH_VENDOR_SAIFUN:
  9294. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9295. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9296. break;
  9297. case FLASH_VENDOR_SST_SMALL:
  9298. case FLASH_VENDOR_SST_LARGE:
  9299. tp->nvram_jedecnum = JEDEC_SST;
  9300. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9301. break;
  9302. }
  9303. } else {
  9304. tp->nvram_jedecnum = JEDEC_ATMEL;
  9305. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9306. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9307. }
  9308. }
  9309. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9310. {
  9311. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9312. case FLASH_5752PAGE_SIZE_256:
  9313. tp->nvram_pagesize = 256;
  9314. break;
  9315. case FLASH_5752PAGE_SIZE_512:
  9316. tp->nvram_pagesize = 512;
  9317. break;
  9318. case FLASH_5752PAGE_SIZE_1K:
  9319. tp->nvram_pagesize = 1024;
  9320. break;
  9321. case FLASH_5752PAGE_SIZE_2K:
  9322. tp->nvram_pagesize = 2048;
  9323. break;
  9324. case FLASH_5752PAGE_SIZE_4K:
  9325. tp->nvram_pagesize = 4096;
  9326. break;
  9327. case FLASH_5752PAGE_SIZE_264:
  9328. tp->nvram_pagesize = 264;
  9329. break;
  9330. case FLASH_5752PAGE_SIZE_528:
  9331. tp->nvram_pagesize = 528;
  9332. break;
  9333. }
  9334. }
  9335. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9336. {
  9337. u32 nvcfg1;
  9338. nvcfg1 = tr32(NVRAM_CFG1);
  9339. /* NVRAM protection for TPM */
  9340. if (nvcfg1 & (1 << 27))
  9341. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9342. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9343. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9344. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9345. tp->nvram_jedecnum = JEDEC_ATMEL;
  9346. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9347. break;
  9348. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9349. tp->nvram_jedecnum = JEDEC_ATMEL;
  9350. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9351. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9352. break;
  9353. case FLASH_5752VENDOR_ST_M45PE10:
  9354. case FLASH_5752VENDOR_ST_M45PE20:
  9355. case FLASH_5752VENDOR_ST_M45PE40:
  9356. tp->nvram_jedecnum = JEDEC_ST;
  9357. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9358. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9359. break;
  9360. }
  9361. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9362. tg3_nvram_get_pagesize(tp, nvcfg1);
  9363. } else {
  9364. /* For eeprom, set pagesize to maximum eeprom size */
  9365. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9366. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9367. tw32(NVRAM_CFG1, nvcfg1);
  9368. }
  9369. }
  9370. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9371. {
  9372. u32 nvcfg1, protect = 0;
  9373. nvcfg1 = tr32(NVRAM_CFG1);
  9374. /* NVRAM protection for TPM */
  9375. if (nvcfg1 & (1 << 27)) {
  9376. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9377. protect = 1;
  9378. }
  9379. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9380. switch (nvcfg1) {
  9381. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9382. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9383. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9384. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9385. tp->nvram_jedecnum = JEDEC_ATMEL;
  9386. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9387. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9388. tp->nvram_pagesize = 264;
  9389. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9390. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9391. tp->nvram_size = (protect ? 0x3e200 :
  9392. TG3_NVRAM_SIZE_512KB);
  9393. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9394. tp->nvram_size = (protect ? 0x1f200 :
  9395. TG3_NVRAM_SIZE_256KB);
  9396. else
  9397. tp->nvram_size = (protect ? 0x1f200 :
  9398. TG3_NVRAM_SIZE_128KB);
  9399. break;
  9400. case FLASH_5752VENDOR_ST_M45PE10:
  9401. case FLASH_5752VENDOR_ST_M45PE20:
  9402. case FLASH_5752VENDOR_ST_M45PE40:
  9403. tp->nvram_jedecnum = JEDEC_ST;
  9404. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9405. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9406. tp->nvram_pagesize = 256;
  9407. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9408. tp->nvram_size = (protect ?
  9409. TG3_NVRAM_SIZE_64KB :
  9410. TG3_NVRAM_SIZE_128KB);
  9411. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9412. tp->nvram_size = (protect ?
  9413. TG3_NVRAM_SIZE_64KB :
  9414. TG3_NVRAM_SIZE_256KB);
  9415. else
  9416. tp->nvram_size = (protect ?
  9417. TG3_NVRAM_SIZE_128KB :
  9418. TG3_NVRAM_SIZE_512KB);
  9419. break;
  9420. }
  9421. }
  9422. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9423. {
  9424. u32 nvcfg1;
  9425. nvcfg1 = tr32(NVRAM_CFG1);
  9426. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9427. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9428. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9429. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9430. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9431. tp->nvram_jedecnum = JEDEC_ATMEL;
  9432. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9433. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9434. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9435. tw32(NVRAM_CFG1, nvcfg1);
  9436. break;
  9437. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9438. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9439. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9440. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9441. tp->nvram_jedecnum = JEDEC_ATMEL;
  9442. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9443. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9444. tp->nvram_pagesize = 264;
  9445. break;
  9446. case FLASH_5752VENDOR_ST_M45PE10:
  9447. case FLASH_5752VENDOR_ST_M45PE20:
  9448. case FLASH_5752VENDOR_ST_M45PE40:
  9449. tp->nvram_jedecnum = JEDEC_ST;
  9450. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9451. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9452. tp->nvram_pagesize = 256;
  9453. break;
  9454. }
  9455. }
  9456. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9457. {
  9458. u32 nvcfg1, protect = 0;
  9459. nvcfg1 = tr32(NVRAM_CFG1);
  9460. /* NVRAM protection for TPM */
  9461. if (nvcfg1 & (1 << 27)) {
  9462. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9463. protect = 1;
  9464. }
  9465. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9466. switch (nvcfg1) {
  9467. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9468. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9469. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9470. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9471. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9472. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9473. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9474. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9475. tp->nvram_jedecnum = JEDEC_ATMEL;
  9476. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9477. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9478. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9479. tp->nvram_pagesize = 256;
  9480. break;
  9481. case FLASH_5761VENDOR_ST_A_M45PE20:
  9482. case FLASH_5761VENDOR_ST_A_M45PE40:
  9483. case FLASH_5761VENDOR_ST_A_M45PE80:
  9484. case FLASH_5761VENDOR_ST_A_M45PE16:
  9485. case FLASH_5761VENDOR_ST_M_M45PE20:
  9486. case FLASH_5761VENDOR_ST_M_M45PE40:
  9487. case FLASH_5761VENDOR_ST_M_M45PE80:
  9488. case FLASH_5761VENDOR_ST_M_M45PE16:
  9489. tp->nvram_jedecnum = JEDEC_ST;
  9490. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9491. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9492. tp->nvram_pagesize = 256;
  9493. break;
  9494. }
  9495. if (protect) {
  9496. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9497. } else {
  9498. switch (nvcfg1) {
  9499. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9500. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9501. case FLASH_5761VENDOR_ST_A_M45PE16:
  9502. case FLASH_5761VENDOR_ST_M_M45PE16:
  9503. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9504. break;
  9505. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9506. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9507. case FLASH_5761VENDOR_ST_A_M45PE80:
  9508. case FLASH_5761VENDOR_ST_M_M45PE80:
  9509. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9510. break;
  9511. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9512. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9513. case FLASH_5761VENDOR_ST_A_M45PE40:
  9514. case FLASH_5761VENDOR_ST_M_M45PE40:
  9515. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9516. break;
  9517. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9518. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9519. case FLASH_5761VENDOR_ST_A_M45PE20:
  9520. case FLASH_5761VENDOR_ST_M_M45PE20:
  9521. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9522. break;
  9523. }
  9524. }
  9525. }
  9526. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9527. {
  9528. tp->nvram_jedecnum = JEDEC_ATMEL;
  9529. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9530. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9531. }
  9532. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9533. {
  9534. u32 nvcfg1;
  9535. nvcfg1 = tr32(NVRAM_CFG1);
  9536. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9537. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9538. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9539. tp->nvram_jedecnum = JEDEC_ATMEL;
  9540. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9541. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9542. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9543. tw32(NVRAM_CFG1, nvcfg1);
  9544. return;
  9545. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9546. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9547. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9548. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9549. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9550. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9551. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9552. tp->nvram_jedecnum = JEDEC_ATMEL;
  9553. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9554. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9555. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9556. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9557. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9558. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9559. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9560. break;
  9561. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9562. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9563. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9564. break;
  9565. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9566. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9567. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9568. break;
  9569. }
  9570. break;
  9571. case FLASH_5752VENDOR_ST_M45PE10:
  9572. case FLASH_5752VENDOR_ST_M45PE20:
  9573. case FLASH_5752VENDOR_ST_M45PE40:
  9574. tp->nvram_jedecnum = JEDEC_ST;
  9575. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9576. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9577. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9578. case FLASH_5752VENDOR_ST_M45PE10:
  9579. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9580. break;
  9581. case FLASH_5752VENDOR_ST_M45PE20:
  9582. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9583. break;
  9584. case FLASH_5752VENDOR_ST_M45PE40:
  9585. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9586. break;
  9587. }
  9588. break;
  9589. default:
  9590. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9591. return;
  9592. }
  9593. tg3_nvram_get_pagesize(tp, nvcfg1);
  9594. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9595. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9596. }
  9597. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9598. {
  9599. u32 nvcfg1;
  9600. nvcfg1 = tr32(NVRAM_CFG1);
  9601. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9602. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9603. case FLASH_5717VENDOR_MICRO_EEPROM:
  9604. tp->nvram_jedecnum = JEDEC_ATMEL;
  9605. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9606. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9607. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9608. tw32(NVRAM_CFG1, nvcfg1);
  9609. return;
  9610. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9611. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9612. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9613. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9614. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9615. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9616. case FLASH_5717VENDOR_ATMEL_45USPT:
  9617. tp->nvram_jedecnum = JEDEC_ATMEL;
  9618. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9619. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9620. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9621. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9622. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9623. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9624. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9625. break;
  9626. default:
  9627. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9628. break;
  9629. }
  9630. break;
  9631. case FLASH_5717VENDOR_ST_M_M25PE10:
  9632. case FLASH_5717VENDOR_ST_A_M25PE10:
  9633. case FLASH_5717VENDOR_ST_M_M45PE10:
  9634. case FLASH_5717VENDOR_ST_A_M45PE10:
  9635. case FLASH_5717VENDOR_ST_M_M25PE20:
  9636. case FLASH_5717VENDOR_ST_A_M25PE20:
  9637. case FLASH_5717VENDOR_ST_M_M45PE20:
  9638. case FLASH_5717VENDOR_ST_A_M45PE20:
  9639. case FLASH_5717VENDOR_ST_25USPT:
  9640. case FLASH_5717VENDOR_ST_45USPT:
  9641. tp->nvram_jedecnum = JEDEC_ST;
  9642. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9643. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9644. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9645. case FLASH_5717VENDOR_ST_M_M25PE20:
  9646. case FLASH_5717VENDOR_ST_A_M25PE20:
  9647. case FLASH_5717VENDOR_ST_M_M45PE20:
  9648. case FLASH_5717VENDOR_ST_A_M45PE20:
  9649. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9650. break;
  9651. default:
  9652. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9653. break;
  9654. }
  9655. break;
  9656. default:
  9657. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9658. return;
  9659. }
  9660. tg3_nvram_get_pagesize(tp, nvcfg1);
  9661. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9662. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9663. }
  9664. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9665. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9666. {
  9667. tw32_f(GRC_EEPROM_ADDR,
  9668. (EEPROM_ADDR_FSM_RESET |
  9669. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9670. EEPROM_ADDR_CLKPERD_SHIFT)));
  9671. msleep(1);
  9672. /* Enable seeprom accesses. */
  9673. tw32_f(GRC_LOCAL_CTRL,
  9674. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9675. udelay(100);
  9676. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9677. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9678. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9679. if (tg3_nvram_lock(tp)) {
  9680. netdev_warn(tp->dev,
  9681. "Cannot get nvram lock, %s failed\n",
  9682. __func__);
  9683. return;
  9684. }
  9685. tg3_enable_nvram_access(tp);
  9686. tp->nvram_size = 0;
  9687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9688. tg3_get_5752_nvram_info(tp);
  9689. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9690. tg3_get_5755_nvram_info(tp);
  9691. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9692. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9694. tg3_get_5787_nvram_info(tp);
  9695. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9696. tg3_get_5761_nvram_info(tp);
  9697. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9698. tg3_get_5906_nvram_info(tp);
  9699. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9701. tg3_get_57780_nvram_info(tp);
  9702. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9704. tg3_get_5717_nvram_info(tp);
  9705. else
  9706. tg3_get_nvram_info(tp);
  9707. if (tp->nvram_size == 0)
  9708. tg3_get_nvram_size(tp);
  9709. tg3_disable_nvram_access(tp);
  9710. tg3_nvram_unlock(tp);
  9711. } else {
  9712. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9713. tg3_get_eeprom_size(tp);
  9714. }
  9715. }
  9716. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9717. u32 offset, u32 len, u8 *buf)
  9718. {
  9719. int i, j, rc = 0;
  9720. u32 val;
  9721. for (i = 0; i < len; i += 4) {
  9722. u32 addr;
  9723. __be32 data;
  9724. addr = offset + i;
  9725. memcpy(&data, buf + i, 4);
  9726. /*
  9727. * The SEEPROM interface expects the data to always be opposite
  9728. * the native endian format. We accomplish this by reversing
  9729. * all the operations that would have been performed on the
  9730. * data from a call to tg3_nvram_read_be32().
  9731. */
  9732. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9733. val = tr32(GRC_EEPROM_ADDR);
  9734. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9735. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9736. EEPROM_ADDR_READ);
  9737. tw32(GRC_EEPROM_ADDR, val |
  9738. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9739. (addr & EEPROM_ADDR_ADDR_MASK) |
  9740. EEPROM_ADDR_START |
  9741. EEPROM_ADDR_WRITE);
  9742. for (j = 0; j < 1000; j++) {
  9743. val = tr32(GRC_EEPROM_ADDR);
  9744. if (val & EEPROM_ADDR_COMPLETE)
  9745. break;
  9746. msleep(1);
  9747. }
  9748. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9749. rc = -EBUSY;
  9750. break;
  9751. }
  9752. }
  9753. return rc;
  9754. }
  9755. /* offset and length are dword aligned */
  9756. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9757. u8 *buf)
  9758. {
  9759. int ret = 0;
  9760. u32 pagesize = tp->nvram_pagesize;
  9761. u32 pagemask = pagesize - 1;
  9762. u32 nvram_cmd;
  9763. u8 *tmp;
  9764. tmp = kmalloc(pagesize, GFP_KERNEL);
  9765. if (tmp == NULL)
  9766. return -ENOMEM;
  9767. while (len) {
  9768. int j;
  9769. u32 phy_addr, page_off, size;
  9770. phy_addr = offset & ~pagemask;
  9771. for (j = 0; j < pagesize; j += 4) {
  9772. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9773. (__be32 *) (tmp + j));
  9774. if (ret)
  9775. break;
  9776. }
  9777. if (ret)
  9778. break;
  9779. page_off = offset & pagemask;
  9780. size = pagesize;
  9781. if (len < size)
  9782. size = len;
  9783. len -= size;
  9784. memcpy(tmp + page_off, buf, size);
  9785. offset = offset + (pagesize - page_off);
  9786. tg3_enable_nvram_access(tp);
  9787. /*
  9788. * Before we can erase the flash page, we need
  9789. * to issue a special "write enable" command.
  9790. */
  9791. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9792. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9793. break;
  9794. /* Erase the target page */
  9795. tw32(NVRAM_ADDR, phy_addr);
  9796. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9797. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9798. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9799. break;
  9800. /* Issue another write enable to start the write. */
  9801. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9802. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9803. break;
  9804. for (j = 0; j < pagesize; j += 4) {
  9805. __be32 data;
  9806. data = *((__be32 *) (tmp + j));
  9807. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9808. tw32(NVRAM_ADDR, phy_addr + j);
  9809. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9810. NVRAM_CMD_WR;
  9811. if (j == 0)
  9812. nvram_cmd |= NVRAM_CMD_FIRST;
  9813. else if (j == (pagesize - 4))
  9814. nvram_cmd |= NVRAM_CMD_LAST;
  9815. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9816. break;
  9817. }
  9818. if (ret)
  9819. break;
  9820. }
  9821. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9822. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9823. kfree(tmp);
  9824. return ret;
  9825. }
  9826. /* offset and length are dword aligned */
  9827. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9828. u8 *buf)
  9829. {
  9830. int i, ret = 0;
  9831. for (i = 0; i < len; i += 4, offset += 4) {
  9832. u32 page_off, phy_addr, nvram_cmd;
  9833. __be32 data;
  9834. memcpy(&data, buf + i, 4);
  9835. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9836. page_off = offset % tp->nvram_pagesize;
  9837. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9838. tw32(NVRAM_ADDR, phy_addr);
  9839. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9840. if (page_off == 0 || i == 0)
  9841. nvram_cmd |= NVRAM_CMD_FIRST;
  9842. if (page_off == (tp->nvram_pagesize - 4))
  9843. nvram_cmd |= NVRAM_CMD_LAST;
  9844. if (i == (len - 4))
  9845. nvram_cmd |= NVRAM_CMD_LAST;
  9846. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9847. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9848. (tp->nvram_jedecnum == JEDEC_ST) &&
  9849. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9850. if ((ret = tg3_nvram_exec_cmd(tp,
  9851. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9852. NVRAM_CMD_DONE)))
  9853. break;
  9854. }
  9855. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9856. /* We always do complete word writes to eeprom. */
  9857. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9858. }
  9859. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9860. break;
  9861. }
  9862. return ret;
  9863. }
  9864. /* offset and length are dword aligned */
  9865. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9866. {
  9867. int ret;
  9868. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9869. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9870. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9871. udelay(40);
  9872. }
  9873. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9874. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9875. } else {
  9876. u32 grc_mode;
  9877. ret = tg3_nvram_lock(tp);
  9878. if (ret)
  9879. return ret;
  9880. tg3_enable_nvram_access(tp);
  9881. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9882. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9883. tw32(NVRAM_WRITE1, 0x406);
  9884. grc_mode = tr32(GRC_MODE);
  9885. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9886. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9887. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9888. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9889. buf);
  9890. } else {
  9891. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9892. buf);
  9893. }
  9894. grc_mode = tr32(GRC_MODE);
  9895. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9896. tg3_disable_nvram_access(tp);
  9897. tg3_nvram_unlock(tp);
  9898. }
  9899. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9900. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9901. udelay(40);
  9902. }
  9903. return ret;
  9904. }
  9905. struct subsys_tbl_ent {
  9906. u16 subsys_vendor, subsys_devid;
  9907. u32 phy_id;
  9908. };
  9909. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9910. /* Broadcom boards. */
  9911. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9912. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9913. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9914. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9915. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9916. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9917. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9918. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9919. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9920. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9921. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9922. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9923. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9924. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9925. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9926. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9927. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9928. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9929. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9930. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9931. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9932. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9933. /* 3com boards. */
  9934. { TG3PCI_SUBVENDOR_ID_3COM,
  9935. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9936. { TG3PCI_SUBVENDOR_ID_3COM,
  9937. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9938. { TG3PCI_SUBVENDOR_ID_3COM,
  9939. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9940. { TG3PCI_SUBVENDOR_ID_3COM,
  9941. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9942. { TG3PCI_SUBVENDOR_ID_3COM,
  9943. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9944. /* DELL boards. */
  9945. { TG3PCI_SUBVENDOR_ID_DELL,
  9946. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9947. { TG3PCI_SUBVENDOR_ID_DELL,
  9948. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9949. { TG3PCI_SUBVENDOR_ID_DELL,
  9950. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9951. { TG3PCI_SUBVENDOR_ID_DELL,
  9952. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9953. /* Compaq boards. */
  9954. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9955. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9956. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9957. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9958. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9959. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9960. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9961. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9962. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9963. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9964. /* IBM boards. */
  9965. { TG3PCI_SUBVENDOR_ID_IBM,
  9966. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9967. };
  9968. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9969. {
  9970. int i;
  9971. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9972. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9973. tp->pdev->subsystem_vendor) &&
  9974. (subsys_id_to_phy_id[i].subsys_devid ==
  9975. tp->pdev->subsystem_device))
  9976. return &subsys_id_to_phy_id[i];
  9977. }
  9978. return NULL;
  9979. }
  9980. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9981. {
  9982. u32 val;
  9983. u16 pmcsr;
  9984. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9985. * so need make sure we're in D0.
  9986. */
  9987. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9988. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9989. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9990. msleep(1);
  9991. /* Make sure register accesses (indirect or otherwise)
  9992. * will function correctly.
  9993. */
  9994. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9995. tp->misc_host_ctrl);
  9996. /* The memory arbiter has to be enabled in order for SRAM accesses
  9997. * to succeed. Normally on powerup the tg3 chip firmware will make
  9998. * sure it is enabled, but other entities such as system netboot
  9999. * code might disable it.
  10000. */
  10001. val = tr32(MEMARB_MODE);
  10002. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10003. tp->phy_id = TG3_PHY_ID_INVALID;
  10004. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10005. /* Assume an onboard device and WOL capable by default. */
  10006. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10008. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10009. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10010. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10011. }
  10012. val = tr32(VCPU_CFGSHDW);
  10013. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10014. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10015. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10016. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10017. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10018. goto done;
  10019. }
  10020. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10021. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10022. u32 nic_cfg, led_cfg;
  10023. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10024. int eeprom_phy_serdes = 0;
  10025. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10026. tp->nic_sram_data_cfg = nic_cfg;
  10027. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10028. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10029. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10030. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10031. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10032. (ver > 0) && (ver < 0x100))
  10033. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10034. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10035. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10036. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10037. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10038. eeprom_phy_serdes = 1;
  10039. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10040. if (nic_phy_id != 0) {
  10041. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10042. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10043. eeprom_phy_id = (id1 >> 16) << 10;
  10044. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10045. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10046. } else
  10047. eeprom_phy_id = 0;
  10048. tp->phy_id = eeprom_phy_id;
  10049. if (eeprom_phy_serdes) {
  10050. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10051. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10052. else
  10053. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10054. }
  10055. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10056. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10057. SHASTA_EXT_LED_MODE_MASK);
  10058. else
  10059. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10060. switch (led_cfg) {
  10061. default:
  10062. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10063. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10064. break;
  10065. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10066. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10067. break;
  10068. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10069. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10070. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10071. * read on some older 5700/5701 bootcode.
  10072. */
  10073. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10074. ASIC_REV_5700 ||
  10075. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10076. ASIC_REV_5701)
  10077. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10078. break;
  10079. case SHASTA_EXT_LED_SHARED:
  10080. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10081. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10082. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10083. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10084. LED_CTRL_MODE_PHY_2);
  10085. break;
  10086. case SHASTA_EXT_LED_MAC:
  10087. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10088. break;
  10089. case SHASTA_EXT_LED_COMBO:
  10090. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10091. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10092. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10093. LED_CTRL_MODE_PHY_2);
  10094. break;
  10095. }
  10096. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10097. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10098. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10099. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10100. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10101. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10102. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10103. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10104. if ((tp->pdev->subsystem_vendor ==
  10105. PCI_VENDOR_ID_ARIMA) &&
  10106. (tp->pdev->subsystem_device == 0x205a ||
  10107. tp->pdev->subsystem_device == 0x2063))
  10108. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10109. } else {
  10110. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10111. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10112. }
  10113. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10114. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10115. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10116. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10117. }
  10118. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10119. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10120. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10121. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10122. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10123. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10124. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10125. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10126. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10127. if (cfg2 & (1 << 17))
  10128. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10129. /* serdes signal pre-emphasis in register 0x590 set by */
  10130. /* bootcode if bit 18 is set */
  10131. if (cfg2 & (1 << 18))
  10132. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10133. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10134. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10135. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10136. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10137. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10138. u32 cfg3;
  10139. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10140. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10141. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10142. }
  10143. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10144. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10145. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10146. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10147. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10148. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10149. }
  10150. done:
  10151. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10152. device_set_wakeup_enable(&tp->pdev->dev,
  10153. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10154. }
  10155. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10156. {
  10157. int i;
  10158. u32 val;
  10159. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10160. tw32(OTP_CTRL, cmd);
  10161. /* Wait for up to 1 ms for command to execute. */
  10162. for (i = 0; i < 100; i++) {
  10163. val = tr32(OTP_STATUS);
  10164. if (val & OTP_STATUS_CMD_DONE)
  10165. break;
  10166. udelay(10);
  10167. }
  10168. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10169. }
  10170. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10171. * configuration is a 32-bit value that straddles the alignment boundary.
  10172. * We do two 32-bit reads and then shift and merge the results.
  10173. */
  10174. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10175. {
  10176. u32 bhalf_otp, thalf_otp;
  10177. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10178. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10179. return 0;
  10180. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10181. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10182. return 0;
  10183. thalf_otp = tr32(OTP_READ_DATA);
  10184. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10185. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10186. return 0;
  10187. bhalf_otp = tr32(OTP_READ_DATA);
  10188. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10189. }
  10190. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10191. {
  10192. u32 hw_phy_id_1, hw_phy_id_2;
  10193. u32 hw_phy_id, hw_phy_id_masked;
  10194. int err;
  10195. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10196. return tg3_phy_init(tp);
  10197. /* Reading the PHY ID register can conflict with ASF
  10198. * firmware access to the PHY hardware.
  10199. */
  10200. err = 0;
  10201. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10202. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10203. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10204. } else {
  10205. /* Now read the physical PHY_ID from the chip and verify
  10206. * that it is sane. If it doesn't look good, we fall back
  10207. * to either the hard-coded table based PHY_ID and failing
  10208. * that the value found in the eeprom area.
  10209. */
  10210. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10211. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10212. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10213. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10214. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10215. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10216. }
  10217. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10218. tp->phy_id = hw_phy_id;
  10219. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10220. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10221. else
  10222. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10223. } else {
  10224. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10225. /* Do nothing, phy ID already set up in
  10226. * tg3_get_eeprom_hw_cfg().
  10227. */
  10228. } else {
  10229. struct subsys_tbl_ent *p;
  10230. /* No eeprom signature? Try the hardcoded
  10231. * subsys device table.
  10232. */
  10233. p = tg3_lookup_by_subsys(tp);
  10234. if (!p)
  10235. return -ENODEV;
  10236. tp->phy_id = p->phy_id;
  10237. if (!tp->phy_id ||
  10238. tp->phy_id == TG3_PHY_ID_BCM8002)
  10239. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10240. }
  10241. }
  10242. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10243. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10244. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10245. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10246. tg3_readphy(tp, MII_BMSR, &bmsr);
  10247. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10248. (bmsr & BMSR_LSTATUS))
  10249. goto skip_phy_reset;
  10250. err = tg3_phy_reset(tp);
  10251. if (err)
  10252. return err;
  10253. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10254. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10255. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10256. tg3_ctrl = 0;
  10257. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10258. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10259. MII_TG3_CTRL_ADV_1000_FULL);
  10260. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10261. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10262. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10263. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10264. }
  10265. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10266. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10267. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10268. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10269. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10270. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10271. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10272. tg3_writephy(tp, MII_BMCR,
  10273. BMCR_ANENABLE | BMCR_ANRESTART);
  10274. }
  10275. tg3_phy_set_wirespeed(tp);
  10276. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10277. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10278. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10279. }
  10280. skip_phy_reset:
  10281. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10282. err = tg3_init_5401phy_dsp(tp);
  10283. if (err)
  10284. return err;
  10285. err = tg3_init_5401phy_dsp(tp);
  10286. }
  10287. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10288. tp->link_config.advertising =
  10289. (ADVERTISED_1000baseT_Half |
  10290. ADVERTISED_1000baseT_Full |
  10291. ADVERTISED_Autoneg |
  10292. ADVERTISED_FIBRE);
  10293. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10294. tp->link_config.advertising &=
  10295. ~(ADVERTISED_1000baseT_Half |
  10296. ADVERTISED_1000baseT_Full);
  10297. return err;
  10298. }
  10299. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10300. {
  10301. u8 vpd_data[TG3_NVM_VPD_LEN];
  10302. unsigned int block_end, rosize, len;
  10303. int j, i = 0;
  10304. u32 magic;
  10305. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10306. tg3_nvram_read(tp, 0x0, &magic))
  10307. goto out_not_found;
  10308. if (magic == TG3_EEPROM_MAGIC) {
  10309. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10310. u32 tmp;
  10311. /* The data is in little-endian format in NVRAM.
  10312. * Use the big-endian read routines to preserve
  10313. * the byte order as it exists in NVRAM.
  10314. */
  10315. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10316. goto out_not_found;
  10317. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10318. }
  10319. } else {
  10320. ssize_t cnt;
  10321. unsigned int pos = 0;
  10322. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10323. cnt = pci_read_vpd(tp->pdev, pos,
  10324. TG3_NVM_VPD_LEN - pos,
  10325. &vpd_data[pos]);
  10326. if (cnt == -ETIMEDOUT || -EINTR)
  10327. cnt = 0;
  10328. else if (cnt < 0)
  10329. goto out_not_found;
  10330. }
  10331. if (pos != TG3_NVM_VPD_LEN)
  10332. goto out_not_found;
  10333. }
  10334. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10335. PCI_VPD_LRDT_RO_DATA);
  10336. if (i < 0)
  10337. goto out_not_found;
  10338. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10339. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10340. i += PCI_VPD_LRDT_TAG_SIZE;
  10341. if (block_end > TG3_NVM_VPD_LEN)
  10342. goto out_not_found;
  10343. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10344. PCI_VPD_RO_KEYWORD_MFR_ID);
  10345. if (j > 0) {
  10346. len = pci_vpd_info_field_size(&vpd_data[j]);
  10347. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10348. if (j + len > block_end || len != 4 ||
  10349. memcmp(&vpd_data[j], "1028", 4))
  10350. goto partno;
  10351. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10352. PCI_VPD_RO_KEYWORD_VENDOR0);
  10353. if (j < 0)
  10354. goto partno;
  10355. len = pci_vpd_info_field_size(&vpd_data[j]);
  10356. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10357. if (j + len > block_end)
  10358. goto partno;
  10359. memcpy(tp->fw_ver, &vpd_data[j], len);
  10360. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10361. }
  10362. partno:
  10363. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10364. PCI_VPD_RO_KEYWORD_PARTNO);
  10365. if (i < 0)
  10366. goto out_not_found;
  10367. len = pci_vpd_info_field_size(&vpd_data[i]);
  10368. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10369. if (len > TG3_BPN_SIZE ||
  10370. (len + i) > TG3_NVM_VPD_LEN)
  10371. goto out_not_found;
  10372. memcpy(tp->board_part_number, &vpd_data[i], len);
  10373. return;
  10374. out_not_found:
  10375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10376. strcpy(tp->board_part_number, "BCM95906");
  10377. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10378. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10379. strcpy(tp->board_part_number, "BCM57780");
  10380. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10381. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10382. strcpy(tp->board_part_number, "BCM57760");
  10383. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10384. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10385. strcpy(tp->board_part_number, "BCM57790");
  10386. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10387. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10388. strcpy(tp->board_part_number, "BCM57788");
  10389. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10390. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10391. strcpy(tp->board_part_number, "BCM57761");
  10392. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10393. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10394. strcpy(tp->board_part_number, "BCM57765");
  10395. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10396. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10397. strcpy(tp->board_part_number, "BCM57781");
  10398. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10399. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10400. strcpy(tp->board_part_number, "BCM57785");
  10401. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10402. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10403. strcpy(tp->board_part_number, "BCM57791");
  10404. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10405. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10406. strcpy(tp->board_part_number, "BCM57795");
  10407. else
  10408. strcpy(tp->board_part_number, "none");
  10409. }
  10410. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10411. {
  10412. u32 val;
  10413. if (tg3_nvram_read(tp, offset, &val) ||
  10414. (val & 0xfc000000) != 0x0c000000 ||
  10415. tg3_nvram_read(tp, offset + 4, &val) ||
  10416. val != 0)
  10417. return 0;
  10418. return 1;
  10419. }
  10420. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10421. {
  10422. u32 val, offset, start, ver_offset;
  10423. int i, dst_off;
  10424. bool newver = false;
  10425. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10426. tg3_nvram_read(tp, 0x4, &start))
  10427. return;
  10428. offset = tg3_nvram_logical_addr(tp, offset);
  10429. if (tg3_nvram_read(tp, offset, &val))
  10430. return;
  10431. if ((val & 0xfc000000) == 0x0c000000) {
  10432. if (tg3_nvram_read(tp, offset + 4, &val))
  10433. return;
  10434. if (val == 0)
  10435. newver = true;
  10436. }
  10437. dst_off = strlen(tp->fw_ver);
  10438. if (newver) {
  10439. if (TG3_VER_SIZE - dst_off < 16 ||
  10440. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10441. return;
  10442. offset = offset + ver_offset - start;
  10443. for (i = 0; i < 16; i += 4) {
  10444. __be32 v;
  10445. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10446. return;
  10447. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10448. }
  10449. } else {
  10450. u32 major, minor;
  10451. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10452. return;
  10453. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10454. TG3_NVM_BCVER_MAJSFT;
  10455. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10456. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10457. "v%d.%02d", major, minor);
  10458. }
  10459. }
  10460. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10461. {
  10462. u32 val, major, minor;
  10463. /* Use native endian representation */
  10464. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10465. return;
  10466. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10467. TG3_NVM_HWSB_CFG1_MAJSFT;
  10468. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10469. TG3_NVM_HWSB_CFG1_MINSFT;
  10470. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10471. }
  10472. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10473. {
  10474. u32 offset, major, minor, build;
  10475. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10476. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10477. return;
  10478. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10479. case TG3_EEPROM_SB_REVISION_0:
  10480. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10481. break;
  10482. case TG3_EEPROM_SB_REVISION_2:
  10483. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10484. break;
  10485. case TG3_EEPROM_SB_REVISION_3:
  10486. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10487. break;
  10488. case TG3_EEPROM_SB_REVISION_4:
  10489. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10490. break;
  10491. case TG3_EEPROM_SB_REVISION_5:
  10492. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10493. break;
  10494. default:
  10495. return;
  10496. }
  10497. if (tg3_nvram_read(tp, offset, &val))
  10498. return;
  10499. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10500. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10501. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10502. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10503. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10504. if (minor > 99 || build > 26)
  10505. return;
  10506. offset = strlen(tp->fw_ver);
  10507. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10508. " v%d.%02d", major, minor);
  10509. if (build > 0) {
  10510. offset = strlen(tp->fw_ver);
  10511. if (offset < TG3_VER_SIZE - 1)
  10512. tp->fw_ver[offset] = 'a' + build - 1;
  10513. }
  10514. }
  10515. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10516. {
  10517. u32 val, offset, start;
  10518. int i, vlen;
  10519. for (offset = TG3_NVM_DIR_START;
  10520. offset < TG3_NVM_DIR_END;
  10521. offset += TG3_NVM_DIRENT_SIZE) {
  10522. if (tg3_nvram_read(tp, offset, &val))
  10523. return;
  10524. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10525. break;
  10526. }
  10527. if (offset == TG3_NVM_DIR_END)
  10528. return;
  10529. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10530. start = 0x08000000;
  10531. else if (tg3_nvram_read(tp, offset - 4, &start))
  10532. return;
  10533. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10534. !tg3_fw_img_is_valid(tp, offset) ||
  10535. tg3_nvram_read(tp, offset + 8, &val))
  10536. return;
  10537. offset += val - start;
  10538. vlen = strlen(tp->fw_ver);
  10539. tp->fw_ver[vlen++] = ',';
  10540. tp->fw_ver[vlen++] = ' ';
  10541. for (i = 0; i < 4; i++) {
  10542. __be32 v;
  10543. if (tg3_nvram_read_be32(tp, offset, &v))
  10544. return;
  10545. offset += sizeof(v);
  10546. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10547. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10548. break;
  10549. }
  10550. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10551. vlen += sizeof(v);
  10552. }
  10553. }
  10554. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10555. {
  10556. int vlen;
  10557. u32 apedata;
  10558. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10559. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10560. return;
  10561. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10562. if (apedata != APE_SEG_SIG_MAGIC)
  10563. return;
  10564. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10565. if (!(apedata & APE_FW_STATUS_READY))
  10566. return;
  10567. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10568. vlen = strlen(tp->fw_ver);
  10569. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10570. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10571. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10572. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10573. (apedata & APE_FW_VERSION_BLDMSK));
  10574. }
  10575. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10576. {
  10577. u32 val;
  10578. bool vpd_vers = false;
  10579. if (tp->fw_ver[0] != 0)
  10580. vpd_vers = true;
  10581. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10582. strcat(tp->fw_ver, "sb");
  10583. return;
  10584. }
  10585. if (tg3_nvram_read(tp, 0, &val))
  10586. return;
  10587. if (val == TG3_EEPROM_MAGIC)
  10588. tg3_read_bc_ver(tp);
  10589. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10590. tg3_read_sb_ver(tp, val);
  10591. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10592. tg3_read_hwsb_ver(tp);
  10593. else
  10594. return;
  10595. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10596. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10597. goto done;
  10598. tg3_read_mgmtfw_ver(tp);
  10599. done:
  10600. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10601. }
  10602. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10603. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10604. {
  10605. #if TG3_VLAN_TAG_USED
  10606. dev->vlan_features |= flags;
  10607. #endif
  10608. }
  10609. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10610. {
  10611. static struct pci_device_id write_reorder_chipsets[] = {
  10612. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10613. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10614. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10615. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10616. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10617. PCI_DEVICE_ID_VIA_8385_0) },
  10618. { },
  10619. };
  10620. u32 misc_ctrl_reg;
  10621. u32 pci_state_reg, grc_misc_cfg;
  10622. u32 val;
  10623. u16 pci_cmd;
  10624. int err;
  10625. /* Force memory write invalidate off. If we leave it on,
  10626. * then on 5700_BX chips we have to enable a workaround.
  10627. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10628. * to match the cacheline size. The Broadcom driver have this
  10629. * workaround but turns MWI off all the times so never uses
  10630. * it. This seems to suggest that the workaround is insufficient.
  10631. */
  10632. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10633. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10634. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10635. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10636. * has the register indirect write enable bit set before
  10637. * we try to access any of the MMIO registers. It is also
  10638. * critical that the PCI-X hw workaround situation is decided
  10639. * before that as well.
  10640. */
  10641. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10642. &misc_ctrl_reg);
  10643. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10644. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10646. u32 prod_id_asic_rev;
  10647. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10648. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10649. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
  10650. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10651. pci_read_config_dword(tp->pdev,
  10652. TG3PCI_GEN2_PRODID_ASICREV,
  10653. &prod_id_asic_rev);
  10654. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10655. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10656. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10657. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10658. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10659. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10660. pci_read_config_dword(tp->pdev,
  10661. TG3PCI_GEN15_PRODID_ASICREV,
  10662. &prod_id_asic_rev);
  10663. else
  10664. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10665. &prod_id_asic_rev);
  10666. tp->pci_chip_rev_id = prod_id_asic_rev;
  10667. }
  10668. /* Wrong chip ID in 5752 A0. This code can be removed later
  10669. * as A0 is not in production.
  10670. */
  10671. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10672. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10673. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10674. * we need to disable memory and use config. cycles
  10675. * only to access all registers. The 5702/03 chips
  10676. * can mistakenly decode the special cycles from the
  10677. * ICH chipsets as memory write cycles, causing corruption
  10678. * of register and memory space. Only certain ICH bridges
  10679. * will drive special cycles with non-zero data during the
  10680. * address phase which can fall within the 5703's address
  10681. * range. This is not an ICH bug as the PCI spec allows
  10682. * non-zero address during special cycles. However, only
  10683. * these ICH bridges are known to drive non-zero addresses
  10684. * during special cycles.
  10685. *
  10686. * Since special cycles do not cross PCI bridges, we only
  10687. * enable this workaround if the 5703 is on the secondary
  10688. * bus of these ICH bridges.
  10689. */
  10690. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10691. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10692. static struct tg3_dev_id {
  10693. u32 vendor;
  10694. u32 device;
  10695. u32 rev;
  10696. } ich_chipsets[] = {
  10697. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10698. PCI_ANY_ID },
  10699. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10700. PCI_ANY_ID },
  10701. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10702. 0xa },
  10703. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10704. PCI_ANY_ID },
  10705. { },
  10706. };
  10707. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10708. struct pci_dev *bridge = NULL;
  10709. while (pci_id->vendor != 0) {
  10710. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10711. bridge);
  10712. if (!bridge) {
  10713. pci_id++;
  10714. continue;
  10715. }
  10716. if (pci_id->rev != PCI_ANY_ID) {
  10717. if (bridge->revision > pci_id->rev)
  10718. continue;
  10719. }
  10720. if (bridge->subordinate &&
  10721. (bridge->subordinate->number ==
  10722. tp->pdev->bus->number)) {
  10723. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10724. pci_dev_put(bridge);
  10725. break;
  10726. }
  10727. }
  10728. }
  10729. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10730. static struct tg3_dev_id {
  10731. u32 vendor;
  10732. u32 device;
  10733. } bridge_chipsets[] = {
  10734. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10735. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10736. { },
  10737. };
  10738. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10739. struct pci_dev *bridge = NULL;
  10740. while (pci_id->vendor != 0) {
  10741. bridge = pci_get_device(pci_id->vendor,
  10742. pci_id->device,
  10743. bridge);
  10744. if (!bridge) {
  10745. pci_id++;
  10746. continue;
  10747. }
  10748. if (bridge->subordinate &&
  10749. (bridge->subordinate->number <=
  10750. tp->pdev->bus->number) &&
  10751. (bridge->subordinate->subordinate >=
  10752. tp->pdev->bus->number)) {
  10753. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10754. pci_dev_put(bridge);
  10755. break;
  10756. }
  10757. }
  10758. }
  10759. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10760. * DMA addresses > 40-bit. This bridge may have other additional
  10761. * 57xx devices behind it in some 4-port NIC designs for example.
  10762. * Any tg3 device found behind the bridge will also need the 40-bit
  10763. * DMA workaround.
  10764. */
  10765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10767. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10768. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10769. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10770. } else {
  10771. struct pci_dev *bridge = NULL;
  10772. do {
  10773. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10774. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10775. bridge);
  10776. if (bridge && bridge->subordinate &&
  10777. (bridge->subordinate->number <=
  10778. tp->pdev->bus->number) &&
  10779. (bridge->subordinate->subordinate >=
  10780. tp->pdev->bus->number)) {
  10781. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10782. pci_dev_put(bridge);
  10783. break;
  10784. }
  10785. } while (bridge);
  10786. }
  10787. /* Initialize misc host control in PCI block. */
  10788. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10789. MISC_HOST_CTRL_CHIPREV);
  10790. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10791. tp->misc_host_ctrl);
  10792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10795. tp->pdev_peer = tg3_find_peer(tp);
  10796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10799. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  10800. /* Intentionally exclude ASIC_REV_5906 */
  10801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10805. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10807. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  10808. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10812. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10813. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10814. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10815. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10816. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10817. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10818. /* 5700 B0 chips do not support checksumming correctly due
  10819. * to hardware bugs.
  10820. */
  10821. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10822. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10823. else {
  10824. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  10825. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10826. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10827. features |= NETIF_F_IPV6_CSUM;
  10828. tp->dev->features |= features;
  10829. vlan_features_add(tp->dev, features);
  10830. }
  10831. /* Determine TSO capabilities */
  10832. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10833. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10834. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10835. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10836. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10837. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10838. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10839. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10840. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10841. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10842. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10843. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10844. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10845. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10847. tp->fw_needed = FIRMWARE_TG3TSO5;
  10848. else
  10849. tp->fw_needed = FIRMWARE_TG3TSO;
  10850. }
  10851. tp->irq_max = 1;
  10852. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10853. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10854. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10855. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10856. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10857. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10858. tp->pdev_peer == tp->pdev))
  10859. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10860. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10861. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10862. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10863. }
  10864. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  10865. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10866. tp->irq_max = TG3_IRQ_MAX_VECS;
  10867. }
  10868. }
  10869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10872. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10873. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10874. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10875. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10876. }
  10877. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  10878. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10879. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10880. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10881. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10882. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10883. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10884. &pci_state_reg);
  10885. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10886. if (tp->pcie_cap != 0) {
  10887. u16 lnkctl;
  10888. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10889. pcie_set_readrq(tp->pdev, 4096);
  10890. pci_read_config_word(tp->pdev,
  10891. tp->pcie_cap + PCI_EXP_LNKCTL,
  10892. &lnkctl);
  10893. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10895. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10898. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10899. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10900. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10901. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10902. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10903. }
  10904. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10905. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10906. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10907. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10908. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10909. if (!tp->pcix_cap) {
  10910. dev_err(&tp->pdev->dev,
  10911. "Cannot find PCI-X capability, aborting\n");
  10912. return -EIO;
  10913. }
  10914. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10915. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10916. }
  10917. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10918. * reordering to the mailbox registers done by the host
  10919. * controller can cause major troubles. We read back from
  10920. * every mailbox register write to force the writes to be
  10921. * posted to the chip in order.
  10922. */
  10923. if (pci_dev_present(write_reorder_chipsets) &&
  10924. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10925. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10926. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10927. &tp->pci_cacheline_sz);
  10928. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10929. &tp->pci_lat_timer);
  10930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10931. tp->pci_lat_timer < 64) {
  10932. tp->pci_lat_timer = 64;
  10933. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10934. tp->pci_lat_timer);
  10935. }
  10936. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10937. /* 5700 BX chips need to have their TX producer index
  10938. * mailboxes written twice to workaround a bug.
  10939. */
  10940. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10941. /* If we are in PCI-X mode, enable register write workaround.
  10942. *
  10943. * The workaround is to use indirect register accesses
  10944. * for all chip writes not to mailbox registers.
  10945. */
  10946. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10947. u32 pm_reg;
  10948. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10949. /* The chip can have it's power management PCI config
  10950. * space registers clobbered due to this bug.
  10951. * So explicitly force the chip into D0 here.
  10952. */
  10953. pci_read_config_dword(tp->pdev,
  10954. tp->pm_cap + PCI_PM_CTRL,
  10955. &pm_reg);
  10956. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10957. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10958. pci_write_config_dword(tp->pdev,
  10959. tp->pm_cap + PCI_PM_CTRL,
  10960. pm_reg);
  10961. /* Also, force SERR#/PERR# in PCI command. */
  10962. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10963. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10964. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10965. }
  10966. }
  10967. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10968. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10969. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10970. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10971. /* Chip-specific fixup from Broadcom driver */
  10972. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10973. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10974. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10975. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10976. }
  10977. /* Default fast path register access methods */
  10978. tp->read32 = tg3_read32;
  10979. tp->write32 = tg3_write32;
  10980. tp->read32_mbox = tg3_read32;
  10981. tp->write32_mbox = tg3_write32;
  10982. tp->write32_tx_mbox = tg3_write32;
  10983. tp->write32_rx_mbox = tg3_write32;
  10984. /* Various workaround register access methods */
  10985. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10986. tp->write32 = tg3_write_indirect_reg32;
  10987. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10988. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10989. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10990. /*
  10991. * Back to back register writes can cause problems on these
  10992. * chips, the workaround is to read back all reg writes
  10993. * except those to mailbox regs.
  10994. *
  10995. * See tg3_write_indirect_reg32().
  10996. */
  10997. tp->write32 = tg3_write_flush_reg32;
  10998. }
  10999. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11000. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11001. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11002. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11003. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11004. }
  11005. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11006. tp->read32 = tg3_read_indirect_reg32;
  11007. tp->write32 = tg3_write_indirect_reg32;
  11008. tp->read32_mbox = tg3_read_indirect_mbox;
  11009. tp->write32_mbox = tg3_write_indirect_mbox;
  11010. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11011. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11012. iounmap(tp->regs);
  11013. tp->regs = NULL;
  11014. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11015. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11016. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11017. }
  11018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11019. tp->read32_mbox = tg3_read32_mbox_5906;
  11020. tp->write32_mbox = tg3_write32_mbox_5906;
  11021. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11022. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11023. }
  11024. if (tp->write32 == tg3_write_indirect_reg32 ||
  11025. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11026. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11028. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11029. /* Get eeprom hw config before calling tg3_set_power_state().
  11030. * In particular, the TG3_FLG2_IS_NIC flag must be
  11031. * determined before calling tg3_set_power_state() so that
  11032. * we know whether or not to switch out of Vaux power.
  11033. * When the flag is set, it means that GPIO1 is used for eeprom
  11034. * write protect and also implies that it is a LOM where GPIOs
  11035. * are not used to switch power.
  11036. */
  11037. tg3_get_eeprom_hw_cfg(tp);
  11038. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11039. /* Allow reads and writes to the
  11040. * APE register and memory space.
  11041. */
  11042. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11043. PCISTATE_ALLOW_APE_SHMEM_WR |
  11044. PCISTATE_ALLOW_APE_PSPACE_WR;
  11045. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11046. pci_state_reg);
  11047. }
  11048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11050. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11051. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11052. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11053. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11054. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11055. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11056. * It is also used as eeprom write protect on LOMs.
  11057. */
  11058. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11059. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11060. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11061. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11062. GRC_LCLCTRL_GPIO_OUTPUT1);
  11063. /* Unused GPIO3 must be driven as output on 5752 because there
  11064. * are no pull-up resistors on unused GPIO pins.
  11065. */
  11066. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11067. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11069. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11071. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11072. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11073. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11074. /* Turn off the debug UART. */
  11075. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11076. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11077. /* Keep VMain power. */
  11078. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11079. GRC_LCLCTRL_GPIO_OUTPUT0;
  11080. }
  11081. /* Force the chip into D0. */
  11082. err = tg3_set_power_state(tp, PCI_D0);
  11083. if (err) {
  11084. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11085. return err;
  11086. }
  11087. /* Derive initial jumbo mode from MTU assigned in
  11088. * ether_setup() via the alloc_etherdev() call
  11089. */
  11090. if (tp->dev->mtu > ETH_DATA_LEN &&
  11091. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11092. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11093. /* Determine WakeOnLan speed to use. */
  11094. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11095. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11096. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11097. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11098. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11099. } else {
  11100. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11101. }
  11102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11103. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11104. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11105. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11106. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11107. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11108. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11109. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11110. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11111. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11112. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11113. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11114. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11115. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11116. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11117. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11118. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11119. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11120. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11121. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11125. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11126. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11127. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11128. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11129. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11130. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11131. } else
  11132. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11133. }
  11134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11135. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11136. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11137. if (tp->phy_otp == 0)
  11138. tp->phy_otp = TG3_OTP_DEFAULT;
  11139. }
  11140. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11141. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11142. else
  11143. tp->mi_mode = MAC_MI_MODE_BASE;
  11144. tp->coalesce_mode = 0;
  11145. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11146. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11147. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11150. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11151. err = tg3_mdio_init(tp);
  11152. if (err)
  11153. return err;
  11154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11155. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  11156. return -ENOTSUPP;
  11157. /* Initialize data/descriptor byte/word swapping. */
  11158. val = tr32(GRC_MODE);
  11159. val &= GRC_MODE_HOST_STACKUP;
  11160. tw32(GRC_MODE, val | tp->grc_mode);
  11161. tg3_switch_clocks(tp);
  11162. /* Clear this out for sanity. */
  11163. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11164. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11165. &pci_state_reg);
  11166. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11167. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11168. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11169. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11170. chiprevid == CHIPREV_ID_5701_B0 ||
  11171. chiprevid == CHIPREV_ID_5701_B2 ||
  11172. chiprevid == CHIPREV_ID_5701_B5) {
  11173. void __iomem *sram_base;
  11174. /* Write some dummy words into the SRAM status block
  11175. * area, see if it reads back correctly. If the return
  11176. * value is bad, force enable the PCIX workaround.
  11177. */
  11178. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11179. writel(0x00000000, sram_base);
  11180. writel(0x00000000, sram_base + 4);
  11181. writel(0xffffffff, sram_base + 4);
  11182. if (readl(sram_base) != 0x00000000)
  11183. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11184. }
  11185. }
  11186. udelay(50);
  11187. tg3_nvram_init(tp);
  11188. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11189. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11191. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11192. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11193. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11194. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11195. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11196. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11197. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11198. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11199. HOSTCC_MODE_CLRTICK_TXBD);
  11200. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11201. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11202. tp->misc_host_ctrl);
  11203. }
  11204. /* Preserve the APE MAC_MODE bits */
  11205. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11206. tp->mac_mode = tr32(MAC_MODE) |
  11207. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11208. else
  11209. tp->mac_mode = TG3_DEF_MAC_MODE;
  11210. /* these are limited to 10/100 only */
  11211. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11212. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11213. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11214. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11215. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11216. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11217. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11218. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11219. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11220. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11221. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11222. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11223. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11224. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11225. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11226. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11227. err = tg3_phy_probe(tp);
  11228. if (err) {
  11229. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11230. /* ... but do not return immediately ... */
  11231. tg3_mdio_fini(tp);
  11232. }
  11233. tg3_read_vpd(tp);
  11234. tg3_read_fw_ver(tp);
  11235. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11236. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11237. } else {
  11238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11239. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11240. else
  11241. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11242. }
  11243. /* 5700 {AX,BX} chips have a broken status block link
  11244. * change bit implementation, so we must use the
  11245. * status register in those cases.
  11246. */
  11247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11248. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11249. else
  11250. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11251. /* The led_ctrl is set during tg3_phy_probe, here we might
  11252. * have to force the link status polling mechanism based
  11253. * upon subsystem IDs.
  11254. */
  11255. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11257. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11258. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11259. TG3_FLAG_USE_LINKCHG_REG);
  11260. }
  11261. /* For all SERDES we poll the MAC status register. */
  11262. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11263. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11264. else
  11265. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11266. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11267. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11269. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11270. tp->rx_offset -= NET_IP_ALIGN;
  11271. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11272. tp->rx_copy_thresh = ~(u16)0;
  11273. #endif
  11274. }
  11275. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11276. /* Increment the rx prod index on the rx std ring by at most
  11277. * 8 for these chips to workaround hw errata.
  11278. */
  11279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11282. tp->rx_std_max_post = 8;
  11283. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11284. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11285. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11286. return err;
  11287. }
  11288. #ifdef CONFIG_SPARC
  11289. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11290. {
  11291. struct net_device *dev = tp->dev;
  11292. struct pci_dev *pdev = tp->pdev;
  11293. struct device_node *dp = pci_device_to_OF_node(pdev);
  11294. const unsigned char *addr;
  11295. int len;
  11296. addr = of_get_property(dp, "local-mac-address", &len);
  11297. if (addr && len == 6) {
  11298. memcpy(dev->dev_addr, addr, 6);
  11299. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11300. return 0;
  11301. }
  11302. return -ENODEV;
  11303. }
  11304. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11305. {
  11306. struct net_device *dev = tp->dev;
  11307. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11308. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11309. return 0;
  11310. }
  11311. #endif
  11312. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11313. {
  11314. struct net_device *dev = tp->dev;
  11315. u32 hi, lo, mac_offset;
  11316. int addr_ok = 0;
  11317. #ifdef CONFIG_SPARC
  11318. if (!tg3_get_macaddr_sparc(tp))
  11319. return 0;
  11320. #endif
  11321. mac_offset = 0x7c;
  11322. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11323. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11324. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11325. mac_offset = 0xcc;
  11326. if (tg3_nvram_lock(tp))
  11327. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11328. else
  11329. tg3_nvram_unlock(tp);
  11330. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11332. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11333. mac_offset = 0xcc;
  11334. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11335. mac_offset += 0x18c;
  11336. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11337. mac_offset = 0x10;
  11338. /* First try to get it from MAC address mailbox. */
  11339. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11340. if ((hi >> 16) == 0x484b) {
  11341. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11342. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11343. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11344. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11345. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11346. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11347. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11348. /* Some old bootcode may report a 0 MAC address in SRAM */
  11349. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11350. }
  11351. if (!addr_ok) {
  11352. /* Next, try NVRAM. */
  11353. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11354. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11355. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11356. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11357. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11358. }
  11359. /* Finally just fetch it out of the MAC control regs. */
  11360. else {
  11361. hi = tr32(MAC_ADDR_0_HIGH);
  11362. lo = tr32(MAC_ADDR_0_LOW);
  11363. dev->dev_addr[5] = lo & 0xff;
  11364. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11365. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11366. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11367. dev->dev_addr[1] = hi & 0xff;
  11368. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11369. }
  11370. }
  11371. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11372. #ifdef CONFIG_SPARC
  11373. if (!tg3_get_default_macaddr_sparc(tp))
  11374. return 0;
  11375. #endif
  11376. return -EINVAL;
  11377. }
  11378. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11379. return 0;
  11380. }
  11381. #define BOUNDARY_SINGLE_CACHELINE 1
  11382. #define BOUNDARY_MULTI_CACHELINE 2
  11383. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11384. {
  11385. int cacheline_size;
  11386. u8 byte;
  11387. int goal;
  11388. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11389. if (byte == 0)
  11390. cacheline_size = 1024;
  11391. else
  11392. cacheline_size = (int) byte * 4;
  11393. /* On 5703 and later chips, the boundary bits have no
  11394. * effect.
  11395. */
  11396. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11397. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11398. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11399. goto out;
  11400. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11401. goal = BOUNDARY_MULTI_CACHELINE;
  11402. #else
  11403. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11404. goal = BOUNDARY_SINGLE_CACHELINE;
  11405. #else
  11406. goal = 0;
  11407. #endif
  11408. #endif
  11409. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11410. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11411. goto out;
  11412. }
  11413. if (!goal)
  11414. goto out;
  11415. /* PCI controllers on most RISC systems tend to disconnect
  11416. * when a device tries to burst across a cache-line boundary.
  11417. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11418. *
  11419. * Unfortunately, for PCI-E there are only limited
  11420. * write-side controls for this, and thus for reads
  11421. * we will still get the disconnects. We'll also waste
  11422. * these PCI cycles for both read and write for chips
  11423. * other than 5700 and 5701 which do not implement the
  11424. * boundary bits.
  11425. */
  11426. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11427. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11428. switch (cacheline_size) {
  11429. case 16:
  11430. case 32:
  11431. case 64:
  11432. case 128:
  11433. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11434. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11435. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11436. } else {
  11437. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11438. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11439. }
  11440. break;
  11441. case 256:
  11442. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11443. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11444. break;
  11445. default:
  11446. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11447. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11448. break;
  11449. }
  11450. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11451. switch (cacheline_size) {
  11452. case 16:
  11453. case 32:
  11454. case 64:
  11455. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11456. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11457. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11458. break;
  11459. }
  11460. /* fallthrough */
  11461. case 128:
  11462. default:
  11463. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11464. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11465. break;
  11466. }
  11467. } else {
  11468. switch (cacheline_size) {
  11469. case 16:
  11470. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11471. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11472. DMA_RWCTRL_WRITE_BNDRY_16);
  11473. break;
  11474. }
  11475. /* fallthrough */
  11476. case 32:
  11477. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11478. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11479. DMA_RWCTRL_WRITE_BNDRY_32);
  11480. break;
  11481. }
  11482. /* fallthrough */
  11483. case 64:
  11484. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11485. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11486. DMA_RWCTRL_WRITE_BNDRY_64);
  11487. break;
  11488. }
  11489. /* fallthrough */
  11490. case 128:
  11491. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11492. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11493. DMA_RWCTRL_WRITE_BNDRY_128);
  11494. break;
  11495. }
  11496. /* fallthrough */
  11497. case 256:
  11498. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11499. DMA_RWCTRL_WRITE_BNDRY_256);
  11500. break;
  11501. case 512:
  11502. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11503. DMA_RWCTRL_WRITE_BNDRY_512);
  11504. break;
  11505. case 1024:
  11506. default:
  11507. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11508. DMA_RWCTRL_WRITE_BNDRY_1024);
  11509. break;
  11510. }
  11511. }
  11512. out:
  11513. return val;
  11514. }
  11515. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11516. {
  11517. struct tg3_internal_buffer_desc test_desc;
  11518. u32 sram_dma_descs;
  11519. int i, ret;
  11520. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11521. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11522. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11523. tw32(RDMAC_STATUS, 0);
  11524. tw32(WDMAC_STATUS, 0);
  11525. tw32(BUFMGR_MODE, 0);
  11526. tw32(FTQ_RESET, 0);
  11527. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11528. test_desc.addr_lo = buf_dma & 0xffffffff;
  11529. test_desc.nic_mbuf = 0x00002100;
  11530. test_desc.len = size;
  11531. /*
  11532. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11533. * the *second* time the tg3 driver was getting loaded after an
  11534. * initial scan.
  11535. *
  11536. * Broadcom tells me:
  11537. * ...the DMA engine is connected to the GRC block and a DMA
  11538. * reset may affect the GRC block in some unpredictable way...
  11539. * The behavior of resets to individual blocks has not been tested.
  11540. *
  11541. * Broadcom noted the GRC reset will also reset all sub-components.
  11542. */
  11543. if (to_device) {
  11544. test_desc.cqid_sqid = (13 << 8) | 2;
  11545. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11546. udelay(40);
  11547. } else {
  11548. test_desc.cqid_sqid = (16 << 8) | 7;
  11549. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11550. udelay(40);
  11551. }
  11552. test_desc.flags = 0x00000005;
  11553. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11554. u32 val;
  11555. val = *(((u32 *)&test_desc) + i);
  11556. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11557. sram_dma_descs + (i * sizeof(u32)));
  11558. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11559. }
  11560. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11561. if (to_device)
  11562. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11563. else
  11564. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11565. ret = -ENODEV;
  11566. for (i = 0; i < 40; i++) {
  11567. u32 val;
  11568. if (to_device)
  11569. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11570. else
  11571. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11572. if ((val & 0xffff) == sram_dma_descs) {
  11573. ret = 0;
  11574. break;
  11575. }
  11576. udelay(100);
  11577. }
  11578. return ret;
  11579. }
  11580. #define TEST_BUFFER_SIZE 0x2000
  11581. static int __devinit tg3_test_dma(struct tg3 *tp)
  11582. {
  11583. dma_addr_t buf_dma;
  11584. u32 *buf, saved_dma_rwctrl;
  11585. int ret = 0;
  11586. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11587. if (!buf) {
  11588. ret = -ENOMEM;
  11589. goto out_nofree;
  11590. }
  11591. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11592. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11593. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11594. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11595. goto out;
  11596. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11597. /* DMA read watermark not used on PCIE */
  11598. tp->dma_rwctrl |= 0x00180000;
  11599. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11602. tp->dma_rwctrl |= 0x003f0000;
  11603. else
  11604. tp->dma_rwctrl |= 0x003f000f;
  11605. } else {
  11606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11607. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11608. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11609. u32 read_water = 0x7;
  11610. /* If the 5704 is behind the EPB bridge, we can
  11611. * do the less restrictive ONE_DMA workaround for
  11612. * better performance.
  11613. */
  11614. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11616. tp->dma_rwctrl |= 0x8000;
  11617. else if (ccval == 0x6 || ccval == 0x7)
  11618. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11620. read_water = 4;
  11621. /* Set bit 23 to enable PCIX hw bug fix */
  11622. tp->dma_rwctrl |=
  11623. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11624. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11625. (1 << 23);
  11626. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11627. /* 5780 always in PCIX mode */
  11628. tp->dma_rwctrl |= 0x00144000;
  11629. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11630. /* 5714 always in PCIX mode */
  11631. tp->dma_rwctrl |= 0x00148000;
  11632. } else {
  11633. tp->dma_rwctrl |= 0x001b000f;
  11634. }
  11635. }
  11636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11638. tp->dma_rwctrl &= 0xfffffff0;
  11639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11640. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11641. /* Remove this if it causes problems for some boards. */
  11642. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11643. /* On 5700/5701 chips, we need to set this bit.
  11644. * Otherwise the chip will issue cacheline transactions
  11645. * to streamable DMA memory with not all the byte
  11646. * enables turned on. This is an error on several
  11647. * RISC PCI controllers, in particular sparc64.
  11648. *
  11649. * On 5703/5704 chips, this bit has been reassigned
  11650. * a different meaning. In particular, it is used
  11651. * on those chips to enable a PCI-X workaround.
  11652. */
  11653. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11654. }
  11655. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11656. #if 0
  11657. /* Unneeded, already done by tg3_get_invariants. */
  11658. tg3_switch_clocks(tp);
  11659. #endif
  11660. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11661. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11662. goto out;
  11663. /* It is best to perform DMA test with maximum write burst size
  11664. * to expose the 5700/5701 write DMA bug.
  11665. */
  11666. saved_dma_rwctrl = tp->dma_rwctrl;
  11667. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11668. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11669. while (1) {
  11670. u32 *p = buf, i;
  11671. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11672. p[i] = i;
  11673. /* Send the buffer to the chip. */
  11674. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11675. if (ret) {
  11676. dev_err(&tp->pdev->dev,
  11677. "%s: Buffer write failed. err = %d\n",
  11678. __func__, ret);
  11679. break;
  11680. }
  11681. #if 0
  11682. /* validate data reached card RAM correctly. */
  11683. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11684. u32 val;
  11685. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11686. if (le32_to_cpu(val) != p[i]) {
  11687. dev_err(&tp->pdev->dev,
  11688. "%s: Buffer corrupted on device! "
  11689. "(%d != %d)\n", __func__, val, i);
  11690. /* ret = -ENODEV here? */
  11691. }
  11692. p[i] = 0;
  11693. }
  11694. #endif
  11695. /* Now read it back. */
  11696. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11697. if (ret) {
  11698. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11699. "err = %d\n", __func__, ret);
  11700. break;
  11701. }
  11702. /* Verify it. */
  11703. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11704. if (p[i] == i)
  11705. continue;
  11706. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11707. DMA_RWCTRL_WRITE_BNDRY_16) {
  11708. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11709. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11710. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11711. break;
  11712. } else {
  11713. dev_err(&tp->pdev->dev,
  11714. "%s: Buffer corrupted on read back! "
  11715. "(%d != %d)\n", __func__, p[i], i);
  11716. ret = -ENODEV;
  11717. goto out;
  11718. }
  11719. }
  11720. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11721. /* Success. */
  11722. ret = 0;
  11723. break;
  11724. }
  11725. }
  11726. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11727. DMA_RWCTRL_WRITE_BNDRY_16) {
  11728. static struct pci_device_id dma_wait_state_chipsets[] = {
  11729. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11730. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11731. { },
  11732. };
  11733. /* DMA test passed without adjusting DMA boundary,
  11734. * now look for chipsets that are known to expose the
  11735. * DMA bug without failing the test.
  11736. */
  11737. if (pci_dev_present(dma_wait_state_chipsets)) {
  11738. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11739. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11740. } else {
  11741. /* Safe to use the calculated DMA boundary. */
  11742. tp->dma_rwctrl = saved_dma_rwctrl;
  11743. }
  11744. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11745. }
  11746. out:
  11747. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11748. out_nofree:
  11749. return ret;
  11750. }
  11751. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11752. {
  11753. tp->link_config.advertising =
  11754. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11755. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11756. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11757. ADVERTISED_Autoneg | ADVERTISED_MII);
  11758. tp->link_config.speed = SPEED_INVALID;
  11759. tp->link_config.duplex = DUPLEX_INVALID;
  11760. tp->link_config.autoneg = AUTONEG_ENABLE;
  11761. tp->link_config.active_speed = SPEED_INVALID;
  11762. tp->link_config.active_duplex = DUPLEX_INVALID;
  11763. tp->link_config.phy_is_low_power = 0;
  11764. tp->link_config.orig_speed = SPEED_INVALID;
  11765. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11766. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11767. }
  11768. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11769. {
  11770. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11771. tp->bufmgr_config.mbuf_read_dma_low_water =
  11772. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11773. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11774. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11775. tp->bufmgr_config.mbuf_high_water =
  11776. DEFAULT_MB_HIGH_WATER_57765;
  11777. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11778. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11779. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11780. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11781. tp->bufmgr_config.mbuf_high_water_jumbo =
  11782. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11783. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11784. tp->bufmgr_config.mbuf_read_dma_low_water =
  11785. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11786. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11787. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11788. tp->bufmgr_config.mbuf_high_water =
  11789. DEFAULT_MB_HIGH_WATER_5705;
  11790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11791. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11792. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11793. tp->bufmgr_config.mbuf_high_water =
  11794. DEFAULT_MB_HIGH_WATER_5906;
  11795. }
  11796. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11797. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11798. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11799. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11800. tp->bufmgr_config.mbuf_high_water_jumbo =
  11801. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11802. } else {
  11803. tp->bufmgr_config.mbuf_read_dma_low_water =
  11804. DEFAULT_MB_RDMA_LOW_WATER;
  11805. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11806. DEFAULT_MB_MACRX_LOW_WATER;
  11807. tp->bufmgr_config.mbuf_high_water =
  11808. DEFAULT_MB_HIGH_WATER;
  11809. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11810. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11811. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11812. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11813. tp->bufmgr_config.mbuf_high_water_jumbo =
  11814. DEFAULT_MB_HIGH_WATER_JUMBO;
  11815. }
  11816. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11817. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11818. }
  11819. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11820. {
  11821. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11822. case TG3_PHY_ID_BCM5400: return "5400";
  11823. case TG3_PHY_ID_BCM5401: return "5401";
  11824. case TG3_PHY_ID_BCM5411: return "5411";
  11825. case TG3_PHY_ID_BCM5701: return "5701";
  11826. case TG3_PHY_ID_BCM5703: return "5703";
  11827. case TG3_PHY_ID_BCM5704: return "5704";
  11828. case TG3_PHY_ID_BCM5705: return "5705";
  11829. case TG3_PHY_ID_BCM5750: return "5750";
  11830. case TG3_PHY_ID_BCM5752: return "5752";
  11831. case TG3_PHY_ID_BCM5714: return "5714";
  11832. case TG3_PHY_ID_BCM5780: return "5780";
  11833. case TG3_PHY_ID_BCM5755: return "5755";
  11834. case TG3_PHY_ID_BCM5787: return "5787";
  11835. case TG3_PHY_ID_BCM5784: return "5784";
  11836. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11837. case TG3_PHY_ID_BCM5906: return "5906";
  11838. case TG3_PHY_ID_BCM5761: return "5761";
  11839. case TG3_PHY_ID_BCM5718C: return "5718C";
  11840. case TG3_PHY_ID_BCM5718S: return "5718S";
  11841. case TG3_PHY_ID_BCM57765: return "57765";
  11842. case TG3_PHY_ID_BCM5719C: return "5719C";
  11843. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11844. case 0: return "serdes";
  11845. default: return "unknown";
  11846. }
  11847. }
  11848. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11849. {
  11850. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11851. strcpy(str, "PCI Express");
  11852. return str;
  11853. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11854. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11855. strcpy(str, "PCIX:");
  11856. if ((clock_ctrl == 7) ||
  11857. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11858. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11859. strcat(str, "133MHz");
  11860. else if (clock_ctrl == 0)
  11861. strcat(str, "33MHz");
  11862. else if (clock_ctrl == 2)
  11863. strcat(str, "50MHz");
  11864. else if (clock_ctrl == 4)
  11865. strcat(str, "66MHz");
  11866. else if (clock_ctrl == 6)
  11867. strcat(str, "100MHz");
  11868. } else {
  11869. strcpy(str, "PCI:");
  11870. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11871. strcat(str, "66MHz");
  11872. else
  11873. strcat(str, "33MHz");
  11874. }
  11875. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11876. strcat(str, ":32-bit");
  11877. else
  11878. strcat(str, ":64-bit");
  11879. return str;
  11880. }
  11881. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11882. {
  11883. struct pci_dev *peer;
  11884. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11885. for (func = 0; func < 8; func++) {
  11886. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11887. if (peer && peer != tp->pdev)
  11888. break;
  11889. pci_dev_put(peer);
  11890. }
  11891. /* 5704 can be configured in single-port mode, set peer to
  11892. * tp->pdev in that case.
  11893. */
  11894. if (!peer) {
  11895. peer = tp->pdev;
  11896. return peer;
  11897. }
  11898. /*
  11899. * We don't need to keep the refcount elevated; there's no way
  11900. * to remove one half of this device without removing the other
  11901. */
  11902. pci_dev_put(peer);
  11903. return peer;
  11904. }
  11905. static void __devinit tg3_init_coal(struct tg3 *tp)
  11906. {
  11907. struct ethtool_coalesce *ec = &tp->coal;
  11908. memset(ec, 0, sizeof(*ec));
  11909. ec->cmd = ETHTOOL_GCOALESCE;
  11910. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11911. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11912. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11913. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11914. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11915. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11916. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11917. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11918. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11919. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11920. HOSTCC_MODE_CLRTICK_TXBD)) {
  11921. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11922. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11923. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11924. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11925. }
  11926. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11927. ec->rx_coalesce_usecs_irq = 0;
  11928. ec->tx_coalesce_usecs_irq = 0;
  11929. ec->stats_block_coalesce_usecs = 0;
  11930. }
  11931. }
  11932. static const struct net_device_ops tg3_netdev_ops = {
  11933. .ndo_open = tg3_open,
  11934. .ndo_stop = tg3_close,
  11935. .ndo_start_xmit = tg3_start_xmit,
  11936. .ndo_get_stats64 = tg3_get_stats64,
  11937. .ndo_validate_addr = eth_validate_addr,
  11938. .ndo_set_multicast_list = tg3_set_rx_mode,
  11939. .ndo_set_mac_address = tg3_set_mac_addr,
  11940. .ndo_do_ioctl = tg3_ioctl,
  11941. .ndo_tx_timeout = tg3_tx_timeout,
  11942. .ndo_change_mtu = tg3_change_mtu,
  11943. #if TG3_VLAN_TAG_USED
  11944. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11945. #endif
  11946. #ifdef CONFIG_NET_POLL_CONTROLLER
  11947. .ndo_poll_controller = tg3_poll_controller,
  11948. #endif
  11949. };
  11950. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11951. .ndo_open = tg3_open,
  11952. .ndo_stop = tg3_close,
  11953. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11954. .ndo_get_stats64 = tg3_get_stats64,
  11955. .ndo_validate_addr = eth_validate_addr,
  11956. .ndo_set_multicast_list = tg3_set_rx_mode,
  11957. .ndo_set_mac_address = tg3_set_mac_addr,
  11958. .ndo_do_ioctl = tg3_ioctl,
  11959. .ndo_tx_timeout = tg3_tx_timeout,
  11960. .ndo_change_mtu = tg3_change_mtu,
  11961. #if TG3_VLAN_TAG_USED
  11962. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11963. #endif
  11964. #ifdef CONFIG_NET_POLL_CONTROLLER
  11965. .ndo_poll_controller = tg3_poll_controller,
  11966. #endif
  11967. };
  11968. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11969. const struct pci_device_id *ent)
  11970. {
  11971. struct net_device *dev;
  11972. struct tg3 *tp;
  11973. int i, err, pm_cap;
  11974. u32 sndmbx, rcvmbx, intmbx;
  11975. char str[40];
  11976. u64 dma_mask, persist_dma_mask;
  11977. printk_once(KERN_INFO "%s\n", version);
  11978. err = pci_enable_device(pdev);
  11979. if (err) {
  11980. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  11981. return err;
  11982. }
  11983. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11984. if (err) {
  11985. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  11986. goto err_out_disable_pdev;
  11987. }
  11988. pci_set_master(pdev);
  11989. /* Find power-management capability. */
  11990. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11991. if (pm_cap == 0) {
  11992. dev_err(&pdev->dev,
  11993. "Cannot find Power Management capability, aborting\n");
  11994. err = -EIO;
  11995. goto err_out_free_res;
  11996. }
  11997. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11998. if (!dev) {
  11999. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12000. err = -ENOMEM;
  12001. goto err_out_free_res;
  12002. }
  12003. SET_NETDEV_DEV(dev, &pdev->dev);
  12004. #if TG3_VLAN_TAG_USED
  12005. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12006. #endif
  12007. tp = netdev_priv(dev);
  12008. tp->pdev = pdev;
  12009. tp->dev = dev;
  12010. tp->pm_cap = pm_cap;
  12011. tp->rx_mode = TG3_DEF_RX_MODE;
  12012. tp->tx_mode = TG3_DEF_TX_MODE;
  12013. if (tg3_debug > 0)
  12014. tp->msg_enable = tg3_debug;
  12015. else
  12016. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12017. /* The word/byte swap controls here control register access byte
  12018. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12019. * setting below.
  12020. */
  12021. tp->misc_host_ctrl =
  12022. MISC_HOST_CTRL_MASK_PCI_INT |
  12023. MISC_HOST_CTRL_WORD_SWAP |
  12024. MISC_HOST_CTRL_INDIR_ACCESS |
  12025. MISC_HOST_CTRL_PCISTATE_RW;
  12026. /* The NONFRM (non-frame) byte/word swap controls take effect
  12027. * on descriptor entries, anything which isn't packet data.
  12028. *
  12029. * The StrongARM chips on the board (one for tx, one for rx)
  12030. * are running in big-endian mode.
  12031. */
  12032. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12033. GRC_MODE_WSWAP_NONFRM_DATA);
  12034. #ifdef __BIG_ENDIAN
  12035. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12036. #endif
  12037. spin_lock_init(&tp->lock);
  12038. spin_lock_init(&tp->indirect_lock);
  12039. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12040. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12041. if (!tp->regs) {
  12042. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12043. err = -ENOMEM;
  12044. goto err_out_free_dev;
  12045. }
  12046. tg3_init_link_config(tp);
  12047. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12048. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12049. dev->ethtool_ops = &tg3_ethtool_ops;
  12050. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12051. dev->irq = pdev->irq;
  12052. err = tg3_get_invariants(tp);
  12053. if (err) {
  12054. dev_err(&pdev->dev,
  12055. "Problem fetching invariants of chip, aborting\n");
  12056. goto err_out_iounmap;
  12057. }
  12058. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12059. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
  12060. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12061. dev->netdev_ops = &tg3_netdev_ops;
  12062. else
  12063. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12064. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12065. * device behind the EPB cannot support DMA addresses > 40-bit.
  12066. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12067. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12068. * do DMA address check in tg3_start_xmit().
  12069. */
  12070. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12071. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12072. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12073. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12074. #ifdef CONFIG_HIGHMEM
  12075. dma_mask = DMA_BIT_MASK(64);
  12076. #endif
  12077. } else
  12078. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12079. /* Configure DMA attributes. */
  12080. if (dma_mask > DMA_BIT_MASK(32)) {
  12081. err = pci_set_dma_mask(pdev, dma_mask);
  12082. if (!err) {
  12083. dev->features |= NETIF_F_HIGHDMA;
  12084. err = pci_set_consistent_dma_mask(pdev,
  12085. persist_dma_mask);
  12086. if (err < 0) {
  12087. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12088. "DMA for consistent allocations\n");
  12089. goto err_out_iounmap;
  12090. }
  12091. }
  12092. }
  12093. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12094. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12095. if (err) {
  12096. dev_err(&pdev->dev,
  12097. "No usable DMA configuration, aborting\n");
  12098. goto err_out_iounmap;
  12099. }
  12100. }
  12101. tg3_init_bufmgr_config(tp);
  12102. /* Selectively allow TSO based on operating conditions */
  12103. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12104. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12105. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12106. else {
  12107. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12108. tp->fw_needed = NULL;
  12109. }
  12110. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12111. tp->fw_needed = FIRMWARE_TG3;
  12112. /* TSO is on by default on chips that support hardware TSO.
  12113. * Firmware TSO on older chips gives lower performance, so it
  12114. * is off by default, but can be enabled using ethtool.
  12115. */
  12116. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12117. (dev->features & NETIF_F_IP_CSUM)) {
  12118. dev->features |= NETIF_F_TSO;
  12119. vlan_features_add(dev, NETIF_F_TSO);
  12120. }
  12121. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12122. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12123. if (dev->features & NETIF_F_IPV6_CSUM) {
  12124. dev->features |= NETIF_F_TSO6;
  12125. vlan_features_add(dev, NETIF_F_TSO6);
  12126. }
  12127. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12129. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12130. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12133. dev->features |= NETIF_F_TSO_ECN;
  12134. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12135. }
  12136. }
  12137. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12138. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12139. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12140. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12141. tp->rx_pending = 63;
  12142. }
  12143. err = tg3_get_device_address(tp);
  12144. if (err) {
  12145. dev_err(&pdev->dev,
  12146. "Could not obtain valid ethernet address, aborting\n");
  12147. goto err_out_iounmap;
  12148. }
  12149. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12150. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12151. if (!tp->aperegs) {
  12152. dev_err(&pdev->dev,
  12153. "Cannot map APE registers, aborting\n");
  12154. err = -ENOMEM;
  12155. goto err_out_iounmap;
  12156. }
  12157. tg3_ape_lock_init(tp);
  12158. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12159. tg3_read_dash_ver(tp);
  12160. }
  12161. /*
  12162. * Reset chip in case UNDI or EFI driver did not shutdown
  12163. * DMA self test will enable WDMAC and we'll see (spurious)
  12164. * pending DMA on the PCI bus at that point.
  12165. */
  12166. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12167. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12168. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12169. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12170. }
  12171. err = tg3_test_dma(tp);
  12172. if (err) {
  12173. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12174. goto err_out_apeunmap;
  12175. }
  12176. /* flow control autonegotiation is default behavior */
  12177. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12178. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12179. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12180. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12181. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12182. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12183. struct tg3_napi *tnapi = &tp->napi[i];
  12184. tnapi->tp = tp;
  12185. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12186. tnapi->int_mbox = intmbx;
  12187. if (i < 4)
  12188. intmbx += 0x8;
  12189. else
  12190. intmbx += 0x4;
  12191. tnapi->consmbox = rcvmbx;
  12192. tnapi->prodmbox = sndmbx;
  12193. if (i) {
  12194. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12195. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12196. } else {
  12197. tnapi->coal_now = HOSTCC_MODE_NOW;
  12198. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12199. }
  12200. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12201. break;
  12202. /*
  12203. * If we support MSIX, we'll be using RSS. If we're using
  12204. * RSS, the first vector only handles link interrupts and the
  12205. * remaining vectors handle rx and tx interrupts. Reuse the
  12206. * mailbox values for the next iteration. The values we setup
  12207. * above are still useful for the single vectored mode.
  12208. */
  12209. if (!i)
  12210. continue;
  12211. rcvmbx += 0x8;
  12212. if (sndmbx & 0x4)
  12213. sndmbx -= 0x4;
  12214. else
  12215. sndmbx += 0xc;
  12216. }
  12217. tg3_init_coal(tp);
  12218. pci_set_drvdata(pdev, dev);
  12219. err = register_netdev(dev);
  12220. if (err) {
  12221. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12222. goto err_out_apeunmap;
  12223. }
  12224. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12225. tp->board_part_number,
  12226. tp->pci_chip_rev_id,
  12227. tg3_bus_string(tp, str),
  12228. dev->dev_addr);
  12229. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12230. struct phy_device *phydev;
  12231. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12232. netdev_info(dev,
  12233. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12234. phydev->drv->name, dev_name(&phydev->dev));
  12235. } else
  12236. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12237. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12238. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12239. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12240. "10/100/1000Base-T")),
  12241. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12242. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12243. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12244. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12245. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12246. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12247. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12248. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12249. tp->dma_rwctrl,
  12250. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12251. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12252. return 0;
  12253. err_out_apeunmap:
  12254. if (tp->aperegs) {
  12255. iounmap(tp->aperegs);
  12256. tp->aperegs = NULL;
  12257. }
  12258. err_out_iounmap:
  12259. if (tp->regs) {
  12260. iounmap(tp->regs);
  12261. tp->regs = NULL;
  12262. }
  12263. err_out_free_dev:
  12264. free_netdev(dev);
  12265. err_out_free_res:
  12266. pci_release_regions(pdev);
  12267. err_out_disable_pdev:
  12268. pci_disable_device(pdev);
  12269. pci_set_drvdata(pdev, NULL);
  12270. return err;
  12271. }
  12272. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12273. {
  12274. struct net_device *dev = pci_get_drvdata(pdev);
  12275. if (dev) {
  12276. struct tg3 *tp = netdev_priv(dev);
  12277. if (tp->fw)
  12278. release_firmware(tp->fw);
  12279. flush_scheduled_work();
  12280. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12281. tg3_phy_fini(tp);
  12282. tg3_mdio_fini(tp);
  12283. }
  12284. unregister_netdev(dev);
  12285. if (tp->aperegs) {
  12286. iounmap(tp->aperegs);
  12287. tp->aperegs = NULL;
  12288. }
  12289. if (tp->regs) {
  12290. iounmap(tp->regs);
  12291. tp->regs = NULL;
  12292. }
  12293. free_netdev(dev);
  12294. pci_release_regions(pdev);
  12295. pci_disable_device(pdev);
  12296. pci_set_drvdata(pdev, NULL);
  12297. }
  12298. }
  12299. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12300. {
  12301. struct net_device *dev = pci_get_drvdata(pdev);
  12302. struct tg3 *tp = netdev_priv(dev);
  12303. pci_power_t target_state;
  12304. int err;
  12305. /* PCI register 4 needs to be saved whether netif_running() or not.
  12306. * MSI address and data need to be saved if using MSI and
  12307. * netif_running().
  12308. */
  12309. pci_save_state(pdev);
  12310. if (!netif_running(dev))
  12311. return 0;
  12312. flush_scheduled_work();
  12313. tg3_phy_stop(tp);
  12314. tg3_netif_stop(tp);
  12315. del_timer_sync(&tp->timer);
  12316. tg3_full_lock(tp, 1);
  12317. tg3_disable_ints(tp);
  12318. tg3_full_unlock(tp);
  12319. netif_device_detach(dev);
  12320. tg3_full_lock(tp, 0);
  12321. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12322. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12323. tg3_full_unlock(tp);
  12324. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12325. err = tg3_set_power_state(tp, target_state);
  12326. if (err) {
  12327. int err2;
  12328. tg3_full_lock(tp, 0);
  12329. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12330. err2 = tg3_restart_hw(tp, 1);
  12331. if (err2)
  12332. goto out;
  12333. tp->timer.expires = jiffies + tp->timer_offset;
  12334. add_timer(&tp->timer);
  12335. netif_device_attach(dev);
  12336. tg3_netif_start(tp);
  12337. out:
  12338. tg3_full_unlock(tp);
  12339. if (!err2)
  12340. tg3_phy_start(tp);
  12341. }
  12342. return err;
  12343. }
  12344. static int tg3_resume(struct pci_dev *pdev)
  12345. {
  12346. struct net_device *dev = pci_get_drvdata(pdev);
  12347. struct tg3 *tp = netdev_priv(dev);
  12348. int err;
  12349. pci_restore_state(tp->pdev);
  12350. if (!netif_running(dev))
  12351. return 0;
  12352. err = tg3_set_power_state(tp, PCI_D0);
  12353. if (err)
  12354. return err;
  12355. netif_device_attach(dev);
  12356. tg3_full_lock(tp, 0);
  12357. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12358. err = tg3_restart_hw(tp, 1);
  12359. if (err)
  12360. goto out;
  12361. tp->timer.expires = jiffies + tp->timer_offset;
  12362. add_timer(&tp->timer);
  12363. tg3_netif_start(tp);
  12364. out:
  12365. tg3_full_unlock(tp);
  12366. if (!err)
  12367. tg3_phy_start(tp);
  12368. return err;
  12369. }
  12370. static struct pci_driver tg3_driver = {
  12371. .name = DRV_MODULE_NAME,
  12372. .id_table = tg3_pci_tbl,
  12373. .probe = tg3_init_one,
  12374. .remove = __devexit_p(tg3_remove_one),
  12375. .suspend = tg3_suspend,
  12376. .resume = tg3_resume
  12377. };
  12378. static int __init tg3_init(void)
  12379. {
  12380. return pci_register_driver(&tg3_driver);
  12381. }
  12382. static void __exit tg3_cleanup(void)
  12383. {
  12384. pci_unregister_driver(&tg3_driver);
  12385. }
  12386. module_init(tg3_init);
  12387. module_exit(tg3_cleanup);