da850.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <asm/mach/map.h>
  20. #include <mach/psc.h>
  21. #include <mach/irqs.h>
  22. #include <mach/cputype.h>
  23. #include <mach/common.h>
  24. #include <mach/time.h>
  25. #include <mach/da8xx.h>
  26. #include <mach/cpufreq.h>
  27. #include <mach/pm.h>
  28. #include <mach/gpio.h>
  29. #include "clock.h"
  30. #include "mux.h"
  31. /* SoC specific clock flags */
  32. #define DA850_CLK_ASYNC3 BIT(16)
  33. #define DA850_PLL1_BASE 0x01e1a000
  34. #define DA850_TIMER64P2_BASE 0x01f0c000
  35. #define DA850_TIMER64P3_BASE 0x01f0d000
  36. #define DA850_REF_FREQ 24000000
  37. #define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
  38. #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
  39. #define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
  40. static int da850_set_armrate(struct clk *clk, unsigned long rate);
  41. static int da850_round_armrate(struct clk *clk, unsigned long rate);
  42. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
  43. static struct pll_data pll0_data = {
  44. .num = 1,
  45. .phys_base = DA8XX_PLL0_BASE,
  46. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  47. };
  48. static struct clk ref_clk = {
  49. .name = "ref_clk",
  50. .rate = DA850_REF_FREQ,
  51. };
  52. static struct clk pll0_clk = {
  53. .name = "pll0",
  54. .parent = &ref_clk,
  55. .pll_data = &pll0_data,
  56. .flags = CLK_PLL,
  57. .set_rate = da850_set_pll0rate,
  58. };
  59. static struct clk pll0_aux_clk = {
  60. .name = "pll0_aux_clk",
  61. .parent = &pll0_clk,
  62. .flags = CLK_PLL | PRE_PLL,
  63. };
  64. static struct clk pll0_sysclk2 = {
  65. .name = "pll0_sysclk2",
  66. .parent = &pll0_clk,
  67. .flags = CLK_PLL,
  68. .div_reg = PLLDIV2,
  69. };
  70. static struct clk pll0_sysclk3 = {
  71. .name = "pll0_sysclk3",
  72. .parent = &pll0_clk,
  73. .flags = CLK_PLL,
  74. .div_reg = PLLDIV3,
  75. .set_rate = davinci_set_sysclk_rate,
  76. .maxrate = 100000000,
  77. };
  78. static struct clk pll0_sysclk4 = {
  79. .name = "pll0_sysclk4",
  80. .parent = &pll0_clk,
  81. .flags = CLK_PLL,
  82. .div_reg = PLLDIV4,
  83. };
  84. static struct clk pll0_sysclk5 = {
  85. .name = "pll0_sysclk5",
  86. .parent = &pll0_clk,
  87. .flags = CLK_PLL,
  88. .div_reg = PLLDIV5,
  89. };
  90. static struct clk pll0_sysclk6 = {
  91. .name = "pll0_sysclk6",
  92. .parent = &pll0_clk,
  93. .flags = CLK_PLL,
  94. .div_reg = PLLDIV6,
  95. };
  96. static struct clk pll0_sysclk7 = {
  97. .name = "pll0_sysclk7",
  98. .parent = &pll0_clk,
  99. .flags = CLK_PLL,
  100. .div_reg = PLLDIV7,
  101. };
  102. static struct pll_data pll1_data = {
  103. .num = 2,
  104. .phys_base = DA850_PLL1_BASE,
  105. .flags = PLL_HAS_POSTDIV,
  106. };
  107. static struct clk pll1_clk = {
  108. .name = "pll1",
  109. .parent = &ref_clk,
  110. .pll_data = &pll1_data,
  111. .flags = CLK_PLL,
  112. };
  113. static struct clk pll1_aux_clk = {
  114. .name = "pll1_aux_clk",
  115. .parent = &pll1_clk,
  116. .flags = CLK_PLL | PRE_PLL,
  117. };
  118. static struct clk pll1_sysclk2 = {
  119. .name = "pll1_sysclk2",
  120. .parent = &pll1_clk,
  121. .flags = CLK_PLL,
  122. .div_reg = PLLDIV2,
  123. };
  124. static struct clk pll1_sysclk3 = {
  125. .name = "pll1_sysclk3",
  126. .parent = &pll1_clk,
  127. .flags = CLK_PLL,
  128. .div_reg = PLLDIV3,
  129. };
  130. static struct clk pll1_sysclk4 = {
  131. .name = "pll1_sysclk4",
  132. .parent = &pll1_clk,
  133. .flags = CLK_PLL,
  134. .div_reg = PLLDIV4,
  135. };
  136. static struct clk pll1_sysclk5 = {
  137. .name = "pll1_sysclk5",
  138. .parent = &pll1_clk,
  139. .flags = CLK_PLL,
  140. .div_reg = PLLDIV5,
  141. };
  142. static struct clk pll1_sysclk6 = {
  143. .name = "pll0_sysclk6",
  144. .parent = &pll0_clk,
  145. .flags = CLK_PLL,
  146. .div_reg = PLLDIV6,
  147. };
  148. static struct clk pll1_sysclk7 = {
  149. .name = "pll1_sysclk7",
  150. .parent = &pll1_clk,
  151. .flags = CLK_PLL,
  152. .div_reg = PLLDIV7,
  153. };
  154. static struct clk i2c0_clk = {
  155. .name = "i2c0",
  156. .parent = &pll0_aux_clk,
  157. };
  158. static struct clk timerp64_0_clk = {
  159. .name = "timer0",
  160. .parent = &pll0_aux_clk,
  161. };
  162. static struct clk timerp64_1_clk = {
  163. .name = "timer1",
  164. .parent = &pll0_aux_clk,
  165. };
  166. static struct clk arm_rom_clk = {
  167. .name = "arm_rom",
  168. .parent = &pll0_sysclk2,
  169. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  170. .flags = ALWAYS_ENABLED,
  171. };
  172. static struct clk tpcc0_clk = {
  173. .name = "tpcc0",
  174. .parent = &pll0_sysclk2,
  175. .lpsc = DA8XX_LPSC0_TPCC,
  176. .flags = ALWAYS_ENABLED | CLK_PSC,
  177. };
  178. static struct clk tptc0_clk = {
  179. .name = "tptc0",
  180. .parent = &pll0_sysclk2,
  181. .lpsc = DA8XX_LPSC0_TPTC0,
  182. .flags = ALWAYS_ENABLED,
  183. };
  184. static struct clk tptc1_clk = {
  185. .name = "tptc1",
  186. .parent = &pll0_sysclk2,
  187. .lpsc = DA8XX_LPSC0_TPTC1,
  188. .flags = ALWAYS_ENABLED,
  189. };
  190. static struct clk tpcc1_clk = {
  191. .name = "tpcc1",
  192. .parent = &pll0_sysclk2,
  193. .lpsc = DA850_LPSC1_TPCC1,
  194. .gpsc = 1,
  195. .flags = CLK_PSC | ALWAYS_ENABLED,
  196. };
  197. static struct clk tptc2_clk = {
  198. .name = "tptc2",
  199. .parent = &pll0_sysclk2,
  200. .lpsc = DA850_LPSC1_TPTC2,
  201. .gpsc = 1,
  202. .flags = ALWAYS_ENABLED,
  203. };
  204. static struct clk uart0_clk = {
  205. .name = "uart0",
  206. .parent = &pll0_sysclk2,
  207. .lpsc = DA8XX_LPSC0_UART0,
  208. };
  209. static struct clk uart1_clk = {
  210. .name = "uart1",
  211. .parent = &pll0_sysclk2,
  212. .lpsc = DA8XX_LPSC1_UART1,
  213. .gpsc = 1,
  214. .flags = DA850_CLK_ASYNC3,
  215. };
  216. static struct clk uart2_clk = {
  217. .name = "uart2",
  218. .parent = &pll0_sysclk2,
  219. .lpsc = DA8XX_LPSC1_UART2,
  220. .gpsc = 1,
  221. .flags = DA850_CLK_ASYNC3,
  222. };
  223. static struct clk aintc_clk = {
  224. .name = "aintc",
  225. .parent = &pll0_sysclk4,
  226. .lpsc = DA8XX_LPSC0_AINTC,
  227. .flags = ALWAYS_ENABLED,
  228. };
  229. static struct clk gpio_clk = {
  230. .name = "gpio",
  231. .parent = &pll0_sysclk4,
  232. .lpsc = DA8XX_LPSC1_GPIO,
  233. .gpsc = 1,
  234. };
  235. static struct clk i2c1_clk = {
  236. .name = "i2c1",
  237. .parent = &pll0_sysclk4,
  238. .lpsc = DA8XX_LPSC1_I2C,
  239. .gpsc = 1,
  240. };
  241. static struct clk emif3_clk = {
  242. .name = "emif3",
  243. .parent = &pll0_sysclk5,
  244. .lpsc = DA8XX_LPSC1_EMIF3C,
  245. .gpsc = 1,
  246. .flags = ALWAYS_ENABLED,
  247. };
  248. static struct clk arm_clk = {
  249. .name = "arm",
  250. .parent = &pll0_sysclk6,
  251. .lpsc = DA8XX_LPSC0_ARM,
  252. .flags = ALWAYS_ENABLED,
  253. .set_rate = da850_set_armrate,
  254. .round_rate = da850_round_armrate,
  255. };
  256. static struct clk rmii_clk = {
  257. .name = "rmii",
  258. .parent = &pll0_sysclk7,
  259. };
  260. static struct clk emac_clk = {
  261. .name = "emac",
  262. .parent = &pll0_sysclk4,
  263. .lpsc = DA8XX_LPSC1_CPGMAC,
  264. .gpsc = 1,
  265. };
  266. static struct clk mcasp_clk = {
  267. .name = "mcasp",
  268. .parent = &pll0_sysclk2,
  269. .lpsc = DA8XX_LPSC1_McASP0,
  270. .gpsc = 1,
  271. .flags = DA850_CLK_ASYNC3,
  272. };
  273. static struct clk lcdc_clk = {
  274. .name = "lcdc",
  275. .parent = &pll0_sysclk2,
  276. .lpsc = DA8XX_LPSC1_LCDC,
  277. .gpsc = 1,
  278. };
  279. static struct clk mmcsd0_clk = {
  280. .name = "mmcsd0",
  281. .parent = &pll0_sysclk2,
  282. .lpsc = DA8XX_LPSC0_MMC_SD,
  283. };
  284. static struct clk mmcsd1_clk = {
  285. .name = "mmcsd1",
  286. .parent = &pll0_sysclk2,
  287. .lpsc = DA850_LPSC1_MMC_SD1,
  288. .gpsc = 1,
  289. };
  290. static struct clk aemif_clk = {
  291. .name = "aemif",
  292. .parent = &pll0_sysclk3,
  293. .lpsc = DA8XX_LPSC0_EMIF25,
  294. .flags = ALWAYS_ENABLED,
  295. };
  296. static struct clk usb11_clk = {
  297. .name = "usb11",
  298. .parent = &pll0_sysclk4,
  299. .lpsc = DA8XX_LPSC1_USB11,
  300. .gpsc = 1,
  301. };
  302. static struct clk usb20_clk = {
  303. .name = "usb20",
  304. .parent = &pll0_sysclk2,
  305. .lpsc = DA8XX_LPSC1_USB20,
  306. .gpsc = 1,
  307. };
  308. static struct clk_lookup da850_clks[] = {
  309. CLK(NULL, "ref", &ref_clk),
  310. CLK(NULL, "pll0", &pll0_clk),
  311. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  312. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  313. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  314. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  315. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  316. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  317. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  318. CLK(NULL, "pll1", &pll1_clk),
  319. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  320. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  321. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  322. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  323. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  324. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  325. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  326. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  327. CLK(NULL, "timer0", &timerp64_0_clk),
  328. CLK("watchdog", NULL, &timerp64_1_clk),
  329. CLK(NULL, "arm_rom", &arm_rom_clk),
  330. CLK(NULL, "tpcc0", &tpcc0_clk),
  331. CLK(NULL, "tptc0", &tptc0_clk),
  332. CLK(NULL, "tptc1", &tptc1_clk),
  333. CLK(NULL, "tpcc1", &tpcc1_clk),
  334. CLK(NULL, "tptc2", &tptc2_clk),
  335. CLK(NULL, "uart0", &uart0_clk),
  336. CLK(NULL, "uart1", &uart1_clk),
  337. CLK(NULL, "uart2", &uart2_clk),
  338. CLK(NULL, "aintc", &aintc_clk),
  339. CLK(NULL, "gpio", &gpio_clk),
  340. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  341. CLK(NULL, "emif3", &emif3_clk),
  342. CLK(NULL, "arm", &arm_clk),
  343. CLK(NULL, "rmii", &rmii_clk),
  344. CLK("davinci_emac.1", NULL, &emac_clk),
  345. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  346. CLK("da8xx_lcdc.0", NULL, &lcdc_clk),
  347. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  348. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  349. CLK(NULL, "aemif", &aemif_clk),
  350. CLK(NULL, "usb11", &usb11_clk),
  351. CLK(NULL, "usb20", &usb20_clk),
  352. CLK(NULL, NULL, NULL),
  353. };
  354. /*
  355. * Device specific mux setup
  356. *
  357. * soc description mux mode mode mux dbg
  358. * reg offset mask mode
  359. */
  360. static const struct mux_config da850_pins[] = {
  361. #ifdef CONFIG_DAVINCI_MUX
  362. /* UART0 function */
  363. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  364. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  365. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  366. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  367. /* UART1 function */
  368. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  369. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  370. /* UART2 function */
  371. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  372. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  373. /* I2C1 function */
  374. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  375. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  376. /* I2C0 function */
  377. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  378. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  379. /* EMAC function */
  380. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  381. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  382. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  383. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  384. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  385. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  386. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  387. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  388. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  389. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  390. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  391. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  392. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  393. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  394. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  395. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  396. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  397. MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
  398. MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
  399. MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
  400. MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
  401. MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
  402. MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
  403. MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
  404. MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
  405. /* McASP function */
  406. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  407. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  408. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  409. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  410. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  411. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  412. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  413. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  414. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  415. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  416. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  417. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  418. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  419. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  420. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  421. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  422. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  423. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  424. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  425. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  426. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  427. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  428. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  429. /* LCD function */
  430. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  431. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  432. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  433. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  434. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  435. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  436. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  437. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  438. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  439. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  440. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  441. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  442. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  443. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  444. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  445. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  446. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  447. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  448. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  449. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  450. /* MMC/SD0 function */
  451. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  452. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  453. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  454. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  455. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  456. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  457. /* EMIF2.5/EMIFA function */
  458. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  459. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  460. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  461. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  462. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  463. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  464. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  465. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  466. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  467. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  468. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  469. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  470. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  471. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  472. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  473. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  474. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  475. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  476. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  477. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  478. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  479. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  480. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  481. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  482. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  483. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  484. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  485. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  486. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  487. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  488. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  489. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  490. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  491. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  492. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  493. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  494. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  495. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  496. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  497. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  498. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  499. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  500. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  501. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  502. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  503. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  504. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  505. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  506. /* GPIO function */
  507. MUX_CFG(DA850, GPIO2_4, 6, 12, 15, 8, false)
  508. MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
  509. MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
  510. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  511. MUX_CFG(DA850, GPIO3_12, 7, 12, 15, 8, false)
  512. MUX_CFG(DA850, GPIO3_13, 7, 8, 15, 8, false)
  513. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  514. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  515. MUX_CFG(DA850, GPIO6_13, 13, 8, 15, 8, false)
  516. MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
  517. #endif
  518. };
  519. const short da850_uart0_pins[] __initdata = {
  520. DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD,
  521. -1
  522. };
  523. const short da850_uart1_pins[] __initdata = {
  524. DA850_UART1_RXD, DA850_UART1_TXD,
  525. -1
  526. };
  527. const short da850_uart2_pins[] __initdata = {
  528. DA850_UART2_RXD, DA850_UART2_TXD,
  529. -1
  530. };
  531. const short da850_i2c0_pins[] __initdata = {
  532. DA850_I2C0_SDA, DA850_I2C0_SCL,
  533. -1
  534. };
  535. const short da850_i2c1_pins[] __initdata = {
  536. DA850_I2C1_SCL, DA850_I2C1_SDA,
  537. -1
  538. };
  539. const short da850_lcdcntl_pins[] __initdata = {
  540. DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
  541. DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
  542. DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
  543. DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
  544. DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
  545. -1
  546. };
  547. const short da850_mmcsd0_pins[] __initdata = {
  548. DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2,
  549. DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD,
  550. DA850_GPIO4_0, DA850_GPIO4_1,
  551. -1
  552. };
  553. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  554. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  555. [IRQ_DA8XX_COMMTX] = 7,
  556. [IRQ_DA8XX_COMMRX] = 7,
  557. [IRQ_DA8XX_NINT] = 7,
  558. [IRQ_DA8XX_EVTOUT0] = 7,
  559. [IRQ_DA8XX_EVTOUT1] = 7,
  560. [IRQ_DA8XX_EVTOUT2] = 7,
  561. [IRQ_DA8XX_EVTOUT3] = 7,
  562. [IRQ_DA8XX_EVTOUT4] = 7,
  563. [IRQ_DA8XX_EVTOUT5] = 7,
  564. [IRQ_DA8XX_EVTOUT6] = 7,
  565. [IRQ_DA8XX_EVTOUT7] = 7,
  566. [IRQ_DA8XX_CCINT0] = 7,
  567. [IRQ_DA8XX_CCERRINT] = 7,
  568. [IRQ_DA8XX_TCERRINT0] = 7,
  569. [IRQ_DA8XX_AEMIFINT] = 7,
  570. [IRQ_DA8XX_I2CINT0] = 7,
  571. [IRQ_DA8XX_MMCSDINT0] = 7,
  572. [IRQ_DA8XX_MMCSDINT1] = 7,
  573. [IRQ_DA8XX_ALLINT0] = 7,
  574. [IRQ_DA8XX_RTC] = 7,
  575. [IRQ_DA8XX_SPINT0] = 7,
  576. [IRQ_DA8XX_TINT12_0] = 7,
  577. [IRQ_DA8XX_TINT34_0] = 7,
  578. [IRQ_DA8XX_TINT12_1] = 7,
  579. [IRQ_DA8XX_TINT34_1] = 7,
  580. [IRQ_DA8XX_UARTINT0] = 7,
  581. [IRQ_DA8XX_KEYMGRINT] = 7,
  582. [IRQ_DA850_MPUADDRERR0] = 7,
  583. [IRQ_DA8XX_CHIPINT0] = 7,
  584. [IRQ_DA8XX_CHIPINT1] = 7,
  585. [IRQ_DA8XX_CHIPINT2] = 7,
  586. [IRQ_DA8XX_CHIPINT3] = 7,
  587. [IRQ_DA8XX_TCERRINT1] = 7,
  588. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  589. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  590. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  591. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  592. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  593. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  594. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  595. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  596. [IRQ_DA8XX_MEMERR] = 7,
  597. [IRQ_DA8XX_GPIO0] = 7,
  598. [IRQ_DA8XX_GPIO1] = 7,
  599. [IRQ_DA8XX_GPIO2] = 7,
  600. [IRQ_DA8XX_GPIO3] = 7,
  601. [IRQ_DA8XX_GPIO4] = 7,
  602. [IRQ_DA8XX_GPIO5] = 7,
  603. [IRQ_DA8XX_GPIO6] = 7,
  604. [IRQ_DA8XX_GPIO7] = 7,
  605. [IRQ_DA8XX_GPIO8] = 7,
  606. [IRQ_DA8XX_I2CINT1] = 7,
  607. [IRQ_DA8XX_LCDINT] = 7,
  608. [IRQ_DA8XX_UARTINT1] = 7,
  609. [IRQ_DA8XX_MCASPINT] = 7,
  610. [IRQ_DA8XX_ALLINT1] = 7,
  611. [IRQ_DA8XX_SPINT1] = 7,
  612. [IRQ_DA8XX_UHPI_INT1] = 7,
  613. [IRQ_DA8XX_USB_INT] = 7,
  614. [IRQ_DA8XX_IRQN] = 7,
  615. [IRQ_DA8XX_RWAKEUP] = 7,
  616. [IRQ_DA8XX_UARTINT2] = 7,
  617. [IRQ_DA8XX_DFTSSINT] = 7,
  618. [IRQ_DA8XX_EHRPWM0] = 7,
  619. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  620. [IRQ_DA8XX_EHRPWM1] = 7,
  621. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  622. [IRQ_DA850_SATAINT] = 7,
  623. [IRQ_DA850_TINTALL_2] = 7,
  624. [IRQ_DA8XX_ECAP0] = 7,
  625. [IRQ_DA8XX_ECAP1] = 7,
  626. [IRQ_DA8XX_ECAP2] = 7,
  627. [IRQ_DA850_MMCSDINT0_1] = 7,
  628. [IRQ_DA850_MMCSDINT1_1] = 7,
  629. [IRQ_DA850_T12CMPINT0_2] = 7,
  630. [IRQ_DA850_T12CMPINT1_2] = 7,
  631. [IRQ_DA850_T12CMPINT2_2] = 7,
  632. [IRQ_DA850_T12CMPINT3_2] = 7,
  633. [IRQ_DA850_T12CMPINT4_2] = 7,
  634. [IRQ_DA850_T12CMPINT5_2] = 7,
  635. [IRQ_DA850_T12CMPINT6_2] = 7,
  636. [IRQ_DA850_T12CMPINT7_2] = 7,
  637. [IRQ_DA850_T12CMPINT0_3] = 7,
  638. [IRQ_DA850_T12CMPINT1_3] = 7,
  639. [IRQ_DA850_T12CMPINT2_3] = 7,
  640. [IRQ_DA850_T12CMPINT3_3] = 7,
  641. [IRQ_DA850_T12CMPINT4_3] = 7,
  642. [IRQ_DA850_T12CMPINT5_3] = 7,
  643. [IRQ_DA850_T12CMPINT6_3] = 7,
  644. [IRQ_DA850_T12CMPINT7_3] = 7,
  645. [IRQ_DA850_RPIINT] = 7,
  646. [IRQ_DA850_VPIFINT] = 7,
  647. [IRQ_DA850_CCINT1] = 7,
  648. [IRQ_DA850_CCERRINT1] = 7,
  649. [IRQ_DA850_TCERRINT2] = 7,
  650. [IRQ_DA850_TINTALL_3] = 7,
  651. [IRQ_DA850_MCBSP0RINT] = 7,
  652. [IRQ_DA850_MCBSP0XINT] = 7,
  653. [IRQ_DA850_MCBSP1RINT] = 7,
  654. [IRQ_DA850_MCBSP1XINT] = 7,
  655. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  656. };
  657. static struct map_desc da850_io_desc[] = {
  658. {
  659. .virtual = IO_VIRT,
  660. .pfn = __phys_to_pfn(IO_PHYS),
  661. .length = IO_SIZE,
  662. .type = MT_DEVICE
  663. },
  664. {
  665. .virtual = DA8XX_CP_INTC_VIRT,
  666. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  667. .length = DA8XX_CP_INTC_SIZE,
  668. .type = MT_DEVICE
  669. },
  670. {
  671. .virtual = SRAM_VIRT,
  672. .pfn = __phys_to_pfn(DA8XX_ARM_RAM_BASE),
  673. .length = SZ_8K,
  674. .type = MT_DEVICE
  675. },
  676. };
  677. static u32 da850_psc_bases[] = { DA8XX_PSC0_BASE, DA8XX_PSC1_BASE };
  678. /* Contents of JTAG ID register used to identify exact cpu type */
  679. static struct davinci_id da850_ids[] = {
  680. {
  681. .variant = 0x0,
  682. .part_no = 0xb7d1,
  683. .manufacturer = 0x017, /* 0x02f >> 1 */
  684. .cpu_id = DAVINCI_CPU_ID_DA850,
  685. .name = "da850/omap-l138",
  686. },
  687. {
  688. .variant = 0x1,
  689. .part_no = 0xb7d1,
  690. .manufacturer = 0x017, /* 0x02f >> 1 */
  691. .cpu_id = DAVINCI_CPU_ID_DA850,
  692. .name = "da850/omap-l138/am18x",
  693. },
  694. };
  695. static struct davinci_timer_instance da850_timer_instance[4] = {
  696. {
  697. .base = DA8XX_TIMER64P0_BASE,
  698. .bottom_irq = IRQ_DA8XX_TINT12_0,
  699. .top_irq = IRQ_DA8XX_TINT34_0,
  700. },
  701. {
  702. .base = DA8XX_TIMER64P1_BASE,
  703. .bottom_irq = IRQ_DA8XX_TINT12_1,
  704. .top_irq = IRQ_DA8XX_TINT34_1,
  705. },
  706. {
  707. .base = DA850_TIMER64P2_BASE,
  708. .bottom_irq = IRQ_DA850_TINT12_2,
  709. .top_irq = IRQ_DA850_TINT34_2,
  710. },
  711. {
  712. .base = DA850_TIMER64P3_BASE,
  713. .bottom_irq = IRQ_DA850_TINT12_3,
  714. .top_irq = IRQ_DA850_TINT34_3,
  715. },
  716. };
  717. /*
  718. * T0_BOT: Timer 0, bottom : Used for clock_event
  719. * T0_TOP: Timer 0, top : Used for clocksource
  720. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  721. */
  722. static struct davinci_timer_info da850_timer_info = {
  723. .timers = da850_timer_instance,
  724. .clockevent_id = T0_BOT,
  725. .clocksource_id = T0_TOP,
  726. };
  727. static void da850_set_async3_src(int pllnum)
  728. {
  729. struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
  730. struct clk_lookup *c;
  731. unsigned int v;
  732. int ret;
  733. for (c = da850_clks; c->clk; c++) {
  734. clk = c->clk;
  735. if (clk->flags & DA850_CLK_ASYNC3) {
  736. ret = clk_set_parent(clk, newparent);
  737. WARN(ret, "DA850: unable to re-parent clock %s",
  738. clk->name);
  739. }
  740. }
  741. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  742. if (pllnum)
  743. v |= CFGCHIP3_ASYNC3_CLKSRC;
  744. else
  745. v &= ~CFGCHIP3_ASYNC3_CLKSRC;
  746. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  747. }
  748. #ifdef CONFIG_CPU_FREQ
  749. /*
  750. * Notes:
  751. * According to the TRM, minimum PLLM results in maximum power savings.
  752. * The OPP definitions below should keep the PLLM as low as possible.
  753. *
  754. * The output of the PLLM must be between 300 to 600 MHz.
  755. */
  756. struct da850_opp {
  757. unsigned int freq; /* in KHz */
  758. unsigned int prediv;
  759. unsigned int mult;
  760. unsigned int postdiv;
  761. unsigned int cvdd_min; /* in uV */
  762. unsigned int cvdd_max; /* in uV */
  763. };
  764. static const struct da850_opp da850_opp_456 = {
  765. .freq = 456000,
  766. .prediv = 1,
  767. .mult = 19,
  768. .postdiv = 1,
  769. .cvdd_min = 1300000,
  770. .cvdd_max = 1350000,
  771. };
  772. static const struct da850_opp da850_opp_408 = {
  773. .freq = 408000,
  774. .prediv = 1,
  775. .mult = 17,
  776. .postdiv = 1,
  777. .cvdd_min = 1300000,
  778. .cvdd_max = 1350000,
  779. };
  780. static const struct da850_opp da850_opp_372 = {
  781. .freq = 372000,
  782. .prediv = 2,
  783. .mult = 31,
  784. .postdiv = 1,
  785. .cvdd_min = 1200000,
  786. .cvdd_max = 1320000,
  787. };
  788. static const struct da850_opp da850_opp_300 = {
  789. .freq = 300000,
  790. .prediv = 1,
  791. .mult = 25,
  792. .postdiv = 2,
  793. .cvdd_min = 1200000,
  794. .cvdd_max = 1320000,
  795. };
  796. static const struct da850_opp da850_opp_200 = {
  797. .freq = 200000,
  798. .prediv = 1,
  799. .mult = 25,
  800. .postdiv = 3,
  801. .cvdd_min = 1100000,
  802. .cvdd_max = 1160000,
  803. };
  804. static const struct da850_opp da850_opp_96 = {
  805. .freq = 96000,
  806. .prediv = 1,
  807. .mult = 20,
  808. .postdiv = 5,
  809. .cvdd_min = 1000000,
  810. .cvdd_max = 1050000,
  811. };
  812. #define OPP(freq) \
  813. { \
  814. .index = (unsigned int) &da850_opp_##freq, \
  815. .frequency = freq * 1000, \
  816. }
  817. static struct cpufreq_frequency_table da850_freq_table[] = {
  818. OPP(456),
  819. OPP(408),
  820. OPP(372),
  821. OPP(300),
  822. OPP(200),
  823. OPP(96),
  824. {
  825. .index = 0,
  826. .frequency = CPUFREQ_TABLE_END,
  827. },
  828. };
  829. #ifdef CONFIG_REGULATOR
  830. static int da850_set_voltage(unsigned int index);
  831. static int da850_regulator_init(void);
  832. #endif
  833. static struct davinci_cpufreq_config cpufreq_info = {
  834. .freq_table = da850_freq_table,
  835. #ifdef CONFIG_REGULATOR
  836. .init = da850_regulator_init,
  837. .set_voltage = da850_set_voltage,
  838. #endif
  839. };
  840. #ifdef CONFIG_REGULATOR
  841. static struct regulator *cvdd;
  842. static int da850_set_voltage(unsigned int index)
  843. {
  844. struct da850_opp *opp;
  845. if (!cvdd)
  846. return -ENODEV;
  847. opp = (struct da850_opp *) cpufreq_info.freq_table[index].index;
  848. return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
  849. }
  850. static int da850_regulator_init(void)
  851. {
  852. cvdd = regulator_get(NULL, "cvdd");
  853. if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
  854. " voltage scaling unsupported\n")) {
  855. return PTR_ERR(cvdd);
  856. }
  857. return 0;
  858. }
  859. #endif
  860. static struct platform_device da850_cpufreq_device = {
  861. .name = "cpufreq-davinci",
  862. .dev = {
  863. .platform_data = &cpufreq_info,
  864. },
  865. .id = -1,
  866. };
  867. unsigned int da850_max_speed = 300000;
  868. int __init da850_register_cpufreq(char *async_clk)
  869. {
  870. int i;
  871. /* cpufreq driver can help keep an "async" clock constant */
  872. if (async_clk)
  873. clk_add_alias("async", da850_cpufreq_device.name,
  874. async_clk, NULL);
  875. for (i = 0; i < ARRAY_SIZE(da850_freq_table); i++) {
  876. if (da850_freq_table[i].frequency <= da850_max_speed) {
  877. cpufreq_info.freq_table = &da850_freq_table[i];
  878. break;
  879. }
  880. }
  881. return platform_device_register(&da850_cpufreq_device);
  882. }
  883. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  884. {
  885. int i, ret = 0, diff;
  886. unsigned int best = (unsigned int) -1;
  887. struct cpufreq_frequency_table *table = cpufreq_info.freq_table;
  888. rate /= 1000; /* convert to kHz */
  889. for (i = 0; table[i].frequency != CPUFREQ_TABLE_END; i++) {
  890. diff = table[i].frequency - rate;
  891. if (diff < 0)
  892. diff = -diff;
  893. if (diff < best) {
  894. best = diff;
  895. ret = table[i].frequency;
  896. }
  897. }
  898. return ret * 1000;
  899. }
  900. static int da850_set_armrate(struct clk *clk, unsigned long index)
  901. {
  902. struct clk *pllclk = &pll0_clk;
  903. return clk_set_rate(pllclk, index);
  904. }
  905. static int da850_set_pll0rate(struct clk *clk, unsigned long index)
  906. {
  907. unsigned int prediv, mult, postdiv;
  908. struct da850_opp *opp;
  909. struct pll_data *pll = clk->pll_data;
  910. int ret;
  911. opp = (struct da850_opp *) cpufreq_info.freq_table[index].index;
  912. prediv = opp->prediv;
  913. mult = opp->mult;
  914. postdiv = opp->postdiv;
  915. ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
  916. if (WARN_ON(ret))
  917. return ret;
  918. return 0;
  919. }
  920. #else
  921. int __init da850_register_cpufreq(char *async_clk)
  922. {
  923. return 0;
  924. }
  925. static int da850_set_armrate(struct clk *clk, unsigned long rate)
  926. {
  927. return -EINVAL;
  928. }
  929. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
  930. {
  931. return -EINVAL;
  932. }
  933. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  934. {
  935. return clk->rate;
  936. }
  937. #endif
  938. int da850_register_pm(struct platform_device *pdev)
  939. {
  940. int ret;
  941. struct davinci_pm_config *pdata = pdev->dev.platform_data;
  942. ret = davinci_cfg_reg(DA850_RTC_ALARM);
  943. if (ret)
  944. return ret;
  945. pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
  946. pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
  947. pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
  948. pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
  949. if (!pdata->cpupll_reg_base)
  950. return -ENOMEM;
  951. pdata->ddrpll_reg_base = ioremap(DA8XX_PLL1_BASE, SZ_4K);
  952. if (!pdata->ddrpll_reg_base) {
  953. ret = -ENOMEM;
  954. goto no_ddrpll_mem;
  955. }
  956. pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
  957. if (!pdata->ddrpsc_reg_base) {
  958. ret = -ENOMEM;
  959. goto no_ddrpsc_mem;
  960. }
  961. return platform_device_register(pdev);
  962. no_ddrpsc_mem:
  963. iounmap(pdata->ddrpll_reg_base);
  964. no_ddrpll_mem:
  965. iounmap(pdata->cpupll_reg_base);
  966. return ret;
  967. }
  968. static struct davinci_soc_info davinci_soc_info_da850 = {
  969. .io_desc = da850_io_desc,
  970. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  971. .jtag_id_reg = DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
  972. .ids = da850_ids,
  973. .ids_num = ARRAY_SIZE(da850_ids),
  974. .cpu_clks = da850_clks,
  975. .psc_bases = da850_psc_bases,
  976. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  977. .pinmux_base = DA8XX_SYSCFG0_BASE + 0x120,
  978. .pinmux_pins = da850_pins,
  979. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  980. .intc_base = DA8XX_CP_INTC_BASE,
  981. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  982. .intc_irq_prios = da850_default_priorities,
  983. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  984. .timer_info = &da850_timer_info,
  985. .gpio_type = GPIO_TYPE_DAVINCI,
  986. .gpio_base = DA8XX_GPIO_BASE,
  987. .gpio_num = 144,
  988. .gpio_irq = IRQ_DA8XX_GPIO0,
  989. .serial_dev = &da8xx_serial_device,
  990. .emac_pdata = &da8xx_emac_pdata,
  991. .sram_dma = DA8XX_ARM_RAM_BASE,
  992. .sram_len = SZ_8K,
  993. .reset_device = &da8xx_wdt_device,
  994. };
  995. void __init da850_init(void)
  996. {
  997. unsigned int v;
  998. davinci_common_init(&davinci_soc_info_da850);
  999. da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
  1000. if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
  1001. return;
  1002. da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
  1003. if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
  1004. return;
  1005. /*
  1006. * Move the clock source of Async3 domain to PLL1 SYSCLK2.
  1007. * This helps keeping the peripherals on this domain insulated
  1008. * from CPU frequency changes caused by DVFS. The firmware sets
  1009. * both PLL0 and PLL1 to the same frequency so, there should not
  1010. * be any noticible change even in non-DVFS use cases.
  1011. */
  1012. da850_set_async3_src(1);
  1013. /* Unlock writing to PLL0 registers */
  1014. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1015. v &= ~CFGCHIP0_PLL_MASTER_LOCK;
  1016. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1017. /* Unlock writing to PLL1 registers */
  1018. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1019. v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
  1020. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1021. }