ehci-pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  3. *
  4. * Copyright (c) 2000-2004 by David Brownell
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  13. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef CONFIG_PCI
  21. #error "This file is PCI bus glue. CONFIG_PCI must be defined."
  22. #endif
  23. /* defined here to avoid adding to pci_ids.h for single instance use */
  24. #define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70
  25. /*-------------------------------------------------------------------------*/
  26. /* called after powerup, by probe or system-pm "wakeup" */
  27. static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
  28. {
  29. int retval;
  30. /* we expect static quirk code to handle the "extended capabilities"
  31. * (currently just BIOS handoff) allowed starting with EHCI 0.96
  32. */
  33. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  34. retval = pci_set_mwi(pdev);
  35. if (!retval)
  36. ehci_dbg(ehci, "MWI active\n");
  37. return 0;
  38. }
  39. /* called during probe() after chip reset completes */
  40. static int ehci_pci_setup(struct usb_hcd *hcd)
  41. {
  42. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  43. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  44. struct pci_dev *p_smbus;
  45. u8 rev;
  46. u32 temp;
  47. int retval;
  48. ehci->caps = hcd->regs;
  49. /*
  50. * ehci_init() causes memory for DMA transfers to be
  51. * allocated. Thus, any vendor-specific workarounds based on
  52. * limiting the type of memory used for DMA transfers must
  53. * happen before ehci_setup() is called.
  54. *
  55. * Most other workarounds can be done either before or after
  56. * init and reset; they are located here too.
  57. */
  58. switch (pdev->vendor) {
  59. case PCI_VENDOR_ID_TOSHIBA_2:
  60. /* celleb's companion chip */
  61. if (pdev->device == 0x01b5) {
  62. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  63. ehci->big_endian_mmio = 1;
  64. #else
  65. ehci_warn(ehci,
  66. "unsupported big endian Toshiba quirk\n");
  67. #endif
  68. }
  69. break;
  70. case PCI_VENDOR_ID_NVIDIA:
  71. /* NVidia reports that certain chips don't handle
  72. * QH, ITD, or SITD addresses above 2GB. (But TD,
  73. * data buffer, and periodic schedule are normal.)
  74. */
  75. switch (pdev->device) {
  76. case 0x003c: /* MCP04 */
  77. case 0x005b: /* CK804 */
  78. case 0x00d8: /* CK8 */
  79. case 0x00e8: /* CK8S */
  80. if (pci_set_consistent_dma_mask(pdev,
  81. DMA_BIT_MASK(31)) < 0)
  82. ehci_warn(ehci, "can't enable NVidia "
  83. "workaround for >2GB RAM\n");
  84. break;
  85. /* Some NForce2 chips have problems with selective suspend;
  86. * fixed in newer silicon.
  87. */
  88. case 0x0068:
  89. if (pdev->revision < 0xa4)
  90. ehci->no_selective_suspend = 1;
  91. break;
  92. }
  93. break;
  94. case PCI_VENDOR_ID_INTEL:
  95. ehci->fs_i_thresh = 1;
  96. if (pdev->device == 0x27cc) {
  97. ehci->broken_periodic = 1;
  98. ehci_info(ehci, "using broken periodic workaround\n");
  99. }
  100. if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB)
  101. hcd->has_tt = 1;
  102. break;
  103. case PCI_VENDOR_ID_TDI:
  104. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI)
  105. hcd->has_tt = 1;
  106. break;
  107. case PCI_VENDOR_ID_AMD:
  108. /* AMD PLL quirk */
  109. if (usb_amd_find_chipset_info())
  110. ehci->amd_pll_fix = 1;
  111. /* AMD8111 EHCI doesn't work, according to AMD errata */
  112. if (pdev->device == 0x7463) {
  113. ehci_info(ehci, "ignoring AMD8111 (errata)\n");
  114. retval = -EIO;
  115. goto done;
  116. }
  117. /*
  118. * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
  119. * read/write memory space which does not belong to it when
  120. * there is NULL pointer with T-bit set to 1 in the frame list
  121. * table. To avoid the issue, the frame list link pointer
  122. * should always contain a valid pointer to a inactive qh.
  123. */
  124. if (pdev->device == 0x7808) {
  125. ehci->use_dummy_qh = 1;
  126. ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
  127. }
  128. break;
  129. case PCI_VENDOR_ID_VIA:
  130. if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
  131. u8 tmp;
  132. /* The VT6212 defaults to a 1 usec EHCI sleep time which
  133. * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
  134. * that sleep time use the conventional 10 usec.
  135. */
  136. pci_read_config_byte(pdev, 0x4b, &tmp);
  137. if (tmp & 0x20)
  138. break;
  139. pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
  140. }
  141. break;
  142. case PCI_VENDOR_ID_ATI:
  143. /* AMD PLL quirk */
  144. if (usb_amd_find_chipset_info())
  145. ehci->amd_pll_fix = 1;
  146. /*
  147. * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
  148. * read/write memory space which does not belong to it when
  149. * there is NULL pointer with T-bit set to 1 in the frame list
  150. * table. To avoid the issue, the frame list link pointer
  151. * should always contain a valid pointer to a inactive qh.
  152. */
  153. if (pdev->device == 0x4396) {
  154. ehci->use_dummy_qh = 1;
  155. ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
  156. }
  157. /* SB600 and old version of SB700 have a bug in EHCI controller,
  158. * which causes usb devices lose response in some cases.
  159. */
  160. if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
  161. p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
  162. PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  163. NULL);
  164. if (!p_smbus)
  165. break;
  166. rev = p_smbus->revision;
  167. if ((pdev->device == 0x4386) || (rev == 0x3a)
  168. || (rev == 0x3b)) {
  169. u8 tmp;
  170. ehci_info(ehci, "applying AMD SB600/SB700 USB "
  171. "freeze workaround\n");
  172. pci_read_config_byte(pdev, 0x53, &tmp);
  173. pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
  174. }
  175. pci_dev_put(p_smbus);
  176. }
  177. break;
  178. case PCI_VENDOR_ID_NETMOS:
  179. /* MosChip frame-index-register bug */
  180. ehci_info(ehci, "applying MosChip frame-index workaround\n");
  181. ehci->frame_index_bug = 1;
  182. break;
  183. }
  184. retval = ehci_setup(hcd);
  185. if (retval)
  186. return retval;
  187. /* These workarounds need to be applied after ehci_setup() */
  188. switch (pdev->vendor) {
  189. case PCI_VENDOR_ID_NEC:
  190. ehci->need_io_watchdog = 0;
  191. break;
  192. case PCI_VENDOR_ID_INTEL:
  193. ehci->need_io_watchdog = 0;
  194. if (pdev->device == 0x0806 || pdev->device == 0x0811
  195. || pdev->device == 0x0829) {
  196. ehci_info(ehci, "disable lpm for langwell/penwell\n");
  197. ehci->has_lpm = 0;
  198. }
  199. break;
  200. case PCI_VENDOR_ID_NVIDIA:
  201. switch (pdev->device) {
  202. /* MCP89 chips on the MacBookAir3,1 give EPROTO when
  203. * fetching device descriptors unless LPM is disabled.
  204. * There are also intermittent problems enumerating
  205. * devices with PPCD enabled.
  206. */
  207. case 0x0d9d:
  208. ehci_info(ehci, "disable lpm/ppcd for nvidia mcp89");
  209. ehci->has_lpm = 0;
  210. ehci->has_ppcd = 0;
  211. ehci->command &= ~CMD_PPCEE;
  212. break;
  213. }
  214. break;
  215. }
  216. /* optional debug port, normally in the first BAR */
  217. temp = pci_find_capability(pdev, 0x0a);
  218. if (temp) {
  219. pci_read_config_dword(pdev, temp, &temp);
  220. temp >>= 16;
  221. if ((temp & (3 << 13)) == (1 << 13)) {
  222. temp &= 0x1fff;
  223. ehci->debug = hcd->regs + temp;
  224. temp = ehci_readl(ehci, &ehci->debug->control);
  225. ehci_info(ehci, "debug port %d%s\n",
  226. HCS_DEBUG_PORT(ehci->hcs_params),
  227. (temp & DBGP_ENABLED)
  228. ? " IN USE"
  229. : "");
  230. if (!(temp & DBGP_ENABLED))
  231. ehci->debug = NULL;
  232. }
  233. }
  234. /* at least the Genesys GL880S needs fixup here */
  235. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  236. temp &= 0x0f;
  237. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  238. ehci_dbg(ehci, "bogus port configuration: "
  239. "cc=%d x pcc=%d < ports=%d\n",
  240. HCS_N_CC(ehci->hcs_params),
  241. HCS_N_PCC(ehci->hcs_params),
  242. HCS_N_PORTS(ehci->hcs_params));
  243. switch (pdev->vendor) {
  244. case 0x17a0: /* GENESYS */
  245. /* GL880S: should be PORTS=2 */
  246. temp |= (ehci->hcs_params & ~0xf);
  247. ehci->hcs_params = temp;
  248. break;
  249. case PCI_VENDOR_ID_NVIDIA:
  250. /* NF4: should be PCC=10 */
  251. break;
  252. }
  253. }
  254. /* Serial Bus Release Number is at PCI 0x60 offset */
  255. if (pdev->vendor == PCI_VENDOR_ID_STMICRO
  256. && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST)
  257. ; /* ConneXT has no sbrn register */
  258. else
  259. pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
  260. /* Keep this around for a while just in case some EHCI
  261. * implementation uses legacy PCI PM support. This test
  262. * can be removed on 17 Dec 2009 if the dev_warn() hasn't
  263. * been triggered by then.
  264. */
  265. if (!device_can_wakeup(&pdev->dev)) {
  266. u16 port_wake;
  267. pci_read_config_word(pdev, 0x62, &port_wake);
  268. if (port_wake & 0x0001) {
  269. dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
  270. device_set_wakeup_capable(&pdev->dev, 1);
  271. }
  272. }
  273. #ifdef CONFIG_USB_SUSPEND
  274. /* REVISIT: the controller works fine for wakeup iff the root hub
  275. * itself is "globally" suspended, but usbcore currently doesn't
  276. * understand such things.
  277. *
  278. * System suspend currently expects to be able to suspend the entire
  279. * device tree, device-at-a-time. If we failed selective suspend
  280. * reports, system suspend would fail; so the root hub code must claim
  281. * success. That's lying to usbcore, and it matters for runtime
  282. * PM scenarios with selective suspend and remote wakeup...
  283. */
  284. if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
  285. ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
  286. #endif
  287. ehci_port_power(ehci, 1);
  288. retval = ehci_pci_reinit(ehci, pdev);
  289. done:
  290. return retval;
  291. }
  292. /*-------------------------------------------------------------------------*/
  293. #ifdef CONFIG_PM
  294. /* suspend/resume, section 4.3 */
  295. /* These routines rely on the PCI bus glue
  296. * to handle powerdown and wakeup, and currently also on
  297. * transceivers that don't need any software attention to set up
  298. * the right sort of wakeup.
  299. * Also they depend on separate root hub suspend/resume.
  300. */
  301. static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  302. {
  303. return ehci_suspend(hcd, do_wakeup);
  304. }
  305. static bool usb_is_intel_switchable_ehci(struct pci_dev *pdev)
  306. {
  307. return pdev->class == PCI_CLASS_SERIAL_USB_EHCI &&
  308. pdev->vendor == PCI_VENDOR_ID_INTEL &&
  309. (pdev->device == 0x1E26 ||
  310. pdev->device == 0x8C2D ||
  311. pdev->device == 0x8C26);
  312. }
  313. static void ehci_enable_xhci_companion(void)
  314. {
  315. struct pci_dev *companion = NULL;
  316. /* The xHCI and EHCI controllers are not on the same PCI slot */
  317. for_each_pci_dev(companion) {
  318. if (!usb_is_intel_switchable_xhci(companion))
  319. continue;
  320. usb_enable_xhci_ports(companion);
  321. return;
  322. }
  323. }
  324. static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  325. {
  326. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  327. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  328. /* The BIOS on systems with the Intel Panther Point chipset may or may
  329. * not support xHCI natively. That means that during system resume, it
  330. * may switch the ports back to EHCI so that users can use their
  331. * keyboard to select a kernel from GRUB after resume from hibernate.
  332. *
  333. * The BIOS is supposed to remember whether the OS had xHCI ports
  334. * enabled before resume, and switch the ports back to xHCI when the
  335. * BIOS/OS semaphore is written, but we all know we can't trust BIOS
  336. * writers.
  337. *
  338. * Unconditionally switch the ports back to xHCI after a system resume.
  339. * We can't tell whether the EHCI or xHCI controller will be resumed
  340. * first, so we have to do the port switchover in both drivers. Writing
  341. * a '1' to the port switchover registers should have no effect if the
  342. * port was already switched over.
  343. */
  344. if (usb_is_intel_switchable_ehci(pdev))
  345. ehci_enable_xhci_companion();
  346. if (ehci_resume(hcd, hibernated) != 0)
  347. (void) ehci_pci_reinit(ehci, pdev);
  348. return 0;
  349. }
  350. #endif
  351. static int ehci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
  352. {
  353. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  354. int rc = 0;
  355. if (!udev->parent) /* udev is root hub itself, impossible */
  356. rc = -1;
  357. /* we only support lpm device connected to root hub yet */
  358. if (ehci->has_lpm && !udev->parent->parent) {
  359. rc = ehci_lpm_set_da(ehci, udev->devnum, udev->portnum);
  360. if (!rc)
  361. rc = ehci_lpm_check(ehci, udev->portnum);
  362. }
  363. return rc;
  364. }
  365. static const struct hc_driver ehci_pci_hc_driver = {
  366. .description = hcd_name,
  367. .product_desc = "EHCI Host Controller",
  368. .hcd_priv_size = sizeof(struct ehci_hcd),
  369. /*
  370. * generic hardware linkage
  371. */
  372. .irq = ehci_irq,
  373. .flags = HCD_MEMORY | HCD_USB2,
  374. /*
  375. * basic lifecycle operations
  376. */
  377. .reset = ehci_pci_setup,
  378. .start = ehci_run,
  379. #ifdef CONFIG_PM
  380. .pci_suspend = ehci_pci_suspend,
  381. .pci_resume = ehci_pci_resume,
  382. #endif
  383. .stop = ehci_stop,
  384. .shutdown = ehci_shutdown,
  385. /*
  386. * managing i/o requests and associated device resources
  387. */
  388. .urb_enqueue = ehci_urb_enqueue,
  389. .urb_dequeue = ehci_urb_dequeue,
  390. .endpoint_disable = ehci_endpoint_disable,
  391. .endpoint_reset = ehci_endpoint_reset,
  392. /*
  393. * scheduling support
  394. */
  395. .get_frame_number = ehci_get_frame,
  396. /*
  397. * root hub support
  398. */
  399. .hub_status_data = ehci_hub_status_data,
  400. .hub_control = ehci_hub_control,
  401. .bus_suspend = ehci_bus_suspend,
  402. .bus_resume = ehci_bus_resume,
  403. .relinquish_port = ehci_relinquish_port,
  404. .port_handed_over = ehci_port_handed_over,
  405. /*
  406. * call back when device connected and addressed
  407. */
  408. .update_device = ehci_update_device,
  409. .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
  410. };
  411. /*-------------------------------------------------------------------------*/
  412. /* PCI driver selection metadata; PCI hotplugging uses this */
  413. static const struct pci_device_id pci_ids [] = { {
  414. /* handle any USB 2.0 EHCI controller */
  415. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
  416. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  417. }, {
  418. PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST),
  419. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  420. },
  421. { /* end: all zeroes */ }
  422. };
  423. MODULE_DEVICE_TABLE(pci, pci_ids);
  424. /* pci driver glue; this is a "new style" PCI driver module */
  425. static struct pci_driver ehci_pci_driver = {
  426. .name = (char *) hcd_name,
  427. .id_table = pci_ids,
  428. .probe = usb_hcd_pci_probe,
  429. .remove = usb_hcd_pci_remove,
  430. .shutdown = usb_hcd_pci_shutdown,
  431. #ifdef CONFIG_PM_SLEEP
  432. .driver = {
  433. .pm = &usb_hcd_pci_pm_ops
  434. },
  435. #endif
  436. };