ehci-omap.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * ehci-omap.c - driver for USBHOST on OMAP3/4 processors
  3. *
  4. * Bus Glue for the EHCI controllers in OMAP3/4
  5. * Tested on several OMAP3 boards, and OMAP4 Pandaboard
  6. *
  7. * Copyright (C) 2007-2011 Texas Instruments, Inc.
  8. * Author: Vikram Pandita <vikram.pandita@ti.com>
  9. * Author: Anand Gadiyar <gadiyar@ti.com>
  10. * Author: Keshava Munegowda <keshava_mgowda@ti.com>
  11. *
  12. * Copyright (C) 2009 Nokia Corporation
  13. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  14. *
  15. * Based on "ehci-fsl.c" and "ehci-au1xxx.c" ehci glue layers
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License as published by
  19. * the Free Software Foundation; either version 2 of the License, or
  20. * (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  30. *
  31. * TODO (last updated Feb 27, 2010):
  32. * - add kernel-doc
  33. * - enable AUTOIDLE
  34. * - add suspend/resume
  35. * - add HSIC and TLL support
  36. * - convert to use hwmod and runtime PM
  37. */
  38. #include <linux/platform_device.h>
  39. #include <linux/slab.h>
  40. #include <linux/usb/ulpi.h>
  41. #include <plat/usb.h>
  42. #include <linux/regulator/consumer.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/gpio.h>
  45. #include <linux/clk.h>
  46. /* EHCI Register Set */
  47. #define EHCI_INSNREG04 (0xA0)
  48. #define EHCI_INSNREG04_DISABLE_UNSUSPEND (1 << 5)
  49. #define EHCI_INSNREG05_ULPI (0xA4)
  50. #define EHCI_INSNREG05_ULPI_CONTROL_SHIFT 31
  51. #define EHCI_INSNREG05_ULPI_PORTSEL_SHIFT 24
  52. #define EHCI_INSNREG05_ULPI_OPSEL_SHIFT 22
  53. #define EHCI_INSNREG05_ULPI_REGADD_SHIFT 16
  54. #define EHCI_INSNREG05_ULPI_EXTREGADD_SHIFT 8
  55. #define EHCI_INSNREG05_ULPI_WRDATA_SHIFT 0
  56. /* Errata i693 */
  57. static struct clk *utmi_p1_fck;
  58. static struct clk *utmi_p2_fck;
  59. static struct clk *xclk60mhsp1_ck;
  60. static struct clk *xclk60mhsp2_ck;
  61. static struct clk *usbhost_p1_fck;
  62. static struct clk *usbhost_p2_fck;
  63. static struct clk *init_60m_fclk;
  64. /*-------------------------------------------------------------------------*/
  65. static const struct hc_driver ehci_omap_hc_driver;
  66. static inline void ehci_write(void __iomem *base, u32 reg, u32 val)
  67. {
  68. __raw_writel(val, base + reg);
  69. }
  70. static inline u32 ehci_read(void __iomem *base, u32 reg)
  71. {
  72. return __raw_readl(base + reg);
  73. }
  74. /* Erratum i693 workaround sequence */
  75. static void omap_ehci_erratum_i693(struct ehci_hcd *ehci)
  76. {
  77. int ret = 0;
  78. /* Switch to the internal 60 MHz clock */
  79. ret = clk_set_parent(utmi_p1_fck, init_60m_fclk);
  80. if (ret != 0)
  81. ehci_err(ehci, "init_60m_fclk set parent"
  82. "failed error:%d\n", ret);
  83. ret = clk_set_parent(utmi_p2_fck, init_60m_fclk);
  84. if (ret != 0)
  85. ehci_err(ehci, "init_60m_fclk set parent"
  86. "failed error:%d\n", ret);
  87. clk_enable(usbhost_p1_fck);
  88. clk_enable(usbhost_p2_fck);
  89. /* Wait 1ms and switch back to the external clock */
  90. mdelay(1);
  91. ret = clk_set_parent(utmi_p1_fck, xclk60mhsp1_ck);
  92. if (ret != 0)
  93. ehci_err(ehci, "xclk60mhsp1_ck set parent"
  94. "failed error:%d\n", ret);
  95. ret = clk_set_parent(utmi_p2_fck, xclk60mhsp2_ck);
  96. if (ret != 0)
  97. ehci_err(ehci, "xclk60mhsp2_ck set parent"
  98. "failed error:%d\n", ret);
  99. clk_disable(usbhost_p1_fck);
  100. clk_disable(usbhost_p2_fck);
  101. }
  102. static void omap_ehci_soft_phy_reset(struct platform_device *pdev, u8 port)
  103. {
  104. struct usb_hcd *hcd = dev_get_drvdata(&pdev->dev);
  105. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  106. unsigned reg = 0;
  107. reg = ULPI_FUNC_CTRL_RESET
  108. /* FUNCTION_CTRL_SET register */
  109. | (ULPI_SET(ULPI_FUNC_CTRL) << EHCI_INSNREG05_ULPI_REGADD_SHIFT)
  110. /* Write */
  111. | (2 << EHCI_INSNREG05_ULPI_OPSEL_SHIFT)
  112. /* PORTn */
  113. | ((port + 1) << EHCI_INSNREG05_ULPI_PORTSEL_SHIFT)
  114. /* start ULPI access*/
  115. | (1 << EHCI_INSNREG05_ULPI_CONTROL_SHIFT);
  116. ehci_write(hcd->regs, EHCI_INSNREG05_ULPI, reg);
  117. /* Wait for ULPI access completion */
  118. while ((ehci_read(hcd->regs, EHCI_INSNREG05_ULPI)
  119. & (1 << EHCI_INSNREG05_ULPI_CONTROL_SHIFT))) {
  120. cpu_relax();
  121. if (time_after(jiffies, timeout)) {
  122. dev_dbg(&pdev->dev, "phy reset operation timed out\n");
  123. break;
  124. }
  125. }
  126. }
  127. static int omap_ehci_init(struct usb_hcd *hcd)
  128. {
  129. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  130. int rc;
  131. struct ehci_hcd_omap_platform_data *pdata;
  132. pdata = hcd->self.controller->platform_data;
  133. if (pdata->phy_reset) {
  134. if (gpio_is_valid(pdata->reset_gpio_port[0]))
  135. gpio_request_one(pdata->reset_gpio_port[0],
  136. GPIOF_OUT_INIT_LOW, "USB1 PHY reset");
  137. if (gpio_is_valid(pdata->reset_gpio_port[1]))
  138. gpio_request_one(pdata->reset_gpio_port[1],
  139. GPIOF_OUT_INIT_LOW, "USB2 PHY reset");
  140. /* Hold the PHY in RESET for enough time till DIR is high */
  141. udelay(10);
  142. }
  143. /* Soft reset the PHY using PHY reset command over ULPI */
  144. if (pdata->port_mode[0] == OMAP_EHCI_PORT_MODE_PHY)
  145. omap_ehci_soft_phy_reset(pdev, 0);
  146. if (pdata->port_mode[1] == OMAP_EHCI_PORT_MODE_PHY)
  147. omap_ehci_soft_phy_reset(pdev, 1);
  148. /* we know this is the memory we want, no need to ioremap again */
  149. ehci->caps = hcd->regs;
  150. rc = ehci_setup(hcd);
  151. if (pdata->phy_reset) {
  152. /* Hold the PHY in RESET for enough time till
  153. * PHY is settled and ready
  154. */
  155. udelay(10);
  156. if (gpio_is_valid(pdata->reset_gpio_port[0]))
  157. gpio_set_value_cansleep(pdata->reset_gpio_port[0], 1);
  158. if (gpio_is_valid(pdata->reset_gpio_port[1]))
  159. gpio_set_value_cansleep(pdata->reset_gpio_port[1], 1);
  160. }
  161. /* root ports should always stay powered */
  162. ehci_port_power(ehci, 1);
  163. return rc;
  164. }
  165. static int omap_ehci_hub_control(
  166. struct usb_hcd *hcd,
  167. u16 typeReq,
  168. u16 wValue,
  169. u16 wIndex,
  170. char *buf,
  171. u16 wLength
  172. )
  173. {
  174. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  175. u32 __iomem *status_reg = &ehci->regs->port_status[
  176. (wIndex & 0xff) - 1];
  177. u32 temp;
  178. unsigned long flags;
  179. int retval = 0;
  180. spin_lock_irqsave(&ehci->lock, flags);
  181. if (typeReq == SetPortFeature && wValue == USB_PORT_FEAT_SUSPEND) {
  182. temp = ehci_readl(ehci, status_reg);
  183. if ((temp & PORT_PE) == 0 || (temp & PORT_RESET) != 0) {
  184. retval = -EPIPE;
  185. goto done;
  186. }
  187. temp &= ~PORT_WKCONN_E;
  188. temp |= PORT_WKDISC_E | PORT_WKOC_E;
  189. ehci_writel(ehci, temp | PORT_SUSPEND, status_reg);
  190. omap_ehci_erratum_i693(ehci);
  191. set_bit((wIndex & 0xff) - 1, &ehci->suspended_ports);
  192. goto done;
  193. }
  194. spin_unlock_irqrestore(&ehci->lock, flags);
  195. /* Handle the hub control events here */
  196. return ehci_hub_control(hcd, typeReq, wValue, wIndex, buf, wLength);
  197. done:
  198. spin_unlock_irqrestore(&ehci->lock, flags);
  199. return retval;
  200. }
  201. static void disable_put_regulator(
  202. struct ehci_hcd_omap_platform_data *pdata)
  203. {
  204. int i;
  205. for (i = 0 ; i < OMAP3_HS_USB_PORTS ; i++) {
  206. if (pdata->regulator[i]) {
  207. regulator_disable(pdata->regulator[i]);
  208. regulator_put(pdata->regulator[i]);
  209. }
  210. }
  211. }
  212. /* configure so an HC device and id are always provided */
  213. /* always called with process context; sleeping is OK */
  214. /**
  215. * ehci_hcd_omap_probe - initialize TI-based HCDs
  216. *
  217. * Allocates basic resources for this USB host controller, and
  218. * then invokes the start() method for the HCD associated with it
  219. * through the hotplug entry's driver_data.
  220. */
  221. static int ehci_hcd_omap_probe(struct platform_device *pdev)
  222. {
  223. struct device *dev = &pdev->dev;
  224. struct ehci_hcd_omap_platform_data *pdata = dev->platform_data;
  225. struct resource *res;
  226. struct usb_hcd *hcd;
  227. void __iomem *regs;
  228. int ret = -ENODEV;
  229. int irq;
  230. int i;
  231. char supply[7];
  232. if (usb_disabled())
  233. return -ENODEV;
  234. if (!dev->parent) {
  235. dev_err(dev, "Missing parent device\n");
  236. return -ENODEV;
  237. }
  238. irq = platform_get_irq_byname(pdev, "ehci-irq");
  239. if (irq < 0) {
  240. dev_err(dev, "EHCI irq failed\n");
  241. return -ENODEV;
  242. }
  243. res = platform_get_resource_byname(pdev,
  244. IORESOURCE_MEM, "ehci");
  245. if (!res) {
  246. dev_err(dev, "UHH EHCI get resource failed\n");
  247. return -ENODEV;
  248. }
  249. regs = ioremap(res->start, resource_size(res));
  250. if (!regs) {
  251. dev_err(dev, "UHH EHCI ioremap failed\n");
  252. return -ENOMEM;
  253. }
  254. hcd = usb_create_hcd(&ehci_omap_hc_driver, dev,
  255. dev_name(dev));
  256. if (!hcd) {
  257. dev_err(dev, "failed to create hcd with err %d\n", ret);
  258. ret = -ENOMEM;
  259. goto err_io;
  260. }
  261. hcd->rsrc_start = res->start;
  262. hcd->rsrc_len = resource_size(res);
  263. hcd->regs = regs;
  264. /* get ehci regulator and enable */
  265. for (i = 0 ; i < OMAP3_HS_USB_PORTS ; i++) {
  266. if (pdata->port_mode[i] != OMAP_EHCI_PORT_MODE_PHY) {
  267. pdata->regulator[i] = NULL;
  268. continue;
  269. }
  270. snprintf(supply, sizeof(supply), "hsusb%d", i);
  271. pdata->regulator[i] = regulator_get(dev, supply);
  272. if (IS_ERR(pdata->regulator[i])) {
  273. pdata->regulator[i] = NULL;
  274. dev_dbg(dev,
  275. "failed to get ehci port%d regulator\n", i);
  276. } else {
  277. regulator_enable(pdata->regulator[i]);
  278. }
  279. }
  280. pm_runtime_enable(dev);
  281. pm_runtime_get_sync(dev);
  282. /*
  283. * An undocumented "feature" in the OMAP3 EHCI controller,
  284. * causes suspended ports to be taken out of suspend when
  285. * the USBCMD.Run/Stop bit is cleared (for example when
  286. * we do ehci_bus_suspend).
  287. * This breaks suspend-resume if the root-hub is allowed
  288. * to suspend. Writing 1 to this undocumented register bit
  289. * disables this feature and restores normal behavior.
  290. */
  291. ehci_write(regs, EHCI_INSNREG04,
  292. EHCI_INSNREG04_DISABLE_UNSUSPEND);
  293. ret = usb_add_hcd(hcd, irq, IRQF_SHARED);
  294. if (ret) {
  295. dev_err(dev, "failed to add hcd with err %d\n", ret);
  296. goto err_pm_runtime;
  297. }
  298. /* get clocks */
  299. utmi_p1_fck = clk_get(dev, "utmi_p1_gfclk");
  300. if (IS_ERR(utmi_p1_fck)) {
  301. ret = PTR_ERR(utmi_p1_fck);
  302. dev_err(dev, "utmi_p1_gfclk failed error:%d\n", ret);
  303. goto err_add_hcd;
  304. }
  305. xclk60mhsp1_ck = clk_get(dev, "xclk60mhsp1_ck");
  306. if (IS_ERR(xclk60mhsp1_ck)) {
  307. ret = PTR_ERR(xclk60mhsp1_ck);
  308. dev_err(dev, "xclk60mhsp1_ck failed error:%d\n", ret);
  309. goto err_utmi_p1_fck;
  310. }
  311. utmi_p2_fck = clk_get(dev, "utmi_p2_gfclk");
  312. if (IS_ERR(utmi_p2_fck)) {
  313. ret = PTR_ERR(utmi_p2_fck);
  314. dev_err(dev, "utmi_p2_gfclk failed error:%d\n", ret);
  315. goto err_xclk60mhsp1_ck;
  316. }
  317. xclk60mhsp2_ck = clk_get(dev, "xclk60mhsp2_ck");
  318. if (IS_ERR(xclk60mhsp2_ck)) {
  319. ret = PTR_ERR(xclk60mhsp2_ck);
  320. dev_err(dev, "xclk60mhsp2_ck failed error:%d\n", ret);
  321. goto err_utmi_p2_fck;
  322. }
  323. usbhost_p1_fck = clk_get(dev, "usb_host_hs_utmi_p1_clk");
  324. if (IS_ERR(usbhost_p1_fck)) {
  325. ret = PTR_ERR(usbhost_p1_fck);
  326. dev_err(dev, "usbhost_p1_fck failed error:%d\n", ret);
  327. goto err_xclk60mhsp2_ck;
  328. }
  329. usbhost_p2_fck = clk_get(dev, "usb_host_hs_utmi_p2_clk");
  330. if (IS_ERR(usbhost_p2_fck)) {
  331. ret = PTR_ERR(usbhost_p2_fck);
  332. dev_err(dev, "usbhost_p2_fck failed error:%d\n", ret);
  333. goto err_usbhost_p1_fck;
  334. }
  335. init_60m_fclk = clk_get(dev, "init_60m_fclk");
  336. if (IS_ERR(init_60m_fclk)) {
  337. ret = PTR_ERR(init_60m_fclk);
  338. dev_err(dev, "init_60m_fclk failed error:%d\n", ret);
  339. goto err_usbhost_p2_fck;
  340. }
  341. return 0;
  342. err_usbhost_p2_fck:
  343. clk_put(usbhost_p2_fck);
  344. err_usbhost_p1_fck:
  345. clk_put(usbhost_p1_fck);
  346. err_xclk60mhsp2_ck:
  347. clk_put(xclk60mhsp2_ck);
  348. err_utmi_p2_fck:
  349. clk_put(utmi_p2_fck);
  350. err_xclk60mhsp1_ck:
  351. clk_put(xclk60mhsp1_ck);
  352. err_utmi_p1_fck:
  353. clk_put(utmi_p1_fck);
  354. err_add_hcd:
  355. usb_remove_hcd(hcd);
  356. err_pm_runtime:
  357. disable_put_regulator(pdata);
  358. pm_runtime_put_sync(dev);
  359. usb_put_hcd(hcd);
  360. err_io:
  361. iounmap(regs);
  362. return ret;
  363. }
  364. /**
  365. * ehci_hcd_omap_remove - shutdown processing for EHCI HCDs
  366. * @pdev: USB Host Controller being removed
  367. *
  368. * Reverses the effect of usb_ehci_hcd_omap_probe(), first invoking
  369. * the HCD's stop() method. It is always called from a thread
  370. * context, normally "rmmod", "apmd", or something similar.
  371. */
  372. static int ehci_hcd_omap_remove(struct platform_device *pdev)
  373. {
  374. struct device *dev = &pdev->dev;
  375. struct usb_hcd *hcd = dev_get_drvdata(dev);
  376. struct ehci_hcd_omap_platform_data *pdata = dev->platform_data;
  377. usb_remove_hcd(hcd);
  378. disable_put_regulator(dev->platform_data);
  379. iounmap(hcd->regs);
  380. usb_put_hcd(hcd);
  381. clk_put(utmi_p1_fck);
  382. clk_put(utmi_p2_fck);
  383. clk_put(xclk60mhsp1_ck);
  384. clk_put(xclk60mhsp2_ck);
  385. clk_put(usbhost_p1_fck);
  386. clk_put(usbhost_p2_fck);
  387. clk_put(init_60m_fclk);
  388. pm_runtime_put_sync(dev);
  389. pm_runtime_disable(dev);
  390. if (pdata->phy_reset) {
  391. if (gpio_is_valid(pdata->reset_gpio_port[0]))
  392. gpio_free(pdata->reset_gpio_port[0]);
  393. if (gpio_is_valid(pdata->reset_gpio_port[1]))
  394. gpio_free(pdata->reset_gpio_port[1]);
  395. }
  396. return 0;
  397. }
  398. static void ehci_hcd_omap_shutdown(struct platform_device *pdev)
  399. {
  400. struct usb_hcd *hcd = dev_get_drvdata(&pdev->dev);
  401. if (hcd->driver->shutdown)
  402. hcd->driver->shutdown(hcd);
  403. }
  404. static struct platform_driver ehci_hcd_omap_driver = {
  405. .probe = ehci_hcd_omap_probe,
  406. .remove = ehci_hcd_omap_remove,
  407. .shutdown = ehci_hcd_omap_shutdown,
  408. /*.suspend = ehci_hcd_omap_suspend, */
  409. /*.resume = ehci_hcd_omap_resume, */
  410. .driver = {
  411. .name = "ehci-omap",
  412. }
  413. };
  414. /*-------------------------------------------------------------------------*/
  415. static const struct hc_driver ehci_omap_hc_driver = {
  416. .description = hcd_name,
  417. .product_desc = "OMAP-EHCI Host Controller",
  418. .hcd_priv_size = sizeof(struct ehci_hcd),
  419. /*
  420. * generic hardware linkage
  421. */
  422. .irq = ehci_irq,
  423. .flags = HCD_MEMORY | HCD_USB2,
  424. /*
  425. * basic lifecycle operations
  426. */
  427. .reset = omap_ehci_init,
  428. .start = ehci_run,
  429. .stop = ehci_stop,
  430. .shutdown = ehci_shutdown,
  431. /*
  432. * managing i/o requests and associated device resources
  433. */
  434. .urb_enqueue = ehci_urb_enqueue,
  435. .urb_dequeue = ehci_urb_dequeue,
  436. .endpoint_disable = ehci_endpoint_disable,
  437. .endpoint_reset = ehci_endpoint_reset,
  438. /*
  439. * scheduling support
  440. */
  441. .get_frame_number = ehci_get_frame,
  442. /*
  443. * root hub support
  444. */
  445. .hub_status_data = ehci_hub_status_data,
  446. .hub_control = omap_ehci_hub_control,
  447. .bus_suspend = ehci_bus_suspend,
  448. .bus_resume = ehci_bus_resume,
  449. .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
  450. };
  451. MODULE_ALIAS("platform:omap-ehci");
  452. MODULE_AUTHOR("Texas Instruments, Inc.");
  453. MODULE_AUTHOR("Felipe Balbi <felipe.balbi@nokia.com>");