setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. /*
  2. * Setup the interrupt stuff.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1998 Harald Koerfgen
  9. * Copyright (C) 2000, 2001, 2002, 2003 Maciej W. Rozycki
  10. */
  11. #include <linux/sched.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/param.h>
  14. #include <linux/console.h>
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/types.h>
  19. #include <asm/bootinfo.h>
  20. #include <asm/cpu.h>
  21. #include <asm/cpu-features.h>
  22. #include <asm/irq.h>
  23. #include <asm/irq_cpu.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/reboot.h>
  26. #include <asm/time.h>
  27. #include <asm/traps.h>
  28. #include <asm/wbflush.h>
  29. #include <asm/dec/interrupts.h>
  30. #include <asm/dec/ioasic.h>
  31. #include <asm/dec/ioasic_addrs.h>
  32. #include <asm/dec/ioasic_ints.h>
  33. #include <asm/dec/kn01.h>
  34. #include <asm/dec/kn02.h>
  35. #include <asm/dec/kn02ba.h>
  36. #include <asm/dec/kn02ca.h>
  37. #include <asm/dec/kn03.h>
  38. #include <asm/dec/kn230.h>
  39. extern void dec_machine_restart(char *command);
  40. extern void dec_machine_halt(void);
  41. extern void dec_machine_power_off(void);
  42. extern irqreturn_t dec_intr_halt(int irq, void *dev_id, struct pt_regs *regs);
  43. extern asmlinkage void decstation_handle_int(void);
  44. spinlock_t ioasic_ssr_lock;
  45. volatile u32 *ioasic_base;
  46. unsigned long dec_kn_slot_size;
  47. /*
  48. * IRQ routing and priority tables. Priorites are set as follows:
  49. *
  50. * KN01 KN230 KN02 KN02-BA KN02-CA KN03
  51. *
  52. * MEMORY CPU CPU CPU ASIC CPU CPU
  53. * RTC CPU CPU CPU ASIC CPU CPU
  54. * DMA - - - ASIC ASIC ASIC
  55. * SERIAL0 CPU CPU CSR ASIC ASIC ASIC
  56. * SERIAL1 - - - ASIC - ASIC
  57. * SCSI CPU CPU CSR ASIC ASIC ASIC
  58. * ETHERNET CPU * CSR ASIC ASIC ASIC
  59. * other - - - ASIC - -
  60. * TC2 - - CSR CPU ASIC ASIC
  61. * TC1 - - CSR CPU ASIC ASIC
  62. * TC0 - - CSR CPU ASIC ASIC
  63. * other - CPU - CPU ASIC ASIC
  64. * other - - - - CPU CPU
  65. *
  66. * * -- shared with SCSI
  67. */
  68. int dec_interrupt[DEC_NR_INTS] = {
  69. [0 ... DEC_NR_INTS - 1] = -1
  70. };
  71. int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
  72. { { .i = ~0 }, { .p = dec_intr_unimplemented } },
  73. };
  74. int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
  75. { { .i = ~0 }, { .p = asic_intr_unimplemented } },
  76. };
  77. int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
  78. static struct irqaction ioirq = {
  79. .handler = no_action,
  80. .name = "cascade",
  81. };
  82. static struct irqaction fpuirq = {
  83. .handler = no_action,
  84. .name = "fpu",
  85. };
  86. static struct irqaction busirq = {
  87. .flags = SA_INTERRUPT,
  88. .name = "bus error",
  89. };
  90. static struct irqaction haltirq = {
  91. .handler = dec_intr_halt,
  92. .name = "halt",
  93. };
  94. /*
  95. * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
  96. */
  97. void __init dec_be_init(void)
  98. {
  99. switch (mips_machtype) {
  100. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  101. busirq.flags |= SA_SHIRQ;
  102. break;
  103. case MACH_DS5000_200: /* DS5000/200 3max */
  104. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  105. case MACH_DS5900: /* DS5900 bigmax */
  106. board_be_handler = dec_ecc_be_handler;
  107. busirq.handler = dec_ecc_be_interrupt;
  108. dec_ecc_be_init();
  109. break;
  110. }
  111. }
  112. extern void dec_time_init(void);
  113. extern void dec_timer_setup(struct irqaction *);
  114. void __init plat_setup(void)
  115. {
  116. board_be_init = dec_be_init;
  117. board_time_init = dec_time_init;
  118. board_timer_setup = dec_timer_setup;
  119. wbflush_setup();
  120. _machine_restart = dec_machine_restart;
  121. _machine_halt = dec_machine_halt;
  122. _machine_power_off = dec_machine_power_off;
  123. }
  124. /*
  125. * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
  126. * or DS3100 (aka Pmax).
  127. */
  128. static int kn01_interrupt[DEC_NR_INTS] __initdata = {
  129. [DEC_IRQ_CASCADE] = -1,
  130. [DEC_IRQ_AB_RECV] = -1,
  131. [DEC_IRQ_AB_XMIT] = -1,
  132. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
  133. [DEC_IRQ_ASC] = -1,
  134. [DEC_IRQ_FLOPPY] = -1,
  135. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  136. [DEC_IRQ_HALT] = -1,
  137. [DEC_IRQ_ISDN] = -1,
  138. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
  139. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
  140. [DEC_IRQ_PSU] = -1,
  141. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
  142. [DEC_IRQ_SCC0] = -1,
  143. [DEC_IRQ_SCC1] = -1,
  144. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
  145. [DEC_IRQ_TC0] = -1,
  146. [DEC_IRQ_TC1] = -1,
  147. [DEC_IRQ_TC2] = -1,
  148. [DEC_IRQ_TIMER] = -1,
  149. [DEC_IRQ_VIDEO] = DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
  150. [DEC_IRQ_ASC_MERR] = -1,
  151. [DEC_IRQ_ASC_ERR] = -1,
  152. [DEC_IRQ_ASC_DMA] = -1,
  153. [DEC_IRQ_FLOPPY_ERR] = -1,
  154. [DEC_IRQ_ISDN_ERR] = -1,
  155. [DEC_IRQ_ISDN_RXDMA] = -1,
  156. [DEC_IRQ_ISDN_TXDMA] = -1,
  157. [DEC_IRQ_LANCE_MERR] = -1,
  158. [DEC_IRQ_SCC0A_RXERR] = -1,
  159. [DEC_IRQ_SCC0A_RXDMA] = -1,
  160. [DEC_IRQ_SCC0A_TXERR] = -1,
  161. [DEC_IRQ_SCC0A_TXDMA] = -1,
  162. [DEC_IRQ_AB_RXERR] = -1,
  163. [DEC_IRQ_AB_RXDMA] = -1,
  164. [DEC_IRQ_AB_TXERR] = -1,
  165. [DEC_IRQ_AB_TXDMA] = -1,
  166. [DEC_IRQ_SCC1A_RXERR] = -1,
  167. [DEC_IRQ_SCC1A_RXDMA] = -1,
  168. [DEC_IRQ_SCC1A_TXERR] = -1,
  169. [DEC_IRQ_SCC1A_TXDMA] = -1,
  170. };
  171. static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
  172. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
  173. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
  174. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
  175. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
  176. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
  177. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
  178. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
  179. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
  180. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
  181. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
  182. { { .i = DEC_CPU_IRQ_ALL },
  183. { .p = cpu_all_int } },
  184. };
  185. void __init dec_init_kn01(void)
  186. {
  187. /* IRQ routing. */
  188. memcpy(&dec_interrupt, &kn01_interrupt,
  189. sizeof(kn01_interrupt));
  190. /* CPU IRQ priorities. */
  191. memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
  192. sizeof(kn01_cpu_mask_nr_tbl));
  193. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  194. } /* dec_init_kn01 */
  195. /*
  196. * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
  197. */
  198. static int kn230_interrupt[DEC_NR_INTS] __initdata = {
  199. [DEC_IRQ_CASCADE] = -1,
  200. [DEC_IRQ_AB_RECV] = -1,
  201. [DEC_IRQ_AB_XMIT] = -1,
  202. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
  203. [DEC_IRQ_ASC] = -1,
  204. [DEC_IRQ_FLOPPY] = -1,
  205. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  206. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
  207. [DEC_IRQ_ISDN] = -1,
  208. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
  209. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
  210. [DEC_IRQ_PSU] = -1,
  211. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
  212. [DEC_IRQ_SCC0] = -1,
  213. [DEC_IRQ_SCC1] = -1,
  214. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
  215. [DEC_IRQ_TC0] = -1,
  216. [DEC_IRQ_TC1] = -1,
  217. [DEC_IRQ_TC2] = -1,
  218. [DEC_IRQ_TIMER] = -1,
  219. [DEC_IRQ_VIDEO] = -1,
  220. [DEC_IRQ_ASC_MERR] = -1,
  221. [DEC_IRQ_ASC_ERR] = -1,
  222. [DEC_IRQ_ASC_DMA] = -1,
  223. [DEC_IRQ_FLOPPY_ERR] = -1,
  224. [DEC_IRQ_ISDN_ERR] = -1,
  225. [DEC_IRQ_ISDN_RXDMA] = -1,
  226. [DEC_IRQ_ISDN_TXDMA] = -1,
  227. [DEC_IRQ_LANCE_MERR] = -1,
  228. [DEC_IRQ_SCC0A_RXERR] = -1,
  229. [DEC_IRQ_SCC0A_RXDMA] = -1,
  230. [DEC_IRQ_SCC0A_TXERR] = -1,
  231. [DEC_IRQ_SCC0A_TXDMA] = -1,
  232. [DEC_IRQ_AB_RXERR] = -1,
  233. [DEC_IRQ_AB_RXDMA] = -1,
  234. [DEC_IRQ_AB_TXERR] = -1,
  235. [DEC_IRQ_AB_TXDMA] = -1,
  236. [DEC_IRQ_SCC1A_RXERR] = -1,
  237. [DEC_IRQ_SCC1A_RXDMA] = -1,
  238. [DEC_IRQ_SCC1A_TXERR] = -1,
  239. [DEC_IRQ_SCC1A_TXDMA] = -1,
  240. };
  241. static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
  242. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
  243. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
  244. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
  245. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
  246. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
  247. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
  248. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
  249. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
  250. { { .i = DEC_CPU_IRQ_ALL },
  251. { .p = cpu_all_int } },
  252. };
  253. void __init dec_init_kn230(void)
  254. {
  255. /* IRQ routing. */
  256. memcpy(&dec_interrupt, &kn230_interrupt,
  257. sizeof(kn230_interrupt));
  258. /* CPU IRQ priorities. */
  259. memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
  260. sizeof(kn230_cpu_mask_nr_tbl));
  261. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  262. } /* dec_init_kn230 */
  263. /*
  264. * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
  265. */
  266. static int kn02_interrupt[DEC_NR_INTS] __initdata = {
  267. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
  268. [DEC_IRQ_AB_RECV] = -1,
  269. [DEC_IRQ_AB_XMIT] = -1,
  270. [DEC_IRQ_DZ11] = KN02_IRQ_NR(KN02_CSR_INR_DZ11),
  271. [DEC_IRQ_ASC] = KN02_IRQ_NR(KN02_CSR_INR_ASC),
  272. [DEC_IRQ_FLOPPY] = -1,
  273. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  274. [DEC_IRQ_HALT] = -1,
  275. [DEC_IRQ_ISDN] = -1,
  276. [DEC_IRQ_LANCE] = KN02_IRQ_NR(KN02_CSR_INR_LANCE),
  277. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
  278. [DEC_IRQ_PSU] = -1,
  279. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
  280. [DEC_IRQ_SCC0] = -1,
  281. [DEC_IRQ_SCC1] = -1,
  282. [DEC_IRQ_SII] = -1,
  283. [DEC_IRQ_TC0] = KN02_IRQ_NR(KN02_CSR_INR_TC0),
  284. [DEC_IRQ_TC1] = KN02_IRQ_NR(KN02_CSR_INR_TC1),
  285. [DEC_IRQ_TC2] = KN02_IRQ_NR(KN02_CSR_INR_TC2),
  286. [DEC_IRQ_TIMER] = -1,
  287. [DEC_IRQ_VIDEO] = -1,
  288. [DEC_IRQ_ASC_MERR] = -1,
  289. [DEC_IRQ_ASC_ERR] = -1,
  290. [DEC_IRQ_ASC_DMA] = -1,
  291. [DEC_IRQ_FLOPPY_ERR] = -1,
  292. [DEC_IRQ_ISDN_ERR] = -1,
  293. [DEC_IRQ_ISDN_RXDMA] = -1,
  294. [DEC_IRQ_ISDN_TXDMA] = -1,
  295. [DEC_IRQ_LANCE_MERR] = -1,
  296. [DEC_IRQ_SCC0A_RXERR] = -1,
  297. [DEC_IRQ_SCC0A_RXDMA] = -1,
  298. [DEC_IRQ_SCC0A_TXERR] = -1,
  299. [DEC_IRQ_SCC0A_TXDMA] = -1,
  300. [DEC_IRQ_AB_RXERR] = -1,
  301. [DEC_IRQ_AB_RXDMA] = -1,
  302. [DEC_IRQ_AB_TXERR] = -1,
  303. [DEC_IRQ_AB_TXDMA] = -1,
  304. [DEC_IRQ_SCC1A_RXERR] = -1,
  305. [DEC_IRQ_SCC1A_RXDMA] = -1,
  306. [DEC_IRQ_SCC1A_TXERR] = -1,
  307. [DEC_IRQ_SCC1A_TXDMA] = -1,
  308. };
  309. static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
  310. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
  311. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
  312. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
  313. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
  314. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
  315. { .p = kn02_io_int } },
  316. { { .i = DEC_CPU_IRQ_ALL },
  317. { .p = cpu_all_int } },
  318. };
  319. static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
  320. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
  321. { .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
  322. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
  323. { .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
  324. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
  325. { .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
  326. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
  327. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
  328. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
  329. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
  330. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
  331. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
  332. { { .i = KN02_IRQ_ALL },
  333. { .p = kn02_all_int } },
  334. };
  335. void __init dec_init_kn02(void)
  336. {
  337. /* IRQ routing. */
  338. memcpy(&dec_interrupt, &kn02_interrupt,
  339. sizeof(kn02_interrupt));
  340. /* CPU IRQ priorities. */
  341. memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
  342. sizeof(kn02_cpu_mask_nr_tbl));
  343. /* KN02 CSR IRQ priorities. */
  344. memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
  345. sizeof(kn02_asic_mask_nr_tbl));
  346. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  347. init_kn02_irqs(KN02_IRQ_BASE);
  348. } /* dec_init_kn02 */
  349. /*
  350. * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
  351. * (xx = 20, 25, 33), aka 3min. Also applies to KN04(-BA), aka
  352. * DS5000/150, aka 4min.
  353. */
  354. static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
  355. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
  356. [DEC_IRQ_AB_RECV] = -1,
  357. [DEC_IRQ_AB_XMIT] = -1,
  358. [DEC_IRQ_DZ11] = -1,
  359. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02BA_IO_INR_ASC),
  360. [DEC_IRQ_FLOPPY] = -1,
  361. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  362. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
  363. [DEC_IRQ_ISDN] = -1,
  364. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02BA_IO_INR_LANCE),
  365. [DEC_IRQ_BUS] = IO_IRQ_NR(KN02BA_IO_INR_BUS),
  366. [DEC_IRQ_PSU] = IO_IRQ_NR(KN02BA_IO_INR_PSU),
  367. [DEC_IRQ_RTC] = IO_IRQ_NR(KN02BA_IO_INR_RTC),
  368. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02BA_IO_INR_SCC0),
  369. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN02BA_IO_INR_SCC1),
  370. [DEC_IRQ_SII] = -1,
  371. [DEC_IRQ_TC0] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
  372. [DEC_IRQ_TC1] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
  373. [DEC_IRQ_TC2] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
  374. [DEC_IRQ_TIMER] = -1,
  375. [DEC_IRQ_VIDEO] = -1,
  376. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  377. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  378. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  379. [DEC_IRQ_FLOPPY_ERR] = -1,
  380. [DEC_IRQ_ISDN_ERR] = -1,
  381. [DEC_IRQ_ISDN_RXDMA] = -1,
  382. [DEC_IRQ_ISDN_TXDMA] = -1,
  383. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  384. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  385. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  386. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  387. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  388. [DEC_IRQ_AB_RXERR] = -1,
  389. [DEC_IRQ_AB_RXDMA] = -1,
  390. [DEC_IRQ_AB_TXERR] = -1,
  391. [DEC_IRQ_AB_TXDMA] = -1,
  392. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  393. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  394. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  395. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  396. };
  397. static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
  398. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
  399. { .p = kn02xa_io_int } },
  400. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
  401. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
  402. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
  403. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
  404. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
  405. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
  406. { { .i = DEC_CPU_IRQ_ALL },
  407. { .p = cpu_all_int } },
  408. };
  409. static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
  410. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
  411. { .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
  412. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
  413. { .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
  414. { { .i = IO_IRQ_DMA },
  415. { .p = asic_dma_int } },
  416. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
  417. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
  418. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
  419. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
  420. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
  421. { .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
  422. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
  423. { .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
  424. { { .i = IO_IRQ_ALL },
  425. { .p = asic_all_int } },
  426. };
  427. void __init dec_init_kn02ba(void)
  428. {
  429. /* IRQ routing. */
  430. memcpy(&dec_interrupt, &kn02ba_interrupt,
  431. sizeof(kn02ba_interrupt));
  432. /* CPU IRQ priorities. */
  433. memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
  434. sizeof(kn02ba_cpu_mask_nr_tbl));
  435. /* I/O ASIC IRQ priorities. */
  436. memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
  437. sizeof(kn02ba_asic_mask_nr_tbl));
  438. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  439. init_ioasic_irqs(IO_IRQ_BASE);
  440. } /* dec_init_kn02ba */
  441. /*
  442. * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
  443. * (xx = 20, 25, 33), aka MAXine. Also applies to KN04(-CA), aka
  444. * DS5000/50, aka 4MAXine.
  445. */
  446. static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
  447. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
  448. [DEC_IRQ_AB_RECV] = IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
  449. [DEC_IRQ_AB_XMIT] = IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
  450. [DEC_IRQ_DZ11] = -1,
  451. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02CA_IO_INR_ASC),
  452. [DEC_IRQ_FLOPPY] = IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
  453. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  454. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
  455. [DEC_IRQ_ISDN] = IO_IRQ_NR(KN02CA_IO_INR_ISDN),
  456. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02CA_IO_INR_LANCE),
  457. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
  458. [DEC_IRQ_PSU] = -1,
  459. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
  460. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02CA_IO_INR_SCC0),
  461. [DEC_IRQ_SCC1] = -1,
  462. [DEC_IRQ_SII] = -1,
  463. [DEC_IRQ_TC0] = IO_IRQ_NR(KN02CA_IO_INR_TC0),
  464. [DEC_IRQ_TC1] = IO_IRQ_NR(KN02CA_IO_INR_TC1),
  465. [DEC_IRQ_TC2] = -1,
  466. [DEC_IRQ_TIMER] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
  467. [DEC_IRQ_VIDEO] = IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
  468. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  469. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  470. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  471. [DEC_IRQ_FLOPPY_ERR] = IO_IRQ_NR(IO_INR_FLOPPY_ERR),
  472. [DEC_IRQ_ISDN_ERR] = IO_IRQ_NR(IO_INR_ISDN_ERR),
  473. [DEC_IRQ_ISDN_RXDMA] = IO_IRQ_NR(IO_INR_ISDN_RXDMA),
  474. [DEC_IRQ_ISDN_TXDMA] = IO_IRQ_NR(IO_INR_ISDN_TXDMA),
  475. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  476. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  477. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  478. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  479. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  480. [DEC_IRQ_AB_RXERR] = IO_IRQ_NR(IO_INR_AB_RXERR),
  481. [DEC_IRQ_AB_RXDMA] = IO_IRQ_NR(IO_INR_AB_RXDMA),
  482. [DEC_IRQ_AB_TXERR] = IO_IRQ_NR(IO_INR_AB_TXERR),
  483. [DEC_IRQ_AB_TXDMA] = IO_IRQ_NR(IO_INR_AB_TXDMA),
  484. [DEC_IRQ_SCC1A_RXERR] = -1,
  485. [DEC_IRQ_SCC1A_RXDMA] = -1,
  486. [DEC_IRQ_SCC1A_TXERR] = -1,
  487. [DEC_IRQ_SCC1A_TXDMA] = -1,
  488. };
  489. static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
  490. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
  491. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
  492. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
  493. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
  494. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
  495. { .p = kn02xa_io_int } },
  496. { { .i = DEC_CPU_IRQ_ALL },
  497. { .p = cpu_all_int } },
  498. };
  499. static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
  500. { { .i = IO_IRQ_DMA },
  501. { .p = asic_dma_int } },
  502. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
  503. { .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
  504. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
  505. { .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
  506. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
  507. { .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
  508. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
  509. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
  510. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
  511. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
  512. { { .i = IO_IRQ_ALL },
  513. { .p = asic_all_int } },
  514. };
  515. void __init dec_init_kn02ca(void)
  516. {
  517. /* IRQ routing. */
  518. memcpy(&dec_interrupt, &kn02ca_interrupt,
  519. sizeof(kn02ca_interrupt));
  520. /* CPU IRQ priorities. */
  521. memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
  522. sizeof(kn02ca_cpu_mask_nr_tbl));
  523. /* I/O ASIC IRQ priorities. */
  524. memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
  525. sizeof(kn02ca_asic_mask_nr_tbl));
  526. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  527. init_ioasic_irqs(IO_IRQ_BASE);
  528. } /* dec_init_kn02ca */
  529. /*
  530. * Machine-specific initialisation for KN03, aka DS5000/240,
  531. * aka 3max+ and DS5900, aka BIGmax. Also applies to KN05, aka
  532. * DS5000/260, aka 4max+ and DS5900/260.
  533. */
  534. static int kn03_interrupt[DEC_NR_INTS] __initdata = {
  535. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
  536. [DEC_IRQ_AB_RECV] = -1,
  537. [DEC_IRQ_AB_XMIT] = -1,
  538. [DEC_IRQ_DZ11] = -1,
  539. [DEC_IRQ_ASC] = IO_IRQ_NR(KN03_IO_INR_ASC),
  540. [DEC_IRQ_FLOPPY] = -1,
  541. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  542. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
  543. [DEC_IRQ_ISDN] = -1,
  544. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN03_IO_INR_LANCE),
  545. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
  546. [DEC_IRQ_PSU] = IO_IRQ_NR(KN03_IO_INR_PSU),
  547. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
  548. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN03_IO_INR_SCC0),
  549. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN03_IO_INR_SCC1),
  550. [DEC_IRQ_SII] = -1,
  551. [DEC_IRQ_TC0] = IO_IRQ_NR(KN03_IO_INR_TC0),
  552. [DEC_IRQ_TC1] = IO_IRQ_NR(KN03_IO_INR_TC1),
  553. [DEC_IRQ_TC2] = IO_IRQ_NR(KN03_IO_INR_TC2),
  554. [DEC_IRQ_TIMER] = -1,
  555. [DEC_IRQ_VIDEO] = -1,
  556. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  557. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  558. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  559. [DEC_IRQ_FLOPPY_ERR] = -1,
  560. [DEC_IRQ_ISDN_ERR] = -1,
  561. [DEC_IRQ_ISDN_RXDMA] = -1,
  562. [DEC_IRQ_ISDN_TXDMA] = -1,
  563. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  564. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  565. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  566. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  567. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  568. [DEC_IRQ_AB_RXERR] = -1,
  569. [DEC_IRQ_AB_RXDMA] = -1,
  570. [DEC_IRQ_AB_TXERR] = -1,
  571. [DEC_IRQ_AB_TXDMA] = -1,
  572. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  573. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  574. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  575. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  576. };
  577. static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
  578. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
  579. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
  580. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
  581. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
  582. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
  583. { .p = kn03_io_int } },
  584. { { .i = DEC_CPU_IRQ_ALL },
  585. { .p = cpu_all_int } },
  586. };
  587. static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
  588. { { .i = IO_IRQ_DMA },
  589. { .p = asic_dma_int } },
  590. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
  591. { .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
  592. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
  593. { .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
  594. { { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
  595. { .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
  596. { { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
  597. { .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
  598. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
  599. { .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
  600. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
  601. { .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
  602. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
  603. { .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
  604. { { .i = IO_IRQ_ALL },
  605. { .p = asic_all_int } },
  606. };
  607. void __init dec_init_kn03(void)
  608. {
  609. /* IRQ routing. */
  610. memcpy(&dec_interrupt, &kn03_interrupt,
  611. sizeof(kn03_interrupt));
  612. /* CPU IRQ priorities. */
  613. memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
  614. sizeof(kn03_cpu_mask_nr_tbl));
  615. /* I/O ASIC IRQ priorities. */
  616. memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
  617. sizeof(kn03_asic_mask_nr_tbl));
  618. mips_cpu_irq_init(DEC_CPU_IRQ_BASE);
  619. init_ioasic_irqs(IO_IRQ_BASE);
  620. } /* dec_init_kn03 */
  621. void __init arch_init_irq(void)
  622. {
  623. switch (mips_machtype) {
  624. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  625. dec_init_kn01();
  626. break;
  627. case MACH_DS5100: /* DS5100 MIPSmate */
  628. dec_init_kn230();
  629. break;
  630. case MACH_DS5000_200: /* DS5000/200 3max */
  631. dec_init_kn02();
  632. break;
  633. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  634. dec_init_kn02ba();
  635. break;
  636. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  637. case MACH_DS5900: /* DS5900 bigmax */
  638. dec_init_kn03();
  639. break;
  640. case MACH_DS5000_XX: /* Personal DS5000/xx */
  641. dec_init_kn02ca();
  642. break;
  643. case MACH_DS5800: /* DS5800 Isis */
  644. panic("Don't know how to set this up!");
  645. break;
  646. case MACH_DS5400: /* DS5400 MIPSfair */
  647. panic("Don't know how to set this up!");
  648. break;
  649. case MACH_DS5500: /* DS5500 MIPSfair-2 */
  650. panic("Don't know how to set this up!");
  651. break;
  652. }
  653. set_except_vector(0, decstation_handle_int);
  654. /* Free the FPU interrupt if the exception is present. */
  655. if (!cpu_has_nofpuex) {
  656. cpu_fpu_mask = 0;
  657. dec_interrupt[DEC_IRQ_FPU] = -1;
  658. }
  659. /* Register board interrupts: FPU and cascade. */
  660. if (dec_interrupt[DEC_IRQ_FPU] >= 0)
  661. setup_irq(dec_interrupt[DEC_IRQ_FPU], &fpuirq);
  662. if (dec_interrupt[DEC_IRQ_CASCADE] >= 0)
  663. setup_irq(dec_interrupt[DEC_IRQ_CASCADE], &ioirq);
  664. /* Register the bus error interrupt. */
  665. if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq.handler)
  666. setup_irq(dec_interrupt[DEC_IRQ_BUS], &busirq);
  667. /* Register the HALT interrupt. */
  668. if (dec_interrupt[DEC_IRQ_HALT] >= 0)
  669. setup_irq(dec_interrupt[DEC_IRQ_HALT], &haltirq);
  670. }
  671. EXPORT_SYMBOL(ioasic_base);
  672. EXPORT_SYMBOL(dec_kn_slot_size);
  673. EXPORT_SYMBOL(dec_interrupt);