gpio.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. #include <plat/powerdomain.h>
  29. /*
  30. * OMAP1510 GPIO registers
  31. */
  32. #define OMAP1510_GPIO_BASE 0xfffce000
  33. #define OMAP1510_GPIO_DATA_INPUT 0x00
  34. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  35. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  36. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  37. #define OMAP1510_GPIO_INT_MASK 0x10
  38. #define OMAP1510_GPIO_INT_STATUS 0x14
  39. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  40. #define OMAP1510_IH_GPIO_BASE 64
  41. /*
  42. * OMAP1610 specific GPIO registers
  43. */
  44. #define OMAP1610_GPIO1_BASE 0xfffbe400
  45. #define OMAP1610_GPIO2_BASE 0xfffbec00
  46. #define OMAP1610_GPIO3_BASE 0xfffbb400
  47. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  48. #define OMAP1610_GPIO_REVISION 0x0000
  49. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  50. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  51. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  52. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  53. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  54. #define OMAP1610_GPIO_DATAIN 0x002c
  55. #define OMAP1610_GPIO_DATAOUT 0x0030
  56. #define OMAP1610_GPIO_DIRECTION 0x0034
  57. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  58. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  59. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  60. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  61. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  62. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  63. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  64. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  65. /*
  66. * OMAP7XX specific GPIO registers
  67. */
  68. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  69. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  70. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  71. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  72. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  73. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  74. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  75. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  76. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  77. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  78. #define OMAP7XX_GPIO_INT_MASK 0x10
  79. #define OMAP7XX_GPIO_INT_STATUS 0x14
  80. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  81. /*
  82. * omap24xx specific GPIO registers
  83. */
  84. #define OMAP242X_GPIO1_BASE 0x48018000
  85. #define OMAP242X_GPIO2_BASE 0x4801a000
  86. #define OMAP242X_GPIO3_BASE 0x4801c000
  87. #define OMAP242X_GPIO4_BASE 0x4801e000
  88. #define OMAP243X_GPIO1_BASE 0x4900C000
  89. #define OMAP243X_GPIO2_BASE 0x4900E000
  90. #define OMAP243X_GPIO3_BASE 0x49010000
  91. #define OMAP243X_GPIO4_BASE 0x49012000
  92. #define OMAP243X_GPIO5_BASE 0x480B6000
  93. #define OMAP24XX_GPIO_REVISION 0x0000
  94. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  95. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  96. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  97. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  98. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  99. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  100. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  101. #define OMAP24XX_GPIO_CTRL 0x0030
  102. #define OMAP24XX_GPIO_OE 0x0034
  103. #define OMAP24XX_GPIO_DATAIN 0x0038
  104. #define OMAP24XX_GPIO_DATAOUT 0x003c
  105. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  106. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  107. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  108. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  109. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  110. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  111. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  112. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  113. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  114. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  115. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  116. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  117. #define OMAP4_GPIO_REVISION 0x0000
  118. #define OMAP4_GPIO_SYSCONFIG 0x0010
  119. #define OMAP4_GPIO_EOI 0x0020
  120. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  121. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  122. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  123. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  124. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  125. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  126. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  127. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  128. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  129. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  130. #define OMAP4_GPIO_SYSSTATUS 0x0114
  131. #define OMAP4_GPIO_IRQENABLE1 0x011c
  132. #define OMAP4_GPIO_WAKE_EN 0x0120
  133. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  134. #define OMAP4_GPIO_IRQENABLE2 0x012c
  135. #define OMAP4_GPIO_CTRL 0x0130
  136. #define OMAP4_GPIO_OE 0x0134
  137. #define OMAP4_GPIO_DATAIN 0x0138
  138. #define OMAP4_GPIO_DATAOUT 0x013c
  139. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  140. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  141. #define OMAP4_GPIO_RISINGDETECT 0x0148
  142. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  143. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  144. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  145. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  146. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  147. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  148. #define OMAP4_GPIO_SETWKUENA 0x0184
  149. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  150. #define OMAP4_GPIO_SETDATAOUT 0x0194
  151. /*
  152. * omap34xx specific GPIO registers
  153. */
  154. #define OMAP34XX_GPIO1_BASE 0x48310000
  155. #define OMAP34XX_GPIO2_BASE 0x49050000
  156. #define OMAP34XX_GPIO3_BASE 0x49052000
  157. #define OMAP34XX_GPIO4_BASE 0x49054000
  158. #define OMAP34XX_GPIO5_BASE 0x49056000
  159. #define OMAP34XX_GPIO6_BASE 0x49058000
  160. /*
  161. * OMAP44XX specific GPIO registers
  162. */
  163. #define OMAP44XX_GPIO1_BASE 0x4a310000
  164. #define OMAP44XX_GPIO2_BASE 0x48055000
  165. #define OMAP44XX_GPIO3_BASE 0x48057000
  166. #define OMAP44XX_GPIO4_BASE 0x48059000
  167. #define OMAP44XX_GPIO5_BASE 0x4805B000
  168. #define OMAP44XX_GPIO6_BASE 0x4805D000
  169. struct gpio_bank {
  170. unsigned long pbase;
  171. void __iomem *base;
  172. u16 irq;
  173. u16 virtual_irq_start;
  174. int method;
  175. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  176. u32 suspend_wakeup;
  177. u32 saved_wakeup;
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP2PLUS
  180. u32 non_wakeup_gpios;
  181. u32 enabled_non_wakeup_gpios;
  182. u32 saved_datain;
  183. u32 saved_fallingdetect;
  184. u32 saved_risingdetect;
  185. #endif
  186. u32 level_mask;
  187. u32 toggle_mask;
  188. spinlock_t lock;
  189. struct gpio_chip chip;
  190. struct clk *dbck;
  191. u32 mod_usage;
  192. u32 dbck_enable_mask;
  193. };
  194. #define METHOD_MPUIO 0
  195. #define METHOD_GPIO_1510 1
  196. #define METHOD_GPIO_1610 2
  197. #define METHOD_GPIO_7XX 3
  198. #define METHOD_GPIO_24XX 5
  199. #define METHOD_GPIO_44XX 6
  200. #ifdef CONFIG_ARCH_OMAP16XX
  201. static struct gpio_bank gpio_bank_1610[5] = {
  202. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  203. METHOD_MPUIO },
  204. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  205. METHOD_GPIO_1610 },
  206. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  207. METHOD_GPIO_1610 },
  208. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  209. METHOD_GPIO_1610 },
  210. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  211. METHOD_GPIO_1610 },
  212. };
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP15XX
  215. static struct gpio_bank gpio_bank_1510[2] = {
  216. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  217. METHOD_MPUIO },
  218. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  219. METHOD_GPIO_1510 }
  220. };
  221. #endif
  222. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  223. static struct gpio_bank gpio_bank_7xx[7] = {
  224. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  225. METHOD_MPUIO },
  226. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  227. METHOD_GPIO_7XX },
  228. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  229. METHOD_GPIO_7XX },
  230. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  231. METHOD_GPIO_7XX },
  232. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  233. METHOD_GPIO_7XX },
  234. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  235. METHOD_GPIO_7XX },
  236. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  237. METHOD_GPIO_7XX },
  238. };
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP2
  241. static struct gpio_bank gpio_bank_242x[4] = {
  242. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  243. METHOD_GPIO_24XX },
  244. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  245. METHOD_GPIO_24XX },
  246. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  247. METHOD_GPIO_24XX },
  248. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  249. METHOD_GPIO_24XX },
  250. };
  251. static struct gpio_bank gpio_bank_243x[5] = {
  252. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  253. METHOD_GPIO_24XX },
  254. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  255. METHOD_GPIO_24XX },
  256. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  257. METHOD_GPIO_24XX },
  258. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  259. METHOD_GPIO_24XX },
  260. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  261. METHOD_GPIO_24XX },
  262. };
  263. #endif
  264. #ifdef CONFIG_ARCH_OMAP3
  265. static struct gpio_bank gpio_bank_34xx[6] = {
  266. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  267. METHOD_GPIO_24XX },
  268. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  269. METHOD_GPIO_24XX },
  270. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  271. METHOD_GPIO_24XX },
  272. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  273. METHOD_GPIO_24XX },
  274. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  275. METHOD_GPIO_24XX },
  276. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  277. METHOD_GPIO_24XX },
  278. };
  279. struct omap3_gpio_regs {
  280. u32 sysconfig;
  281. u32 irqenable1;
  282. u32 irqenable2;
  283. u32 wake_en;
  284. u32 ctrl;
  285. u32 oe;
  286. u32 leveldetect0;
  287. u32 leveldetect1;
  288. u32 risingdetect;
  289. u32 fallingdetect;
  290. u32 dataout;
  291. };
  292. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  293. #endif
  294. #ifdef CONFIG_ARCH_OMAP4
  295. static struct gpio_bank gpio_bank_44xx[6] = {
  296. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  299. METHOD_GPIO_44XX },
  300. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  301. METHOD_GPIO_44XX },
  302. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  303. METHOD_GPIO_44XX },
  304. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  305. METHOD_GPIO_44XX },
  306. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  307. METHOD_GPIO_44XX },
  308. };
  309. #endif
  310. static struct gpio_bank *gpio_bank;
  311. static int gpio_bank_count;
  312. static inline struct gpio_bank *get_gpio_bank(int gpio)
  313. {
  314. if (cpu_is_omap15xx()) {
  315. if (OMAP_GPIO_IS_MPUIO(gpio))
  316. return &gpio_bank[0];
  317. return &gpio_bank[1];
  318. }
  319. if (cpu_is_omap16xx()) {
  320. if (OMAP_GPIO_IS_MPUIO(gpio))
  321. return &gpio_bank[0];
  322. return &gpio_bank[1 + (gpio >> 4)];
  323. }
  324. if (cpu_is_omap7xx()) {
  325. if (OMAP_GPIO_IS_MPUIO(gpio))
  326. return &gpio_bank[0];
  327. return &gpio_bank[1 + (gpio >> 5)];
  328. }
  329. if (cpu_is_omap24xx())
  330. return &gpio_bank[gpio >> 5];
  331. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  332. return &gpio_bank[gpio >> 5];
  333. BUG();
  334. return NULL;
  335. }
  336. static inline int get_gpio_index(int gpio)
  337. {
  338. if (cpu_is_omap7xx())
  339. return gpio & 0x1f;
  340. if (cpu_is_omap24xx())
  341. return gpio & 0x1f;
  342. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  343. return gpio & 0x1f;
  344. return gpio & 0x0f;
  345. }
  346. static inline int gpio_valid(int gpio)
  347. {
  348. if (gpio < 0)
  349. return -1;
  350. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  351. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  352. return -1;
  353. return 0;
  354. }
  355. if (cpu_is_omap15xx() && gpio < 16)
  356. return 0;
  357. if ((cpu_is_omap16xx()) && gpio < 64)
  358. return 0;
  359. if (cpu_is_omap7xx() && gpio < 192)
  360. return 0;
  361. if (cpu_is_omap24xx() && gpio < 128)
  362. return 0;
  363. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  364. return 0;
  365. return -1;
  366. }
  367. static int check_gpio(int gpio)
  368. {
  369. if (unlikely(gpio_valid(gpio) < 0)) {
  370. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  371. dump_stack();
  372. return -1;
  373. }
  374. return 0;
  375. }
  376. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  377. {
  378. void __iomem *reg = bank->base;
  379. u32 l;
  380. switch (bank->method) {
  381. #ifdef CONFIG_ARCH_OMAP1
  382. case METHOD_MPUIO:
  383. reg += OMAP_MPUIO_IO_CNTL;
  384. break;
  385. #endif
  386. #ifdef CONFIG_ARCH_OMAP15XX
  387. case METHOD_GPIO_1510:
  388. reg += OMAP1510_GPIO_DIR_CONTROL;
  389. break;
  390. #endif
  391. #ifdef CONFIG_ARCH_OMAP16XX
  392. case METHOD_GPIO_1610:
  393. reg += OMAP1610_GPIO_DIRECTION;
  394. break;
  395. #endif
  396. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  397. case METHOD_GPIO_7XX:
  398. reg += OMAP7XX_GPIO_DIR_CONTROL;
  399. break;
  400. #endif
  401. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  402. case METHOD_GPIO_24XX:
  403. reg += OMAP24XX_GPIO_OE;
  404. break;
  405. #endif
  406. #if defined(CONFIG_ARCH_OMAP4)
  407. case METHOD_GPIO_44XX:
  408. reg += OMAP4_GPIO_OE;
  409. break;
  410. #endif
  411. default:
  412. WARN_ON(1);
  413. return;
  414. }
  415. l = __raw_readl(reg);
  416. if (is_input)
  417. l |= 1 << gpio;
  418. else
  419. l &= ~(1 << gpio);
  420. __raw_writel(l, reg);
  421. }
  422. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  423. {
  424. void __iomem *reg = bank->base;
  425. u32 l = 0;
  426. switch (bank->method) {
  427. #ifdef CONFIG_ARCH_OMAP1
  428. case METHOD_MPUIO:
  429. reg += OMAP_MPUIO_OUTPUT;
  430. l = __raw_readl(reg);
  431. if (enable)
  432. l |= 1 << gpio;
  433. else
  434. l &= ~(1 << gpio);
  435. break;
  436. #endif
  437. #ifdef CONFIG_ARCH_OMAP15XX
  438. case METHOD_GPIO_1510:
  439. reg += OMAP1510_GPIO_DATA_OUTPUT;
  440. l = __raw_readl(reg);
  441. if (enable)
  442. l |= 1 << gpio;
  443. else
  444. l &= ~(1 << gpio);
  445. break;
  446. #endif
  447. #ifdef CONFIG_ARCH_OMAP16XX
  448. case METHOD_GPIO_1610:
  449. if (enable)
  450. reg += OMAP1610_GPIO_SET_DATAOUT;
  451. else
  452. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  453. l = 1 << gpio;
  454. break;
  455. #endif
  456. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  457. case METHOD_GPIO_7XX:
  458. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  459. l = __raw_readl(reg);
  460. if (enable)
  461. l |= 1 << gpio;
  462. else
  463. l &= ~(1 << gpio);
  464. break;
  465. #endif
  466. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  467. case METHOD_GPIO_24XX:
  468. if (enable)
  469. reg += OMAP24XX_GPIO_SETDATAOUT;
  470. else
  471. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  472. l = 1 << gpio;
  473. break;
  474. #endif
  475. #ifdef CONFIG_ARCH_OMAP4
  476. case METHOD_GPIO_44XX:
  477. if (enable)
  478. reg += OMAP4_GPIO_SETDATAOUT;
  479. else
  480. reg += OMAP4_GPIO_CLEARDATAOUT;
  481. l = 1 << gpio;
  482. break;
  483. #endif
  484. default:
  485. WARN_ON(1);
  486. return;
  487. }
  488. __raw_writel(l, reg);
  489. }
  490. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  491. {
  492. void __iomem *reg;
  493. if (check_gpio(gpio) < 0)
  494. return -EINVAL;
  495. reg = bank->base;
  496. switch (bank->method) {
  497. #ifdef CONFIG_ARCH_OMAP1
  498. case METHOD_MPUIO:
  499. reg += OMAP_MPUIO_INPUT_LATCH;
  500. break;
  501. #endif
  502. #ifdef CONFIG_ARCH_OMAP15XX
  503. case METHOD_GPIO_1510:
  504. reg += OMAP1510_GPIO_DATA_INPUT;
  505. break;
  506. #endif
  507. #ifdef CONFIG_ARCH_OMAP16XX
  508. case METHOD_GPIO_1610:
  509. reg += OMAP1610_GPIO_DATAIN;
  510. break;
  511. #endif
  512. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  513. case METHOD_GPIO_7XX:
  514. reg += OMAP7XX_GPIO_DATA_INPUT;
  515. break;
  516. #endif
  517. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  518. case METHOD_GPIO_24XX:
  519. reg += OMAP24XX_GPIO_DATAIN;
  520. break;
  521. #endif
  522. #ifdef CONFIG_ARCH_OMAP4
  523. case METHOD_GPIO_44XX:
  524. reg += OMAP4_GPIO_DATAIN;
  525. break;
  526. #endif
  527. default:
  528. return -EINVAL;
  529. }
  530. return (__raw_readl(reg)
  531. & (1 << get_gpio_index(gpio))) != 0;
  532. }
  533. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  534. {
  535. void __iomem *reg;
  536. if (check_gpio(gpio) < 0)
  537. return -EINVAL;
  538. reg = bank->base;
  539. switch (bank->method) {
  540. #ifdef CONFIG_ARCH_OMAP1
  541. case METHOD_MPUIO:
  542. reg += OMAP_MPUIO_OUTPUT;
  543. break;
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP15XX
  546. case METHOD_GPIO_1510:
  547. reg += OMAP1510_GPIO_DATA_OUTPUT;
  548. break;
  549. #endif
  550. #ifdef CONFIG_ARCH_OMAP16XX
  551. case METHOD_GPIO_1610:
  552. reg += OMAP1610_GPIO_DATAOUT;
  553. break;
  554. #endif
  555. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  556. case METHOD_GPIO_7XX:
  557. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  558. break;
  559. #endif
  560. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  561. case METHOD_GPIO_24XX:
  562. reg += OMAP24XX_GPIO_DATAOUT;
  563. break;
  564. #endif
  565. #ifdef CONFIG_ARCH_OMAP4
  566. case METHOD_GPIO_44XX:
  567. reg += OMAP4_GPIO_DATAOUT;
  568. break;
  569. #endif
  570. default:
  571. return -EINVAL;
  572. }
  573. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  574. }
  575. #define MOD_REG_BIT(reg, bit_mask, set) \
  576. do { \
  577. int l = __raw_readl(base + reg); \
  578. if (set) l |= bit_mask; \
  579. else l &= ~bit_mask; \
  580. __raw_writel(l, base + reg); \
  581. } while(0)
  582. void omap_set_gpio_debounce(int gpio, int enable)
  583. {
  584. struct gpio_bank *bank;
  585. void __iomem *reg;
  586. unsigned long flags;
  587. u32 val, l = 1 << get_gpio_index(gpio);
  588. if (cpu_class_is_omap1())
  589. return;
  590. bank = get_gpio_bank(gpio);
  591. reg = bank->base;
  592. if (cpu_is_omap44xx())
  593. reg += OMAP4_GPIO_DEBOUNCENABLE;
  594. else
  595. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  596. if (!(bank->mod_usage & l)) {
  597. printk(KERN_ERR "GPIO %d not requested\n", gpio);
  598. return;
  599. }
  600. spin_lock_irqsave(&bank->lock, flags);
  601. val = __raw_readl(reg);
  602. if (enable && !(val & l))
  603. val |= l;
  604. else if (!enable && (val & l))
  605. val &= ~l;
  606. else
  607. goto done;
  608. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  609. bank->dbck_enable_mask = val;
  610. if (enable)
  611. clk_enable(bank->dbck);
  612. else
  613. clk_disable(bank->dbck);
  614. }
  615. __raw_writel(val, reg);
  616. done:
  617. spin_unlock_irqrestore(&bank->lock, flags);
  618. }
  619. EXPORT_SYMBOL(omap_set_gpio_debounce);
  620. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  621. {
  622. struct gpio_bank *bank;
  623. void __iomem *reg;
  624. if (cpu_class_is_omap1())
  625. return;
  626. bank = get_gpio_bank(gpio);
  627. reg = bank->base;
  628. if (!bank->mod_usage) {
  629. printk(KERN_ERR "GPIO not requested\n");
  630. return;
  631. }
  632. enc_time &= 0xff;
  633. if (cpu_is_omap44xx())
  634. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  635. else
  636. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  637. __raw_writel(enc_time, reg);
  638. }
  639. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  640. #ifdef CONFIG_ARCH_OMAP2PLUS
  641. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  642. int trigger)
  643. {
  644. void __iomem *base = bank->base;
  645. u32 gpio_bit = 1 << gpio;
  646. u32 val;
  647. if (cpu_is_omap44xx()) {
  648. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  649. trigger & IRQ_TYPE_LEVEL_LOW);
  650. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  651. trigger & IRQ_TYPE_LEVEL_HIGH);
  652. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  653. trigger & IRQ_TYPE_EDGE_RISING);
  654. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  655. trigger & IRQ_TYPE_EDGE_FALLING);
  656. } else {
  657. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  658. trigger & IRQ_TYPE_LEVEL_LOW);
  659. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  660. trigger & IRQ_TYPE_LEVEL_HIGH);
  661. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  662. trigger & IRQ_TYPE_EDGE_RISING);
  663. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  664. trigger & IRQ_TYPE_EDGE_FALLING);
  665. }
  666. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  667. if (cpu_is_omap44xx()) {
  668. if (trigger != 0)
  669. __raw_writel(1 << gpio, bank->base+
  670. OMAP4_GPIO_IRQWAKEN0);
  671. else {
  672. val = __raw_readl(bank->base +
  673. OMAP4_GPIO_IRQWAKEN0);
  674. __raw_writel(val & (~(1 << gpio)), bank->base +
  675. OMAP4_GPIO_IRQWAKEN0);
  676. }
  677. } else {
  678. /*
  679. * GPIO wakeup request can only be generated on edge
  680. * transitions
  681. */
  682. if (trigger & IRQ_TYPE_EDGE_BOTH)
  683. __raw_writel(1 << gpio, bank->base
  684. + OMAP24XX_GPIO_SETWKUENA);
  685. else
  686. __raw_writel(1 << gpio, bank->base
  687. + OMAP24XX_GPIO_CLEARWKUENA);
  688. }
  689. }
  690. /* This part needs to be executed always for OMAP34xx */
  691. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  692. /*
  693. * Log the edge gpio and manually trigger the IRQ
  694. * after resume if the input level changes
  695. * to avoid irq lost during PER RET/OFF mode
  696. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  697. */
  698. if (trigger & IRQ_TYPE_EDGE_BOTH)
  699. bank->enabled_non_wakeup_gpios |= gpio_bit;
  700. else
  701. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  702. }
  703. if (cpu_is_omap44xx()) {
  704. bank->level_mask =
  705. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  706. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  707. } else {
  708. bank->level_mask =
  709. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  710. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  711. }
  712. }
  713. #endif
  714. #ifdef CONFIG_ARCH_OMAP1
  715. /*
  716. * This only applies to chips that can't do both rising and falling edge
  717. * detection at once. For all other chips, this function is a noop.
  718. */
  719. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  720. {
  721. void __iomem *reg = bank->base;
  722. u32 l = 0;
  723. switch (bank->method) {
  724. case METHOD_MPUIO:
  725. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  726. break;
  727. #ifdef CONFIG_ARCH_OMAP15XX
  728. case METHOD_GPIO_1510:
  729. reg += OMAP1510_GPIO_INT_CONTROL;
  730. break;
  731. #endif
  732. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  733. case METHOD_GPIO_7XX:
  734. reg += OMAP7XX_GPIO_INT_CONTROL;
  735. break;
  736. #endif
  737. default:
  738. return;
  739. }
  740. l = __raw_readl(reg);
  741. if ((l >> gpio) & 1)
  742. l &= ~(1 << gpio);
  743. else
  744. l |= 1 << gpio;
  745. __raw_writel(l, reg);
  746. }
  747. #endif
  748. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  749. {
  750. void __iomem *reg = bank->base;
  751. u32 l = 0;
  752. switch (bank->method) {
  753. #ifdef CONFIG_ARCH_OMAP1
  754. case METHOD_MPUIO:
  755. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  756. l = __raw_readl(reg);
  757. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  758. bank->toggle_mask |= 1 << gpio;
  759. if (trigger & IRQ_TYPE_EDGE_RISING)
  760. l |= 1 << gpio;
  761. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  762. l &= ~(1 << gpio);
  763. else
  764. goto bad;
  765. break;
  766. #endif
  767. #ifdef CONFIG_ARCH_OMAP15XX
  768. case METHOD_GPIO_1510:
  769. reg += OMAP1510_GPIO_INT_CONTROL;
  770. l = __raw_readl(reg);
  771. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  772. bank->toggle_mask |= 1 << gpio;
  773. if (trigger & IRQ_TYPE_EDGE_RISING)
  774. l |= 1 << gpio;
  775. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  776. l &= ~(1 << gpio);
  777. else
  778. goto bad;
  779. break;
  780. #endif
  781. #ifdef CONFIG_ARCH_OMAP16XX
  782. case METHOD_GPIO_1610:
  783. if (gpio & 0x08)
  784. reg += OMAP1610_GPIO_EDGE_CTRL2;
  785. else
  786. reg += OMAP1610_GPIO_EDGE_CTRL1;
  787. gpio &= 0x07;
  788. l = __raw_readl(reg);
  789. l &= ~(3 << (gpio << 1));
  790. if (trigger & IRQ_TYPE_EDGE_RISING)
  791. l |= 2 << (gpio << 1);
  792. if (trigger & IRQ_TYPE_EDGE_FALLING)
  793. l |= 1 << (gpio << 1);
  794. if (trigger)
  795. /* Enable wake-up during idle for dynamic tick */
  796. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  797. else
  798. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  799. break;
  800. #endif
  801. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  802. case METHOD_GPIO_7XX:
  803. reg += OMAP7XX_GPIO_INT_CONTROL;
  804. l = __raw_readl(reg);
  805. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  806. bank->toggle_mask |= 1 << gpio;
  807. if (trigger & IRQ_TYPE_EDGE_RISING)
  808. l |= 1 << gpio;
  809. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  810. l &= ~(1 << gpio);
  811. else
  812. goto bad;
  813. break;
  814. #endif
  815. #ifdef CONFIG_ARCH_OMAP2PLUS
  816. case METHOD_GPIO_24XX:
  817. case METHOD_GPIO_44XX:
  818. set_24xx_gpio_triggering(bank, gpio, trigger);
  819. break;
  820. #endif
  821. default:
  822. goto bad;
  823. }
  824. __raw_writel(l, reg);
  825. return 0;
  826. bad:
  827. return -EINVAL;
  828. }
  829. static int gpio_irq_type(unsigned irq, unsigned type)
  830. {
  831. struct gpio_bank *bank;
  832. unsigned gpio;
  833. int retval;
  834. unsigned long flags;
  835. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  836. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  837. else
  838. gpio = irq - IH_GPIO_BASE;
  839. if (check_gpio(gpio) < 0)
  840. return -EINVAL;
  841. if (type & ~IRQ_TYPE_SENSE_MASK)
  842. return -EINVAL;
  843. /* OMAP1 allows only only edge triggering */
  844. if (!cpu_class_is_omap2()
  845. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  846. return -EINVAL;
  847. bank = get_irq_chip_data(irq);
  848. spin_lock_irqsave(&bank->lock, flags);
  849. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  850. if (retval == 0) {
  851. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  852. irq_desc[irq].status |= type;
  853. }
  854. spin_unlock_irqrestore(&bank->lock, flags);
  855. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  856. __set_irq_handler_unlocked(irq, handle_level_irq);
  857. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  858. __set_irq_handler_unlocked(irq, handle_edge_irq);
  859. return retval;
  860. }
  861. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  862. {
  863. void __iomem *reg = bank->base;
  864. switch (bank->method) {
  865. #ifdef CONFIG_ARCH_OMAP1
  866. case METHOD_MPUIO:
  867. /* MPUIO irqstatus is reset by reading the status register,
  868. * so do nothing here */
  869. return;
  870. #endif
  871. #ifdef CONFIG_ARCH_OMAP15XX
  872. case METHOD_GPIO_1510:
  873. reg += OMAP1510_GPIO_INT_STATUS;
  874. break;
  875. #endif
  876. #ifdef CONFIG_ARCH_OMAP16XX
  877. case METHOD_GPIO_1610:
  878. reg += OMAP1610_GPIO_IRQSTATUS1;
  879. break;
  880. #endif
  881. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  882. case METHOD_GPIO_7XX:
  883. reg += OMAP7XX_GPIO_INT_STATUS;
  884. break;
  885. #endif
  886. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  887. case METHOD_GPIO_24XX:
  888. reg += OMAP24XX_GPIO_IRQSTATUS1;
  889. break;
  890. #endif
  891. #if defined(CONFIG_ARCH_OMAP4)
  892. case METHOD_GPIO_44XX:
  893. reg += OMAP4_GPIO_IRQSTATUS0;
  894. break;
  895. #endif
  896. default:
  897. WARN_ON(1);
  898. return;
  899. }
  900. __raw_writel(gpio_mask, reg);
  901. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  902. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  903. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  904. else if (cpu_is_omap44xx())
  905. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  906. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  907. __raw_writel(gpio_mask, reg);
  908. /* Flush posted write for the irq status to avoid spurious interrupts */
  909. __raw_readl(reg);
  910. }
  911. }
  912. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  913. {
  914. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  915. }
  916. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  917. {
  918. void __iomem *reg = bank->base;
  919. int inv = 0;
  920. u32 l;
  921. u32 mask;
  922. switch (bank->method) {
  923. #ifdef CONFIG_ARCH_OMAP1
  924. case METHOD_MPUIO:
  925. reg += OMAP_MPUIO_GPIO_MASKIT;
  926. mask = 0xffff;
  927. inv = 1;
  928. break;
  929. #endif
  930. #ifdef CONFIG_ARCH_OMAP15XX
  931. case METHOD_GPIO_1510:
  932. reg += OMAP1510_GPIO_INT_MASK;
  933. mask = 0xffff;
  934. inv = 1;
  935. break;
  936. #endif
  937. #ifdef CONFIG_ARCH_OMAP16XX
  938. case METHOD_GPIO_1610:
  939. reg += OMAP1610_GPIO_IRQENABLE1;
  940. mask = 0xffff;
  941. break;
  942. #endif
  943. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  944. case METHOD_GPIO_7XX:
  945. reg += OMAP7XX_GPIO_INT_MASK;
  946. mask = 0xffffffff;
  947. inv = 1;
  948. break;
  949. #endif
  950. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  951. case METHOD_GPIO_24XX:
  952. reg += OMAP24XX_GPIO_IRQENABLE1;
  953. mask = 0xffffffff;
  954. break;
  955. #endif
  956. #if defined(CONFIG_ARCH_OMAP4)
  957. case METHOD_GPIO_44XX:
  958. reg += OMAP4_GPIO_IRQSTATUSSET0;
  959. mask = 0xffffffff;
  960. break;
  961. #endif
  962. default:
  963. WARN_ON(1);
  964. return 0;
  965. }
  966. l = __raw_readl(reg);
  967. if (inv)
  968. l = ~l;
  969. l &= mask;
  970. return l;
  971. }
  972. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  973. {
  974. void __iomem *reg = bank->base;
  975. u32 l;
  976. switch (bank->method) {
  977. #ifdef CONFIG_ARCH_OMAP1
  978. case METHOD_MPUIO:
  979. reg += OMAP_MPUIO_GPIO_MASKIT;
  980. l = __raw_readl(reg);
  981. if (enable)
  982. l &= ~(gpio_mask);
  983. else
  984. l |= gpio_mask;
  985. break;
  986. #endif
  987. #ifdef CONFIG_ARCH_OMAP15XX
  988. case METHOD_GPIO_1510:
  989. reg += OMAP1510_GPIO_INT_MASK;
  990. l = __raw_readl(reg);
  991. if (enable)
  992. l &= ~(gpio_mask);
  993. else
  994. l |= gpio_mask;
  995. break;
  996. #endif
  997. #ifdef CONFIG_ARCH_OMAP16XX
  998. case METHOD_GPIO_1610:
  999. if (enable)
  1000. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  1001. else
  1002. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  1003. l = gpio_mask;
  1004. break;
  1005. #endif
  1006. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1007. case METHOD_GPIO_7XX:
  1008. reg += OMAP7XX_GPIO_INT_MASK;
  1009. l = __raw_readl(reg);
  1010. if (enable)
  1011. l &= ~(gpio_mask);
  1012. else
  1013. l |= gpio_mask;
  1014. break;
  1015. #endif
  1016. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1017. case METHOD_GPIO_24XX:
  1018. if (enable)
  1019. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1020. else
  1021. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1022. l = gpio_mask;
  1023. break;
  1024. #endif
  1025. #ifdef CONFIG_ARCH_OMAP4
  1026. case METHOD_GPIO_44XX:
  1027. if (enable)
  1028. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1029. else
  1030. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1031. l = gpio_mask;
  1032. break;
  1033. #endif
  1034. default:
  1035. WARN_ON(1);
  1036. return;
  1037. }
  1038. __raw_writel(l, reg);
  1039. }
  1040. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1041. {
  1042. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1043. }
  1044. /*
  1045. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1046. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1047. * to the target, system will wake up always on GPIO events. While
  1048. * system is running all registered GPIO interrupts need to have wake-up
  1049. * enabled. When system is suspended, only selected GPIO interrupts need
  1050. * to have wake-up enabled.
  1051. */
  1052. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1053. {
  1054. unsigned long uninitialized_var(flags);
  1055. switch (bank->method) {
  1056. #ifdef CONFIG_ARCH_OMAP16XX
  1057. case METHOD_MPUIO:
  1058. case METHOD_GPIO_1610:
  1059. spin_lock_irqsave(&bank->lock, flags);
  1060. if (enable)
  1061. bank->suspend_wakeup |= (1 << gpio);
  1062. else
  1063. bank->suspend_wakeup &= ~(1 << gpio);
  1064. spin_unlock_irqrestore(&bank->lock, flags);
  1065. return 0;
  1066. #endif
  1067. #ifdef CONFIG_ARCH_OMAP2PLUS
  1068. case METHOD_GPIO_24XX:
  1069. case METHOD_GPIO_44XX:
  1070. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1071. printk(KERN_ERR "Unable to modify wakeup on "
  1072. "non-wakeup GPIO%d\n",
  1073. (bank - gpio_bank) * 32 + gpio);
  1074. return -EINVAL;
  1075. }
  1076. spin_lock_irqsave(&bank->lock, flags);
  1077. if (enable)
  1078. bank->suspend_wakeup |= (1 << gpio);
  1079. else
  1080. bank->suspend_wakeup &= ~(1 << gpio);
  1081. spin_unlock_irqrestore(&bank->lock, flags);
  1082. return 0;
  1083. #endif
  1084. default:
  1085. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1086. bank->method);
  1087. return -EINVAL;
  1088. }
  1089. }
  1090. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1091. {
  1092. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1093. _set_gpio_irqenable(bank, gpio, 0);
  1094. _clear_gpio_irqstatus(bank, gpio);
  1095. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1096. }
  1097. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1098. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1099. {
  1100. unsigned int gpio = irq - IH_GPIO_BASE;
  1101. struct gpio_bank *bank;
  1102. int retval;
  1103. if (check_gpio(gpio) < 0)
  1104. return -ENODEV;
  1105. bank = get_irq_chip_data(irq);
  1106. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1107. return retval;
  1108. }
  1109. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1110. {
  1111. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1112. unsigned long flags;
  1113. spin_lock_irqsave(&bank->lock, flags);
  1114. /* Set trigger to none. You need to enable the desired trigger with
  1115. * request_irq() or set_irq_type().
  1116. */
  1117. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1118. #ifdef CONFIG_ARCH_OMAP15XX
  1119. if (bank->method == METHOD_GPIO_1510) {
  1120. void __iomem *reg;
  1121. /* Claim the pin for MPU */
  1122. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1123. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1124. }
  1125. #endif
  1126. if (!cpu_class_is_omap1()) {
  1127. if (!bank->mod_usage) {
  1128. void __iomem *reg = bank->base;
  1129. u32 ctrl;
  1130. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1131. reg += OMAP24XX_GPIO_CTRL;
  1132. else if (cpu_is_omap44xx())
  1133. reg += OMAP4_GPIO_CTRL;
  1134. ctrl = __raw_readl(reg);
  1135. /* Module is enabled, clocks are not gated */
  1136. ctrl &= 0xFFFFFFFE;
  1137. __raw_writel(ctrl, reg);
  1138. }
  1139. bank->mod_usage |= 1 << offset;
  1140. }
  1141. spin_unlock_irqrestore(&bank->lock, flags);
  1142. return 0;
  1143. }
  1144. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1145. {
  1146. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1147. unsigned long flags;
  1148. spin_lock_irqsave(&bank->lock, flags);
  1149. #ifdef CONFIG_ARCH_OMAP16XX
  1150. if (bank->method == METHOD_GPIO_1610) {
  1151. /* Disable wake-up during idle for dynamic tick */
  1152. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1153. __raw_writel(1 << offset, reg);
  1154. }
  1155. #endif
  1156. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1157. if (bank->method == METHOD_GPIO_24XX) {
  1158. /* Disable wake-up during idle for dynamic tick */
  1159. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1160. __raw_writel(1 << offset, reg);
  1161. }
  1162. #endif
  1163. #ifdef CONFIG_ARCH_OMAP4
  1164. if (bank->method == METHOD_GPIO_44XX) {
  1165. /* Disable wake-up during idle for dynamic tick */
  1166. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1167. __raw_writel(1 << offset, reg);
  1168. }
  1169. #endif
  1170. if (!cpu_class_is_omap1()) {
  1171. bank->mod_usage &= ~(1 << offset);
  1172. if (!bank->mod_usage) {
  1173. void __iomem *reg = bank->base;
  1174. u32 ctrl;
  1175. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1176. reg += OMAP24XX_GPIO_CTRL;
  1177. else if (cpu_is_omap44xx())
  1178. reg += OMAP4_GPIO_CTRL;
  1179. ctrl = __raw_readl(reg);
  1180. /* Module is disabled, clocks are gated */
  1181. ctrl |= 1;
  1182. __raw_writel(ctrl, reg);
  1183. }
  1184. }
  1185. _reset_gpio(bank, bank->chip.base + offset);
  1186. spin_unlock_irqrestore(&bank->lock, flags);
  1187. }
  1188. /*
  1189. * We need to unmask the GPIO bank interrupt as soon as possible to
  1190. * avoid missing GPIO interrupts for other lines in the bank.
  1191. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1192. * in the bank to avoid missing nested interrupts for a GPIO line.
  1193. * If we wait to unmask individual GPIO lines in the bank after the
  1194. * line's interrupt handler has been run, we may miss some nested
  1195. * interrupts.
  1196. */
  1197. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1198. {
  1199. void __iomem *isr_reg = NULL;
  1200. u32 isr;
  1201. unsigned int gpio_irq, gpio_index;
  1202. struct gpio_bank *bank;
  1203. u32 retrigger = 0;
  1204. int unmasked = 0;
  1205. desc->chip->ack(irq);
  1206. bank = get_irq_data(irq);
  1207. #ifdef CONFIG_ARCH_OMAP1
  1208. if (bank->method == METHOD_MPUIO)
  1209. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1210. #endif
  1211. #ifdef CONFIG_ARCH_OMAP15XX
  1212. if (bank->method == METHOD_GPIO_1510)
  1213. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1214. #endif
  1215. #if defined(CONFIG_ARCH_OMAP16XX)
  1216. if (bank->method == METHOD_GPIO_1610)
  1217. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1218. #endif
  1219. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1220. if (bank->method == METHOD_GPIO_7XX)
  1221. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1222. #endif
  1223. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1224. if (bank->method == METHOD_GPIO_24XX)
  1225. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1226. #endif
  1227. #if defined(CONFIG_ARCH_OMAP4)
  1228. if (bank->method == METHOD_GPIO_44XX)
  1229. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1230. #endif
  1231. while(1) {
  1232. u32 isr_saved, level_mask = 0;
  1233. u32 enabled;
  1234. enabled = _get_gpio_irqbank_mask(bank);
  1235. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1236. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1237. isr &= 0x0000ffff;
  1238. if (cpu_class_is_omap2()) {
  1239. level_mask = bank->level_mask & enabled;
  1240. }
  1241. /* clear edge sensitive interrupts before handler(s) are
  1242. called so that we don't miss any interrupt occurred while
  1243. executing them */
  1244. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1245. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1246. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1247. /* if there is only edge sensitive GPIO pin interrupts
  1248. configured, we could unmask GPIO bank interrupt immediately */
  1249. if (!level_mask && !unmasked) {
  1250. unmasked = 1;
  1251. desc->chip->unmask(irq);
  1252. }
  1253. isr |= retrigger;
  1254. retrigger = 0;
  1255. if (!isr)
  1256. break;
  1257. gpio_irq = bank->virtual_irq_start;
  1258. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1259. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1260. if (!(isr & 1))
  1261. continue;
  1262. #ifdef CONFIG_ARCH_OMAP1
  1263. /*
  1264. * Some chips can't respond to both rising and falling
  1265. * at the same time. If this irq was requested with
  1266. * both flags, we need to flip the ICR data for the IRQ
  1267. * to respond to the IRQ for the opposite direction.
  1268. * This will be indicated in the bank toggle_mask.
  1269. */
  1270. if (bank->toggle_mask & (1 << gpio_index))
  1271. _toggle_gpio_edge_triggering(bank, gpio_index);
  1272. #endif
  1273. generic_handle_irq(gpio_irq);
  1274. }
  1275. }
  1276. /* if bank has any level sensitive GPIO pin interrupt
  1277. configured, we must unmask the bank interrupt only after
  1278. handler(s) are executed in order to avoid spurious bank
  1279. interrupt */
  1280. if (!unmasked)
  1281. desc->chip->unmask(irq);
  1282. }
  1283. static void gpio_irq_shutdown(unsigned int irq)
  1284. {
  1285. unsigned int gpio = irq - IH_GPIO_BASE;
  1286. struct gpio_bank *bank = get_irq_chip_data(irq);
  1287. _reset_gpio(bank, gpio);
  1288. }
  1289. static void gpio_ack_irq(unsigned int irq)
  1290. {
  1291. unsigned int gpio = irq - IH_GPIO_BASE;
  1292. struct gpio_bank *bank = get_irq_chip_data(irq);
  1293. _clear_gpio_irqstatus(bank, gpio);
  1294. }
  1295. static void gpio_mask_irq(unsigned int irq)
  1296. {
  1297. unsigned int gpio = irq - IH_GPIO_BASE;
  1298. struct gpio_bank *bank = get_irq_chip_data(irq);
  1299. _set_gpio_irqenable(bank, gpio, 0);
  1300. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1301. }
  1302. static void gpio_unmask_irq(unsigned int irq)
  1303. {
  1304. unsigned int gpio = irq - IH_GPIO_BASE;
  1305. struct gpio_bank *bank = get_irq_chip_data(irq);
  1306. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1307. struct irq_desc *desc = irq_to_desc(irq);
  1308. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1309. if (trigger)
  1310. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1311. /* For level-triggered GPIOs, the clearing must be done after
  1312. * the HW source is cleared, thus after the handler has run */
  1313. if (bank->level_mask & irq_mask) {
  1314. _set_gpio_irqenable(bank, gpio, 0);
  1315. _clear_gpio_irqstatus(bank, gpio);
  1316. }
  1317. _set_gpio_irqenable(bank, gpio, 1);
  1318. }
  1319. static struct irq_chip gpio_irq_chip = {
  1320. .name = "GPIO",
  1321. .shutdown = gpio_irq_shutdown,
  1322. .ack = gpio_ack_irq,
  1323. .mask = gpio_mask_irq,
  1324. .unmask = gpio_unmask_irq,
  1325. .set_type = gpio_irq_type,
  1326. .set_wake = gpio_wake_enable,
  1327. };
  1328. /*---------------------------------------------------------------------*/
  1329. #ifdef CONFIG_ARCH_OMAP1
  1330. /* MPUIO uses the always-on 32k clock */
  1331. static void mpuio_ack_irq(unsigned int irq)
  1332. {
  1333. /* The ISR is reset automatically, so do nothing here. */
  1334. }
  1335. static void mpuio_mask_irq(unsigned int irq)
  1336. {
  1337. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1338. struct gpio_bank *bank = get_irq_chip_data(irq);
  1339. _set_gpio_irqenable(bank, gpio, 0);
  1340. }
  1341. static void mpuio_unmask_irq(unsigned int irq)
  1342. {
  1343. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1344. struct gpio_bank *bank = get_irq_chip_data(irq);
  1345. _set_gpio_irqenable(bank, gpio, 1);
  1346. }
  1347. static struct irq_chip mpuio_irq_chip = {
  1348. .name = "MPUIO",
  1349. .ack = mpuio_ack_irq,
  1350. .mask = mpuio_mask_irq,
  1351. .unmask = mpuio_unmask_irq,
  1352. .set_type = gpio_irq_type,
  1353. #ifdef CONFIG_ARCH_OMAP16XX
  1354. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1355. .set_wake = gpio_wake_enable,
  1356. #endif
  1357. };
  1358. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1359. #ifdef CONFIG_ARCH_OMAP16XX
  1360. #include <linux/platform_device.h>
  1361. static int omap_mpuio_suspend_noirq(struct device *dev)
  1362. {
  1363. struct platform_device *pdev = to_platform_device(dev);
  1364. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1365. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1366. unsigned long flags;
  1367. spin_lock_irqsave(&bank->lock, flags);
  1368. bank->saved_wakeup = __raw_readl(mask_reg);
  1369. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1370. spin_unlock_irqrestore(&bank->lock, flags);
  1371. return 0;
  1372. }
  1373. static int omap_mpuio_resume_noirq(struct device *dev)
  1374. {
  1375. struct platform_device *pdev = to_platform_device(dev);
  1376. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1377. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1378. unsigned long flags;
  1379. spin_lock_irqsave(&bank->lock, flags);
  1380. __raw_writel(bank->saved_wakeup, mask_reg);
  1381. spin_unlock_irqrestore(&bank->lock, flags);
  1382. return 0;
  1383. }
  1384. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1385. .suspend_noirq = omap_mpuio_suspend_noirq,
  1386. .resume_noirq = omap_mpuio_resume_noirq,
  1387. };
  1388. /* use platform_driver for this, now that there's no longer any
  1389. * point to sys_device (other than not disturbing old code).
  1390. */
  1391. static struct platform_driver omap_mpuio_driver = {
  1392. .driver = {
  1393. .name = "mpuio",
  1394. .pm = &omap_mpuio_dev_pm_ops,
  1395. },
  1396. };
  1397. static struct platform_device omap_mpuio_device = {
  1398. .name = "mpuio",
  1399. .id = -1,
  1400. .dev = {
  1401. .driver = &omap_mpuio_driver.driver,
  1402. }
  1403. /* could list the /proc/iomem resources */
  1404. };
  1405. static inline void mpuio_init(void)
  1406. {
  1407. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1408. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1409. (void) platform_device_register(&omap_mpuio_device);
  1410. }
  1411. #else
  1412. static inline void mpuio_init(void) {}
  1413. #endif /* 16xx */
  1414. #else
  1415. extern struct irq_chip mpuio_irq_chip;
  1416. #define bank_is_mpuio(bank) 0
  1417. static inline void mpuio_init(void) {}
  1418. #endif
  1419. /*---------------------------------------------------------------------*/
  1420. /* REVISIT these are stupid implementations! replace by ones that
  1421. * don't switch on METHOD_* and which mostly avoid spinlocks
  1422. */
  1423. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1424. {
  1425. struct gpio_bank *bank;
  1426. unsigned long flags;
  1427. bank = container_of(chip, struct gpio_bank, chip);
  1428. spin_lock_irqsave(&bank->lock, flags);
  1429. _set_gpio_direction(bank, offset, 1);
  1430. spin_unlock_irqrestore(&bank->lock, flags);
  1431. return 0;
  1432. }
  1433. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1434. {
  1435. void __iomem *reg = bank->base;
  1436. switch (bank->method) {
  1437. case METHOD_MPUIO:
  1438. reg += OMAP_MPUIO_IO_CNTL;
  1439. break;
  1440. case METHOD_GPIO_1510:
  1441. reg += OMAP1510_GPIO_DIR_CONTROL;
  1442. break;
  1443. case METHOD_GPIO_1610:
  1444. reg += OMAP1610_GPIO_DIRECTION;
  1445. break;
  1446. case METHOD_GPIO_7XX:
  1447. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1448. break;
  1449. case METHOD_GPIO_24XX:
  1450. reg += OMAP24XX_GPIO_OE;
  1451. break;
  1452. case METHOD_GPIO_44XX:
  1453. reg += OMAP4_GPIO_OE;
  1454. break;
  1455. default:
  1456. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1457. return -EINVAL;
  1458. }
  1459. return __raw_readl(reg) & mask;
  1460. }
  1461. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1462. {
  1463. struct gpio_bank *bank;
  1464. void __iomem *reg;
  1465. int gpio;
  1466. u32 mask;
  1467. gpio = chip->base + offset;
  1468. bank = get_gpio_bank(gpio);
  1469. reg = bank->base;
  1470. mask = 1 << get_gpio_index(gpio);
  1471. if (gpio_is_input(bank, mask))
  1472. return _get_gpio_datain(bank, gpio);
  1473. else
  1474. return _get_gpio_dataout(bank, gpio);
  1475. }
  1476. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1477. {
  1478. struct gpio_bank *bank;
  1479. unsigned long flags;
  1480. bank = container_of(chip, struct gpio_bank, chip);
  1481. spin_lock_irqsave(&bank->lock, flags);
  1482. _set_gpio_dataout(bank, offset, value);
  1483. _set_gpio_direction(bank, offset, 0);
  1484. spin_unlock_irqrestore(&bank->lock, flags);
  1485. return 0;
  1486. }
  1487. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1488. {
  1489. struct gpio_bank *bank;
  1490. unsigned long flags;
  1491. bank = container_of(chip, struct gpio_bank, chip);
  1492. spin_lock_irqsave(&bank->lock, flags);
  1493. _set_gpio_dataout(bank, offset, value);
  1494. spin_unlock_irqrestore(&bank->lock, flags);
  1495. }
  1496. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1497. {
  1498. struct gpio_bank *bank;
  1499. bank = container_of(chip, struct gpio_bank, chip);
  1500. return bank->virtual_irq_start + offset;
  1501. }
  1502. /*---------------------------------------------------------------------*/
  1503. static int initialized;
  1504. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1505. static struct clk * gpio_ick;
  1506. #endif
  1507. #if defined(CONFIG_ARCH_OMAP2)
  1508. static struct clk * gpio_fck;
  1509. #endif
  1510. #if defined(CONFIG_ARCH_OMAP2430)
  1511. static struct clk * gpio5_ick;
  1512. static struct clk * gpio5_fck;
  1513. #endif
  1514. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1515. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1516. #endif
  1517. static void __init omap_gpio_show_rev(void)
  1518. {
  1519. u32 rev;
  1520. if (cpu_is_omap16xx())
  1521. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1522. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1523. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1524. else if (cpu_is_omap44xx())
  1525. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1526. else
  1527. return;
  1528. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1529. (rev >> 4) & 0x0f, rev & 0x0f);
  1530. }
  1531. /* This lock class tells lockdep that GPIO irqs are in a different
  1532. * category than their parents, so it won't report false recursion.
  1533. */
  1534. static struct lock_class_key gpio_lock_class;
  1535. static int __init _omap_gpio_init(void)
  1536. {
  1537. int i;
  1538. int gpio = 0;
  1539. struct gpio_bank *bank;
  1540. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1541. char clk_name[11];
  1542. initialized = 1;
  1543. #if defined(CONFIG_ARCH_OMAP1)
  1544. if (cpu_is_omap15xx()) {
  1545. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1546. if (IS_ERR(gpio_ick))
  1547. printk("Could not get arm_gpio_ck\n");
  1548. else
  1549. clk_enable(gpio_ick);
  1550. }
  1551. #endif
  1552. #if defined(CONFIG_ARCH_OMAP2)
  1553. if (cpu_class_is_omap2()) {
  1554. gpio_ick = clk_get(NULL, "gpios_ick");
  1555. if (IS_ERR(gpio_ick))
  1556. printk("Could not get gpios_ick\n");
  1557. else
  1558. clk_enable(gpio_ick);
  1559. gpio_fck = clk_get(NULL, "gpios_fck");
  1560. if (IS_ERR(gpio_fck))
  1561. printk("Could not get gpios_fck\n");
  1562. else
  1563. clk_enable(gpio_fck);
  1564. /*
  1565. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1566. */
  1567. #if defined(CONFIG_ARCH_OMAP2430)
  1568. if (cpu_is_omap2430()) {
  1569. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1570. if (IS_ERR(gpio5_ick))
  1571. printk("Could not get gpio5_ick\n");
  1572. else
  1573. clk_enable(gpio5_ick);
  1574. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1575. if (IS_ERR(gpio5_fck))
  1576. printk("Could not get gpio5_fck\n");
  1577. else
  1578. clk_enable(gpio5_fck);
  1579. }
  1580. #endif
  1581. }
  1582. #endif
  1583. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1584. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1585. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1586. sprintf(clk_name, "gpio%d_ick", i + 1);
  1587. gpio_iclks[i] = clk_get(NULL, clk_name);
  1588. if (IS_ERR(gpio_iclks[i]))
  1589. printk(KERN_ERR "Could not get %s\n", clk_name);
  1590. else
  1591. clk_enable(gpio_iclks[i]);
  1592. }
  1593. }
  1594. #endif
  1595. #ifdef CONFIG_ARCH_OMAP15XX
  1596. if (cpu_is_omap15xx()) {
  1597. gpio_bank_count = 2;
  1598. gpio_bank = gpio_bank_1510;
  1599. bank_size = SZ_2K;
  1600. }
  1601. #endif
  1602. #if defined(CONFIG_ARCH_OMAP16XX)
  1603. if (cpu_is_omap16xx()) {
  1604. gpio_bank_count = 5;
  1605. gpio_bank = gpio_bank_1610;
  1606. bank_size = SZ_2K;
  1607. }
  1608. #endif
  1609. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1610. if (cpu_is_omap7xx()) {
  1611. gpio_bank_count = 7;
  1612. gpio_bank = gpio_bank_7xx;
  1613. bank_size = SZ_2K;
  1614. }
  1615. #endif
  1616. #ifdef CONFIG_ARCH_OMAP2
  1617. if (cpu_is_omap242x()) {
  1618. gpio_bank_count = 4;
  1619. gpio_bank = gpio_bank_242x;
  1620. }
  1621. if (cpu_is_omap243x()) {
  1622. gpio_bank_count = 5;
  1623. gpio_bank = gpio_bank_243x;
  1624. }
  1625. #endif
  1626. #ifdef CONFIG_ARCH_OMAP3
  1627. if (cpu_is_omap34xx()) {
  1628. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1629. gpio_bank = gpio_bank_34xx;
  1630. }
  1631. #endif
  1632. #ifdef CONFIG_ARCH_OMAP4
  1633. if (cpu_is_omap44xx()) {
  1634. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1635. gpio_bank = gpio_bank_44xx;
  1636. }
  1637. #endif
  1638. for (i = 0; i < gpio_bank_count; i++) {
  1639. int j, gpio_count = 16;
  1640. bank = &gpio_bank[i];
  1641. spin_lock_init(&bank->lock);
  1642. /* Static mapping, never released */
  1643. bank->base = ioremap(bank->pbase, bank_size);
  1644. if (!bank->base) {
  1645. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1646. continue;
  1647. }
  1648. if (bank_is_mpuio(bank))
  1649. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1650. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1651. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1652. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1653. }
  1654. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1655. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1656. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1657. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1658. }
  1659. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1660. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1661. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1662. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1663. }
  1664. #ifdef CONFIG_ARCH_OMAP2PLUS
  1665. if ((bank->method == METHOD_GPIO_24XX) ||
  1666. (bank->method == METHOD_GPIO_44XX)) {
  1667. static const u32 non_wakeup_gpios[] = {
  1668. 0xe203ffc0, 0x08700040
  1669. };
  1670. if (cpu_is_omap44xx()) {
  1671. __raw_writel(0xffffffff, bank->base +
  1672. OMAP4_GPIO_IRQSTATUSCLR0);
  1673. __raw_writew(0x0015, bank->base +
  1674. OMAP4_GPIO_SYSCONFIG);
  1675. __raw_writel(0x00000000, bank->base +
  1676. OMAP4_GPIO_DEBOUNCENABLE);
  1677. /*
  1678. * Initialize interface clock ungated,
  1679. * module enabled
  1680. */
  1681. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1682. } else {
  1683. __raw_writel(0x00000000, bank->base +
  1684. OMAP24XX_GPIO_IRQENABLE1);
  1685. __raw_writel(0xffffffff, bank->base +
  1686. OMAP24XX_GPIO_IRQSTATUS1);
  1687. __raw_writew(0x0015, bank->base +
  1688. OMAP24XX_GPIO_SYSCONFIG);
  1689. __raw_writel(0x00000000, bank->base +
  1690. OMAP24XX_GPIO_DEBOUNCE_EN);
  1691. /*
  1692. * Initialize interface clock ungated,
  1693. * module enabled
  1694. */
  1695. __raw_writel(0, bank->base +
  1696. OMAP24XX_GPIO_CTRL);
  1697. }
  1698. if (cpu_is_omap24xx() &&
  1699. i < ARRAY_SIZE(non_wakeup_gpios))
  1700. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1701. gpio_count = 32;
  1702. }
  1703. #endif
  1704. bank->mod_usage = 0;
  1705. /* REVISIT eventually switch from OMAP-specific gpio structs
  1706. * over to the generic ones
  1707. */
  1708. bank->chip.request = omap_gpio_request;
  1709. bank->chip.free = omap_gpio_free;
  1710. bank->chip.direction_input = gpio_input;
  1711. bank->chip.get = gpio_get;
  1712. bank->chip.direction_output = gpio_output;
  1713. bank->chip.set = gpio_set;
  1714. bank->chip.to_irq = gpio_2irq;
  1715. if (bank_is_mpuio(bank)) {
  1716. bank->chip.label = "mpuio";
  1717. #ifdef CONFIG_ARCH_OMAP16XX
  1718. bank->chip.dev = &omap_mpuio_device.dev;
  1719. #endif
  1720. bank->chip.base = OMAP_MPUIO(0);
  1721. } else {
  1722. bank->chip.label = "gpio";
  1723. bank->chip.base = gpio;
  1724. gpio += gpio_count;
  1725. }
  1726. bank->chip.ngpio = gpio_count;
  1727. gpiochip_add(&bank->chip);
  1728. for (j = bank->virtual_irq_start;
  1729. j < bank->virtual_irq_start + gpio_count; j++) {
  1730. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1731. set_irq_chip_data(j, bank);
  1732. if (bank_is_mpuio(bank))
  1733. set_irq_chip(j, &mpuio_irq_chip);
  1734. else
  1735. set_irq_chip(j, &gpio_irq_chip);
  1736. set_irq_handler(j, handle_simple_irq);
  1737. set_irq_flags(j, IRQF_VALID);
  1738. }
  1739. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1740. set_irq_data(bank->irq, bank);
  1741. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1742. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1743. bank->dbck = clk_get(NULL, clk_name);
  1744. if (IS_ERR(bank->dbck))
  1745. printk(KERN_ERR "Could not get %s\n", clk_name);
  1746. }
  1747. }
  1748. /* Enable system clock for GPIO module.
  1749. * The CAM_CLK_CTRL *is* really the right place. */
  1750. if (cpu_is_omap16xx())
  1751. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1752. /* Enable autoidle for the OCP interface */
  1753. if (cpu_is_omap24xx())
  1754. omap_writel(1 << 0, 0x48019010);
  1755. if (cpu_is_omap34xx())
  1756. omap_writel(1 << 0, 0x48306814);
  1757. omap_gpio_show_rev();
  1758. return 0;
  1759. }
  1760. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1761. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1762. {
  1763. int i;
  1764. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1765. return 0;
  1766. for (i = 0; i < gpio_bank_count; i++) {
  1767. struct gpio_bank *bank = &gpio_bank[i];
  1768. void __iomem *wake_status;
  1769. void __iomem *wake_clear;
  1770. void __iomem *wake_set;
  1771. unsigned long flags;
  1772. switch (bank->method) {
  1773. #ifdef CONFIG_ARCH_OMAP16XX
  1774. case METHOD_GPIO_1610:
  1775. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1776. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1777. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1778. break;
  1779. #endif
  1780. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1781. case METHOD_GPIO_24XX:
  1782. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1783. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1784. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1785. break;
  1786. #endif
  1787. #ifdef CONFIG_ARCH_OMAP4
  1788. case METHOD_GPIO_44XX:
  1789. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1790. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1791. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1792. break;
  1793. #endif
  1794. default:
  1795. continue;
  1796. }
  1797. spin_lock_irqsave(&bank->lock, flags);
  1798. bank->saved_wakeup = __raw_readl(wake_status);
  1799. __raw_writel(0xffffffff, wake_clear);
  1800. __raw_writel(bank->suspend_wakeup, wake_set);
  1801. spin_unlock_irqrestore(&bank->lock, flags);
  1802. }
  1803. return 0;
  1804. }
  1805. static int omap_gpio_resume(struct sys_device *dev)
  1806. {
  1807. int i;
  1808. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1809. return 0;
  1810. for (i = 0; i < gpio_bank_count; i++) {
  1811. struct gpio_bank *bank = &gpio_bank[i];
  1812. void __iomem *wake_clear;
  1813. void __iomem *wake_set;
  1814. unsigned long flags;
  1815. switch (bank->method) {
  1816. #ifdef CONFIG_ARCH_OMAP16XX
  1817. case METHOD_GPIO_1610:
  1818. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1819. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1820. break;
  1821. #endif
  1822. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1823. case METHOD_GPIO_24XX:
  1824. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1825. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1826. break;
  1827. #endif
  1828. #ifdef CONFIG_ARCH_OMAP4
  1829. case METHOD_GPIO_44XX:
  1830. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1831. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1832. break;
  1833. #endif
  1834. default:
  1835. continue;
  1836. }
  1837. spin_lock_irqsave(&bank->lock, flags);
  1838. __raw_writel(0xffffffff, wake_clear);
  1839. __raw_writel(bank->saved_wakeup, wake_set);
  1840. spin_unlock_irqrestore(&bank->lock, flags);
  1841. }
  1842. return 0;
  1843. }
  1844. static struct sysdev_class omap_gpio_sysclass = {
  1845. .name = "gpio",
  1846. .suspend = omap_gpio_suspend,
  1847. .resume = omap_gpio_resume,
  1848. };
  1849. static struct sys_device omap_gpio_device = {
  1850. .id = 0,
  1851. .cls = &omap_gpio_sysclass,
  1852. };
  1853. #endif
  1854. #ifdef CONFIG_ARCH_OMAP2PLUS
  1855. static int workaround_enabled;
  1856. void omap2_gpio_prepare_for_idle(int power_state)
  1857. {
  1858. int i, c = 0;
  1859. int min = 0;
  1860. if (cpu_is_omap34xx())
  1861. min = 1;
  1862. for (i = min; i < gpio_bank_count; i++) {
  1863. struct gpio_bank *bank = &gpio_bank[i];
  1864. u32 l1, l2;
  1865. if (bank->dbck_enable_mask)
  1866. clk_disable(bank->dbck);
  1867. if (power_state > PWRDM_POWER_OFF)
  1868. continue;
  1869. /* If going to OFF, remove triggering for all
  1870. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1871. * generated. See OMAP2420 Errata item 1.101. */
  1872. if (!(bank->enabled_non_wakeup_gpios))
  1873. continue;
  1874. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1875. bank->saved_datain = __raw_readl(bank->base +
  1876. OMAP24XX_GPIO_DATAIN);
  1877. l1 = __raw_readl(bank->base +
  1878. OMAP24XX_GPIO_FALLINGDETECT);
  1879. l2 = __raw_readl(bank->base +
  1880. OMAP24XX_GPIO_RISINGDETECT);
  1881. }
  1882. if (cpu_is_omap44xx()) {
  1883. bank->saved_datain = __raw_readl(bank->base +
  1884. OMAP4_GPIO_DATAIN);
  1885. l1 = __raw_readl(bank->base +
  1886. OMAP4_GPIO_FALLINGDETECT);
  1887. l2 = __raw_readl(bank->base +
  1888. OMAP4_GPIO_RISINGDETECT);
  1889. }
  1890. bank->saved_fallingdetect = l1;
  1891. bank->saved_risingdetect = l2;
  1892. l1 &= ~bank->enabled_non_wakeup_gpios;
  1893. l2 &= ~bank->enabled_non_wakeup_gpios;
  1894. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1895. __raw_writel(l1, bank->base +
  1896. OMAP24XX_GPIO_FALLINGDETECT);
  1897. __raw_writel(l2, bank->base +
  1898. OMAP24XX_GPIO_RISINGDETECT);
  1899. }
  1900. if (cpu_is_omap44xx()) {
  1901. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1902. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1903. }
  1904. c++;
  1905. }
  1906. if (!c) {
  1907. workaround_enabled = 0;
  1908. return;
  1909. }
  1910. workaround_enabled = 1;
  1911. }
  1912. void omap2_gpio_resume_after_idle(void)
  1913. {
  1914. int i;
  1915. int min = 0;
  1916. if (cpu_is_omap34xx())
  1917. min = 1;
  1918. for (i = min; i < gpio_bank_count; i++) {
  1919. struct gpio_bank *bank = &gpio_bank[i];
  1920. u32 l, gen, gen0, gen1;
  1921. if (bank->dbck_enable_mask)
  1922. clk_enable(bank->dbck);
  1923. if (!workaround_enabled)
  1924. continue;
  1925. if (!(bank->enabled_non_wakeup_gpios))
  1926. continue;
  1927. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1928. __raw_writel(bank->saved_fallingdetect,
  1929. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1930. __raw_writel(bank->saved_risingdetect,
  1931. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1932. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1933. }
  1934. if (cpu_is_omap44xx()) {
  1935. __raw_writel(bank->saved_fallingdetect,
  1936. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1937. __raw_writel(bank->saved_risingdetect,
  1938. bank->base + OMAP4_GPIO_RISINGDETECT);
  1939. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1940. }
  1941. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1942. * state. If so, generate an IRQ by software. This is
  1943. * horribly racy, but it's the best we can do to work around
  1944. * this silicon bug. */
  1945. l ^= bank->saved_datain;
  1946. l &= bank->enabled_non_wakeup_gpios;
  1947. /*
  1948. * No need to generate IRQs for the rising edge for gpio IRQs
  1949. * configured with falling edge only; and vice versa.
  1950. */
  1951. gen0 = l & bank->saved_fallingdetect;
  1952. gen0 &= bank->saved_datain;
  1953. gen1 = l & bank->saved_risingdetect;
  1954. gen1 &= ~(bank->saved_datain);
  1955. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1956. gen = l & (~(bank->saved_fallingdetect) &
  1957. ~(bank->saved_risingdetect));
  1958. /* Consider all GPIO IRQs needed to be updated */
  1959. gen |= gen0 | gen1;
  1960. if (gen) {
  1961. u32 old0, old1;
  1962. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1963. old0 = __raw_readl(bank->base +
  1964. OMAP24XX_GPIO_LEVELDETECT0);
  1965. old1 = __raw_readl(bank->base +
  1966. OMAP24XX_GPIO_LEVELDETECT1);
  1967. __raw_writel(old0 | gen, bank->base +
  1968. OMAP24XX_GPIO_LEVELDETECT0);
  1969. __raw_writel(old1 | gen, bank->base +
  1970. OMAP24XX_GPIO_LEVELDETECT1);
  1971. __raw_writel(old0, bank->base +
  1972. OMAP24XX_GPIO_LEVELDETECT0);
  1973. __raw_writel(old1, bank->base +
  1974. OMAP24XX_GPIO_LEVELDETECT1);
  1975. }
  1976. if (cpu_is_omap44xx()) {
  1977. old0 = __raw_readl(bank->base +
  1978. OMAP4_GPIO_LEVELDETECT0);
  1979. old1 = __raw_readl(bank->base +
  1980. OMAP4_GPIO_LEVELDETECT1);
  1981. __raw_writel(old0 | l, bank->base +
  1982. OMAP4_GPIO_LEVELDETECT0);
  1983. __raw_writel(old1 | l, bank->base +
  1984. OMAP4_GPIO_LEVELDETECT1);
  1985. __raw_writel(old0, bank->base +
  1986. OMAP4_GPIO_LEVELDETECT0);
  1987. __raw_writel(old1, bank->base +
  1988. OMAP4_GPIO_LEVELDETECT1);
  1989. }
  1990. }
  1991. }
  1992. }
  1993. #endif
  1994. #ifdef CONFIG_ARCH_OMAP3
  1995. /* save the registers of bank 2-6 */
  1996. void omap_gpio_save_context(void)
  1997. {
  1998. int i;
  1999. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  2000. for (i = 1; i < gpio_bank_count; i++) {
  2001. struct gpio_bank *bank = &gpio_bank[i];
  2002. gpio_context[i].sysconfig =
  2003. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2004. gpio_context[i].irqenable1 =
  2005. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2006. gpio_context[i].irqenable2 =
  2007. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2008. gpio_context[i].wake_en =
  2009. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  2010. gpio_context[i].ctrl =
  2011. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  2012. gpio_context[i].oe =
  2013. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  2014. gpio_context[i].leveldetect0 =
  2015. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2016. gpio_context[i].leveldetect1 =
  2017. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2018. gpio_context[i].risingdetect =
  2019. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2020. gpio_context[i].fallingdetect =
  2021. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2022. gpio_context[i].dataout =
  2023. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  2024. }
  2025. }
  2026. /* restore the required registers of bank 2-6 */
  2027. void omap_gpio_restore_context(void)
  2028. {
  2029. int i;
  2030. for (i = 1; i < gpio_bank_count; i++) {
  2031. struct gpio_bank *bank = &gpio_bank[i];
  2032. __raw_writel(gpio_context[i].sysconfig,
  2033. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2034. __raw_writel(gpio_context[i].irqenable1,
  2035. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2036. __raw_writel(gpio_context[i].irqenable2,
  2037. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2038. __raw_writel(gpio_context[i].wake_en,
  2039. bank->base + OMAP24XX_GPIO_WAKE_EN);
  2040. __raw_writel(gpio_context[i].ctrl,
  2041. bank->base + OMAP24XX_GPIO_CTRL);
  2042. __raw_writel(gpio_context[i].oe,
  2043. bank->base + OMAP24XX_GPIO_OE);
  2044. __raw_writel(gpio_context[i].leveldetect0,
  2045. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2046. __raw_writel(gpio_context[i].leveldetect1,
  2047. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2048. __raw_writel(gpio_context[i].risingdetect,
  2049. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2050. __raw_writel(gpio_context[i].fallingdetect,
  2051. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2052. __raw_writel(gpio_context[i].dataout,
  2053. bank->base + OMAP24XX_GPIO_DATAOUT);
  2054. }
  2055. }
  2056. #endif
  2057. /*
  2058. * This may get called early from board specific init
  2059. * for boards that have interrupts routed via FPGA.
  2060. */
  2061. int __init omap_gpio_init(void)
  2062. {
  2063. if (!initialized)
  2064. return _omap_gpio_init();
  2065. else
  2066. return 0;
  2067. }
  2068. static int __init omap_gpio_sysinit(void)
  2069. {
  2070. int ret = 0;
  2071. if (!initialized)
  2072. ret = _omap_gpio_init();
  2073. mpuio_init();
  2074. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2075. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2076. if (ret == 0) {
  2077. ret = sysdev_class_register(&omap_gpio_sysclass);
  2078. if (ret == 0)
  2079. ret = sysdev_register(&omap_gpio_device);
  2080. }
  2081. }
  2082. #endif
  2083. return ret;
  2084. }
  2085. arch_initcall(omap_gpio_sysinit);